Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Jakob Stoklund Olesen | 4281e20 | 2012-01-07 07:39:47 +0000 | [diff] [blame] | 18 | #define DEBUG_TYPE "regalloc" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 20 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetInstrInfo.h" |
| 28 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 29 | #include "llvm/Support/CommandLine.h" |
| 30 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 31 | #include "llvm/Support/ErrorHandling.h" |
| 32 | #include "llvm/Support/raw_ostream.h" |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/DenseSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
| 35 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 36 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 37 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 38 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 41 | // Hidden options for help debugging. |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 42 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 43 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 44 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 45 | STATISTIC(numIntervals , "Number of original intervals"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 46 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 47 | char LiveIntervals::ID = 0; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 48 | INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals", |
| 49 | "Live Interval Analysis", false, false) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 50 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 51 | INITIALIZE_PASS_DEPENDENCY(LiveVariables) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 52 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 53 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 54 | INITIALIZE_PASS_END(LiveIntervals, "liveintervals", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 55 | "Live Interval Analysis", false, false) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 56 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 57 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 58 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 59 | AU.addRequired<AliasAnalysis>(); |
| 60 | AU.addPreserved<AliasAnalysis>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 61 | AU.addRequired<LiveVariables>(); |
Evan Cheng | 148341c | 2010-08-17 21:00:37 +0000 | [diff] [blame] | 62 | AU.addPreserved<LiveVariables>(); |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 63 | AU.addPreservedID(MachineLoopInfoID); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 64 | AU.addPreservedID(MachineDominatorsID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 65 | AU.addPreserved<SlotIndexes>(); |
| 66 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 67 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 68 | } |
| 69 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 70 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 71 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 72 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Bob Wilson | d6a6b3b | 2010-03-24 20:25:25 +0000 | [diff] [blame] | 73 | E = r2iMap_.end(); I != E; ++I) |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 74 | delete I->second; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 75 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 76 | r2iMap_.clear(); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 77 | RegMaskSlots.clear(); |
| 78 | RegMaskBits.clear(); |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 79 | RegMaskBlocks.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 80 | |
Benjamin Kramer | ce9a20b | 2010-06-26 11:30:59 +0000 | [diff] [blame] | 81 | // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd. |
| 82 | VNInfoAllocator.Reset(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 83 | } |
| 84 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 85 | /// runOnMachineFunction - Register allocate the whole function |
| 86 | /// |
| 87 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 88 | mf_ = &fn; |
| 89 | mri_ = &mf_->getRegInfo(); |
| 90 | tm_ = &fn.getTarget(); |
| 91 | tri_ = tm_->getRegisterInfo(); |
| 92 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 93 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 94 | lv_ = &getAnalysis<LiveVariables>(); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 95 | indexes_ = &getAnalysis<SlotIndexes>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 96 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 97 | reservedRegs_ = tri_->getReservedRegs(fn); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 98 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 99 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 100 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 101 | numIntervals += getNumIntervals(); |
| 102 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 103 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 104 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 105 | } |
| 106 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 107 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 108 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 109 | OS << "********** INTERVALS **********\n"; |
Jakob Stoklund Olesen | f658af5 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 110 | |
| 111 | // Dump the physregs. |
| 112 | for (unsigned Reg = 1, RegE = tri_->getNumRegs(); Reg != RegE; ++Reg) |
| 113 | if (const LiveInterval *LI = r2iMap_.lookup(Reg)) { |
| 114 | LI->print(OS, tri_); |
| 115 | OS << '\n'; |
| 116 | } |
| 117 | |
| 118 | // Dump the virtregs. |
| 119 | for (unsigned Reg = 0, RegE = mri_->getNumVirtRegs(); Reg != RegE; ++Reg) |
| 120 | if (const LiveInterval *LI = |
| 121 | r2iMap_.lookup(TargetRegisterInfo::index2VirtReg(Reg))) { |
| 122 | LI->print(OS, tri_); |
| 123 | OS << '\n'; |
| 124 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 125 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 126 | printInstrs(OS); |
| 127 | } |
| 128 | |
| 129 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 130 | OS << "********** MACHINEINSTRS **********\n"; |
Jakob Stoklund Olesen | f4a1e1a | 2010-10-26 20:21:46 +0000 | [diff] [blame] | 131 | mf_->print(OS, indexes_); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 132 | } |
| 133 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 134 | void LiveIntervals::dumpInstrs() const { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 135 | printInstrs(dbgs()); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 136 | } |
| 137 | |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 138 | static |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 139 | bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) { |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 140 | unsigned Reg = MI.getOperand(MOIdx).getReg(); |
| 141 | for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) { |
| 142 | const MachineOperand &MO = MI.getOperand(i); |
| 143 | if (!MO.isReg()) |
| 144 | continue; |
| 145 | if (MO.getReg() == Reg && MO.isDef()) { |
| 146 | assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() && |
| 147 | MI.getOperand(MOIdx).getSubReg() && |
Jakob Stoklund Olesen | ed2185e | 2010-07-06 23:26:25 +0000 | [diff] [blame] | 148 | (MO.getSubReg() || MO.isImplicit())); |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 149 | return true; |
| 150 | } |
| 151 | } |
| 152 | return false; |
| 153 | } |
| 154 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 155 | /// isPartialRedef - Return true if the specified def at the specific index is |
| 156 | /// partially re-defining the specified live interval. A common case of this is |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 157 | /// a definition of the sub-register. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 158 | bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO, |
| 159 | LiveInterval &interval) { |
| 160 | if (!MO.getSubReg() || MO.isEarlyClobber()) |
| 161 | return false; |
| 162 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 163 | SlotIndex RedefIndex = MIIdx.getRegSlot(); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 164 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 165 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 166 | MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def); |
| 167 | if (DefMI != 0) { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 168 | return DefMI->findRegisterDefOperandIdx(interval.reg) != -1; |
| 169 | } |
| 170 | return false; |
| 171 | } |
| 172 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 173 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 174 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 175 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 176 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 177 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 178 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 179 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 180 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 181 | // Virtual registers may be defined multiple times (due to phi |
| 182 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 183 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 184 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 185 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 186 | if (interval.empty()) { |
| 187 | // Get the Idx of the defining instructions. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 188 | SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 189 | |
Jakob Stoklund Olesen | 92b7df0 | 2012-03-04 19:19:10 +0000 | [diff] [blame] | 190 | // Make sure the first definition is not a partial redefinition. |
| 191 | assert(!MO.readsReg() && "First def cannot also read virtual register " |
| 192 | "missing <undef> flag?"); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 193 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 194 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 195 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 196 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 197 | // Loop over all of the blocks that the vreg is defined in. There are |
| 198 | // two cases we have to handle here. The most common case is a vreg |
| 199 | // whose lifetime is contained within a basic block. In this case there |
| 200 | // will be a single kill, in MBB, which comes after the definition. |
| 201 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 202 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 203 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 204 | if (vi.Kills[0] != mi) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 205 | killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 206 | else |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 207 | killIdx = defIndex.getDeadSlot(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 208 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 209 | // If the kill happens after the definition, we have an intra-block |
| 210 | // live range. |
| 211 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 212 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 213 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 214 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 215 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 216 | DEBUG(dbgs() << " +" << LR << "\n"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 217 | return; |
| 218 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 219 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 220 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 221 | // The other case we handle is when a virtual register lives to the end |
| 222 | // of the defining block, potentially live across some blocks, then is |
| 223 | // live into some number of blocks, but gets killed. Start by adding a |
| 224 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 225 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 226 | DEBUG(dbgs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 227 | interval.addRange(NewLR); |
| 228 | |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 229 | bool PHIJoin = lv_->isPHIJoin(interval.reg); |
| 230 | |
| 231 | if (PHIJoin) { |
| 232 | // A phi join register is killed at the end of the MBB and revived as a new |
| 233 | // valno in the killing blocks. |
| 234 | assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks"); |
| 235 | DEBUG(dbgs() << " phi-join"); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 236 | ValNo->setHasPHIKill(true); |
| 237 | } else { |
| 238 | // Iterate over all of the blocks that the variable is completely |
| 239 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 240 | // live interval. |
| 241 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 242 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 243 | MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I); |
| 244 | LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo); |
| 245 | interval.addRange(LR); |
| 246 | DEBUG(dbgs() << " +" << LR); |
| 247 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 248 | } |
| 249 | |
| 250 | // Finally, this virtual register is live from the start of any killing |
| 251 | // block to the 'use' slot of the killing instruction. |
| 252 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 253 | MachineInstr *Kill = vi.Kills[i]; |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 254 | SlotIndex Start = getMBBStartIdx(Kill->getParent()); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 255 | SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot(); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 256 | |
| 257 | // Create interval with one of a NEW value number. Note that this value |
| 258 | // number isn't actually defined by an instruction, weird huh? :) |
| 259 | if (PHIJoin) { |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 260 | assert(getInstructionFromIndex(Start) == 0 && |
| 261 | "PHI def index points at actual instruction."); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 262 | ValNo = interval.getNextValue(Start, VNInfoAllocator); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 263 | ValNo->setIsPHIDef(true); |
| 264 | } |
| 265 | LiveRange LR(Start, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 266 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 267 | DEBUG(dbgs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 268 | } |
| 269 | |
| 270 | } else { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 271 | if (MultipleDefsBySameMI(*mi, MOIdx)) |
Nick Lewycky | 761fd4c | 2010-05-20 03:30:09 +0000 | [diff] [blame] | 272 | // Multiple defs of the same virtual register by the same instruction. |
| 273 | // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ... |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 274 | // This is likely due to elimination of REG_SEQUENCE instructions. Return |
| 275 | // here since there is nothing to do. |
| 276 | return; |
| 277 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | // If this is the second time we see a virtual register definition, it |
| 279 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 280 | // the result of two address elimination, then the vreg is one of the |
| 281 | // def-and-use register operand. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 282 | |
| 283 | // It may also be partial redef like this: |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 284 | // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0 |
| 285 | // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0 |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 286 | bool PartReDef = isPartialRedef(MIIdx, MO, interval); |
| 287 | if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 288 | // If this is a two-address definition, then we have already processed |
| 289 | // the live range. The only problem is that we didn't realize there |
| 290 | // are actually two values in the live interval. Because of this we |
| 291 | // need to take the LiveRegion that defines this register and split it |
| 292 | // into two values. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 293 | SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 294 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 295 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 296 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 297 | VNInfo *OldValNo = OldLR->valno; |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 298 | SlotIndex DefIndex = OldValNo->def.getRegSlot(); |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 299 | |
Jakob Stoklund Olesen | c66d0f2 | 2010-06-16 21:29:40 +0000 | [diff] [blame] | 300 | // Delete the previous value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 301 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 302 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 303 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 304 | // The new value number (#1) is defined by the instruction we claimed |
| 305 | // defined value #0. |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 306 | VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 307 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 308 | // Value#0 is now defined by the 2-addr instruction. |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 309 | OldValNo->def = RedefIndex; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 310 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 311 | // Add the new live interval which replaces the range for the input copy. |
| 312 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 313 | DEBUG(dbgs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 314 | interval.addRange(LR); |
| 315 | |
| 316 | // If this redefinition is dead, we need to add a dummy unit live |
| 317 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 318 | if (MO.isDead()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 319 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(), |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 320 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 321 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 322 | DEBUG({ |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 323 | dbgs() << " RESULT: "; |
| 324 | interval.print(dbgs(), tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 325 | }); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 326 | } else if (lv_->isPHIJoin(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 327 | // In the case of PHI elimination, each variable definition is only |
| 328 | // live until the end of the block. We've already taken care of the |
| 329 | // rest of the live range. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 330 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 331 | SlotIndex defIndex = MIIdx.getRegSlot(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 332 | if (MO.isEarlyClobber()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 333 | defIndex = MIIdx.getRegSlot(true); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 334 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 335 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 336 | |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 337 | SlotIndex killIndex = getMBBEndIdx(mbb); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 338 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 339 | interval.addRange(LR); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 340 | ValNo->setHasPHIKill(true); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 341 | DEBUG(dbgs() << " phi-join +" << LR); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 342 | } else { |
| 343 | llvm_unreachable("Multiply defined register"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 344 | } |
| 345 | } |
| 346 | |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 347 | DEBUG(dbgs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 350 | static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 351 | for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(), |
| 352 | SE = MBB->succ_end(); |
| 353 | SI != SE; ++SI) { |
| 354 | const MachineBasicBlock* succ = *SI; |
| 355 | if (succ->isLiveIn(Reg)) |
| 356 | return true; |
| 357 | } |
| 358 | return false; |
| 359 | } |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 360 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 361 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 362 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 363 | SlotIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 364 | MachineOperand& MO, |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 365 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 366 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 367 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 368 | SlotIndex baseIndex = MIIdx; |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 369 | SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber()); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 370 | SlotIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 371 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 372 | // If it is not used after definition, it is considered dead at |
| 373 | // the instruction defining it. Hence its interval is: |
| 374 | // [defSlot(def), defSlot(def)+1) |
Dale Johannesen | 39faac2 | 2009-09-20 00:36:41 +0000 | [diff] [blame] | 375 | // For earlyclobbers, the defSlot was pushed back one; the extra |
| 376 | // advance below compensates. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 377 | if (MO.isDead()) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 378 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 379 | end = start.getDeadSlot(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 380 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 381 | } |
| 382 | |
| 383 | // If it is not dead on definition, it must be killed by a |
| 384 | // subsequent instruction. Hence its interval is: |
| 385 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 386 | baseIndex = baseIndex.getNextIndex(); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 387 | while (++mi != MBB->end()) { |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 388 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 389 | if (mi->isDebugValue()) |
| 390 | continue; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 391 | if (getInstructionFromIndex(baseIndex) == 0) |
| 392 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 393 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 394 | if (mi->killsRegister(interval.reg, tri_)) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 395 | DEBUG(dbgs() << " killed"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 396 | end = baseIndex.getRegSlot(); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 397 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 398 | } else { |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 399 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 400 | if (DefIdx != -1) { |
| 401 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 402 | // Two-address instruction. |
Jakob Stoklund Olesen | 7e899cb | 2012-02-04 05:41:20 +0000 | [diff] [blame] | 403 | end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber()); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 404 | } else { |
| 405 | // Another instruction redefines the register before it is ever read. |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 406 | // Then the register is essentially dead at the instruction that |
| 407 | // defines it. Hence its interval is: |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 408 | // [defSlot(def), defSlot(def)+1) |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 409 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 410 | end = start.getDeadSlot(); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 411 | } |
| 412 | goto exit; |
| 413 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 414 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 415 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 416 | baseIndex = baseIndex.getNextIndex(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 417 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 418 | |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 419 | // If we get here the register *should* be live out. |
| 420 | assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!"); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 421 | |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 422 | // FIXME: We need saner rules for reserved regs. |
| 423 | if (isReserved(interval.reg)) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 424 | end = start.getDeadSlot(); |
| 425 | } else { |
| 426 | // Unreserved, unallocable registers like EFLAGS can be live across basic |
| 427 | // block boundaries. |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 428 | assert(isRegLiveIntoSuccessor(MBB, interval.reg) && |
| 429 | "Unreserved reg not live-out?"); |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 430 | end = getMBBEndIdx(MBB); |
| 431 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 432 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 433 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 434 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 435 | // Already exists? Extend old live interval. |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 436 | VNInfo *ValNo = interval.getVNInfoAt(start); |
| 437 | bool Extend = ValNo != 0; |
| 438 | if (!Extend) |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 439 | ValNo = interval.getNextValue(start, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 440 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 441 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 442 | DEBUG(dbgs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 443 | } |
| 444 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 445 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 446 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 447 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 448 | MachineOperand& MO, |
| 449 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 450 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 451 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 452 | getOrCreateInterval(MO.getReg())); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 453 | else |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 454 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 455 | getOrCreateInterval(MO.getReg())); |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 456 | } |
| 457 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 458 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 459 | SlotIndex MIIdx, |
Lang Hames | 4465b6f | 2012-02-10 03:19:36 +0000 | [diff] [blame] | 460 | LiveInterval &interval) { |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 461 | assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) && |
| 462 | "Only physical registers can be live in."); |
| 463 | assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() || |
| 464 | MBB->isLandingPad()) && |
| 465 | "Allocatable live-ins only valid for entry blocks and landing pads."); |
| 466 | |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 467 | DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_)); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 468 | |
| 469 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 470 | // be considered a livein. |
| 471 | MachineBasicBlock::iterator mi = MBB->begin(); |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 472 | MachineBasicBlock::iterator E = MBB->end(); |
| 473 | // Skip over DBG_VALUE at the start of the MBB. |
| 474 | if (mi != E && mi->isDebugValue()) { |
| 475 | while (++mi != E && mi->isDebugValue()) |
| 476 | ; |
| 477 | if (mi == E) |
| 478 | // MBB is empty except for DBG_VALUE's. |
| 479 | return; |
| 480 | } |
| 481 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 482 | SlotIndex baseIndex = MIIdx; |
| 483 | SlotIndex start = baseIndex; |
| 484 | if (getInstructionFromIndex(baseIndex) == 0) |
| 485 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
| 486 | |
| 487 | SlotIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 488 | bool SeenDefUse = false; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 489 | |
Dale Johannesen | bd63520 | 2010-02-10 00:55:42 +0000 | [diff] [blame] | 490 | while (mi != E) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 491 | if (mi->killsRegister(interval.reg, tri_)) { |
| 492 | DEBUG(dbgs() << " killed"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 493 | end = baseIndex.getRegSlot(); |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 494 | SeenDefUse = true; |
| 495 | break; |
Jakob Stoklund Olesen | 6b79138 | 2012-02-14 23:46:24 +0000 | [diff] [blame] | 496 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 497 | // Another instruction redefines the register before it is ever read. |
| 498 | // Then the register is essentially dead at the instruction that defines |
| 499 | // it. Hence its interval is: |
| 500 | // [defSlot(def), defSlot(def)+1) |
| 501 | DEBUG(dbgs() << " dead"); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 502 | end = start.getDeadSlot(); |
Dale Johannesen | 1d0aeab | 2010-02-10 01:31:26 +0000 | [diff] [blame] | 503 | SeenDefUse = true; |
| 504 | break; |
| 505 | } |
| 506 | |
Evan Cheng | 4507f08 | 2010-03-16 21:51:27 +0000 | [diff] [blame] | 507 | while (++mi != E && mi->isDebugValue()) |
| 508 | // Skip over DBG_VALUE. |
| 509 | ; |
| 510 | if (mi != E) |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 511 | baseIndex = indexes_->getNextNonNullIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 512 | } |
| 513 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 514 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 515 | if (!SeenDefUse) { |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 516 | if (isAllocatable(interval.reg) || |
| 517 | !isRegLiveIntoSuccessor(MBB, interval.reg)) { |
| 518 | // Allocatable registers are never live through. |
| 519 | // Non-allocatable registers that aren't live into any successors also |
| 520 | // aren't live through. |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 521 | DEBUG(dbgs() << " dead"); |
Lang Hames | f58e37f | 2012-02-15 01:31:10 +0000 | [diff] [blame] | 522 | return; |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 523 | } else { |
Lang Hames | af8b34d | 2012-02-17 00:18:18 +0000 | [diff] [blame] | 524 | // If we get here the register is non-allocatable and live into some |
| 525 | // successor. We'll conservatively assume it's live-through. |
Lang Hames | 342c64c | 2012-02-14 18:51:53 +0000 | [diff] [blame] | 526 | DEBUG(dbgs() << " live through"); |
| 527 | end = getMBBEndIdx(MBB); |
| 528 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 529 | } |
| 530 | |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 531 | SlotIndex defIdx = getMBBStartIdx(MBB); |
| 532 | assert(getInstructionFromIndex(defIdx) == 0 && |
| 533 | "PHI def index points at actual instruction."); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 534 | VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 535 | vni->setIsPHIDef(true); |
| 536 | LiveRange LR(start, end, vni); |
Jakob Stoklund Olesen | 3de23e6 | 2009-11-07 01:58:40 +0000 | [diff] [blame] | 537 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 538 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 539 | DEBUG(dbgs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 540 | } |
| 541 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 542 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 543 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 544 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 545 | /// which a variable is live |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 546 | void LiveIntervals::computeIntervals() { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 547 | DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 548 | << "********** Function: " |
| 549 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 550 | |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 551 | RegMaskBlocks.resize(mf_->getNumBlockIDs()); |
| 552 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 553 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 554 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 555 | MBBI != E; ++MBBI) { |
| 556 | MachineBasicBlock *MBB = MBBI; |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 557 | RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size(); |
| 558 | |
Evan Cheng | 00a99a3 | 2010-02-06 09:07:11 +0000 | [diff] [blame] | 559 | if (MBB->empty()) |
| 560 | continue; |
| 561 | |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 562 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 563 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Bob Wilson | ad98f79 | 2010-05-03 21:38:11 +0000 | [diff] [blame] | 564 | DEBUG(dbgs() << "BB#" << MBB->getNumber() |
| 565 | << ":\t\t# derived from " << MBB->getName() << "\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 566 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 567 | // Create intervals for live-ins to this BB first. |
Dan Gohman | 81bf03e | 2010-04-13 16:57:55 +0000 | [diff] [blame] | 568 | for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(), |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 569 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 570 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 571 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 572 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 573 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 574 | if (getInstructionFromIndex(MIIndex) == 0) |
| 575 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 576 | |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 577 | for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
| 578 | MI != miEnd; ++MI) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 579 | DEBUG(dbgs() << MIIndex << "\t" << *MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 580 | if (MI->isDebugValue()) |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 581 | continue; |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 582 | assert(indexes_->getInstructionFromIndex(MIIndex) == MI && |
| 583 | "Lost SlotIndex synchronization"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 584 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 585 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 586 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 587 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 588 | |
| 589 | // Collect register masks. |
| 590 | if (MO.isRegMask()) { |
| 591 | RegMaskSlots.push_back(MIIndex.getRegSlot()); |
| 592 | RegMaskBits.push_back(MO.getRegMask()); |
| 593 | continue; |
| 594 | } |
| 595 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 596 | if (!MO.isReg() || !MO.getReg()) |
| 597 | continue; |
| 598 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 599 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 600 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 601 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 602 | else if (MO.isUndef()) |
| 603 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 604 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 605 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 606 | // Move to the next instr slot. |
| 607 | MIIndex = indexes_->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 608 | } |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 609 | |
| 610 | // Compute the number of register mask instructions in this block. |
| 611 | std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()]; |
| 612 | RMB.second = RegMaskSlots.size() - RMB.first;; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 613 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 614 | |
| 615 | // Create empty intervals for registers defined by implicit_def's (except |
| 616 | // for those implicit_def that define values which are liveout of their |
| 617 | // blocks. |
| 618 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 619 | unsigned UndefReg = UndefUses[i]; |
| 620 | (void)getOrCreateInterval(UndefReg); |
| 621 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 622 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 623 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 624 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 625 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 626 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 627 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 628 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 629 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 630 | /// managing the allocated memory. |
| 631 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 632 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 633 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 634 | return NewLI; |
| 635 | } |
| 636 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 637 | /// shrinkToUses - After removing some uses of a register, shrink its live |
| 638 | /// range to just the remaining uses. This method does not compute reaching |
| 639 | /// defs for new uses, and it doesn't remove dead defs. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 640 | bool LiveIntervals::shrinkToUses(LiveInterval *li, |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 641 | SmallVectorImpl<MachineInstr*> *dead) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 642 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 643 | assert(TargetRegisterInfo::isVirtualRegister(li->reg) |
Lang Hames | 567cdba | 2012-01-03 20:05:57 +0000 | [diff] [blame] | 644 | && "Can only shrink virtual registers"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 645 | // Find all the values used, including PHI kills. |
| 646 | SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList; |
| 647 | |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 648 | // Blocks that have already been added to WorkList as live-out. |
| 649 | SmallPtrSet<MachineBasicBlock*, 16> LiveOut; |
| 650 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 651 | // Visit all instructions reading li->reg. |
| 652 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg); |
| 653 | MachineInstr *UseMI = I.skipInstruction();) { |
| 654 | if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg)) |
| 655 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 656 | SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot(); |
Jakob Stoklund Olesen | 97769fc | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 657 | LiveRangeQuery LRQ(*li, Idx); |
| 658 | VNInfo *VNI = LRQ.valueIn(); |
Jakob Stoklund Olesen | 9ef931e | 2011-03-18 03:06:04 +0000 | [diff] [blame] | 659 | if (!VNI) { |
| 660 | // This shouldn't happen: readsVirtualRegister returns true, but there is |
| 661 | // no live value. It is likely caused by a target getting <undef> flags |
| 662 | // wrong. |
| 663 | DEBUG(dbgs() << Idx << '\t' << *UseMI |
| 664 | << "Warning: Instr claims to read non-existent value in " |
| 665 | << *li << '\n'); |
| 666 | continue; |
| 667 | } |
Jakob Stoklund Olesen | f054e19 | 2011-11-14 18:45:38 +0000 | [diff] [blame] | 668 | // Special case: An early-clobber tied operand reads and writes the |
Jakob Stoklund Olesen | 97769fc | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 669 | // register one slot early. |
| 670 | if (VNInfo *DefVNI = LRQ.valueDefined()) |
| 671 | Idx = DefVNI->def; |
| 672 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 673 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 674 | } |
| 675 | |
| 676 | // Create a new live interval with only minimal live segments per def. |
| 677 | LiveInterval NewLI(li->reg, 0); |
| 678 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 679 | I != E; ++I) { |
| 680 | VNInfo *VNI = *I; |
| 681 | if (VNI->isUnused()) |
| 682 | continue; |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 683 | NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 684 | } |
| 685 | |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 686 | // Keep track of the PHIs that are in use. |
| 687 | SmallPtrSet<VNInfo*, 8> UsedPHIs; |
| 688 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 689 | // Extend intervals to reach all uses in WorkList. |
| 690 | while (!WorkList.empty()) { |
| 691 | SlotIndex Idx = WorkList.back().first; |
| 692 | VNInfo *VNI = WorkList.back().second; |
| 693 | WorkList.pop_back(); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 694 | const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot()); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 695 | SlotIndex BlockStart = getMBBStartIdx(MBB); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 696 | |
| 697 | // Extend the live range for VNI to be live at Idx. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 698 | if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) { |
Nick Lewycky | 4b11a70 | 2011-03-02 01:43:30 +0000 | [diff] [blame] | 699 | (void)ExtVNI; |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 700 | assert(ExtVNI == VNI && "Unexpected existing value number"); |
| 701 | // Is this a PHIDef we haven't seen before? |
Jakob Stoklund Olesen | c29d9b3 | 2011-03-03 00:20:51 +0000 | [diff] [blame] | 702 | if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 703 | continue; |
| 704 | // The PHI is live, make sure the predecessors are live-out. |
| 705 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 706 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 707 | if (!LiveOut.insert(*PI)) |
| 708 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 709 | SlotIndex Stop = getMBBEndIdx(*PI); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 710 | // A predecessor is not required to have a live-out value for a PHI. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 711 | if (VNInfo *PVNI = li->getVNInfoBefore(Stop)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 712 | WorkList.push_back(std::make_pair(Stop, PVNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 713 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 714 | continue; |
| 715 | } |
| 716 | |
| 717 | // VNI is live-in to MBB. |
| 718 | DEBUG(dbgs() << " live-in at " << BlockStart << '\n'); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 719 | NewLI.addRange(LiveRange(BlockStart, Idx, VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 720 | |
| 721 | // Make sure VNI is live-out from the predecessors. |
| 722 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 723 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 724 | if (!LiveOut.insert(*PI)) |
| 725 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 726 | SlotIndex Stop = getMBBEndIdx(*PI); |
| 727 | assert(li->getVNInfoBefore(Stop) == VNI && |
| 728 | "Wrong value out of predecessor"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 729 | WorkList.push_back(std::make_pair(Stop, VNI)); |
| 730 | } |
| 731 | } |
| 732 | |
| 733 | // Handle dead values. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 734 | bool CanSeparate = false; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 735 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 736 | I != E; ++I) { |
| 737 | VNInfo *VNI = *I; |
| 738 | if (VNI->isUnused()) |
| 739 | continue; |
| 740 | LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def); |
| 741 | assert(LII != NewLI.end() && "Missing live range for PHI"); |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 742 | if (LII->end != VNI->def.getDeadSlot()) |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 743 | continue; |
Jakob Stoklund Olesen | a4d3473 | 2011-03-02 00:33:01 +0000 | [diff] [blame] | 744 | if (VNI->isPHIDef()) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 745 | // This is a dead PHI. Remove it. |
| 746 | VNI->setIsUnused(true); |
| 747 | NewLI.removeRange(*LII); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 748 | DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n"); |
| 749 | CanSeparate = true; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 750 | } else { |
| 751 | // This is a dead def. Make sure the instruction knows. |
| 752 | MachineInstr *MI = getInstructionFromIndex(VNI->def); |
| 753 | assert(MI && "No instruction defining live value"); |
| 754 | MI->addRegisterDead(li->reg, tri_); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 755 | if (dead && MI->allDefsAreDead()) { |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 756 | DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 757 | dead->push_back(MI); |
| 758 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 759 | } |
| 760 | } |
| 761 | |
| 762 | // Move the trimmed ranges back. |
| 763 | li->ranges.swap(NewLI.ranges); |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 764 | DEBUG(dbgs() << "Shrunk: " << *li << '\n'); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 765 | return CanSeparate; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 766 | } |
| 767 | |
| 768 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 769 | //===----------------------------------------------------------------------===// |
| 770 | // Register allocator hooks. |
| 771 | // |
| 772 | |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 773 | void LiveIntervals::addKillFlags() { |
| 774 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 775 | unsigned Reg = I->first; |
| 776 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 777 | continue; |
| 778 | if (mri_->reg_nodbg_empty(Reg)) |
| 779 | continue; |
| 780 | LiveInterval *LI = I->second; |
| 781 | |
| 782 | // Every instruction that kills Reg corresponds to a live range end point. |
| 783 | for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE; |
| 784 | ++RI) { |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 785 | // A block index indicates an MBB edge. |
| 786 | if (RI->end.isBlock()) |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 787 | continue; |
| 788 | MachineInstr *MI = getInstructionFromIndex(RI->end); |
| 789 | if (!MI) |
| 790 | continue; |
| 791 | MI->addRegisterKilled(Reg, NULL); |
| 792 | } |
| 793 | } |
| 794 | } |
| 795 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 796 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 797 | /// allow one) virtual register operand, then its uses are implicitly using |
| 798 | /// the register. Returns the virtual register. |
| 799 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 800 | MachineInstr *MI) const { |
| 801 | unsigned RegOp = 0; |
| 802 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 803 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 804 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 805 | continue; |
| 806 | unsigned Reg = MO.getReg(); |
| 807 | if (Reg == 0 || Reg == li.reg) |
| 808 | continue; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 809 | |
Lang Hames | cd339b7 | 2012-02-14 03:04:29 +0000 | [diff] [blame] | 810 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isAllocatable(Reg)) |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 811 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 812 | RegOp = MO.getReg(); |
Lang Hames | 6c76e80 | 2012-01-25 21:53:23 +0000 | [diff] [blame] | 813 | break; // Found vreg operand - leave the loop. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 814 | } |
| 815 | return RegOp; |
| 816 | } |
| 817 | |
| 818 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 819 | /// which reaches the given instruction also reaches the specified use index. |
| 820 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 821 | SlotIndex UseIdx) const { |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 822 | VNInfo *UValNo = li.getVNInfoAt(UseIdx); |
| 823 | return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI)); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 826 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 827 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 828 | bool |
| 829 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 830 | const VNInfo *ValNo, MachineInstr *MI, |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 831 | const SmallVectorImpl<LiveInterval*> *SpillIs, |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 832 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 833 | if (DisableReMat) |
| 834 | return false; |
| 835 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 836 | if (!tii_->isTriviallyReMaterializable(MI, aa_)) |
| 837 | return false; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 838 | |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 839 | // Target-specific code can mark an instruction as being rematerializable |
| 840 | // if it has one virtual reg use, though it had better be something like |
| 841 | // a PIC base register which is likely to be live everywhere. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 842 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 843 | if (ImpUse) { |
| 844 | const LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 28a1e48 | 2010-03-30 05:49:07 +0000 | [diff] [blame] | 845 | for (MachineRegisterInfo::use_nodbg_iterator |
| 846 | ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end(); |
| 847 | ri != re; ++ri) { |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 848 | MachineInstr *UseMI = &*ri; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 849 | SlotIndex UseIdx = getInstructionIndex(UseMI); |
Jakob Stoklund Olesen | 31cc3ec | 2010-10-11 21:45:03 +0000 | [diff] [blame] | 850 | if (li.getVNInfoAt(UseIdx) != ValNo) |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 851 | continue; |
| 852 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 853 | return false; |
| 854 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 855 | |
| 856 | // If a register operand of the re-materialized instruction is going to |
| 857 | // be spilled next, then it's not legal to re-materialize this instruction. |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 858 | if (SpillIs) |
| 859 | for (unsigned i = 0, e = SpillIs->size(); i != e; ++i) |
| 860 | if (ImpUse == (*SpillIs)[i]->reg) |
| 861 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 862 | } |
| 863 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | /// isReMaterializable - Returns true if every definition of MI of every |
| 867 | /// val# of the specified interval is re-materializable. |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 868 | bool |
| 869 | LiveIntervals::isReMaterializable(const LiveInterval &li, |
Jakob Stoklund Olesen | 38f6bd0 | 2011-03-10 01:21:58 +0000 | [diff] [blame] | 870 | const SmallVectorImpl<LiveInterval*> *SpillIs, |
Andrew Trick | f4baeaf | 2010-11-10 19:18:47 +0000 | [diff] [blame] | 871 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 872 | isLoad = false; |
| 873 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 874 | i != e; ++i) { |
| 875 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 876 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 877 | continue; // Dead val#. |
| 878 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 879 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 880 | if (!ReMatDefMI) |
| 881 | return false; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 882 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 883 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 884 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 885 | return false; |
| 886 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 887 | } |
| 888 | return true; |
| 889 | } |
| 890 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 891 | MachineBasicBlock* |
| 892 | LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const { |
| 893 | // A local live range must be fully contained inside the block, meaning it is |
| 894 | // defined and killed at instructions, not at block boundaries. It is not |
| 895 | // live in or or out of any block. |
| 896 | // |
| 897 | // It is technically possible to have a PHI-defined live range identical to a |
| 898 | // single block, but we are going to return false in that case. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 899 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 900 | SlotIndex Start = LI.beginIndex(); |
| 901 | if (Start.isBlock()) |
| 902 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 903 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 904 | SlotIndex Stop = LI.endIndex(); |
| 905 | if (Stop.isBlock()) |
| 906 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 907 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 908 | // getMBBFromIndex doesn't need to search the MBB table when both indexes |
| 909 | // belong to proper instructions. |
| 910 | MachineBasicBlock *MBB1 = indexes_->getMBBFromIndex(Start); |
| 911 | MachineBasicBlock *MBB2 = indexes_->getMBBFromIndex(Stop); |
| 912 | return MBB1 == MBB2 ? MBB1 : NULL; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 913 | } |
| 914 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 915 | float |
| 916 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) { |
| 917 | // Limit the loop depth ridiculousness. |
| 918 | if (loopDepth > 200) |
| 919 | loopDepth = 200; |
| 920 | |
| 921 | // The loop depth is used to roughly estimate the number of times the |
| 922 | // instruction is executed. Something like 10^d is simple, but will quickly |
| 923 | // overflow a float. This expression behaves like 10^d for small d, but is |
| 924 | // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of |
| 925 | // headroom before overflow. |
NAKAMURA Takumi | dc5198b | 2011-03-31 12:11:33 +0000 | [diff] [blame] | 926 | // By the way, powf() might be unavailable here. For consistency, |
| 927 | // We may take pow(double,double). |
| 928 | float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 929 | |
| 930 | return (isDef + isUse) * lc; |
| 931 | } |
| 932 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 933 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 934 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 935 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 936 | VNInfo* VN = Interval.getNextValue( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 937 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 938 | getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 939 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 940 | LiveRange LR( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 941 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 942 | getMBBEndIdx(startInst->getParent()), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 943 | Interval.addRange(LR); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 944 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 945 | return LR; |
| 946 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 947 | |
| 948 | |
| 949 | //===----------------------------------------------------------------------===// |
| 950 | // Register mask functions |
| 951 | //===----------------------------------------------------------------------===// |
| 952 | |
| 953 | bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI, |
| 954 | BitVector &UsableRegs) { |
| 955 | if (LI.empty()) |
| 956 | return false; |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 957 | LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end(); |
| 958 | |
| 959 | // Use a smaller arrays for local live ranges. |
| 960 | ArrayRef<SlotIndex> Slots; |
| 961 | ArrayRef<const uint32_t*> Bits; |
| 962 | if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) { |
| 963 | Slots = getRegMaskSlotsInBlock(MBB->getNumber()); |
| 964 | Bits = getRegMaskBitsInBlock(MBB->getNumber()); |
| 965 | } else { |
| 966 | Slots = getRegMaskSlots(); |
| 967 | Bits = getRegMaskBits(); |
| 968 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 969 | |
| 970 | // We are going to enumerate all the register mask slots contained in LI. |
| 971 | // Start with a binary search of RegMaskSlots to find a starting point. |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 972 | ArrayRef<SlotIndex>::iterator SlotI = |
| 973 | std::lower_bound(Slots.begin(), Slots.end(), LiveI->start); |
| 974 | ArrayRef<SlotIndex>::iterator SlotE = Slots.end(); |
| 975 | |
| 976 | // No slots in range, LI begins after the last call. |
| 977 | if (SlotI == SlotE) |
| 978 | return false; |
| 979 | |
| 980 | bool Found = false; |
| 981 | for (;;) { |
| 982 | assert(*SlotI >= LiveI->start); |
| 983 | // Loop over all slots overlapping this segment. |
| 984 | while (*SlotI < LiveI->end) { |
| 985 | // *SlotI overlaps LI. Collect mask bits. |
| 986 | if (!Found) { |
| 987 | // This is the first overlap. Initialize UsableRegs to all ones. |
| 988 | UsableRegs.clear(); |
| 989 | UsableRegs.resize(tri_->getNumRegs(), true); |
| 990 | Found = true; |
| 991 | } |
| 992 | // Remove usable registers clobbered by this mask. |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 993 | UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 994 | if (++SlotI == SlotE) |
| 995 | return Found; |
| 996 | } |
| 997 | // *SlotI is beyond the current LI segment. |
| 998 | LiveI = LI.advanceTo(LiveI, *SlotI); |
| 999 | if (LiveI == LiveE) |
| 1000 | return Found; |
| 1001 | // Advance SlotI until it overlaps. |
| 1002 | while (*SlotI < LiveI->start) |
| 1003 | if (++SlotI == SlotE) |
| 1004 | return Found; |
| 1005 | } |
| 1006 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1007 | |
| 1008 | //===----------------------------------------------------------------------===// |
| 1009 | // IntervalUpdate class. |
| 1010 | //===----------------------------------------------------------------------===// |
| 1011 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1012 | // HMEditor is a toolkit used by handleMove to trim or extend live intervals. |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1013 | class LiveIntervals::HMEditor { |
| 1014 | private: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1015 | LiveIntervals& LIS; |
| 1016 | const MachineRegisterInfo& MRI; |
| 1017 | const TargetRegisterInfo& TRI; |
| 1018 | SlotIndex NewIdx; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1019 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1020 | typedef std::pair<LiveInterval*, LiveRange*> IntRangePair; |
| 1021 | typedef DenseSet<IntRangePair> RangeSet; |
| 1022 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1023 | struct RegRanges { |
| 1024 | LiveRange* Use; |
| 1025 | LiveRange* EC; |
| 1026 | LiveRange* Dead; |
| 1027 | LiveRange* Def; |
| 1028 | RegRanges() : Use(0), EC(0), Dead(0), Def(0) {} |
| 1029 | }; |
| 1030 | typedef DenseMap<unsigned, RegRanges> BundleRanges; |
| 1031 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1032 | public: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1033 | HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI, |
| 1034 | const TargetRegisterInfo& TRI, SlotIndex NewIdx) |
| 1035 | : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {} |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1036 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1037 | // Update intervals for all operands of MI from OldIdx to NewIdx. |
| 1038 | // This assumes that MI used to be at OldIdx, and now resides at |
| 1039 | // NewIdx. |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1040 | void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1041 | assert(NewIdx != OldIdx && "No-op move? That's a bit strange."); |
| 1042 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1043 | // Collect the operands. |
| 1044 | RangeSet Entering, Internal, Exiting; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1045 | bool hasRegMaskOp = false; |
| 1046 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1047 | |
Andrew Trick | f70af52 | 2012-03-21 04:12:16 +0000 | [diff] [blame] | 1048 | // To keep the LiveRanges valid within an interval, move the ranges closest |
| 1049 | // to the destination first. This prevents ranges from overlapping, to that |
| 1050 | // APIs like removeRange still work. |
| 1051 | if (NewIdx < OldIdx) { |
| 1052 | moveAllEnteringFrom(OldIdx, Entering); |
| 1053 | moveAllInternalFrom(OldIdx, Internal); |
| 1054 | moveAllExitingFrom(OldIdx, Exiting); |
| 1055 | } |
| 1056 | else { |
| 1057 | moveAllExitingFrom(OldIdx, Exiting); |
| 1058 | moveAllInternalFrom(OldIdx, Internal); |
| 1059 | moveAllEnteringFrom(OldIdx, Entering); |
| 1060 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1061 | |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1062 | if (hasRegMaskOp) |
| 1063 | updateRegMaskSlots(OldIdx); |
| 1064 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1065 | #ifndef NDEBUG |
| 1066 | LIValidator validator; |
Pete Cooper | 722b6f1 | 2012-04-18 20:29:17 +0000 | [diff] [blame] | 1067 | validator = std::for_each(Entering.begin(), Entering.end(), validator); |
| 1068 | validator = std::for_each(Internal.begin(), Internal.end(), validator); |
| 1069 | validator = std::for_each(Exiting.begin(), Exiting.end(), validator); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1070 | assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness."); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1071 | #endif |
| 1072 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1073 | } |
| 1074 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1075 | // Update intervals for all operands of MI to refer to BundleStart's |
| 1076 | // SlotIndex. |
| 1077 | void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1078 | if (MI == BundleStart) |
| 1079 | return; // Bundling instr with itself - nothing to do. |
| 1080 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1081 | SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1082 | assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI && |
| 1083 | "SlotIndex <-> Instruction mapping broken for MI"); |
| 1084 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1085 | // Collect all ranges already in the bundle. |
| 1086 | MachineBasicBlock::instr_iterator BII(BundleStart); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1087 | RangeSet Entering, Internal, Exiting; |
| 1088 | bool hasRegMaskOp = false; |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1089 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 1090 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1091 | for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) { |
| 1092 | if (&*BII == MI) |
| 1093 | continue; |
| 1094 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 1095 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1096 | } |
| 1097 | |
| 1098 | BundleRanges BR = createBundleRanges(Entering, Internal, Exiting); |
| 1099 | |
Lang Hames | f905f69 | 2012-05-29 18:19:54 +0000 | [diff] [blame^] | 1100 | Entering.clear(); |
| 1101 | Internal.clear(); |
| 1102 | Exiting.clear(); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1103 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1104 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 1105 | |
| 1106 | DEBUG(dbgs() << "Entering: " << Entering.size() << "\n"); |
| 1107 | DEBUG(dbgs() << "Internal: " << Internal.size() << "\n"); |
| 1108 | DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n"); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1109 | |
| 1110 | moveAllEnteringFromInto(OldIdx, Entering, BR); |
| 1111 | moveAllInternalFromInto(OldIdx, Internal, BR); |
| 1112 | moveAllExitingFromInto(OldIdx, Exiting, BR); |
| 1113 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1114 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1115 | #ifndef NDEBUG |
| 1116 | LIValidator validator; |
Pete Cooper | 722b6f1 | 2012-04-18 20:29:17 +0000 | [diff] [blame] | 1117 | validator = std::for_each(Entering.begin(), Entering.end(), validator); |
| 1118 | validator = std::for_each(Internal.begin(), Internal.end(), validator); |
| 1119 | validator = std::for_each(Exiting.begin(), Exiting.end(), validator); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1120 | assert(validator.rangesOk() && "moveAllOperandsInto broke liveness."); |
| 1121 | #endif |
| 1122 | } |
| 1123 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1124 | private: |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1125 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1126 | #ifndef NDEBUG |
| 1127 | class LIValidator { |
| 1128 | private: |
| 1129 | DenseSet<const LiveInterval*> Checked, Bogus; |
| 1130 | public: |
| 1131 | void operator()(const IntRangePair& P) { |
| 1132 | const LiveInterval* LI = P.first; |
| 1133 | if (Checked.count(LI)) |
| 1134 | return; |
| 1135 | Checked.insert(LI); |
| 1136 | if (LI->empty()) |
| 1137 | return; |
| 1138 | SlotIndex LastEnd = LI->begin()->start; |
| 1139 | for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end(); |
| 1140 | LRI != LRE; ++LRI) { |
| 1141 | const LiveRange& LR = *LRI; |
| 1142 | if (LastEnd > LR.start || LR.start >= LR.end) |
| 1143 | Bogus.insert(LI); |
| 1144 | LastEnd = LR.end; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1145 | } |
| 1146 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1147 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1148 | bool rangesOk() const { |
| 1149 | return Bogus.empty(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1150 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1151 | }; |
| 1152 | #endif |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1153 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1154 | // Collect IntRangePairs for all operands of MI that may need fixing. |
| 1155 | // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes' |
| 1156 | // maps). |
| 1157 | void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal, |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1158 | RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) { |
| 1159 | hasRegMaskOp = false; |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1160 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 1161 | MOE = MI->operands_end(); |
| 1162 | MOI != MOE; ++MOI) { |
| 1163 | const MachineOperand& MO = *MOI; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1164 | |
| 1165 | if (MO.isRegMask()) { |
| 1166 | hasRegMaskOp = true; |
| 1167 | continue; |
| 1168 | } |
| 1169 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1170 | if (!MO.isReg() || MO.getReg() == 0) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1171 | continue; |
| 1172 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1173 | unsigned Reg = MO.getReg(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1174 | |
| 1175 | // TODO: Currently we're skipping uses that are reserved or have no |
| 1176 | // interval, but we're not updating their kills. This should be |
| 1177 | // fixed. |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1178 | if (!LIS.hasInterval(Reg) || |
| 1179 | (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1180 | continue; |
| 1181 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1182 | LiveInterval* LI = &LIS.getInterval(Reg); |
| 1183 | |
| 1184 | if (MO.readsReg()) { |
| 1185 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx); |
| 1186 | if (LR != 0) |
| 1187 | Entering.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1188 | } |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1189 | if (MO.isDef()) { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1190 | if (MO.isEarlyClobber()) { |
| 1191 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot(true)); |
| 1192 | assert(LR != 0 && "No EC range?"); |
| 1193 | if (LR->end > OldIdx.getDeadSlot()) |
| 1194 | Exiting.insert(std::make_pair(LI, LR)); |
| 1195 | else |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1196 | Internal.insert(std::make_pair(LI, LR)); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1197 | } else if (MO.isDead()) { |
| 1198 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot()); |
| 1199 | assert(LR != 0 && "No dead-def range?"); |
| 1200 | Internal.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1201 | } else { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1202 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getDeadSlot()); |
| 1203 | assert(LR && LR->end > OldIdx.getDeadSlot() && |
| 1204 | "Non-dead-def should have live range exiting."); |
| 1205 | Exiting.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1206 | } |
| 1207 | } |
| 1208 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1209 | } |
| 1210 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1211 | // Collect IntRangePairs for all operands of MI that may need fixing. |
| 1212 | void collectRangesInBundle(MachineInstr* MI, RangeSet& Entering, |
| 1213 | RangeSet& Exiting, SlotIndex MIStartIdx, |
| 1214 | SlotIndex MIEndIdx) { |
| 1215 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 1216 | MOE = MI->operands_end(); |
| 1217 | MOI != MOE; ++MOI) { |
| 1218 | const MachineOperand& MO = *MOI; |
| 1219 | assert(!MO.isRegMask() && "Can't have RegMasks in bundles."); |
| 1220 | if (!MO.isReg() || MO.getReg() == 0) |
| 1221 | continue; |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1222 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1223 | unsigned Reg = MO.getReg(); |
| 1224 | |
| 1225 | // TODO: Currently we're skipping uses that are reserved or have no |
| 1226 | // interval, but we're not updating their kills. This should be |
| 1227 | // fixed. |
| 1228 | if (!LIS.hasInterval(Reg) || |
| 1229 | (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))) |
| 1230 | continue; |
| 1231 | |
| 1232 | LiveInterval* LI = &LIS.getInterval(Reg); |
| 1233 | |
| 1234 | if (MO.readsReg()) { |
| 1235 | LiveRange* LR = LI->getLiveRangeContaining(MIStartIdx); |
| 1236 | if (LR != 0) |
| 1237 | Entering.insert(std::make_pair(LI, LR)); |
| 1238 | } |
| 1239 | if (MO.isDef()) { |
| 1240 | assert(!MO.isEarlyClobber() && "Early clobbers not allowed in bundles."); |
| 1241 | assert(!MO.isDead() && "Dead-defs not allowed in bundles."); |
| 1242 | LiveRange* LR = LI->getLiveRangeContaining(MIEndIdx.getDeadSlot()); |
| 1243 | assert(LR != 0 && "Internal ranges not allowed in bundles."); |
| 1244 | Exiting.insert(std::make_pair(LI, LR)); |
| 1245 | } |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1246 | } |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1247 | } |
| 1248 | |
| 1249 | BundleRanges createBundleRanges(RangeSet& Entering, RangeSet& Internal, RangeSet& Exiting) { |
| 1250 | BundleRanges BR; |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1251 | |
| 1252 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1253 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1254 | LiveInterval* LI = EI->first; |
| 1255 | LiveRange* LR = EI->second; |
| 1256 | BR[LI->reg].Use = LR; |
| 1257 | } |
| 1258 | |
| 1259 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1260 | II != IE; ++II) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1261 | LiveInterval* LI = II->first; |
| 1262 | LiveRange* LR = II->second; |
| 1263 | if (LR->end.isDead()) { |
| 1264 | BR[LI->reg].Dead = LR; |
| 1265 | } else { |
| 1266 | BR[LI->reg].EC = LR; |
| 1267 | } |
| 1268 | } |
| 1269 | |
| 1270 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1271 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1272 | LiveInterval* LI = EI->first; |
| 1273 | LiveRange* LR = EI->second; |
| 1274 | BR[LI->reg].Def = LR; |
| 1275 | } |
| 1276 | |
| 1277 | return BR; |
| 1278 | } |
| 1279 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1280 | void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) { |
| 1281 | MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx); |
| 1282 | if (!OldKillMI->killsRegister(reg)) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1283 | return; // Bail out if we don't have kill flags on the old register. |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1284 | MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx); |
| 1285 | assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill."); |
| 1286 | assert(!NewKillMI->killsRegister(reg) && "New kill instr is already a kill."); |
| 1287 | OldKillMI->clearRegisterKills(reg, &TRI); |
| 1288 | NewKillMI->addRegisterKilled(reg, &TRI); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1289 | } |
| 1290 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1291 | void updateRegMaskSlots(SlotIndex OldIdx) { |
| 1292 | SmallVectorImpl<SlotIndex>::iterator RI = |
| 1293 | std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(), |
| 1294 | OldIdx); |
| 1295 | assert(*RI == OldIdx && "No RegMask at OldIdx."); |
| 1296 | *RI = NewIdx; |
| 1297 | assert(*prior(RI) < *RI && *RI < *next(RI) && |
Lang Hames | fbc8dd3 | 2012-02-17 21:29:41 +0000 | [diff] [blame] | 1298 | "RegSlots out of order. Did you move one call across another?"); |
| 1299 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1300 | |
| 1301 | // Return the last use of reg between NewIdx and OldIdx. |
| 1302 | SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) { |
| 1303 | SlotIndex LastUse = NewIdx; |
| 1304 | for (MachineRegisterInfo::use_nodbg_iterator |
| 1305 | UI = MRI.use_nodbg_begin(Reg), |
| 1306 | UE = MRI.use_nodbg_end(); |
Lang Hames | 038d2d5 | 2012-02-19 04:38:25 +0000 | [diff] [blame] | 1307 | UI != UE; UI.skipInstruction()) { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1308 | const MachineInstr* MI = &*UI; |
| 1309 | SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1310 | if (InstSlot > LastUse && InstSlot < OldIdx) |
| 1311 | LastUse = InstSlot; |
| 1312 | } |
| 1313 | return LastUse; |
| 1314 | } |
| 1315 | |
| 1316 | void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1317 | LiveInterval* LI = P.first; |
| 1318 | LiveRange* LR = P.second; |
| 1319 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1320 | if (LiveThrough) |
| 1321 | return; |
| 1322 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
| 1323 | if (LastUse != NewIdx) |
| 1324 | moveKillFlags(LI->reg, NewIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1325 | LR->end = LastUse.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1326 | } |
| 1327 | |
| 1328 | void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1329 | LiveInterval* LI = P.first; |
| 1330 | LiveRange* LR = P.second; |
Andrew Trick | e0b51ab | 2012-03-21 04:12:01 +0000 | [diff] [blame] | 1331 | // Extend the LiveRange if NewIdx is past the end. |
Lang Hames | 4a0b2d6 | 2012-02-19 06:13:56 +0000 | [diff] [blame] | 1332 | if (NewIdx > LR->end) { |
Andrew Trick | e0b51ab | 2012-03-21 04:12:01 +0000 | [diff] [blame] | 1333 | // Move kill flags if OldIdx was not originally the end |
| 1334 | // (otherwise LR->end points to an invalid slot). |
| 1335 | if (LR->end.getRegSlot() != OldIdx.getRegSlot()) { |
| 1336 | assert(LR->end > OldIdx && "LiveRange does not cover original slot"); |
| 1337 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1338 | } |
Lang Hames | 4a0b2d6 | 2012-02-19 06:13:56 +0000 | [diff] [blame] | 1339 | LR->end = NewIdx.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1340 | } |
| 1341 | } |
| 1342 | |
| 1343 | void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) { |
| 1344 | bool GoingUp = NewIdx < OldIdx; |
| 1345 | |
| 1346 | if (GoingUp) { |
| 1347 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1348 | EI != EE; ++EI) |
| 1349 | moveEnteringUpFrom(OldIdx, *EI); |
| 1350 | } else { |
| 1351 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1352 | EI != EE; ++EI) |
| 1353 | moveEnteringDownFrom(OldIdx, *EI); |
| 1354 | } |
| 1355 | } |
| 1356 | |
| 1357 | void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1358 | LiveInterval* LI = P.first; |
| 1359 | LiveRange* LR = P.second; |
| 1360 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1361 | LR->end <= OldIdx.getDeadSlot() && |
| 1362 | "Range should be internal to OldIdx."); |
| 1363 | LiveRange Tmp(*LR); |
| 1364 | Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1365 | Tmp.valno->def = Tmp.start; |
| 1366 | Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot(); |
| 1367 | LI->removeRange(*LR); |
| 1368 | LI->addRange(Tmp); |
| 1369 | } |
| 1370 | |
| 1371 | void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) { |
| 1372 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1373 | II != IE; ++II) |
| 1374 | moveInternalFrom(OldIdx, *II); |
| 1375 | } |
| 1376 | |
| 1377 | void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1378 | LiveRange* LR = P.second; |
| 1379 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1380 | "Range should start in OldIdx."); |
| 1381 | assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx."); |
| 1382 | SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1383 | LR->start = NewStart; |
| 1384 | LR->valno->def = NewStart; |
| 1385 | } |
| 1386 | |
| 1387 | void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) { |
| 1388 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1389 | EI != EE; ++EI) |
| 1390 | moveExitingFrom(OldIdx, *EI); |
| 1391 | } |
| 1392 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1393 | void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1394 | BundleRanges& BR) { |
| 1395 | LiveInterval* LI = P.first; |
| 1396 | LiveRange* LR = P.second; |
| 1397 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1398 | if (LiveThrough) { |
| 1399 | assert((LR->start < NewIdx || BR[LI->reg].Def == LR) && |
| 1400 | "Def in bundle should be def range."); |
| 1401 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
| 1402 | "If bundle has use for this reg it should be LR."); |
| 1403 | BR[LI->reg].Use = LR; |
| 1404 | return; |
| 1405 | } |
| 1406 | |
| 1407 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1408 | moveKillFlags(LI->reg, OldIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1409 | |
| 1410 | if (LR->start < NewIdx) { |
| 1411 | // Becoming a new entering range. |
| 1412 | assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 && |
| 1413 | "Bundle shouldn't be re-defining reg mid-range."); |
Benjamin Kramer | 7db76e7 | 2012-02-19 12:25:07 +0000 | [diff] [blame] | 1414 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1415 | "Bundle shouldn't have different use range for same reg."); |
| 1416 | LR->end = LastUse.getRegSlot(); |
| 1417 | BR[LI->reg].Use = LR; |
| 1418 | } else { |
| 1419 | // Becoming a new Dead-def. |
| 1420 | assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) && |
| 1421 | "Live range starting at unexpected slot."); |
| 1422 | assert(BR[LI->reg].Def == LR && "Reg should have def range."); |
| 1423 | assert(BR[LI->reg].Dead == 0 && |
| 1424 | "Can't have def and dead def of same reg in a bundle."); |
| 1425 | LR->end = LastUse.getDeadSlot(); |
| 1426 | BR[LI->reg].Dead = BR[LI->reg].Def; |
| 1427 | BR[LI->reg].Def = 0; |
| 1428 | } |
| 1429 | } |
| 1430 | |
| 1431 | void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1432 | BundleRanges& BR) { |
| 1433 | LiveInterval* LI = P.first; |
| 1434 | LiveRange* LR = P.second; |
| 1435 | if (NewIdx > LR->end) { |
| 1436 | // Range extended to bundle. Add to bundle uses. |
| 1437 | // Note: Currently adds kill flags to bundle start. |
| 1438 | assert(BR[LI->reg].Use == 0 && |
| 1439 | "Bundle already has use range for reg."); |
| 1440 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1441 | LR->end = NewIdx.getRegSlot(); |
| 1442 | BR[LI->reg].Use = LR; |
| 1443 | } else { |
| 1444 | assert(BR[LI->reg].Use != 0 && |
| 1445 | "Bundle should already have a use range for reg."); |
| 1446 | } |
| 1447 | } |
| 1448 | |
| 1449 | void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering, |
| 1450 | BundleRanges& BR) { |
| 1451 | bool GoingUp = NewIdx < OldIdx; |
| 1452 | |
| 1453 | if (GoingUp) { |
| 1454 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1455 | EI != EE; ++EI) |
| 1456 | moveEnteringUpFromInto(OldIdx, *EI, BR); |
| 1457 | } else { |
| 1458 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1459 | EI != EE; ++EI) |
| 1460 | moveEnteringDownFromInto(OldIdx, *EI, BR); |
| 1461 | } |
| 1462 | } |
| 1463 | |
| 1464 | void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1465 | BundleRanges& BR) { |
| 1466 | // TODO: Sane rules for moving ranges into bundles. |
| 1467 | } |
| 1468 | |
| 1469 | void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal, |
| 1470 | BundleRanges& BR) { |
| 1471 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1472 | II != IE; ++II) |
| 1473 | moveInternalFromInto(OldIdx, *II, BR); |
| 1474 | } |
| 1475 | |
| 1476 | void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1477 | BundleRanges& BR) { |
| 1478 | LiveInterval* LI = P.first; |
| 1479 | LiveRange* LR = P.second; |
| 1480 | |
| 1481 | assert(LR->start.isRegister() && |
| 1482 | "Don't know how to merge exiting ECs into bundles yet."); |
| 1483 | |
| 1484 | if (LR->end > NewIdx.getDeadSlot()) { |
| 1485 | // This range is becoming an exiting range on the bundle. |
| 1486 | // If there was an old dead-def of this reg, delete it. |
| 1487 | if (BR[LI->reg].Dead != 0) { |
| 1488 | LI->removeRange(*BR[LI->reg].Dead); |
| 1489 | BR[LI->reg].Dead = 0; |
| 1490 | } |
| 1491 | assert(BR[LI->reg].Def == 0 && |
| 1492 | "Can't have two defs for the same variable exiting a bundle."); |
| 1493 | LR->start = NewIdx.getRegSlot(); |
| 1494 | LR->valno->def = LR->start; |
| 1495 | BR[LI->reg].Def = LR; |
| 1496 | } else { |
| 1497 | // This range is becoming internal to the bundle. |
| 1498 | assert(LR->end == NewIdx.getRegSlot() && |
| 1499 | "Can't bundle def whose kill is before the bundle"); |
| 1500 | if (BR[LI->reg].Dead || BR[LI->reg].Def) { |
| 1501 | // Already have a def for this. Just delete range. |
| 1502 | LI->removeRange(*LR); |
| 1503 | } else { |
| 1504 | // Make range dead, record. |
| 1505 | LR->end = NewIdx.getDeadSlot(); |
| 1506 | BR[LI->reg].Dead = LR; |
| 1507 | assert(BR[LI->reg].Use == LR && |
| 1508 | "Range becoming dead should currently be use."); |
| 1509 | } |
| 1510 | // In both cases the range is no longer a use on the bundle. |
| 1511 | BR[LI->reg].Use = 0; |
| 1512 | } |
| 1513 | } |
| 1514 | |
| 1515 | void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting, |
| 1516 | BundleRanges& BR) { |
| 1517 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1518 | EI != EE; ++EI) |
| 1519 | moveExitingFromInto(OldIdx, *EI, BR); |
| 1520 | } |
| 1521 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1522 | }; |
| 1523 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1524 | void LiveIntervals::handleMove(MachineInstr* MI) { |
| 1525 | SlotIndex OldIndex = indexes_->getInstructionIndex(MI); |
| 1526 | indexes_->removeMachineInstrFromMaps(MI); |
| 1527 | SlotIndex NewIndex = MI->isInsideBundle() ? |
Jakob Stoklund Olesen | 741981a | 2012-03-01 01:26:01 +0000 | [diff] [blame] | 1528 | indexes_->getInstructionIndex(MI) : |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1529 | indexes_->insertMachineInstrInMaps(MI); |
| 1530 | assert(getMBBStartIdx(MI->getParent()) <= OldIndex && |
| 1531 | OldIndex < getMBBEndIdx(MI->getParent()) && |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1532 | "Cannot handle moves across basic block boundaries."); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1533 | assert(!MI->isBundled() && "Can't handle bundled instructions yet."); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1534 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1535 | HMEditor HME(*this, *mri_, *tri_, NewIndex); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1536 | HME.moveAllRangesFrom(MI, OldIndex); |
| 1537 | } |
| 1538 | |
| 1539 | void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, MachineInstr* BundleStart) { |
| 1540 | SlotIndex NewIndex = indexes_->getInstructionIndex(BundleStart); |
| 1541 | HMEditor HME(*this, *mri_, *tri_, NewIndex); |
| 1542 | HME.moveAllRangesInto(MI, BundleStart); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1543 | } |