blob: 46c2d6a74ee240d0e43d5fefa804af86bff52c54 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000116 }
117
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000118 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000119 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000120
121 // When dealing with single precision only, use libcalls
122 if (!Subtarget->isSingleFloat()) {
123 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000124 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000125 else
Craig Topper420761a2012-04-20 07:30:17 +0000126 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000127 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000128 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000129
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
132 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000134
Eli Friedman6055a6a2009-07-17 04:07:24 +0000135 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
137 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000138
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000139 // Used by legalize types to correctly generate the setcc result.
140 // Without this, every float setcc comes with a AND/OR with the result,
141 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000142 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000144
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000145 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000147 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
149 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
150 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
151 setOperationAction(ISD::SELECT, MVT::f32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f64, Custom);
153 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000154 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
155 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000156 setOperationAction(ISD::SETCC, MVT::f32, Custom);
157 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000160 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
161 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
163 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000164 setOperationAction(ISD::LOAD, MVT::i32, Custom);
165 setOperationAction(ISD::STORE, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000166
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000167 if (!TM.Options.NoNaNsFPMath) {
168 setOperationAction(ISD::FABS, MVT::f32, Custom);
169 setOperationAction(ISD::FABS, MVT::f64, Custom);
170 }
171
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000172 if (HasMips64) {
173 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
174 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
175 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
176 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
177 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
178 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000179 setOperationAction(ISD::LOAD, MVT::i64, Custom);
180 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000181 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000182
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000183 if (!HasMips64) {
184 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
185 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
186 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
187 }
188
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000189 setOperationAction(ISD::SDIV, MVT::i32, Expand);
190 setOperationAction(ISD::SREM, MVT::i32, Expand);
191 setOperationAction(ISD::UDIV, MVT::i32, Expand);
192 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000193 setOperationAction(ISD::SDIV, MVT::i64, Expand);
194 setOperationAction(ISD::SREM, MVT::i64, Expand);
195 setOperationAction(ISD::UDIV, MVT::i64, Expand);
196 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000197
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000198 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000203 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000205 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
207 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000208 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000210 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
213 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
214 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000216 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000217 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
218 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000219
Akira Hatanaka56633442011-09-20 23:53:09 +0000220 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000221 setOperationAction(ISD::ROTR, MVT::i32, Expand);
222
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000223 if (!Subtarget->hasMips64r2())
224 setOperationAction(ISD::ROTR, MVT::i64, Expand);
225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000227 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000229 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
231 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000232 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::FLOG, MVT::f32, Expand);
234 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
235 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
236 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000237 setOperationAction(ISD::FMA, MVT::f32, Expand);
238 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000239 setOperationAction(ISD::FREM, MVT::f32, Expand);
240 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000241
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000242 if (!TM.Options.NoNaNsFPMath) {
243 setOperationAction(ISD::FNEG, MVT::f32, Expand);
244 setOperationAction(ISD::FNEG, MVT::f64, Expand);
245 }
246
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000247 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000249 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000250 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000251
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000252 setOperationAction(ISD::VAARG, MVT::Other, Expand);
253 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
254 setOperationAction(ISD::VAEND, MVT::Other, Expand);
255
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000256 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
258 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000259
Jia Liubb481f82012-02-28 07:46:26 +0000260 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
261 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
262 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
263 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000264
Eli Friedman26689ac2011-08-03 21:06:02 +0000265 setInsertFencesForAtomic(true);
266
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000267 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000270 }
271
Akira Hatanakac79507a2011-12-21 00:20:27 +0000272 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000274 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
275 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000276
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000277 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000279 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
280 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000281
Akira Hatanaka7664f052012-06-02 00:04:42 +0000282 if (HasMips64) {
283 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
284 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
285 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
286 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
287 }
288
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289 setTargetDAGCombine(ISD::ADDE);
290 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000291 setTargetDAGCombine(ISD::SDIVREM);
292 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000293 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000294 setTargetDAGCombine(ISD::AND);
295 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000296 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000297
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000298 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000299
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000300 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000301 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000302
Akira Hatanaka590baca2012-02-02 03:13:40 +0000303 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
304 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000305
306 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000307}
308
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000309bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000310 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000311
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000312 switch (SVT) {
313 case MVT::i64:
314 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000315 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000316 default:
317 return false;
318 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000319}
320
Duncan Sands28b77e92011-09-06 19:07:46 +0000321EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000323}
324
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000325// SelectMadd -
326// Transforms a subgraph in CurDAG if the following pattern is found:
327// (addc multLo, Lo0), (adde multHi, Hi0),
328// where,
329// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000330// Lo0: initial value of Lo register
331// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000332// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000333static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000334 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000336 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000337
338 if (ADDCNode->getOpcode() != ISD::ADDC)
339 return false;
340
341 SDValue MultHi = ADDENode->getOperand(0);
342 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000343 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000344 unsigned MultOpc = MultHi.getOpcode();
345
346 // MultHi and MultLo must be generated by the same node,
347 if (MultLo.getNode() != MultNode)
348 return false;
349
350 // and it must be a multiplication.
351 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
352 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353
354 // MultLo amd MultHi must be the first and second output of MultNode
355 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
357 return false;
358
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000359 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000360 // of the values of MultNode, in which case MultNode will be removed in later
361 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000362 // If there exist users other than ADDENode or ADDCNode, this function returns
363 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365 // produced.
366 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
367 return false;
368
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000369 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000370 DebugLoc dl = ADDENode->getDebugLoc();
371
372 // create MipsMAdd(u) node
373 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000374
Akira Hatanaka82099682011-12-19 19:52:25 +0000375 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376 MultNode->getOperand(0),// Factor 0
377 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000378 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379 ADDENode->getOperand(1));// Hi0
380
381 // create CopyFromReg nodes
382 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
383 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000384 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 Mips::HI, MVT::i32,
386 CopyFromLo.getValue(2));
387
388 // replace uses of adde and addc here
389 if (!SDValue(ADDCNode, 0).use_empty())
390 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
391
392 if (!SDValue(ADDENode, 0).use_empty())
393 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
394
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000395 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000396}
397
398// SelectMsub -
399// Transforms a subgraph in CurDAG if the following pattern is found:
400// (addc Lo0, multLo), (sube Hi0, multHi),
401// where,
402// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000403// Lo0: initial value of Lo register
404// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000405// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000406static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000407 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000408 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000409 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000410
411 if (SUBCNode->getOpcode() != ISD::SUBC)
412 return false;
413
414 SDValue MultHi = SUBENode->getOperand(1);
415 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000416 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 unsigned MultOpc = MultHi.getOpcode();
418
419 // MultHi and MultLo must be generated by the same node,
420 if (MultLo.getNode() != MultNode)
421 return false;
422
423 // and it must be a multiplication.
424 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
425 return false;
426
427 // MultLo amd MultHi must be the first and second output of MultNode
428 // respectively.
429 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
430 return false;
431
432 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
433 // of the values of MultNode, in which case MultNode will be removed in later
434 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000435 // If there exist users other than SUBENode or SUBCNode, this function returns
436 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000437 // instruction node rather than a pair of MULT and MSUB instructions being
438 // produced.
439 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
440 return false;
441
442 SDValue Chain = CurDAG->getEntryNode();
443 DebugLoc dl = SUBENode->getDebugLoc();
444
445 // create MipsSub(u) node
446 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
447
Akira Hatanaka82099682011-12-19 19:52:25 +0000448 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449 MultNode->getOperand(0),// Factor 0
450 MultNode->getOperand(1),// Factor 1
451 SUBCNode->getOperand(0),// Lo0
452 SUBENode->getOperand(0));// Hi0
453
454 // create CopyFromReg nodes
455 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
456 MSub);
457 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
458 Mips::HI, MVT::i32,
459 CopyFromLo.getValue(2));
460
461 // replace uses of sube and subc here
462 if (!SDValue(SUBCNode, 0).use_empty())
463 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
464
465 if (!SDValue(SUBENode, 0).use_empty())
466 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
467
468 return true;
469}
470
Akira Hatanaka864f6602012-06-14 21:10:56 +0000471static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000472 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000473 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000474 if (DCI.isBeforeLegalize())
475 return SDValue();
476
Akira Hatanakae184fec2011-11-11 04:18:21 +0000477 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
478 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000479 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000480
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000481 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000482}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000483
Akira Hatanaka864f6602012-06-14 21:10:56 +0000484static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000485 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000486 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000487 if (DCI.isBeforeLegalize())
488 return SDValue();
489
Akira Hatanakae184fec2011-11-11 04:18:21 +0000490 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
491 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000493
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000494 return SDValue();
495}
496
Akira Hatanaka864f6602012-06-14 21:10:56 +0000497static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000498 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000499 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000500 if (DCI.isBeforeLegalizeOps())
501 return SDValue();
502
Akira Hatanakadda4a072011-10-03 21:06:13 +0000503 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000504 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
505 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000506 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
507 MipsISD::DivRemU;
508 DebugLoc dl = N->getDebugLoc();
509
510 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
511 N->getOperand(0), N->getOperand(1));
512 SDValue InChain = DAG.getEntryNode();
513 SDValue InGlue = DivRem;
514
515 // insert MFLO
516 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000517 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000518 InGlue);
519 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
520 InChain = CopyFromLo.getValue(1);
521 InGlue = CopyFromLo.getValue(2);
522 }
523
524 // insert MFHI
525 if (N->hasAnyUseOfValue(1)) {
526 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000527 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000528 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
529 }
530
531 return SDValue();
532}
533
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000534static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
535 switch (CC) {
536 default: llvm_unreachable("Unknown fp condition code!");
537 case ISD::SETEQ:
538 case ISD::SETOEQ: return Mips::FCOND_OEQ;
539 case ISD::SETUNE: return Mips::FCOND_UNE;
540 case ISD::SETLT:
541 case ISD::SETOLT: return Mips::FCOND_OLT;
542 case ISD::SETGT:
543 case ISD::SETOGT: return Mips::FCOND_OGT;
544 case ISD::SETLE:
545 case ISD::SETOLE: return Mips::FCOND_OLE;
546 case ISD::SETGE:
547 case ISD::SETOGE: return Mips::FCOND_OGE;
548 case ISD::SETULT: return Mips::FCOND_ULT;
549 case ISD::SETULE: return Mips::FCOND_ULE;
550 case ISD::SETUGT: return Mips::FCOND_UGT;
551 case ISD::SETUGE: return Mips::FCOND_UGE;
552 case ISD::SETUO: return Mips::FCOND_UN;
553 case ISD::SETO: return Mips::FCOND_OR;
554 case ISD::SETNE:
555 case ISD::SETONE: return Mips::FCOND_ONE;
556 case ISD::SETUEQ: return Mips::FCOND_UEQ;
557 }
558}
559
560
561// Returns true if condition code has to be inverted.
562static bool InvertFPCondCode(Mips::CondCode CC) {
563 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
564 return false;
565
Akira Hatanaka82099682011-12-19 19:52:25 +0000566 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
567 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000568
Akira Hatanaka82099682011-12-19 19:52:25 +0000569 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000570}
571
572// Creates and returns an FPCmp node from a setcc node.
573// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000574static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000575 // must be a SETCC node
576 if (Op.getOpcode() != ISD::SETCC)
577 return Op;
578
579 SDValue LHS = Op.getOperand(0);
580
581 if (!LHS.getValueType().isFloatingPoint())
582 return Op;
583
584 SDValue RHS = Op.getOperand(1);
585 DebugLoc dl = Op.getDebugLoc();
586
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000587 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
588 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000589 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
590
591 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
592 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
593}
594
595// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000596static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000597 SDValue False, DebugLoc DL) {
598 bool invert = InvertFPCondCode((Mips::CondCode)
599 cast<ConstantSDNode>(Cond.getOperand(2))
600 ->getSExtValue());
601
602 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
603 True.getValueType(), True, False, Cond);
604}
605
Akira Hatanaka864f6602012-06-14 21:10:56 +0000606static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000607 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000608 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000609 if (DCI.isBeforeLegalizeOps())
610 return SDValue();
611
612 SDValue SetCC = N->getOperand(0);
613
614 if ((SetCC.getOpcode() != ISD::SETCC) ||
615 !SetCC.getOperand(0).getValueType().isInteger())
616 return SDValue();
617
618 SDValue False = N->getOperand(2);
619 EVT FalseTy = False.getValueType();
620
621 if (!FalseTy.isInteger())
622 return SDValue();
623
624 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
625
626 if (!CN || CN->getZExtValue())
627 return SDValue();
628
629 const DebugLoc DL = N->getDebugLoc();
630 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
631 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000632
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000633 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
634 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000635
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000636 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
637}
638
Akira Hatanaka864f6602012-06-14 21:10:56 +0000639static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000641 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000642 // Pattern match EXT.
643 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
644 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000645 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 return SDValue();
647
648 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000649 unsigned ShiftRightOpc = ShiftRight.getOpcode();
650
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000653 return SDValue();
654
655 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 ConstantSDNode *CN;
657 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
658 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000659
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000660 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000661 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000662
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000663 // Op's second operand must be a shifted mask.
664 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000665 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 return SDValue();
667
668 // Return if the shifted mask does not start at bit 0 or the sum of its size
669 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000670 EVT ValTy = N->getValueType(0);
671 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000672 return SDValue();
673
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000674 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000675 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000676 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000677}
Jia Liubb481f82012-02-28 07:46:26 +0000678
Akira Hatanaka864f6602012-06-14 21:10:56 +0000679static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000681 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000682 // Pattern match INS.
683 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000684 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000685 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000686 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000687 return SDValue();
688
689 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
690 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
691 ConstantSDNode *CN;
692
693 // See if Op's first operand matches (and $src1 , mask0).
694 if (And0.getOpcode() != ISD::AND)
695 return SDValue();
696
697 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000698 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000699 return SDValue();
700
701 // See if Op's second operand matches (and (shl $src, pos), mask1).
702 if (And1.getOpcode() != ISD::AND)
703 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000704
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000705 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000706 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000707 return SDValue();
708
709 // The shift masks must have the same position and size.
710 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
711 return SDValue();
712
713 SDValue Shl = And1.getOperand(0);
714 if (Shl.getOpcode() != ISD::SHL)
715 return SDValue();
716
717 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
718 return SDValue();
719
720 unsigned Shamt = CN->getZExtValue();
721
722 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000723 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000724 EVT ValTy = N->getValueType(0);
725 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000726 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000727
Akira Hatanaka82099682011-12-19 19:52:25 +0000728 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000729 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000730 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000731}
Jia Liubb481f82012-02-28 07:46:26 +0000732
Akira Hatanaka864f6602012-06-14 21:10:56 +0000733static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000734 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000735 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000736 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
737
738 if (DCI.isBeforeLegalizeOps())
739 return SDValue();
740
741 SDValue Add = N->getOperand(1);
742
743 if (Add.getOpcode() != ISD::ADD)
744 return SDValue();
745
746 SDValue Lo = Add.getOperand(1);
747
748 if ((Lo.getOpcode() != MipsISD::Lo) ||
749 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
750 return SDValue();
751
752 EVT ValTy = N->getValueType(0);
753 DebugLoc DL = N->getDebugLoc();
754
755 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
756 Add.getOperand(0));
757 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
758}
759
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000760SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000761 const {
762 SelectionDAG &DAG = DCI.DAG;
763 unsigned opc = N->getOpcode();
764
765 switch (opc) {
766 default: break;
767 case ISD::ADDE:
768 return PerformADDECombine(N, DAG, DCI, Subtarget);
769 case ISD::SUBE:
770 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000771 case ISD::SDIVREM:
772 case ISD::UDIVREM:
773 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000774 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000775 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000776 case ISD::AND:
777 return PerformANDCombine(N, DAG, DCI, Subtarget);
778 case ISD::OR:
779 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000780 case ISD::ADD:
781 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000782 }
783
784 return SDValue();
785}
786
Dan Gohman475871a2008-07-27 21:46:04 +0000787SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000788LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000789{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000790 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000791 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000792 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000793 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000794 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000795 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000796 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
797 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000798 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000799 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000800 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000801 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000802 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000803 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000804 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000805 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000806 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000807 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000808 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
809 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
810 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000811 case ISD::LOAD: return LowerLOAD(Op, DAG);
812 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000813 }
Dan Gohman475871a2008-07-27 21:46:04 +0000814 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000815}
816
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000817//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000818// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000819//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000820
821// AddLiveIn - This helper function adds the specified physical register to the
822// MachineFunction as a live in value. It also creates a corresponding
823// virtual register for it.
824static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000825AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000826{
827 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000828 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
829 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000830 return VReg;
831}
832
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000833// Get fp branch code (not opcode) from condition code.
834static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
835 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
836 return Mips::BRANCH_T;
837
Akira Hatanaka82099682011-12-19 19:52:25 +0000838 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
839 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000840
Akira Hatanaka82099682011-12-19 19:52:25 +0000841 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000842}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000843
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000844/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000845static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
846 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000847 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000848 const TargetInstrInfo *TII,
849 bool isFPCmp, unsigned Opc) {
850 // There is no need to expand CMov instructions if target has
851 // conditional moves.
852 if (Subtarget->hasCondMov())
853 return BB;
854
855 // To "insert" a SELECT_CC instruction, we actually have to insert the
856 // diamond control-flow pattern. The incoming instruction knows the
857 // destination vreg to set, the condition code register to branch on, the
858 // true/false values to select between, and a branch opcode to use.
859 const BasicBlock *LLVM_BB = BB->getBasicBlock();
860 MachineFunction::iterator It = BB;
861 ++It;
862
863 // thisMBB:
864 // ...
865 // TrueVal = ...
866 // setcc r1, r2, r3
867 // bNE r1, r0, copy1MBB
868 // fallthrough --> copy0MBB
869 MachineBasicBlock *thisMBB = BB;
870 MachineFunction *F = BB->getParent();
871 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
872 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
873 F->insert(It, copy0MBB);
874 F->insert(It, sinkMBB);
875
876 // Transfer the remainder of BB and its successor edges to sinkMBB.
877 sinkMBB->splice(sinkMBB->begin(), BB,
878 llvm::next(MachineBasicBlock::iterator(MI)),
879 BB->end());
880 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
881
882 // Next, add the true and fallthrough blocks as its successors.
883 BB->addSuccessor(copy0MBB);
884 BB->addSuccessor(sinkMBB);
885
886 // Emit the right instruction according to the type of the operands compared
887 if (isFPCmp)
888 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
889 else
890 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
891 .addReg(Mips::ZERO).addMBB(sinkMBB);
892
893 // copy0MBB:
894 // %FalseValue = ...
895 // # fallthrough to sinkMBB
896 BB = copy0MBB;
897
898 // Update machine-CFG edges
899 BB->addSuccessor(sinkMBB);
900
901 // sinkMBB:
902 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
903 // ...
904 BB = sinkMBB;
905
906 if (isFPCmp)
907 BuildMI(*BB, BB->begin(), dl,
908 TII->get(Mips::PHI), MI->getOperand(0).getReg())
909 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
910 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
911 else
912 BuildMI(*BB, BB->begin(), dl,
913 TII->get(Mips::PHI), MI->getOperand(0).getReg())
914 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
915 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
916
917 MI->eraseFromParent(); // The pseudo instruction is gone now.
918 return BB;
919}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000920*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000921MachineBasicBlock *
922MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000923 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000924 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000925 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
929 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
932 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000935 case Mips::ATOMIC_LOAD_ADD_I64:
936 case Mips::ATOMIC_LOAD_ADD_I64_P8:
937 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
939 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000940 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
942 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
945 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000948 case Mips::ATOMIC_LOAD_AND_I64:
949 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000950 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951
952 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000953 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
955 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000956 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
958 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000959 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000961 case Mips::ATOMIC_LOAD_OR_I64:
962 case Mips::ATOMIC_LOAD_OR_I64_P8:
963 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964
965 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000966 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
968 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
971 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000973 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000974 case Mips::ATOMIC_LOAD_XOR_I64:
975 case Mips::ATOMIC_LOAD_XOR_I64_P8:
976 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977
978 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000979 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
981 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
984 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000987 case Mips::ATOMIC_LOAD_NAND_I64:
988 case Mips::ATOMIC_LOAD_NAND_I64_P8:
989 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990
991 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000992 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
994 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
997 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000998 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 case Mips::ATOMIC_LOAD_SUB_I64:
1001 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1002 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003
1004 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001005 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001006 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1007 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1010 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001011 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001013 case Mips::ATOMIC_SWAP_I64:
1014 case Mips::ATOMIC_SWAP_I64_P8:
1015 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016
1017 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001018 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1020 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001021 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1023 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001024 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 case Mips::ATOMIC_CMP_SWAP_I64:
1027 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1028 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001029 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001030}
1031
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1033// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1034MachineBasicBlock *
1035MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001036 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001037 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001038 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039
1040 MachineFunction *MF = BB->getParent();
1041 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1044 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1046
1047 if (Size == 4) {
1048 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1049 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1050 AND = Mips::AND;
1051 NOR = Mips::NOR;
1052 ZERO = Mips::ZERO;
1053 BEQ = Mips::BEQ;
1054 }
1055 else {
1056 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1057 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1058 AND = Mips::AND64;
1059 NOR = Mips::NOR64;
1060 ZERO = Mips::ZERO_64;
1061 BEQ = Mips::BEQ64;
1062 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063
Akira Hatanaka4061da12011-07-19 20:11:17 +00001064 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001065 unsigned Ptr = MI->getOperand(1).getReg();
1066 unsigned Incr = MI->getOperand(2).getReg();
1067
Akira Hatanaka4061da12011-07-19 20:11:17 +00001068 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1069 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1070 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001071
1072 // insert new blocks after the current block
1073 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1074 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1075 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1076 MachineFunction::iterator It = BB;
1077 ++It;
1078 MF->insert(It, loopMBB);
1079 MF->insert(It, exitMBB);
1080
1081 // Transfer the remainder of BB and its successor edges to exitMBB.
1082 exitMBB->splice(exitMBB->begin(), BB,
1083 llvm::next(MachineBasicBlock::iterator(MI)),
1084 BB->end());
1085 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1086
1087 // thisMBB:
1088 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001089 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001091 loopMBB->addSuccessor(loopMBB);
1092 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093
1094 // loopMBB:
1095 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001096 // <binop> storeval, oldval, incr
1097 // sc success, storeval, 0(ptr)
1098 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001100 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001102 // and andres, oldval, incr
1103 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001104 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1105 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001107 // <binop> storeval, oldval, incr
1108 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001110 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001112 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1113 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001114
1115 MI->eraseFromParent(); // The instruction is gone now.
1116
Akira Hatanaka939ece12011-07-19 03:42:13 +00001117 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118}
1119
1120MachineBasicBlock *
1121MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001122 MachineBasicBlock *BB,
1123 unsigned Size, unsigned BinOpcode,
1124 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125 assert((Size == 1 || Size == 2) &&
1126 "Unsupported size for EmitAtomicBinaryPartial.");
1127
1128 MachineFunction *MF = BB->getParent();
1129 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1130 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1132 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001133 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1134 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135
1136 unsigned Dest = MI->getOperand(0).getReg();
1137 unsigned Ptr = MI->getOperand(1).getReg();
1138 unsigned Incr = MI->getOperand(2).getReg();
1139
Akira Hatanaka4061da12011-07-19 20:11:17 +00001140 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1141 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001142 unsigned Mask = RegInfo.createVirtualRegister(RC);
1143 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1145 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1148 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1149 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1150 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1151 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001152 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001153 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1154 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1155 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1156 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1157 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158
1159 // insert new blocks after the current block
1160 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1161 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001162 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1164 MachineFunction::iterator It = BB;
1165 ++It;
1166 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001167 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001168 MF->insert(It, exitMBB);
1169
1170 // Transfer the remainder of BB and its successor edges to exitMBB.
1171 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001172 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1174
Akira Hatanaka81b44112011-07-19 17:09:53 +00001175 BB->addSuccessor(loopMBB);
1176 loopMBB->addSuccessor(loopMBB);
1177 loopMBB->addSuccessor(sinkMBB);
1178 sinkMBB->addSuccessor(exitMBB);
1179
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001180 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001181 // addiu masklsb2,$0,-4 # 0xfffffffc
1182 // and alignedaddr,ptr,masklsb2
1183 // andi ptrlsb2,ptr,3
1184 // sll shiftamt,ptrlsb2,3
1185 // ori maskupper,$0,255 # 0xff
1186 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001188 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
1190 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1192 .addReg(Mips::ZERO).addImm(-4);
1193 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1194 .addReg(Ptr).addReg(MaskLSB2);
1195 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1196 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1197 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1198 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001199 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1200 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001202 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001203
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001204 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001206 // ll oldval,0(alignedaddr)
1207 // binop binopres,oldval,incr2
1208 // and newval,binopres,mask
1209 // and maskedoldval0,oldval,mask2
1210 // or storeval,maskedoldval0,newval
1211 // sc success,storeval,0(alignedaddr)
1212 // beq success,$0,loopMBB
1213
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001214 // atomic.swap
1215 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001216 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001217 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 // and maskedoldval0,oldval,mask2
1219 // or storeval,maskedoldval0,newval
1220 // sc success,storeval,0(alignedaddr)
1221 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001222
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001224 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001225 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 // and andres, oldval, incr2
1227 // nor binopres, $0, andres
1228 // and newval, binopres, mask
1229 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1230 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1231 .addReg(Mips::ZERO).addReg(AndRes);
1232 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001234 // <binop> binopres, oldval, incr2
1235 // and newval, binopres, mask
1236 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1237 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001238 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001239 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001240 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001241 }
Jia Liubb481f82012-02-28 07:46:26 +00001242
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001243 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001244 .addReg(OldVal).addReg(Mask2);
1245 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001246 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001247 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001248 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001250 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251
Akira Hatanaka939ece12011-07-19 03:42:13 +00001252 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 // and maskedoldval1,oldval,mask
1254 // srl srlres,maskedoldval1,shiftamt
1255 // sll sllres,srlres,24
1256 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001257 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001259
Akira Hatanaka4061da12011-07-19 20:11:17 +00001260 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1261 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001262 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1263 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1265 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001266 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001267 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001268
1269 MI->eraseFromParent(); // The instruction is gone now.
1270
Akira Hatanaka939ece12011-07-19 03:42:13 +00001271 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272}
1273
1274MachineBasicBlock *
1275MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001276 MachineBasicBlock *BB,
1277 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001278 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279
1280 MachineFunction *MF = BB->getParent();
1281 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1284 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001285 unsigned LL, SC, ZERO, BNE, BEQ;
1286
1287 if (Size == 4) {
1288 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1289 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1290 ZERO = Mips::ZERO;
1291 BNE = Mips::BNE;
1292 BEQ = Mips::BEQ;
1293 }
1294 else {
1295 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1296 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1297 ZERO = Mips::ZERO_64;
1298 BNE = Mips::BNE64;
1299 BEQ = Mips::BEQ64;
1300 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301
1302 unsigned Dest = MI->getOperand(0).getReg();
1303 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 unsigned OldVal = MI->getOperand(2).getReg();
1305 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306
Akira Hatanaka4061da12011-07-19 20:11:17 +00001307 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 // insert new blocks after the current block
1310 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1311 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1312 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1313 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1314 MachineFunction::iterator It = BB;
1315 ++It;
1316 MF->insert(It, loop1MBB);
1317 MF->insert(It, loop2MBB);
1318 MF->insert(It, exitMBB);
1319
1320 // Transfer the remainder of BB and its successor edges to exitMBB.
1321 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001322 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001323 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1324
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001325 // thisMBB:
1326 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001329 loop1MBB->addSuccessor(exitMBB);
1330 loop1MBB->addSuccessor(loop2MBB);
1331 loop2MBB->addSuccessor(loop1MBB);
1332 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333
1334 // loop1MBB:
1335 // ll dest, 0(ptr)
1336 // bne dest, oldval, exitMBB
1337 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001338 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1339 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001340 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341
1342 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001343 // sc success, newval, 0(ptr)
1344 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001346 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001348 BuildMI(BB, dl, TII->get(BEQ))
1349 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001350
1351 MI->eraseFromParent(); // The instruction is gone now.
1352
Akira Hatanaka939ece12011-07-19 03:42:13 +00001353 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354}
1355
1356MachineBasicBlock *
1357MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001358 MachineBasicBlock *BB,
1359 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 assert((Size == 1 || Size == 2) &&
1361 "Unsupported size for EmitAtomicCmpSwapPartial.");
1362
1363 MachineFunction *MF = BB->getParent();
1364 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1365 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1366 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1367 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001368 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1369 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001370
1371 unsigned Dest = MI->getOperand(0).getReg();
1372 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001373 unsigned CmpVal = MI->getOperand(2).getReg();
1374 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001375
Akira Hatanaka4061da12011-07-19 20:11:17 +00001376 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1377 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378 unsigned Mask = RegInfo.createVirtualRegister(RC);
1379 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1381 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1382 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1383 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1384 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1385 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1386 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1387 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1388 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1389 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1390 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1391 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1392 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1393 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001394
1395 // insert new blocks after the current block
1396 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1397 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1398 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001399 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1401 MachineFunction::iterator It = BB;
1402 ++It;
1403 MF->insert(It, loop1MBB);
1404 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001405 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001406 MF->insert(It, exitMBB);
1407
1408 // Transfer the remainder of BB and its successor edges to exitMBB.
1409 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001410 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001411 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1412
Akira Hatanaka81b44112011-07-19 17:09:53 +00001413 BB->addSuccessor(loop1MBB);
1414 loop1MBB->addSuccessor(sinkMBB);
1415 loop1MBB->addSuccessor(loop2MBB);
1416 loop2MBB->addSuccessor(loop1MBB);
1417 loop2MBB->addSuccessor(sinkMBB);
1418 sinkMBB->addSuccessor(exitMBB);
1419
Akira Hatanaka70564a92011-07-19 18:14:26 +00001420 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001421 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001422 // addiu masklsb2,$0,-4 # 0xfffffffc
1423 // and alignedaddr,ptr,masklsb2
1424 // andi ptrlsb2,ptr,3
1425 // sll shiftamt,ptrlsb2,3
1426 // ori maskupper,$0,255 # 0xff
1427 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001429 // andi maskedcmpval,cmpval,255
1430 // sll shiftedcmpval,maskedcmpval,shiftamt
1431 // andi maskednewval,newval,255
1432 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001433 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1435 .addReg(Mips::ZERO).addImm(-4);
1436 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1437 .addReg(Ptr).addReg(MaskLSB2);
1438 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1439 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1440 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1441 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001442 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1443 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001444 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001445 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1446 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001447 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1448 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001449 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1450 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001451 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1452 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001453
1454 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001455 // ll oldval,0(alginedaddr)
1456 // and maskedoldval0,oldval,mask
1457 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001459 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001460 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1461 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001462 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001463 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001464
1465 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001466 // and maskedoldval1,oldval,mask2
1467 // or storeval,maskedoldval1,shiftednewval
1468 // sc success,storeval,0(alignedaddr)
1469 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001470 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001471 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1472 .addReg(OldVal).addReg(Mask2);
1473 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1474 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001475 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001476 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001477 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001478 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001479
Akira Hatanaka939ece12011-07-19 03:42:13 +00001480 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001481 // srl srlres,maskedoldval0,shiftamt
1482 // sll sllres,srlres,24
1483 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001484 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001485 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001486
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001487 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1488 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001489 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1490 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001491 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001492 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493
1494 MI->eraseFromParent(); // The instruction is gone now.
1495
Akira Hatanaka939ece12011-07-19 03:42:13 +00001496 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001497}
1498
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001499//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001500// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001501//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001502SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001503LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001504{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001505 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001506 // the block to branch to if the condition is true.
1507 SDValue Chain = Op.getOperand(0);
1508 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001509 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001510
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001511 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1512
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001513 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001514 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001515 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001516
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001517 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001518 Mips::CondCode CC =
1519 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001520 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001521
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001522 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001523 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001524}
1525
1526SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001527LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001528{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001529 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001530
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001531 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001532 if (Cond.getOpcode() != MipsISD::FPCmp)
1533 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001534
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001535 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1536 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001537}
1538
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001539SDValue MipsTargetLowering::
1540LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1541{
1542 DebugLoc DL = Op.getDebugLoc();
1543 EVT Ty = Op.getOperand(0).getValueType();
1544 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1545 Op.getOperand(0), Op.getOperand(1),
1546 Op.getOperand(4));
1547
1548 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1549 Op.getOperand(3));
1550}
1551
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001552SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1553 SDValue Cond = CreateFPCmp(DAG, Op);
1554
1555 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1556 "Floating point operand expected.");
1557
1558 SDValue True = DAG.getConstant(1, MVT::i32);
1559 SDValue False = DAG.getConstant(0, MVT::i32);
1560
1561 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1562}
1563
Dan Gohmand858e902010-04-17 15:26:15 +00001564SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1565 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001566 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001567 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001568 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001569
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001570 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001571 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001573 const MipsTargetObjectFile &TLOF =
1574 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575
Chris Lattnere3736f82009-08-13 05:41:27 +00001576 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1578 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001579 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001580 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001581 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1582 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001583 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001584 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001585 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1586 MipsII::MO_ABS_HI);
1587 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1588 MipsII::MO_ABS_LO);
1589 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1590 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001592 }
1593
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001594 EVT ValTy = Op.getValueType();
1595 bool HasGotOfst = (GV->hasInternalLinkage() ||
1596 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001597 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001598 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001599 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001600 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001601 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001602 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1603 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001604 // On functions and global targets not internal linked only
1605 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001606 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001607 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001608 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001609 HasMips64 ? MipsII::MO_GOT_OFST :
1610 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001611 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1612 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001613}
1614
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001615SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1616 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001617 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1618 // FIXME there isn't actually debug info here
1619 DebugLoc dl = Op.getDebugLoc();
1620
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001621 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001622 // %hi/%lo relocation
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001623 SDValue BAHi = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1624 SDValue BALo = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001625 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1626 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1627 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001628 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001629
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001630 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001631 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1632 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001633 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001634 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1635 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001636 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001637 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001638 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001639 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1640 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001641}
1642
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001643SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001644LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001645{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001646 // If the relocation model is PIC, use the General Dynamic TLS Model or
1647 // Local Dynamic TLS model, otherwise use the Initial Exec or
1648 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001649
1650 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1651 DebugLoc dl = GA->getDebugLoc();
1652 const GlobalValue *GV = GA->getGlobal();
1653 EVT PtrVT = getPointerTy();
1654
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001655 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1656
1657 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001658 // General Dynamic and Local Dynamic TLS Model.
1659 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1660 : MipsII::MO_TLSGD;
1661
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001662 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001663 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1664 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001665 unsigned PtrSize = PtrVT.getSizeInBits();
1666 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1667
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001668 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001669
1670 ArgListTy Args;
1671 ArgListEntry Entry;
1672 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001673 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001674 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001675
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001676 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001677 false, false, false, false, 0, CallingConv::C,
1678 /*isTailCall=*/false, /*doesNotRet=*/false,
1679 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001680 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001681 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001682
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001683 SDValue Ret = CallResult.first;
1684
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001685 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001686 return Ret;
1687
1688 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1689 MipsII::MO_DTPREL_HI);
1690 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1691 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1692 MipsII::MO_DTPREL_LO);
1693 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1694 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1695 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001696 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001697
1698 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001699 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001700 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001701 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001702 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001703 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1704 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001705 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001706 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001707 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001708 } else {
1709 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001710 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001711 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001712 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001713 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001714 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001715 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1716 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1717 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001718 }
1719
1720 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1721 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001722}
1723
1724SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001725LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001726{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001727 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001728 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001729 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001730 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001731 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001732 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001733
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001734 if (!IsPIC && !IsN64) {
1735 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1736 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1737 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001738 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001739 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1740 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001741 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001742 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1743 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001744 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1745 MachinePointerInfo(), false, false, false, 0);
1746 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001747 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001748
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001749 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1750 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001751}
1752
Dan Gohman475871a2008-07-27 21:46:04 +00001753SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001754LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001755{
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001757 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001758 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001759 // FIXME there isn't actually debug info here
1760 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001761
1762 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001763 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001764 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001766 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001767 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1769 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001771
Akira Hatanaka13daee32012-03-27 02:55:31 +00001772 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001773 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001774 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001775 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001776 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001777 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1778 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001780 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001781 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001782 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1783 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001784 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1785 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001786 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001787 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1788 MachinePointerInfo::getConstantPool(), false,
1789 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001790 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1791 N->getOffset(), OFSTFlag);
1792 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1793 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001794 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001795
1796 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001797}
1798
Dan Gohmand858e902010-04-17 15:26:15 +00001799SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001800 MachineFunction &MF = DAG.getMachineFunction();
1801 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1802
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001803 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001804 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1805 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001806
1807 // vastart just stores the address of the VarArgsFrameIndex slot into the
1808 // memory location argument.
1809 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001810 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001811 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001812}
Jia Liubb481f82012-02-28 07:46:26 +00001813
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001814static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1815 EVT TyX = Op.getOperand(0).getValueType();
1816 EVT TyY = Op.getOperand(1).getValueType();
1817 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1818 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1819 DebugLoc DL = Op.getDebugLoc();
1820 SDValue Res;
1821
1822 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1823 // to i32.
1824 SDValue X = (TyX == MVT::f32) ?
1825 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1826 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1827 Const1);
1828 SDValue Y = (TyY == MVT::f32) ?
1829 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1830 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1831 Const1);
1832
1833 if (HasR2) {
1834 // ext E, Y, 31, 1 ; extract bit31 of Y
1835 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1836 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1837 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1838 } else {
1839 // sll SllX, X, 1
1840 // srl SrlX, SllX, 1
1841 // srl SrlY, Y, 31
1842 // sll SllY, SrlX, 31
1843 // or Or, SrlX, SllY
1844 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1845 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1846 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1847 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1848 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1849 }
1850
1851 if (TyX == MVT::f32)
1852 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1853
1854 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1855 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1856 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001857}
1858
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001859static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1860 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1861 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1862 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1863 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1864 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001865
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001866 // Bitcast to integer nodes.
1867 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1868 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001869
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001870 if (HasR2) {
1871 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1872 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1873 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1874 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001875
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001876 if (WidthX > WidthY)
1877 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1878 else if (WidthY > WidthX)
1879 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001880
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001881 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1882 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1883 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1884 }
1885
1886 // (d)sll SllX, X, 1
1887 // (d)srl SrlX, SllX, 1
1888 // (d)srl SrlY, Y, width(Y)-1
1889 // (d)sll SllY, SrlX, width(Y)-1
1890 // or Or, SrlX, SllY
1891 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1892 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1893 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1894 DAG.getConstant(WidthY - 1, MVT::i32));
1895
1896 if (WidthX > WidthY)
1897 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1898 else if (WidthY > WidthX)
1899 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1900
1901 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1902 DAG.getConstant(WidthX - 1, MVT::i32));
1903 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1904 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001905}
1906
Akira Hatanaka82099682011-12-19 19:52:25 +00001907SDValue
1908MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001909 if (Subtarget->hasMips64())
1910 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001911
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001912 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001913}
1914
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001915static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1916 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1917 DebugLoc DL = Op.getDebugLoc();
1918
1919 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1920 // to i32.
1921 SDValue X = (Op.getValueType() == MVT::f32) ?
1922 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1923 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1924 Const1);
1925
1926 // Clear MSB.
1927 if (HasR2)
1928 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1929 DAG.getRegister(Mips::ZERO, MVT::i32),
1930 DAG.getConstant(31, MVT::i32), Const1, X);
1931 else {
1932 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1933 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1934 }
1935
1936 if (Op.getValueType() == MVT::f32)
1937 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1938
1939 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1940 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1941 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1942}
1943
1944static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1945 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1946 DebugLoc DL = Op.getDebugLoc();
1947
1948 // Bitcast to integer node.
1949 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1950
1951 // Clear MSB.
1952 if (HasR2)
1953 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1954 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1955 DAG.getConstant(63, MVT::i32), Const1, X);
1956 else {
1957 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1958 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1959 }
1960
1961 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1962}
1963
1964SDValue
1965MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1966 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1967 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1968
1969 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1970}
1971
Akira Hatanaka2e591472011-06-02 00:24:44 +00001972SDValue MipsTargetLowering::
1973LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001974 // check the depth
1975 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001976 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001977
1978 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1979 MFI->setFrameAddressIsTaken(true);
1980 EVT VT = Op.getValueType();
1981 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001982 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1983 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001984 return FrameAddr;
1985}
1986
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001987SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
1988 SelectionDAG &DAG) const {
1989 // check the depth
1990 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1991 "Return address can be determined only for current frame.");
1992
1993 MachineFunction &MF = DAG.getMachineFunction();
1994 MachineFrameInfo *MFI = MF.getFrameInfo();
1995 EVT VT = Op.getValueType();
1996 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1997 MFI->setReturnAddressIsTaken(true);
1998
1999 // Return RA, which contains the return address. Mark it an implicit live-in.
2000 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2001 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2002}
2003
Akira Hatanakadb548262011-07-19 23:30:50 +00002004// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002005SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002006MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002007 unsigned SType = 0;
2008 DebugLoc dl = Op.getDebugLoc();
2009 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2010 DAG.getConstant(SType, MVT::i32));
2011}
2012
Eli Friedman14648462011-07-27 22:21:52 +00002013SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002014 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002015 // FIXME: Need pseudo-fence for 'singlethread' fences
2016 // FIXME: Set SType for weaker fences where supported/appropriate.
2017 unsigned SType = 0;
2018 DebugLoc dl = Op.getDebugLoc();
2019 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2020 DAG.getConstant(SType, MVT::i32));
2021}
2022
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002023SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002024 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002025 DebugLoc DL = Op.getDebugLoc();
2026 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2027 SDValue Shamt = Op.getOperand(2);
2028
2029 // if shamt < 32:
2030 // lo = (shl lo, shamt)
2031 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2032 // else:
2033 // lo = 0
2034 // hi = (shl lo, shamt[4:0])
2035 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2036 DAG.getConstant(-1, MVT::i32));
2037 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2038 DAG.getConstant(1, MVT::i32));
2039 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2040 Not);
2041 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2042 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2043 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2044 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2045 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002046 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2047 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002048 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2049
2050 SDValue Ops[2] = {Lo, Hi};
2051 return DAG.getMergeValues(Ops, 2, DL);
2052}
2053
Akira Hatanaka864f6602012-06-14 21:10:56 +00002054SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002055 bool IsSRA) const {
2056 DebugLoc DL = Op.getDebugLoc();
2057 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2058 SDValue Shamt = Op.getOperand(2);
2059
2060 // if shamt < 32:
2061 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2062 // if isSRA:
2063 // hi = (sra hi, shamt)
2064 // else:
2065 // hi = (srl hi, shamt)
2066 // else:
2067 // if isSRA:
2068 // lo = (sra hi, shamt[4:0])
2069 // hi = (sra hi, 31)
2070 // else:
2071 // lo = (srl hi, shamt[4:0])
2072 // hi = 0
2073 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2074 DAG.getConstant(-1, MVT::i32));
2075 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2076 DAG.getConstant(1, MVT::i32));
2077 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2078 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2079 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2080 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2081 Hi, Shamt);
2082 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2083 DAG.getConstant(0x20, MVT::i32));
2084 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2085 DAG.getConstant(31, MVT::i32));
2086 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2087 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2088 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2089 ShiftRightHi);
2090
2091 SDValue Ops[2] = {Lo, Hi};
2092 return DAG.getMergeValues(Ops, 2, DL);
2093}
2094
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002095static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2096 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002097 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002098 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002099 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002100 DebugLoc DL = LD->getDebugLoc();
2101 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2102
2103 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002104 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002105 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002106
2107 SDValue Ops[] = { Chain, Ptr, Src };
2108 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2109 LD->getMemOperand());
2110}
2111
2112// Expand an unaligned 32 or 64-bit integer load node.
2113SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2114 LoadSDNode *LD = cast<LoadSDNode>(Op);
2115 EVT MemVT = LD->getMemoryVT();
2116
2117 // Return if load is aligned or if MemVT is neither i32 nor i64.
2118 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2119 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2120 return SDValue();
2121
2122 bool IsLittle = Subtarget->isLittle();
2123 EVT VT = Op.getValueType();
2124 ISD::LoadExtType ExtType = LD->getExtensionType();
2125 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2126
2127 assert((VT == MVT::i32) || (VT == MVT::i64));
2128
2129 // Expand
2130 // (set dst, (i64 (load baseptr)))
2131 // to
2132 // (set tmp, (ldl (add baseptr, 7), undef))
2133 // (set dst, (ldr baseptr, tmp))
2134 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2135 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2136 IsLittle ? 7 : 0);
2137 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2138 IsLittle ? 0 : 7);
2139 }
2140
2141 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2142 IsLittle ? 3 : 0);
2143 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2144 IsLittle ? 0 : 3);
2145
2146 // Expand
2147 // (set dst, (i32 (load baseptr))) or
2148 // (set dst, (i64 (sextload baseptr))) or
2149 // (set dst, (i64 (extload baseptr)))
2150 // to
2151 // (set tmp, (lwl (add baseptr, 3), undef))
2152 // (set dst, (lwr baseptr, tmp))
2153 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2154 (ExtType == ISD::EXTLOAD))
2155 return LWR;
2156
2157 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2158
2159 // Expand
2160 // (set dst, (i64 (zextload baseptr)))
2161 // to
2162 // (set tmp0, (lwl (add baseptr, 3), undef))
2163 // (set tmp1, (lwr baseptr, tmp0))
2164 // (set tmp2, (shl tmp1, 32))
2165 // (set dst, (srl tmp2, 32))
2166 DebugLoc DL = LD->getDebugLoc();
2167 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2168 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002169 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2170 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002171 return DAG.getMergeValues(Ops, 2, DL);
2172}
2173
2174static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2175 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002176 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2177 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002178 DebugLoc DL = SD->getDebugLoc();
2179 SDVTList VTList = DAG.getVTList(MVT::Other);
2180
2181 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002182 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002183 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002184
2185 SDValue Ops[] = { Chain, Value, Ptr };
2186 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2187 SD->getMemOperand());
2188}
2189
2190// Expand an unaligned 32 or 64-bit integer store node.
2191SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2192 StoreSDNode *SD = cast<StoreSDNode>(Op);
2193 EVT MemVT = SD->getMemoryVT();
2194
2195 // Return if store is aligned or if MemVT is neither i32 nor i64.
2196 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2197 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2198 return SDValue();
2199
2200 bool IsLittle = Subtarget->isLittle();
2201 SDValue Value = SD->getValue(), Chain = SD->getChain();
2202 EVT VT = Value.getValueType();
2203
2204 // Expand
2205 // (store val, baseptr) or
2206 // (truncstore val, baseptr)
2207 // to
2208 // (swl val, (add baseptr, 3))
2209 // (swr val, baseptr)
2210 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2211 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2212 IsLittle ? 3 : 0);
2213 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2214 }
2215
2216 assert(VT == MVT::i64);
2217
2218 // Expand
2219 // (store val, baseptr)
2220 // to
2221 // (sdl val, (add baseptr, 7))
2222 // (sdr val, baseptr)
2223 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2224 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2225}
2226
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002227//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002228// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002229//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002230
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002231//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002232// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002233// Mips O32 ABI rules:
2234// ---
2235// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002237// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002238// f64 - Only passed in two aliased f32 registers if no int reg has been used
2239// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002240// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2241// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002242//
2243// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002244//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002245
Duncan Sands1e96bab2010-11-04 10:49:57 +00002246static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002247 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002248 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2249
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002250 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002251
Craig Topperc5eaae42012-03-11 07:57:25 +00002252 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002253 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2254 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002255 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002256 Mips::F12, Mips::F14
2257 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002258 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002259 Mips::D6, Mips::D7
2260 };
2261
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002262 // ByVal Args
2263 if (ArgFlags.isByVal()) {
2264 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2265 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2266 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2267 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2268 r < std::min(IntRegsSize, NextReg); ++r)
2269 State.AllocateReg(IntRegs[r]);
2270 return false;
2271 }
2272
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002273 // Promote i8 and i16
2274 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2275 LocVT = MVT::i32;
2276 if (ArgFlags.isSExt())
2277 LocInfo = CCValAssign::SExt;
2278 else if (ArgFlags.isZExt())
2279 LocInfo = CCValAssign::ZExt;
2280 else
2281 LocInfo = CCValAssign::AExt;
2282 }
2283
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002284 unsigned Reg;
2285
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002286 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2287 // is true: function is vararg, argument is 3rd or higher, there is previous
2288 // argument which is not f32 or f64.
2289 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2290 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002291 unsigned OrigAlign = ArgFlags.getOrigAlign();
2292 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002293
2294 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002295 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002296 // If this is the first part of an i64 arg,
2297 // the allocated register must be either A0 or A2.
2298 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2299 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002300 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002301 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2302 // Allocate int register and shadow next int register. If first
2303 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002304 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2305 if (Reg == Mips::A1 || Reg == Mips::A3)
2306 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2307 State.AllocateReg(IntRegs, IntRegsSize);
2308 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002309 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2310 // we are guaranteed to find an available float register
2311 if (ValVT == MVT::f32) {
2312 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2313 // Shadow int register
2314 State.AllocateReg(IntRegs, IntRegsSize);
2315 } else {
2316 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2317 // Shadow int registers
2318 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2319 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2320 State.AllocateReg(IntRegs, IntRegsSize);
2321 State.AllocateReg(IntRegs, IntRegsSize);
2322 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002323 } else
2324 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002325
Akira Hatanakad37776d2011-05-20 21:39:54 +00002326 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2327 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2328
2329 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002330 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002331 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002332 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002333
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002334 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002335}
2336
Craig Topperc5eaae42012-03-11 07:57:25 +00002337static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002338 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2339 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002340static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002341 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2342 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2343
2344static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2345 CCValAssign::LocInfo LocInfo,
2346 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2347 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2348 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2349 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2350
2351 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2352
Jia Liubb481f82012-02-28 07:46:26 +00002353 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002354 if ((Align == 16) && (FirstIdx % 2)) {
2355 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2356 ++FirstIdx;
2357 }
2358
2359 // Mark the registers allocated.
2360 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2361 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2362
2363 // Allocate space on caller's stack.
2364 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002365
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002366 if (FirstIdx < 8)
2367 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002368 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002369 else
2370 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2371
2372 return true;
2373}
2374
2375#include "MipsGenCallingConv.inc"
2376
Akira Hatanaka49617092011-11-14 19:02:54 +00002377static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002378AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002379 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2380 unsigned NumOps = Outs.size();
2381 for (unsigned i = 0; i != NumOps; ++i) {
2382 MVT ArgVT = Outs[i].VT;
2383 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2384 bool R;
2385
2386 if (Outs[i].IsFixed)
2387 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2388 else
2389 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002390
Akira Hatanaka49617092011-11-14 19:02:54 +00002391 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002392#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002393 dbgs() << "Call operand #" << i << " has unhandled type "
2394 << EVT(ArgVT).getEVTString();
2395#endif
2396 llvm_unreachable(0);
2397 }
2398 }
2399}
2400
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002401//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002403//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002404
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002405static const unsigned O32IntRegsSize = 4;
2406
Craig Topperc5eaae42012-03-11 07:57:25 +00002407static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002408 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2409};
2410
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002411// Return next O32 integer argument register.
2412static unsigned getNextIntArgReg(unsigned Reg) {
2413 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2414 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2415}
2416
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002417// Write ByVal Arg to arg registers and stack.
2418static void
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002419WriteByValArg(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002420 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002421 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002422 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002423 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002424 MVT PtrType, bool isLittle) {
2425 unsigned LocMemOffset = VA.getLocMemOffset();
2426 unsigned Offset = 0;
2427 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002428 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002429
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002430 // Copy the first 4 words of byval arg to registers A0 - A3.
2431 // FIXME: Use a stricter alignment if it enables better optimization in passes
2432 // run later.
2433 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2434 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002435 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002436 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002437 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002438 MachinePointerInfo(), false, false, false,
2439 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002440 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002441 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002442 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2443 }
2444
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002445 if (RemainingSize == 0)
2446 return;
2447
2448 // If there still is a register available for argument passing, write the
2449 // remaining part of the structure to it using subword loads and shifts.
2450 if (LocMemOffset < 4 * 4) {
2451 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2452 "There must be one to three bytes remaining.");
2453 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2454 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2455 DAG.getConstant(Offset, MVT::i32));
2456 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2457 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2458 LoadPtr, MachinePointerInfo(),
2459 MVT::getIntegerVT(LoadSize * 8), false,
2460 false, Alignment);
2461 MemOpChains.push_back(LoadVal.getValue(1));
2462
2463 // If target is big endian, shift it to the most significant half-word or
2464 // byte.
2465 if (!isLittle)
2466 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2467 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2468
2469 Offset += LoadSize;
2470 RemainingSize -= LoadSize;
2471
2472 // Read second subword if necessary.
2473 if (RemainingSize != 0) {
2474 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002475 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002476 DAG.getConstant(Offset, MVT::i32));
2477 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2478 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2479 LoadPtr, MachinePointerInfo(),
2480 MVT::i8, false, false, Alignment);
2481 MemOpChains.push_back(Subword.getValue(1));
2482 // Insert the loaded byte to LoadVal.
2483 // FIXME: Use INS if supported by target.
2484 unsigned ShiftAmt = isLittle ? 16 : 8;
2485 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2486 DAG.getConstant(ShiftAmt, MVT::i32));
2487 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2488 }
2489
2490 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2491 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2492 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002493 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002494
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002495 // Copy remaining part of byval arg using memcpy.
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002496 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2497 DAG.getConstant(Offset, MVT::i32));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002498 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr,
2499 DAG.getIntPtrConstant(LocMemOffset));
2500 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2501 DAG.getConstant(RemainingSize, MVT::i32),
2502 std::min(ByValAlign, (unsigned)4),
2503 /*isVolatile=*/false, /*AlwaysInline=*/false,
2504 MachinePointerInfo(0), MachinePointerInfo(0));
2505 MemOpChains.push_back(Chain);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002506}
2507
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002508// Copy Mips64 byVal arg to registers and stack.
2509void static
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002510PassByValArg64(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002511 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002512 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002513 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002514 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002515 EVT PtrTy, bool isLittle) {
2516 unsigned ByValSize = Flags.getByValSize();
2517 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2518 bool IsRegLoc = VA.isRegLoc();
2519 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2520 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002521 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002522
2523 if (!IsRegLoc)
2524 LocMemOffset = VA.getLocMemOffset();
2525 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002526 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002527 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002528 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002529
2530 // Copy double words to registers.
2531 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2532 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2533 DAG.getConstant(Offset, PtrTy));
2534 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2535 MachinePointerInfo(), false, false, false,
2536 Alignment);
2537 MemOpChains.push_back(LoadVal.getValue(1));
2538 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2539 }
2540
Jia Liubb481f82012-02-28 07:46:26 +00002541 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002542 if (!(MemCpySize = ByValSize - Offset))
2543 return;
2544
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002545 // If there is an argument register available, copy the remainder of the
2546 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002547 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002548 assert((ByValSize < Offset + 8) &&
2549 "Size of the remainder should be smaller than 8-byte.");
2550 SDValue Val;
2551 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2552 unsigned RemSize = ByValSize - Offset;
2553
2554 if (RemSize < LoadSize)
2555 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002556
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002557 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2558 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002559 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002560 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2561 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2562 false, false, Alignment);
2563 MemOpChains.push_back(LoadVal.getValue(1));
2564
2565 // Offset in number of bits from double word boundary.
2566 unsigned OffsetDW = (Offset % 8) * 8;
2567 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2568 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2569 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002570
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002571 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2572 Shift;
2573 Offset += LoadSize;
2574 Alignment = std::min(Alignment, LoadSize);
2575 }
Jia Liubb481f82012-02-28 07:46:26 +00002576
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002577 RegsToPass.push_back(std::make_pair(*Reg, Val));
2578 return;
2579 }
2580 }
2581
Akira Hatanaka16040852011-11-15 18:42:25 +00002582 assert(MemCpySize && "MemCpySize must not be zero.");
2583
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002584 // Copy remainder of byval arg to it with memcpy.
Akira Hatanaka16040852011-11-15 18:42:25 +00002585 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2586 DAG.getConstant(Offset, PtrTy));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002587 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr,
2588 DAG.getIntPtrConstant(LocMemOffset));
2589 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2590 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2591 /*isVolatile=*/false, /*AlwaysInline=*/false,
2592 MachinePointerInfo(0), MachinePointerInfo(0));
2593 MemOpChains.push_back(Chain);
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002594}
2595
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002597/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002598/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002599SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002600MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002601 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002602 SelectionDAG &DAG = CLI.DAG;
2603 DebugLoc &dl = CLI.DL;
2604 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2605 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2606 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002607 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002608 SDValue Callee = CLI.Callee;
2609 bool &isTailCall = CLI.IsTailCall;
2610 CallingConv::ID CallConv = CLI.CallConv;
2611 bool isVarArg = CLI.IsVarArg;
2612
Evan Cheng0c439eb2010-01-27 00:07:07 +00002613 // MIPs target does not yet support tail call optimization.
2614 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002615
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002616 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002617 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002618 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002619 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002620 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002621
2622 // Analyze operands of the call, assigning locations to each operand.
2623 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002624 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002625 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002626
Akira Hatanaka777a1202012-06-13 18:06:00 +00002627 if (CallConv == CallingConv::Fast)
2628 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2629 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002630 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002631 else if (HasMips64)
2632 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002633 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002634 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002635
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002637 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002638 unsigned StackAlignment = TFL->getStackAlignment();
2639 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2640
2641 // Update size of the maximum argument space.
2642 // For O32, a minimum of four words (16 bytes) of argument space is
2643 // allocated.
2644 if (IsO32 && (CallConv != CallingConv::Fast))
2645 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002646
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002647 // Chain is the output chain of the last Load/Store or CopyToReg node.
2648 // ByValChain is the output chain of the last Memcpy node created for copying
2649 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002650 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002651 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
2652
2653 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2654 IsN64 ? Mips::SP_64 : Mips::SP,
2655 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002656
Akira Hatanaka1d165f12012-07-31 20:54:48 +00002657 if (MipsFI->getMaxCallFrameSize() < NextStackOffset)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002658 MipsFI->setMaxCallFrameSize(NextStackOffset);
2659
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002660 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002661 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2662 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663
2664 // Walk the register/memloc assignments, inserting copies/loads.
2665 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002666 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002667 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002668 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002669 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2670
2671 // ByVal Arg.
2672 if (Flags.isByVal()) {
2673 assert(Flags.getByValSize() &&
2674 "ByVal args of size 0 should have been ignored by front-end.");
2675 if (IsO32)
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002676 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002677 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2678 Subtarget->isLittle());
2679 else
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002680 PassByValArg64(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Jia Liubb481f82012-02-28 07:46:26 +00002681 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002682 Subtarget->isLittle());
2683 continue;
2684 }
Jia Liubb481f82012-02-28 07:46:26 +00002685
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002686 // Promote the value if needed.
2687 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002688 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002689 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002690 if (VA.isRegLoc()) {
2691 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2692 (ValVT == MVT::f64 && LocVT == MVT::i64))
2693 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2694 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002695 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2696 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002697 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2698 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002699 if (!Subtarget->isLittle())
2700 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002701 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002702 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2703 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2704 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002705 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002706 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002707 }
2708 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002709 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002710 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002711 break;
2712 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002713 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002714 break;
2715 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002716 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002717 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002718 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002719
2720 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002721 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002722 if (VA.isRegLoc()) {
2723 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002724 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002725 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002726
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002727 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002728 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002729
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002730 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002731 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002732 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2733 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002734 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002735 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002736 }
2737
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002738 // Transform all store nodes into one single node because all store
2739 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002740 if (!MemOpChains.empty())
2741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002742 &MemOpChains[0], MemOpChains.size());
2743
Bill Wendling056292f2008-09-16 21:48:12 +00002744 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002745 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2746 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002747 unsigned char OpFlag;
2748 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002749 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002750 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002751
2752 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002753 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2754 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2755 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2756 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2757 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002758 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002759 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002760 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002761 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002762 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2763 getPointerTy(), 0, OpFlag);
2764 }
2765
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002766 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002767 }
2768 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002769 if (IsN64 || (!IsO32 && IsPIC))
2770 OpFlag = MipsII::MO_GOT_DISP;
2771 else if (!IsPIC) // !N64 && static
2772 OpFlag = MipsII::MO_NO_FLAG;
2773 else // O32 & PIC
2774 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002775 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2776 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002777 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002778 }
2779
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002780 SDValue InFlag;
2781
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002782 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002783 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002784 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002785 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002786 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2787 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002788 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2789 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002790 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002791
2792 // Use GOT+LO if callee has internal linkage.
2793 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002794 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2795 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002796 } else
2797 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002798 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002799 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002800
Akira Hatanakae11246c2012-07-26 02:24:43 +00002801 // T9 register operand.
2802 SDValue T9;
2803
Jia Liubb481f82012-02-28 07:46:26 +00002804 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002805 // -reloction-model=pic or it is an indirect call.
2806 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002807 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002808 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2809 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002810 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002811
2812 if (Subtarget->inMips16Mode())
2813 T9 = DAG.getRegister(T9Reg, getPointerTy());
2814 else
2815 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002816 }
Bill Wendling056292f2008-09-16 21:48:12 +00002817
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002818 // Insert node "GP copy globalreg" before call to function.
2819 // Lazy-binding stubs require GP to point to the GOT.
2820 if (IsPICCall) {
2821 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2822 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2823 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2824 }
2825
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002826 // Build a sequence of copy-to-reg nodes chained together with token
2827 // chain and flag operands which copy the outgoing args into registers.
2828 // The InFlag in necessary since all emitted instructions must be
2829 // stuck together.
2830 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2831 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2832 RegsToPass[i].second, InFlag);
2833 InFlag = Chain.getValue(1);
2834 }
2835
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002836 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002837 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002838 //
2839 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002840 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002842 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002843 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002844
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002846 // known live into the call.
2847 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2848 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2849 RegsToPass[i].second.getValueType()));
2850
Akira Hatanakae11246c2012-07-26 02:24:43 +00002851 // Add T9 register operand.
2852 if (T9.getNode())
2853 Ops.push_back(T9);
2854
Akira Hatanakab2930b92012-03-01 22:27:29 +00002855 // Add a register mask operand representing the call-preserved registers.
2856 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2857 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2858 assert(Mask && "Missing call preserved mask for calling convention");
2859 Ops.push_back(DAG.getRegisterMask(Mask));
2860
Gabor Greifba36cb52008-08-28 21:40:38 +00002861 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002862 Ops.push_back(InFlag);
2863
Dale Johannesen33c960f2009-02-04 20:06:27 +00002864 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002865 InFlag = Chain.getValue(1);
2866
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002867 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002868 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002869 DAG.getIntPtrConstant(0, true), InFlag);
2870 InFlag = Chain.getValue(1);
2871
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002872 // Handle result values, copying them out of physregs into vregs that we
2873 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002874 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2875 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002876}
2877
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878/// LowerCallResult - Lower the result values of a call into the
2879/// appropriate copies out of appropriate physical registers.
2880SDValue
2881MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002882 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002883 const SmallVectorImpl<ISD::InputArg> &Ins,
2884 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002885 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002886 // Assign locations to each value returned by this call.
2887 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002888 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002889 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002890
Dan Gohman98ca4f22009-08-05 01:29:28 +00002891 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002892
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002893 // Copy all of the result registers out of their specified physreg.
2894 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002895 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002897 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002899 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002900
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002902}
2903
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002904//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002905// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002906//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002907static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002908 std::vector<SDValue> &OutChains,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002909 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002910 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002911 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002912 unsigned LocMem = VA.getLocMemOffset();
2913 unsigned FirstWord = LocMem / 4;
2914
2915 // copy register A0 - A3 to frame object
2916 for (unsigned i = 0; i < NumWords; ++i) {
2917 unsigned CurWord = FirstWord + i;
2918 if (CurWord >= O32IntRegsSize)
2919 break;
2920
2921 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002922 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002923 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2924 DAG.getConstant(i * 4, MVT::i32));
2925 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002926 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2927 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002928 OutChains.push_back(Store);
2929 }
2930}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002931
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002932// Create frame object on stack and copy registers used for byval passing to it.
2933static unsigned
2934CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002935 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
2936 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002937 MachineFrameInfo *MFI, bool IsRegLoc,
2938 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002939 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002940 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002941 int FOOffset; // Frame object offset from virtual frame pointer.
2942
2943 if (IsRegLoc) {
2944 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2945 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002946 }
2947 else
2948 FOOffset = VA.getLocMemOffset();
2949
2950 // Create frame object.
2951 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2952 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2953 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2954 InVals.push_back(FIN);
2955
2956 // Copy arg registers.
2957 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2958 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002959 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002960 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2961 DAG.getConstant(I * 8, PtrTy));
2962 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002963 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2964 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002965 OutChains.push_back(Store);
2966 }
Jia Liubb481f82012-02-28 07:46:26 +00002967
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002968 return LastFI;
2969}
2970
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002971/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002972/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002973SDValue
2974MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002975 CallingConv::ID CallConv,
2976 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002977 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002978 DebugLoc dl, SelectionDAG &DAG,
2979 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002980 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002981 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002982 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002983 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002984
Dan Gohman1e93df62010-04-17 14:41:14 +00002985 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002986
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002987 // Used with vargs to acumulate store chains.
2988 std::vector<SDValue> OutChains;
2989
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002990 // Assign locations to all of the incoming arguments.
2991 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002992 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002993 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002994
Akira Hatanaka777a1202012-06-13 18:06:00 +00002995 if (CallConv == CallingConv::Fast)
2996 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
2997 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002998 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002999 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00003000 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003001
Akira Hatanakab4549e12012-03-27 03:13:56 +00003002 Function::const_arg_iterator FuncArg =
3003 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003004 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003005
Akira Hatanakab4549e12012-03-27 03:13:56 +00003006 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003008 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003009 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3010 bool IsRegLoc = VA.isRegLoc();
3011
3012 if (Flags.isByVal()) {
3013 assert(Flags.getByValSize() &&
3014 "ByVal args of size 0 should have been ignored by front-end.");
3015 if (IsO32) {
3016 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3017 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3018 true);
3019 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3020 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003021 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3022 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003023 } else // N32/64
3024 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3025 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003026 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003027 continue;
3028 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029
3030 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003031 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003032 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003033 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003034 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003035
Owen Anderson825b72b2009-08-11 20:47:22 +00003036 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003037 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003038 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003039 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003040 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003041 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003042 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003043 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003044 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003045 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003046
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003047 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003048 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003049 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003050 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003051
3052 // If this is an 8 or 16-bit value, it has been passed promoted
3053 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003054 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003055 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003056 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003057 if (VA.getLocInfo() == CCValAssign::SExt)
3058 Opcode = ISD::AssertSext;
3059 else if (VA.getLocInfo() == CCValAssign::ZExt)
3060 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003061 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003062 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003063 DAG.getValueType(ValVT));
3064 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003065 }
3066
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003067 // Handle floating point arguments passed in integer registers.
3068 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3069 (RegVT == MVT::i64 && ValVT == MVT::f64))
3070 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3071 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3072 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3073 getNextIntArgReg(ArgReg), RC);
3074 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3075 if (!Subtarget->isLittle())
3076 std::swap(ArgValue, ArgValue2);
3077 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3078 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003079 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003080
Dan Gohman98ca4f22009-08-05 01:29:28 +00003081 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003082 } else { // VA.isRegLoc()
3083
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003084 // sanity check
3085 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003086
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003087 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003088 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003089 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003090
3091 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003092 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003093 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003094 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003095 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003096 }
3097 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003098
3099 // The mips ABIs for returning structs by value requires that we copy
3100 // the sret argument into $v0 for the return. Save the argument into
3101 // a virtual register so that we can access it from the return points.
3102 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3103 unsigned Reg = MipsFI->getSRetReturnReg();
3104 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003106 MipsFI->setSRetReturnReg(Reg);
3107 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003108 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003110 }
3111
Akira Hatanakabad53f42011-11-14 19:01:09 +00003112 if (isVarArg) {
3113 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003114 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003115 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3116 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003117 const TargetRegisterClass *RC = IsO32 ?
3118 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3119 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003120 unsigned RegSize = RC->getSize();
3121 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3122
3123 // Offset of the first variable argument from stack pointer.
3124 int FirstVaArgOffset;
3125
3126 if (IsO32 || (Idx == NumOfRegs)) {
3127 FirstVaArgOffset =
3128 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3129 } else
3130 FirstVaArgOffset = RegSlotOffset;
3131
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003132 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003133 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003134 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003135 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003136
Akira Hatanakabad53f42011-11-14 19:01:09 +00003137 // Copy the integer registers that have not been used for argument passing
3138 // to the argument register save area. For O32, the save area is allocated
3139 // in the caller's stack frame, while for N32/64, it is allocated in the
3140 // callee's stack frame.
3141 for (int StackOffset = RegSlotOffset;
3142 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3143 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3144 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3145 MVT::getIntegerVT(RegSize * 8));
3146 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003147 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3148 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003149 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003150 }
3151 }
3152
Akira Hatanaka43299772011-05-20 23:22:14 +00003153 MipsFI->setLastInArgFI(LastFI);
3154
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003155 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003156 // the size of Ins and InVals. This only happens when on varg functions
3157 if (!OutChains.empty()) {
3158 OutChains.push_back(Chain);
3159 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3160 &OutChains[0], OutChains.size());
3161 }
3162
Dan Gohman98ca4f22009-08-05 01:29:28 +00003163 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003164}
3165
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003166//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003167// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003168//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003169
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170SDValue
3171MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003172 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003174 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003175 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003176
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003177 // CCValAssign - represent the assignment of
3178 // the return value to a location
3179 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003180
3181 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003182 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003183 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003184
Dan Gohman98ca4f22009-08-05 01:29:28 +00003185 // Analize return values.
3186 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003187
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003188 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003189 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003190 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003191 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003192 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003193 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003194 }
3195
Dan Gohman475871a2008-07-27 21:46:04 +00003196 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003197
3198 // Copy the result values into the output registers.
3199 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3200 CCValAssign &VA = RVLocs[i];
3201 assert(VA.isRegLoc() && "Can only return in registers!");
3202
Akira Hatanaka82099682011-12-19 19:52:25 +00003203 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003204
3205 // guarantee that all emitted copies are
3206 // stuck together, avoiding something bad
3207 Flag = Chain.getValue(1);
3208 }
3209
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003210 // The mips ABIs for returning structs by value requires that we copy
3211 // the sret argument into $v0 for the return. We saved the argument into
3212 // a virtual register in the entry block, so now we copy the value out
3213 // and into $v0.
3214 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3215 MachineFunction &MF = DAG.getMachineFunction();
3216 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3217 unsigned Reg = MipsFI->getSRetReturnReg();
3218
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003219 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003220 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003221 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003222
Dale Johannesena05dca42009-02-04 23:02:30 +00003223 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003224 Flag = Chain.getValue(1);
3225 }
3226
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003227 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003228 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003229 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3230
3231 // Return Void
3232 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003233}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003234
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003235//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003236// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003237//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003238
3239/// getConstraintType - Given a constraint letter, return the type of
3240/// constraint it is for this target.
3241MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003243{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003245 // GCC config/mips/constraints.md
3246 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247 // 'd' : An address register. Equivalent to r
3248 // unless generating MIPS16 code.
3249 // 'y' : Equivalent to r; retained for
3250 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003251 // 'c' : A register suitable for use in an indirect
3252 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003253 // 'l' : The lo register. 1 word storage.
3254 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003255 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003256 switch (Constraint[0]) {
3257 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003258 case 'd':
3259 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003260 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003261 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003262 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003263 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003264 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003265 }
3266 }
3267 return TargetLowering::getConstraintType(Constraint);
3268}
3269
John Thompson44ab89e2010-10-29 17:29:13 +00003270/// Examine constraint type and operand type and determine a weight value.
3271/// This object must already have been set up with the operand type
3272/// and the current alternative constraint selected.
3273TargetLowering::ConstraintWeight
3274MipsTargetLowering::getSingleConstraintMatchWeight(
3275 AsmOperandInfo &info, const char *constraint) const {
3276 ConstraintWeight weight = CW_Invalid;
3277 Value *CallOperandVal = info.CallOperandVal;
3278 // If we don't have a value, we can't do a match,
3279 // but allow it at the lowest weight.
3280 if (CallOperandVal == NULL)
3281 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003282 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003283 // Look at the constraint type.
3284 switch (*constraint) {
3285 default:
3286 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3287 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003288 case 'd':
3289 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003290 if (type->isIntegerTy())
3291 weight = CW_Register;
3292 break;
3293 case 'f':
3294 if (type->isFloatTy())
3295 weight = CW_Register;
3296 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003297 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003298 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003299 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003300 if (type->isIntegerTy())
3301 weight = CW_SpecificReg;
3302 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003303 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003304 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003305 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003306 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003307 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003308 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003309 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003310 if (isa<ConstantInt>(CallOperandVal))
3311 weight = CW_Constant;
3312 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003313 }
3314 return weight;
3315}
3316
Eric Christopher38d64262011-06-29 19:33:04 +00003317/// Given a register class constraint, like 'r', if this corresponds directly
3318/// to an LLVM register class, return a register of 0 and the register class
3319/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003320std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003321getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003322{
3323 if (Constraint.size() == 1) {
3324 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003325 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3326 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003327 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003328 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3329 if (Subtarget->inMips16Mode())
3330 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003331 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003332 }
Jack Carter10de0252012-07-02 23:35:23 +00003333 if (VT == MVT::i64 && !HasMips64)
3334 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003335 if (VT == MVT::i64 && HasMips64)
3336 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3337 // This will generate an error message
3338 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003339 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003341 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003342 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3343 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003344 return std::make_pair(0U, &Mips::FGR64RegClass);
3345 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003346 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003347 break;
3348 case 'c': // register suitable for indirect jump
3349 if (VT == MVT::i32)
3350 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3351 assert(VT == MVT::i64 && "Unexpected type.");
3352 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003353 case 'l': // register suitable for indirect jump
3354 if (VT == MVT::i32)
3355 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3356 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003357 case 'x': // register suitable for indirect jump
3358 // Fixme: Not triggering the use of both hi and low
3359 // This will generate an error message
3360 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003361 }
3362 }
3363 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3364}
3365
Eric Christopher50ab0392012-05-07 03:13:32 +00003366/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3367/// vector. If it is invalid, don't add anything to Ops.
3368void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3369 std::string &Constraint,
3370 std::vector<SDValue>&Ops,
3371 SelectionDAG &DAG) const {
3372 SDValue Result(0, 0);
3373
3374 // Only support length 1 constraints for now.
3375 if (Constraint.length() > 1) return;
3376
3377 char ConstraintLetter = Constraint[0];
3378 switch (ConstraintLetter) {
3379 default: break; // This will fall through to the generic implementation
3380 case 'I': // Signed 16 bit constant
3381 // If this fails, the parent routine will give an error
3382 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3383 EVT Type = Op.getValueType();
3384 int64_t Val = C->getSExtValue();
3385 if (isInt<16>(Val)) {
3386 Result = DAG.getTargetConstant(Val, Type);
3387 break;
3388 }
3389 }
3390 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003391 case 'J': // integer zero
3392 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3393 EVT Type = Op.getValueType();
3394 int64_t Val = C->getZExtValue();
3395 if (Val == 0) {
3396 Result = DAG.getTargetConstant(0, Type);
3397 break;
3398 }
3399 }
3400 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003401 case 'K': // unsigned 16 bit immediate
3402 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3403 EVT Type = Op.getValueType();
3404 uint64_t Val = (uint64_t)C->getZExtValue();
3405 if (isUInt<16>(Val)) {
3406 Result = DAG.getTargetConstant(Val, Type);
3407 break;
3408 }
3409 }
3410 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003411 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3413 EVT Type = Op.getValueType();
3414 int64_t Val = C->getSExtValue();
3415 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3416 Result = DAG.getTargetConstant(Val, Type);
3417 break;
3418 }
3419 }
3420 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003421 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3423 EVT Type = Op.getValueType();
3424 int64_t Val = C->getSExtValue();
3425 if ((Val >= -65535) && (Val <= -1)) {
3426 Result = DAG.getTargetConstant(Val, Type);
3427 break;
3428 }
3429 }
3430 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003431 case 'O': // signed 15 bit immediate
3432 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3433 EVT Type = Op.getValueType();
3434 int64_t Val = C->getSExtValue();
3435 if ((isInt<15>(Val))) {
3436 Result = DAG.getTargetConstant(Val, Type);
3437 break;
3438 }
3439 }
3440 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003441 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3443 EVT Type = Op.getValueType();
3444 int64_t Val = C->getSExtValue();
3445 if ((Val <= 65535) && (Val >= 1)) {
3446 Result = DAG.getTargetConstant(Val, Type);
3447 break;
3448 }
3449 }
3450 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003451 }
3452
3453 if (Result.getNode()) {
3454 Ops.push_back(Result);
3455 return;
3456 }
3457
3458 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3459}
3460
Dan Gohman6520e202008-10-18 02:06:02 +00003461bool
3462MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3463 // The Mips target isn't yet aware of offsets.
3464 return false;
3465}
Evan Chengeb2f9692009-10-27 19:56:55 +00003466
Akira Hatanakae193b322012-06-13 19:33:32 +00003467EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3468 unsigned SrcAlign, bool IsZeroVal,
3469 bool MemcpyStrSrc,
3470 MachineFunction &MF) const {
3471 if (Subtarget->hasMips64())
3472 return MVT::i64;
3473
3474 return MVT::i32;
3475}
3476
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003477bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3478 if (VT != MVT::f32 && VT != MVT::f64)
3479 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003480 if (Imm.isNegZero())
3481 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003482 return Imm.isZero();
3483}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003484
3485unsigned MipsTargetLowering::getJumpTableEncoding() const {
3486 if (IsN64)
3487 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003488
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003489 return TargetLowering::getJumpTableEncoding();
3490}