blob: c0724f5064938b36144ae6001c3d01a40e1ea101 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Evan Chenga8e29892007-01-19 07:51:42 +000047def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
48
49def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
50 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
51
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000052def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000053def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
54 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000055def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056
Evan Cheng11db0682010-08-11 06:22:01 +000057def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
58def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
59def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
60def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000061
Dale Johannesen51e28e62010-06-03 21:09:53 +000062def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
63
Jim Grosbach469bbdb2010-07-16 23:05:05 +000064def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
65 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
66
Evan Chenga8e29892007-01-19 07:51:42 +000067// Node definitions.
68def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000069def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
70
Bill Wendlingc69107c2007-11-13 09:19:02 +000071def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000072 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000073def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000074 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
76def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
78 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000079def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000082def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085
Chris Lattner48be23c2008-01-15 22:02:54 +000086def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000087 [SDNPHasChain, SDNPOptInFlag]>;
88
89def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
90 [SDNPInFlag]>;
91def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
92 [SDNPInFlag]>;
93
94def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
95 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
96
97def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
98 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000099def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
100 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng218977b2010-07-13 19:27:42 +0000102def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
103 [SDNPHasChain]>;
104
Evan Chenga8e29892007-01-19 07:51:42 +0000105def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
106 [SDNPOutFlag]>;
107
David Goodwinc0309b42009-06-29 15:33:01 +0000108def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
109 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
112
113def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
114def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
115def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000116
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000117def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000118def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
119 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000120def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
121 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122
Evan Cheng11db0682010-08-11 06:22:01 +0000123def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
124 [SDNPHasChain]>;
125def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
126 [SDNPHasChain]>;
127def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
128 [SDNPHasChain]>;
129def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
130 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000131
Evan Chengf609bb82010-01-19 00:44:15 +0000132def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
133
Dale Johannesen51e28e62010-06-03 21:09:53 +0000134def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
135 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
136
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000137
138def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Instruction Predicate Definitions.
142//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000143def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
144def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000145def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
146def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
147def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000148def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000149def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
Bob Wilsonec80e262010-04-09 20:41:18 +0000151def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000152def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
153def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
154def HasNEON : Predicate<"Subtarget->hasNEON()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000155def HasDivide : Predicate<"Subtarget->hasDivide()">;
156def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Evan Cheng11db0682010-08-11 06:22:01 +0000157def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000158def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
159def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000160def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000161def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000162def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000163def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000164def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
165def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000167// FIXME: Eventually this will be just "hasV6T2Ops".
168def UseMovt : Predicate<"Subtarget->useMovt()">;
169def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
170
Jim Grosbach26767372010-03-24 22:31:46 +0000171def UseVMLx : Predicate<"Subtarget->useVMLx()">;
172
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000173//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000174// ARM Flag Definitions.
175
176class RegConstraint<string C> {
177 string Constraints = C;
178}
179
180//===----------------------------------------------------------------------===//
181// ARM specific transformation functions and pattern fragments.
182//
183
Evan Chenga8e29892007-01-19 07:51:42 +0000184// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
185// so_imm_neg def below.
186def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000188}]>;
189
190// so_imm_not_XFORM - Return a so_imm value packed into the format described for
191// so_imm_not def below.
192def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
197def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000198 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000199 return v == 8 || v == 16 || v == 24;
200}]>;
201
202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Bob Wilson22f5dc72010-08-16 18:27:34 +0000299// shift_imm: An integer that encodes a shift amount and the type of shift
300// (currently either asr or lsl) using the same encoding used for the
301// immediates in so_reg operands.
302def shift_imm : Operand<i32> {
303 let PrintMethod = "printShiftImmOperand";
304}
305
Evan Chenga8e29892007-01-19 07:51:42 +0000306// shifter_operand operands: so_reg and so_imm.
307def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000308 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000309 [shl,srl,sra,rotr]> {
310 let PrintMethod = "printSORegOperand";
311 let MIOperandInfo = (ops GPR, GPR, i32imm);
312}
313
314// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
315// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
316// represented in the imm field in the same 12-bit form that they are encoded
317// into so_imm instructions: the 8-bit immediate is the least significant bits
318// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
319def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000320 PatLeaf<(imm), [{
321 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
322 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000323 let PrintMethod = "printSOImmOperand";
324}
325
Evan Chengc70d1842007-03-20 08:11:30 +0000326// Break so_imm's up into two pieces. This handles immediates with up to 16
327// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
328// get the first/second pieces.
329def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000330 PatLeaf<(imm), [{
331 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
332 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000333 let PrintMethod = "printSOImm2PartOperand";
334}
335
336def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000337 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000339}]>;
340
341def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000342 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000344}]>;
345
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000346def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
347 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
348 }]> {
349 let PrintMethod = "printSOImm2PartOperand";
350}
351
352def so_neg_imm2part_1 : SDNodeXForm<imm, [{
353 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
354 return CurDAG->getTargetConstant(V, MVT::i32);
355}]>;
356
357def so_neg_imm2part_2 : SDNodeXForm<imm, [{
358 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
359 return CurDAG->getTargetConstant(V, MVT::i32);
360}]>;
361
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000362/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
363def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
364 return (int32_t)N->getZExtValue() < 32;
365}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000366
367// Define ARM specific addressing modes.
368
369// addrmode2 := reg +/- reg shop imm
370// addrmode2 := reg +/- imm12
371//
372def addrmode2 : Operand<i32>,
373 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
374 let PrintMethod = "printAddrMode2Operand";
375 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
376}
377
378def am2offset : Operand<i32>,
379 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
380 let PrintMethod = "printAddrMode2OffsetOperand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode3 := reg +/- reg
385// addrmode3 := reg +/- imm8
386//
387def addrmode3 : Operand<i32>,
388 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
389 let PrintMethod = "printAddrMode3Operand";
390 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
391}
392
393def am3offset : Operand<i32>,
394 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
395 let PrintMethod = "printAddrMode3OffsetOperand";
396 let MIOperandInfo = (ops GPR, i32imm);
397}
398
399// addrmode4 := reg, <mode|W>
400//
401def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000402 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000403 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000404 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000405}
406
407// addrmode5 := reg +/- imm8*4
408//
409def addrmode5 : Operand<i32>,
410 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
411 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000412 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000413}
414
Bob Wilson8b024a52009-07-01 23:16:05 +0000415// addrmode6 := reg with optional writeback
416//
417def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000418 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000419 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000420 let MIOperandInfo = (ops GPR:$addr, i32imm);
421}
422
423def am6offset : Operand<i32> {
424 let PrintMethod = "printAddrMode6OffsetOperand";
425 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000426}
427
Evan Chenga8e29892007-01-19 07:51:42 +0000428// addrmodepc := pc + reg
429//
430def addrmodepc : Operand<i32>,
431 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
432 let PrintMethod = "printAddrModePCOperand";
433 let MIOperandInfo = (ops GPR, i32imm);
434}
435
Bob Wilson4f38b382009-08-21 21:58:55 +0000436def nohash_imm : Operand<i32> {
437 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000438}
439
Evan Chenga8e29892007-01-19 07:51:42 +0000440//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000441
Evan Cheng37f25d92008-08-28 23:39:26 +0000442include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000443
444//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000445// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000446//
447
Evan Cheng3924f782008-08-29 07:36:24 +0000448/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000449/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000450multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
451 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000453 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000454 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
455 let Inst{25} = 1;
456 }
Evan Chengedda31c2008-11-05 18:35:52 +0000457 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000458 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000460 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000461 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000462 let isCommutable = Commutable;
463 }
Evan Chengedda31c2008-11-05 18:35:52 +0000464 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000465 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
467 let Inst{25} = 0;
468 }
Evan Chenga8e29892007-01-19 07:51:42 +0000469}
470
Evan Cheng1e249e32009-06-25 20:59:23 +0000471/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000472/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000473let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000474multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
475 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000476 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000477 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000478 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000479 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000480 let Inst{25} = 1;
481 }
Evan Chengedda31c2008-11-05 18:35:52 +0000482 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000483 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000484 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
485 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000486 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000487 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 }
Evan Chengedda31c2008-11-05 18:35:52 +0000490 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000491 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000492 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000493 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000494 let Inst{25} = 0;
495 }
Evan Cheng071a2792007-09-11 19:55:27 +0000496}
Evan Chengc85e8322007-07-05 07:13:32 +0000497}
498
499/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000500/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000501/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000502let isCompare = 1, Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000503multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
504 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000505 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000506 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000507 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000508 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 1;
510 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000512 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000513 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000514 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000515 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000516 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000517 let isCommutable = Commutable;
518 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000519 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000520 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000522 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000523 let Inst{25} = 0;
524 }
Evan Cheng071a2792007-09-11 19:55:27 +0000525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Evan Chenga8e29892007-01-19 07:51:42 +0000528/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
529/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000530/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
531multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000532 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000533 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000534 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000535 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000536 let Inst{11-10} = 0b00;
537 let Inst{19-16} = 0b1111;
538 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000539 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000540 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000541 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000542 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000543 let Inst{19-16} = 0b1111;
544 }
Evan Chenga8e29892007-01-19 07:51:42 +0000545}
546
Johnny Chen2ec5e492010-02-22 21:50:40 +0000547multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
548 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
549 IIC_iUNAr, opc, "\t$dst, $src",
550 [/* For disassembly only; pattern left blank */]>,
551 Requires<[IsARM, HasV6]> {
552 let Inst{11-10} = 0b00;
553 let Inst{19-16} = 0b1111;
554 }
555 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
556 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
557 [/* For disassembly only; pattern left blank */]>,
558 Requires<[IsARM, HasV6]> {
559 let Inst{19-16} = 0b1111;
560 }
561}
562
Evan Chenga8e29892007-01-19 07:51:42 +0000563/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
564/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000565multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
566 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000567 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000568 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000569 Requires<[IsARM, HasV6]> {
570 let Inst{11-10} = 0b00;
571 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000572 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
573 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000574 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000575 [(set GPR:$dst, (opnode GPR:$LHS,
576 (rotr GPR:$RHS, rot_imm:$rot)))]>,
577 Requires<[IsARM, HasV6]>;
578}
579
Johnny Chen2ec5e492010-02-22 21:50:40 +0000580// For disassembly only.
581multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
582 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
583 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
584 [/* For disassembly only; pattern left blank */]>,
585 Requires<[IsARM, HasV6]> {
586 let Inst{11-10} = 0b00;
587 }
588 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
589 i32imm:$rot),
590 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
591 [/* For disassembly only; pattern left blank */]>,
592 Requires<[IsARM, HasV6]>;
593}
594
Evan Cheng62674222009-06-25 23:34:10 +0000595/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
596let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000597multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
598 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000599 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000600 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000601 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000602 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000603 let Inst{25} = 1;
604 }
Evan Cheng62674222009-06-25 23:34:10 +0000605 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000606 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000607 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000608 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000609 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000610 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000612 }
Evan Cheng62674222009-06-25 23:34:10 +0000613 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000614 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000615 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000616 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000617 let Inst{25} = 0;
618 }
Jim Grosbache5165492009-11-09 00:11:35 +0000619}
620// Carry setting variants
621let Defs = [CPSR] in {
622multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
623 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000624 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000625 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000626 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000627 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000628 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000629 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000630 }
Evan Cheng62674222009-06-25 23:34:10 +0000631 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000632 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000633 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000634 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000635 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000636 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000637 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000638 }
Evan Cheng62674222009-06-25 23:34:10 +0000639 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000640 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000641 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000642 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000643 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000644 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000645 }
Evan Cheng071a2792007-09-11 19:55:27 +0000646}
Evan Chengc85e8322007-07-05 07:13:32 +0000647}
Jim Grosbache5165492009-11-09 00:11:35 +0000648}
Evan Chengc85e8322007-07-05 07:13:32 +0000649
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000650//===----------------------------------------------------------------------===//
651// Instructions
652//===----------------------------------------------------------------------===//
653
Evan Chenga8e29892007-01-19 07:51:42 +0000654//===----------------------------------------------------------------------===//
655// Miscellaneous Instructions.
656//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000657
Evan Chenga8e29892007-01-19 07:51:42 +0000658/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
659/// the function. The first operand is the ID# for this instruction, the second
660/// is the index into the MachineConstantPool that this is, the third is the
661/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000662let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000663def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000664PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000665 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000666 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000667
Jim Grosbach4642ad32010-02-22 23:10:38 +0000668// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
669// from removing one half of the matched pairs. That breaks PEI, which assumes
670// these will always be in pairs, and asserts if it finds otherwise. Better way?
671let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000672def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000673PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000674 "${:comment} ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000675 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000676
Jim Grosbach64171712010-02-16 21:07:46 +0000677def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000679 "${:comment} ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000680 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000681}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000682
Johnny Chenf4d81052010-02-12 22:53:19 +0000683def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6T2]> {
686 let Inst{27-16} = 0b001100100000;
687 let Inst{7-0} = 0b00000000;
688}
689
Johnny Chenf4d81052010-02-12 22:53:19 +0000690def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
691 [/* For disassembly only; pattern left blank */]>,
692 Requires<[IsARM, HasV6T2]> {
693 let Inst{27-16} = 0b001100100000;
694 let Inst{7-0} = 0b00000001;
695}
696
697def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
698 [/* For disassembly only; pattern left blank */]>,
699 Requires<[IsARM, HasV6T2]> {
700 let Inst{27-16} = 0b001100100000;
701 let Inst{7-0} = 0b00000010;
702}
703
704def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
705 [/* For disassembly only; pattern left blank */]>,
706 Requires<[IsARM, HasV6T2]> {
707 let Inst{27-16} = 0b001100100000;
708 let Inst{7-0} = 0b00000011;
709}
710
Johnny Chen2ec5e492010-02-22 21:50:40 +0000711def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
712 "\t$dst, $a, $b",
713 [/* For disassembly only; pattern left blank */]>,
714 Requires<[IsARM, HasV6]> {
715 let Inst{27-20} = 0b01101000;
716 let Inst{7-4} = 0b1011;
717}
718
Johnny Chenf4d81052010-02-12 22:53:19 +0000719def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
720 [/* For disassembly only; pattern left blank */]>,
721 Requires<[IsARM, HasV6T2]> {
722 let Inst{27-16} = 0b001100100000;
723 let Inst{7-0} = 0b00000100;
724}
725
Johnny Chenc6f7b272010-02-11 18:12:29 +0000726// The i32imm operand $val can be used by a debugger to store more information
727// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000728def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000729 [/* For disassembly only; pattern left blank */]>,
730 Requires<[IsARM]> {
731 let Inst{27-20} = 0b00010010;
732 let Inst{7-4} = 0b0111;
733}
734
Johnny Chenb98e1602010-02-12 18:55:33 +0000735// Change Processor State is a system instruction -- for disassembly only.
736// The singleton $opt operand contains the following information:
737// opt{4-0} = mode from Inst{4-0}
738// opt{5} = changemode from Inst{17}
739// opt{8-6} = AIF from Inst{8-6}
740// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000741def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM]> {
744 let Inst{31-28} = 0b1111;
745 let Inst{27-20} = 0b00010000;
746 let Inst{16} = 0;
747 let Inst{5} = 0;
748}
749
Johnny Chenb92a23f2010-02-21 04:42:01 +0000750// Preload signals the memory system of possible future data/instruction access.
751// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000752//
753// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
754// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000755multiclass APreLoad<bit data, bit read, string opc> {
756
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000757 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000758 !strconcat(opc, "\t[$base, $imm]"), []> {
759 let Inst{31-26} = 0b111101;
760 let Inst{25} = 0; // 0 for immediate form
761 let Inst{24} = data;
762 let Inst{22} = read;
763 let Inst{21-20} = 0b01;
764 }
765
766 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
767 !strconcat(opc, "\t$addr"), []> {
768 let Inst{31-26} = 0b111101;
769 let Inst{25} = 1; // 1 for register form
770 let Inst{24} = data;
771 let Inst{22} = read;
772 let Inst{21-20} = 0b01;
773 let Inst{4} = 0;
774 }
775}
776
777defm PLD : APreLoad<1, 1, "pld">;
778defm PLDW : APreLoad<1, 0, "pldw">;
779defm PLI : APreLoad<0, 1, "pli">;
780
Johnny Chena1e76212010-02-13 02:51:09 +0000781def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
782 [/* For disassembly only; pattern left blank */]>,
783 Requires<[IsARM]> {
784 let Inst{31-28} = 0b1111;
785 let Inst{27-20} = 0b00010000;
786 let Inst{16} = 1;
787 let Inst{9} = 1;
788 let Inst{7-4} = 0b0000;
789}
790
791def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
792 [/* For disassembly only; pattern left blank */]>,
793 Requires<[IsARM]> {
794 let Inst{31-28} = 0b1111;
795 let Inst{27-20} = 0b00010000;
796 let Inst{16} = 1;
797 let Inst{9} = 0;
798 let Inst{7-4} = 0b0000;
799}
800
Johnny Chenf4d81052010-02-12 22:53:19 +0000801def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000802 [/* For disassembly only; pattern left blank */]>,
803 Requires<[IsARM, HasV7]> {
804 let Inst{27-16} = 0b001100100000;
805 let Inst{7-4} = 0b1111;
806}
807
Johnny Chenba6e0332010-02-11 17:14:31 +0000808// A5.4 Permanently UNDEFINED instructions.
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000809// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
810// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000811let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000812def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000813 ".long 0xe7ffdefe ${:comment} trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000814 Requires<[IsARM]> {
815 let Inst{27-25} = 0b011;
816 let Inst{24-20} = 0b11111;
817 let Inst{7-5} = 0b111;
818 let Inst{4} = 0b1;
819}
820
Evan Cheng12c3a532008-11-06 17:48:05 +0000821// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000822let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000823def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000824 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000825 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000826
Evan Cheng325474e2008-01-07 23:56:57 +0000827let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000828def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000829 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000830 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000831
Evan Chengd87293c2008-11-06 08:47:38 +0000832def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000833 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000834 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
835
Evan Chengd87293c2008-11-06 08:47:38 +0000836def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000837 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000838 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
839
Evan Chengd87293c2008-11-06 08:47:38 +0000840def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000841 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000842 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
843
Evan Chengd87293c2008-11-06 08:47:38 +0000844def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000845 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000846 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
847}
Chris Lattner13c63102008-01-06 05:55:01 +0000848let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000849def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000850 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000851 [(store GPR:$src, addrmodepc:$addr)]>;
852
Evan Chengd87293c2008-11-06 08:47:38 +0000853def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000854 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000855 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
856
Evan Chengd87293c2008-11-06 08:47:38 +0000857def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000858 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000859 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
860}
Evan Cheng12c3a532008-11-06 17:48:05 +0000861} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000862
Evan Chenge07715c2009-06-23 05:25:29 +0000863
864// LEApcrel - Load a pc-relative address into a register without offending the
865// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000866let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000867let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000868def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000869 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000870 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000871
Jim Grosbacha967d112010-06-21 21:27:27 +0000872} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000873def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000874 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000875 Pseudo, IIC_iALUi,
876 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 1;
878}
Evan Chenge07715c2009-06-23 05:25:29 +0000879
Evan Chenga8e29892007-01-19 07:51:42 +0000880//===----------------------------------------------------------------------===//
881// Control Flow Instructions.
882//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000883
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000884let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
885 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000886 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000887 "bx", "\tlr", [(ARMretflag)]>,
888 Requires<[IsARM, HasV4T]> {
889 let Inst{3-0} = 0b1110;
890 let Inst{7-4} = 0b0001;
891 let Inst{19-8} = 0b111111111111;
892 let Inst{27-20} = 0b00010010;
893 }
894
895 // ARMV4 only
896 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
897 "mov", "\tpc, lr", [(ARMretflag)]>,
898 Requires<[IsARM, NoV4T]> {
899 let Inst{11-0} = 0b000000001110;
900 let Inst{15-12} = 0b1111;
901 let Inst{19-16} = 0b0000;
902 let Inst{27-20} = 0b00011010;
903 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000904}
Rafael Espindola27185192006-09-29 21:20:16 +0000905
Bob Wilson04ea6e52009-10-28 00:37:03 +0000906// Indirect branches
907let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000908 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000909 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000910 [(brind GPR:$dst)]>,
911 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000912 let Inst{7-4} = 0b0001;
913 let Inst{19-8} = 0b111111111111;
914 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000915 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000916 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000917
918 // ARMV4 only
919 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
920 [(brind GPR:$dst)]>,
921 Requires<[IsARM, NoV4T]> {
922 let Inst{11-4} = 0b00000000;
923 let Inst{15-12} = 0b1111;
924 let Inst{19-16} = 0b0000;
925 let Inst{27-20} = 0b00011010;
926 let Inst{31-28} = 0b1110;
927 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000928}
929
Evan Chenga8e29892007-01-19 07:51:42 +0000930// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000931// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000932let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
933 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000934 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
935 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000936 IndexModeUpd, LdStMulFrm, IIC_Br,
Bob Wilsonab346052010-03-16 17:46:45 +0000937 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000938 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000939
Bob Wilson54fc1242009-06-22 21:01:46 +0000940// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000941let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000942 Defs = [R0, R1, R2, R3, R12, LR,
943 D0, D1, D2, D3, D4, D5, D6, D7,
944 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000945 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000946 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000947 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000948 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000949 Requires<[IsARM, IsNotDarwin]> {
950 let Inst{31-28} = 0b1110;
951 }
Evan Cheng277f0742007-06-19 21:05:09 +0000952
Evan Cheng12c3a532008-11-06 17:48:05 +0000953 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000954 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000955 [(ARMcall_pred tglobaladdr:$func)]>,
956 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000959 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000960 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000961 [(ARMcall GPR:$func)]>,
962 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000963 let Inst{7-4} = 0b0011;
964 let Inst{19-8} = 0b111111111111;
965 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000966 }
967
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000968 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000969 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
970 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000971 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000972 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000973 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000974 let Inst{7-4} = 0b0001;
975 let Inst{19-8} = 0b111111111111;
976 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000977 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000978
979 // ARMv4
980 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
981 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
982 [(ARMcall_nolink tGPR:$func)]>,
983 Requires<[IsARM, NoV4T, IsNotDarwin]> {
984 let Inst{11-4} = 0b00000000;
985 let Inst{15-12} = 0b1111;
986 let Inst{19-16} = 0b0000;
987 let Inst{27-20} = 0b00011010;
988 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000989}
990
991// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000992let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000993 Defs = [R0, R1, R2, R3, R9, R12, LR,
994 D0, D1, D2, D3, D4, D5, D6, D7,
995 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000996 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000997 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000998 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000999 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1000 let Inst{31-28} = 0b1110;
1001 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001002
1003 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001004 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001005 [(ARMcall_pred tglobaladdr:$func)]>,
1006 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001007
1008 // ARMv5T and above
1009 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001010 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001011 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1012 let Inst{7-4} = 0b0011;
1013 let Inst{19-8} = 0b111111111111;
1014 let Inst{27-20} = 0b00010010;
1015 }
1016
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001017 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001018 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1019 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001020 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001021 [(ARMcall_nolink tGPR:$func)]>,
1022 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001023 let Inst{7-4} = 0b0001;
1024 let Inst{19-8} = 0b111111111111;
1025 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001026 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001027
1028 // ARMv4
1029 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1030 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1031 [(ARMcall_nolink tGPR:$func)]>,
1032 Requires<[IsARM, NoV4T, IsDarwin]> {
1033 let Inst{11-4} = 0b00000000;
1034 let Inst{15-12} = 0b1111;
1035 let Inst{19-16} = 0b0000;
1036 let Inst{27-20} = 0b00011010;
1037 }
Rafael Espindola35574632006-07-18 17:00:30 +00001038}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001039
Dale Johannesen51e28e62010-06-03 21:09:53 +00001040// Tail calls.
1041
1042let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1043 // Darwin versions.
1044 let Defs = [R0, R1, R2, R3, R9, R12,
1045 D0, D1, D2, D3, D4, D5, D6, D7,
1046 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1047 D27, D28, D29, D30, D31, PC],
1048 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001049 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1050 Pseudo, IIC_Br,
1051 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001052
Evan Cheng6523d2f2010-06-19 00:11:54 +00001053 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1054 Pseudo, IIC_Br,
1055 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001056
Evan Cheng6523d2f2010-06-19 00:11:54 +00001057 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001058 IIC_Br, "b\t$dst @ TAILCALL",
1059 []>, Requires<[IsDarwin]>;
1060
1061 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001062 IIC_Br, "b.w\t$dst @ TAILCALL",
1063 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001064
Evan Cheng6523d2f2010-06-19 00:11:54 +00001065 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1066 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1067 []>, Requires<[IsDarwin]> {
1068 let Inst{7-4} = 0b0001;
1069 let Inst{19-8} = 0b111111111111;
1070 let Inst{27-20} = 0b00010010;
1071 let Inst{31-28} = 0b1110;
1072 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001073 }
1074
1075 // Non-Darwin versions (the difference is R9).
1076 let Defs = [R0, R1, R2, R3, R12,
1077 D0, D1, D2, D3, D4, D5, D6, D7,
1078 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1079 D27, D28, D29, D30, D31, PC],
1080 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001081 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1082 Pseudo, IIC_Br,
1083 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001084
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001085 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001086 Pseudo, IIC_Br,
1087 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001088
Evan Cheng6523d2f2010-06-19 00:11:54 +00001089 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1090 IIC_Br, "b\t$dst @ TAILCALL",
1091 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001092
Evan Cheng6523d2f2010-06-19 00:11:54 +00001093 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1094 IIC_Br, "b.w\t$dst @ TAILCALL",
1095 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001096
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001097 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001098 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1099 []>, Requires<[IsNotDarwin]> {
1100 let Inst{7-4} = 0b0001;
1101 let Inst{19-8} = 0b111111111111;
1102 let Inst{27-20} = 0b00010010;
1103 let Inst{31-28} = 0b1110;
1104 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001105 }
1106}
1107
David Goodwin1a8f36e2009-08-12 18:31:53 +00001108let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001109 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001110 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001111 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001112 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001113 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001114
Owen Anderson20ab2902007-11-12 07:39:39 +00001115 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001116 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001117 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001118 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001119 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001120 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 let Inst{20} = 0; // S Bit
1122 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001123 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001124 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001125 def BR_JTm : JTI<(outs),
1126 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001127 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001128 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1129 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001130 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001131 let Inst{20} = 1; // L bit
1132 let Inst{21} = 0; // W bit
1133 let Inst{22} = 0; // B bit
1134 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001135 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001136 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001137 def BR_JTadd : JTI<(outs),
1138 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001139 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1141 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001142 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001143 let Inst{20} = 0; // S bit
1144 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001145 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001146 }
1147 } // isNotDuplicable = 1, isIndirectBranch = 1
1148 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001149
Evan Chengc85e8322007-07-05 07:13:32 +00001150 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001151 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001152 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001153 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001154 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001155}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001156
Johnny Chena1e76212010-02-13 02:51:09 +00001157// Branch and Exchange Jazelle -- for disassembly only
1158def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1159 [/* For disassembly only; pattern left blank */]> {
1160 let Inst{23-20} = 0b0010;
1161 //let Inst{19-8} = 0xfff;
1162 let Inst{7-4} = 0b0010;
1163}
1164
Johnny Chen0296f3e2010-02-16 21:59:54 +00001165// Secure Monitor Call is a system instruction -- for disassembly only
1166def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1167 [/* For disassembly only; pattern left blank */]> {
1168 let Inst{23-20} = 0b0110;
1169 let Inst{7-4} = 0b0111;
1170}
1171
Johnny Chen64dfb782010-02-16 20:04:27 +00001172// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001173let isCall = 1 in {
1174def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1175 [/* For disassembly only; pattern left blank */]>;
1176}
1177
Johnny Chenfb566792010-02-17 21:39:10 +00001178// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001179def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1180 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001181 [/* For disassembly only; pattern left blank */]> {
1182 let Inst{31-28} = 0b1111;
1183 let Inst{22-20} = 0b110; // W = 1
1184}
1185
1186def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1187 NoItinerary, "srs${addr:submode}\tsp, $mode",
1188 [/* For disassembly only; pattern left blank */]> {
1189 let Inst{31-28} = 0b1111;
1190 let Inst{22-20} = 0b100; // W = 0
1191}
1192
Johnny Chenfb566792010-02-17 21:39:10 +00001193// Return From Exception is a system instruction -- for disassembly only
1194def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1195 NoItinerary, "rfe${addr:submode}\t$base!",
1196 [/* For disassembly only; pattern left blank */]> {
1197 let Inst{31-28} = 0b1111;
1198 let Inst{22-20} = 0b011; // W = 1
1199}
1200
1201def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1202 NoItinerary, "rfe${addr:submode}\t$base",
1203 [/* For disassembly only; pattern left blank */]> {
1204 let Inst{31-28} = 0b1111;
1205 let Inst{22-20} = 0b001; // W = 0
1206}
1207
Evan Chenga8e29892007-01-19 07:51:42 +00001208//===----------------------------------------------------------------------===//
1209// Load / store Instructions.
1210//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001211
Evan Chenga8e29892007-01-19 07:51:42 +00001212// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001213let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001214def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001215 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001216 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001217
Evan Chengfa775d02007-03-19 07:20:03 +00001218// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001219let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1220 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001221def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001222 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001223
Evan Chenga8e29892007-01-19 07:51:42 +00001224// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001225def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001226 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001227 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001228
Jim Grosbach64171712010-02-16 21:07:46 +00001229def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001230 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001231 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001234def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001235 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001236 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001237
David Goodwin5d598aa2009-08-19 18:00:44 +00001238def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001239 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001240 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001241
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001242let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001243// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001244def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001245 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001246 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001247
Evan Chenga8e29892007-01-19 07:51:42 +00001248// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001249def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001250 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001251 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001252
Evan Chengd87293c2008-11-06 08:47:38 +00001253def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001254 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001255 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001256
Evan Chengd87293c2008-11-06 08:47:38 +00001257def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001258 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001259 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001260
Evan Chengd87293c2008-11-06 08:47:38 +00001261def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001262 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001263 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001264
Evan Chengd87293c2008-11-06 08:47:38 +00001265def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001266 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001267 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001268
Evan Chengd87293c2008-11-06 08:47:38 +00001269def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001270 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001271 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001272
Evan Chengd87293c2008-11-06 08:47:38 +00001273def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001275 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001276
Evan Chengd87293c2008-11-06 08:47:38 +00001277def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001278 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001279 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001280
Evan Chengd87293c2008-11-06 08:47:38 +00001281def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001282 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001283 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
Evan Chengd87293c2008-11-06 08:47:38 +00001285def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001286 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001287 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001288
1289// For disassembly only
1290def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1291 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1292 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1293 Requires<[IsARM, HasV5TE]>;
1294
1295// For disassembly only
1296def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1297 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1298 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1299 Requires<[IsARM, HasV5TE]>;
1300
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001301} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001302
Johnny Chenadb561d2010-02-18 03:27:42 +00001303// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001304
1305def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1306 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1307 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1308 let Inst{21} = 1; // overwrite
1309}
1310
1311def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001312 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1313 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1314 let Inst{21} = 1; // overwrite
1315}
1316
1317def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chen1cfa0942010-04-15 23:12:47 +00001318 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001319 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1320 let Inst{21} = 1; // overwrite
1321}
1322
1323def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1324 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1325 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1326 let Inst{21} = 1; // overwrite
1327}
1328
1329def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1330 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1331 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001332 let Inst{21} = 1; // overwrite
1333}
1334
Evan Chenga8e29892007-01-19 07:51:42 +00001335// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001336def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001337 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001338 [(store GPR:$src, addrmode2:$addr)]>;
1339
1340// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001341def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1342 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001343 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1344
David Goodwin5d598aa2009-08-19 18:00:44 +00001345def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001346 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001347 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1348
1349// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001350let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001351def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001352 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001353 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001354
1355// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001356def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001357 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001358 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001359 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001360 [(set GPR:$base_wb,
1361 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1362
Evan Chengd87293c2008-11-06 08:47:38 +00001363def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001364 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001365 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001366 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001367 [(set GPR:$base_wb,
1368 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1369
Evan Chengd87293c2008-11-06 08:47:38 +00001370def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001371 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001372 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001373 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001374 [(set GPR:$base_wb,
1375 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1376
Evan Chengd87293c2008-11-06 08:47:38 +00001377def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001378 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001379 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001380 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001381 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1382 GPR:$base, am3offset:$offset))]>;
1383
Evan Chengd87293c2008-11-06 08:47:38 +00001384def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001385 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001386 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001387 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001388 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1389 GPR:$base, am2offset:$offset))]>;
1390
Evan Chengd87293c2008-11-06 08:47:38 +00001391def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001392 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001393 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001394 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001395 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1396 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001397
Johnny Chen39a4bb32010-02-18 22:31:18 +00001398// For disassembly only
1399def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1400 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1401 StMiscFrm, IIC_iStoreru,
1402 "strd", "\t$src1, $src2, [$base, $offset]!",
1403 "$base = $base_wb", []>;
1404
1405// For disassembly only
1406def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1407 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1408 StMiscFrm, IIC_iStoreru,
1409 "strd", "\t$src1, $src2, [$base], $offset",
1410 "$base = $base_wb", []>;
1411
Johnny Chenad4df4c2010-03-01 19:22:00 +00001412// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001413
1414def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001415 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001416 StFrm, IIC_iStoreru,
1417 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1418 [/* For disassembly only; pattern left blank */]> {
1419 let Inst{21} = 1; // overwrite
1420}
1421
1422def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001423 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001424 StFrm, IIC_iStoreru,
1425 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1426 [/* For disassembly only; pattern left blank */]> {
1427 let Inst{21} = 1; // overwrite
1428}
1429
Johnny Chenad4df4c2010-03-01 19:22:00 +00001430def STRHT: AI3sthpo<(outs GPR:$base_wb),
1431 (ins GPR:$src, GPR:$base,am3offset:$offset),
1432 StMiscFrm, IIC_iStoreru,
1433 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1434 [/* For disassembly only; pattern left blank */]> {
1435 let Inst{21} = 1; // overwrite
1436}
1437
Evan Chenga8e29892007-01-19 07:51:42 +00001438//===----------------------------------------------------------------------===//
1439// Load / store multiple Instructions.
1440//
1441
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001442let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001443def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001444 reglist:$dsts, variable_ops),
1445 IndexModeNone, LdStMulFrm, IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +00001446 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001447
Bob Wilson815baeb2010-03-13 01:08:20 +00001448def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1449 reglist:$dsts, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001450 IndexModeUpd, LdStMulFrm, IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +00001451 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001452 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001453} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001454
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001455let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001456def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001457 reglist:$srcs, variable_ops),
1458 IndexModeNone, LdStMulFrm, IIC_iStorem,
Bob Wilson815baeb2010-03-13 01:08:20 +00001459 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1460
1461def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1462 reglist:$srcs, variable_ops),
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001463 IndexModeUpd, LdStMulFrm, IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +00001464 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001465 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001466} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001467
1468//===----------------------------------------------------------------------===//
1469// Move Instructions.
1470//
1471
Evan Chengcd799b92009-06-12 20:46:18 +00001472let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001473def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001474 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001475 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001476 let Inst{25} = 0;
1477}
1478
Dale Johannesen38d5f042010-06-15 22:24:08 +00001479// A version for the smaller set of tail call registers.
1480let neverHasSideEffects = 1 in
1481def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1482 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
1483 let Inst{11-4} = 0b00000000;
1484 let Inst{25} = 0;
1485}
1486
Jim Grosbach64171712010-02-16 21:07:46 +00001487def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001488 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001489 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001490 let Inst{25} = 0;
1491}
Evan Chenga2515702007-03-19 07:09:02 +00001492
Evan Chengb3379fb2009-02-05 08:42:55 +00001493let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001494def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001495 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001496 let Inst{25} = 1;
1497}
1498
1499let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001500def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001501 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001502 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001503 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001504 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001505 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001506 let Inst{25} = 1;
1507}
1508
Evan Cheng5adb66a2009-09-28 09:14:39 +00001509let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001510def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1511 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001512 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001513 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001514 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001515 lo16AllZero:$imm))]>, UnaryDP,
1516 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001517 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001518 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001519}
Evan Cheng13ab0202007-07-10 18:08:01 +00001520
Evan Cheng20956592009-10-21 08:15:52 +00001521def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1522 Requires<[IsARM, HasV6T2]>;
1523
David Goodwinca01a8d2009-09-01 18:32:09 +00001524let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001525def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001526 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001527 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001528
1529// These aren't really mov instructions, but we have to define them this way
1530// due to flag operands.
1531
Evan Cheng071a2792007-09-11 19:55:27 +00001532let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001533def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001535 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001536def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001537 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001538 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001539}
Evan Chenga8e29892007-01-19 07:51:42 +00001540
Evan Chenga8e29892007-01-19 07:51:42 +00001541//===----------------------------------------------------------------------===//
1542// Extend Instructions.
1543//
1544
1545// Sign extenders
1546
Evan Cheng97f48c32008-11-06 22:15:19 +00001547defm SXTB : AI_unary_rrot<0b01101010,
1548 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1549defm SXTH : AI_unary_rrot<0b01101011,
1550 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001551
Evan Cheng97f48c32008-11-06 22:15:19 +00001552defm SXTAB : AI_bin_rrot<0b01101010,
1553 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1554defm SXTAH : AI_bin_rrot<0b01101011,
1555 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001556
Johnny Chen2ec5e492010-02-22 21:50:40 +00001557// For disassembly only
1558defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1559
1560// For disassembly only
1561defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001562
1563// Zero extenders
1564
1565let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001566defm UXTB : AI_unary_rrot<0b01101110,
1567 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1568defm UXTH : AI_unary_rrot<0b01101111,
1569 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1570defm UXTB16 : AI_unary_rrot<0b01101100,
1571 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001572
Jim Grosbach542f6422010-07-28 23:25:44 +00001573// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1574// The transformation should probably be done as a combiner action
1575// instead so we can include a check for masking back in the upper
1576// eight bits of the source into the lower eight bits of the result.
1577//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1578// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001579def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001580 (UXTB16r_rot GPR:$Src, 8)>;
1581
Evan Cheng97f48c32008-11-06 22:15:19 +00001582defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001583 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001584defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001585 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001586}
1587
Evan Chenga8e29892007-01-19 07:51:42 +00001588// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001589// For disassembly only
1590defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001591
Evan Chenga8e29892007-01-19 07:51:42 +00001592
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001593def SBFX : I<(outs GPR:$dst),
1594 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1595 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001596 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001597 Requires<[IsARM, HasV6T2]> {
1598 let Inst{27-21} = 0b0111101;
1599 let Inst{6-4} = 0b101;
1600}
1601
1602def UBFX : I<(outs GPR:$dst),
1603 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1604 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001605 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001606 Requires<[IsARM, HasV6T2]> {
1607 let Inst{27-21} = 0b0111111;
1608 let Inst{6-4} = 0b101;
1609}
1610
Evan Chenga8e29892007-01-19 07:51:42 +00001611//===----------------------------------------------------------------------===//
1612// Arithmetic Instructions.
1613//
1614
Jim Grosbach26421962008-10-14 20:36:24 +00001615defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001616 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001617defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001618 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001619
Evan Chengc85e8322007-07-05 07:13:32 +00001620// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001621defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1622 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1623defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001624 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001625
Evan Cheng62674222009-06-25 23:34:10 +00001626defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001627 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001628defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001629 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001630defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001631 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001632defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001633 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001634
Evan Chengedda31c2008-11-05 18:35:52 +00001635def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001636 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1637 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001638 let Inst{25} = 1;
1639}
Evan Cheng13ab0202007-07-10 18:08:01 +00001640
Bob Wilsoncff71782010-08-05 18:23:43 +00001641// The reg/reg form is only defined for the disassembler; for codegen it is
1642// equivalent to SUBrr.
1643def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001644 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1645 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001646 let Inst{25} = 0;
1647 let Inst{11-4} = 0b00000000;
1648}
1649
Evan Chengedda31c2008-11-05 18:35:52 +00001650def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001651 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1652 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001653 let Inst{25} = 0;
1654}
Evan Chengc85e8322007-07-05 07:13:32 +00001655
1656// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001657let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001658def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001659 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001660 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001661 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001662 let Inst{25} = 1;
1663}
Evan Chengedda31c2008-11-05 18:35:52 +00001664def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001665 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001666 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001667 let Inst{20} = 1;
1668 let Inst{25} = 0;
1669}
Evan Cheng071a2792007-09-11 19:55:27 +00001670}
Evan Chengc85e8322007-07-05 07:13:32 +00001671
Evan Cheng62674222009-06-25 23:34:10 +00001672let Uses = [CPSR] in {
1673def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001674 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001675 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1676 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001677 let Inst{25} = 1;
1678}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001679// The reg/reg form is only defined for the disassembler; for codegen it is
1680// equivalent to SUBrr.
1681def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1682 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{25} = 0;
1685 let Inst{11-4} = 0b00000000;
1686}
Evan Cheng62674222009-06-25 23:34:10 +00001687def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001688 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001689 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1690 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001691 let Inst{25} = 0;
1692}
Evan Cheng62674222009-06-25 23:34:10 +00001693}
1694
1695// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001696let Defs = [CPSR], Uses = [CPSR] in {
1697def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001698 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001699 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1700 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001701 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001702 let Inst{25} = 1;
1703}
Evan Cheng1e249e32009-06-25 20:59:23 +00001704def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001705 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001706 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1707 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001708 let Inst{20} = 1;
1709 let Inst{25} = 0;
1710}
Evan Cheng071a2792007-09-11 19:55:27 +00001711}
Evan Cheng2c614c52007-06-06 10:17:05 +00001712
Evan Chenga8e29892007-01-19 07:51:42 +00001713// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001714// The assume-no-carry-in form uses the negation of the input since add/sub
1715// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1716// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1717// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001718def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1719 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001720def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1721 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1722// The with-carry-in form matches bitwise not instead of the negation.
1723// Effectively, the inverse interpretation of the carry flag already accounts
1724// for part of the negation.
1725def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1726 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001727
1728// Note: These are implemented in C++ code, because they have to generate
1729// ADD/SUBrs instructions, which use a complex pattern that a xform function
1730// cannot produce.
1731// (mul X, 2^n+1) -> (add (X << n), X)
1732// (mul X, 2^n-1) -> (rsb X, (X << n))
1733
Johnny Chen667d1272010-02-22 18:50:54 +00001734// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001735// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001736class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1737 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001738 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001739 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001740 let Inst{27-20} = op27_20;
1741 let Inst{7-4} = op7_4;
1742}
1743
Johnny Chen667d1272010-02-22 18:50:54 +00001744// Saturating add/subtract -- for disassembly only
1745
Nate Begeman692433b2010-07-29 17:56:55 +00001746def QADD : AAI<0b00010000, 0b0101, "qadd",
1747 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001748def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1749def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1750def QASX : AAI<0b01100010, 0b0011, "qasx">;
1751def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1752def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1753def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001754def QSUB : AAI<0b00010010, 0b0101, "qsub",
1755 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001756def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1757def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1758def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1759def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1760def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1761def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1762def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1763def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1764
1765// Signed/Unsigned add/subtract -- for disassembly only
1766
1767def SASX : AAI<0b01100001, 0b0011, "sasx">;
1768def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1769def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1770def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1771def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1772def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1773def UASX : AAI<0b01100101, 0b0011, "uasx">;
1774def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1775def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1776def USAX : AAI<0b01100101, 0b0101, "usax">;
1777def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1778def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1779
1780// Signed/Unsigned halving add/subtract -- for disassembly only
1781
1782def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1783def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1784def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1785def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1786def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1787def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1788def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1789def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1790def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1791def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1792def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1793def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1794
Johnny Chenadc77332010-02-26 22:04:29 +00001795// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001796
Johnny Chenadc77332010-02-26 22:04:29 +00001797def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001798 MulFrm /* for convenience */, NoItinerary, "usad8",
1799 "\t$dst, $a, $b", []>,
1800 Requires<[IsARM, HasV6]> {
1801 let Inst{27-20} = 0b01111000;
1802 let Inst{15-12} = 0b1111;
1803 let Inst{7-4} = 0b0001;
1804}
1805def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1806 MulFrm /* for convenience */, NoItinerary, "usada8",
1807 "\t$dst, $a, $b, $acc", []>,
1808 Requires<[IsARM, HasV6]> {
1809 let Inst{27-20} = 0b01111000;
1810 let Inst{7-4} = 0b0001;
1811}
1812
1813// Signed/Unsigned saturate -- for disassembly only
1814
Bob Wilson22f5dc72010-08-16 18:27:34 +00001815def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001816 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1817 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001818 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001819 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001820}
1821
Bob Wilson9a1c1892010-08-11 00:01:18 +00001822def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001823 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1824 [/* For disassembly only; pattern left blank */]> {
1825 let Inst{27-20} = 0b01101010;
1826 let Inst{7-4} = 0b0011;
1827}
1828
Bob Wilson22f5dc72010-08-16 18:27:34 +00001829def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001830 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1831 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001832 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001833 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001834}
1835
Bob Wilson9a1c1892010-08-11 00:01:18 +00001836def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001837 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1838 [/* For disassembly only; pattern left blank */]> {
1839 let Inst{27-20} = 0b01101110;
1840 let Inst{7-4} = 0b0011;
1841}
Evan Chenga8e29892007-01-19 07:51:42 +00001842
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001843def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1844def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001845
Evan Chenga8e29892007-01-19 07:51:42 +00001846//===----------------------------------------------------------------------===//
1847// Bitwise Instructions.
1848//
1849
Jim Grosbach26421962008-10-14 20:36:24 +00001850defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001851 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001852defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001853 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001854defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001855 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001856defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001857 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001859def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001860 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001861 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001862 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1863 Requires<[IsARM, HasV6T2]> {
1864 let Inst{27-21} = 0b0111110;
1865 let Inst{6-0} = 0b0011111;
1866}
1867
Johnny Chenb2503c02010-02-17 06:31:48 +00001868// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001869def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001870 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001871 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1872 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1873 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001874 Requires<[IsARM, HasV6T2]> {
1875 let Inst{27-21} = 0b0111110;
1876 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1877}
1878
David Goodwin5d598aa2009-08-19 18:00:44 +00001879def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001880 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001881 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001882 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001883 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001884}
Evan Chengedda31c2008-11-05 18:35:52 +00001885def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001886 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001887 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1888 let Inst{25} = 0;
1889}
Evan Chengb3379fb2009-02-05 08:42:55 +00001890let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001891def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001892 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001893 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1894 let Inst{25} = 1;
1895}
Evan Chenga8e29892007-01-19 07:51:42 +00001896
1897def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1898 (BICri GPR:$src, so_imm_not:$imm)>;
1899
1900//===----------------------------------------------------------------------===//
1901// Multiply Instructions.
1902//
1903
Evan Cheng8de898a2009-06-26 00:19:44 +00001904let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001905def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001906 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001907 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001908
Evan Chengfbc9d412008-11-06 01:21:28 +00001909def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001910 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001911 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001912
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001913def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001914 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001915 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1916 Requires<[IsARM, HasV6T2]>;
1917
Evan Chenga8e29892007-01-19 07:51:42 +00001918// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001919let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001920let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001921def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001922 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001923 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001924
Evan Chengfbc9d412008-11-06 01:21:28 +00001925def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001926 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001927 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001928}
Evan Chenga8e29892007-01-19 07:51:42 +00001929
1930// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001931def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001932 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001933 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001934
Evan Chengfbc9d412008-11-06 01:21:28 +00001935def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001936 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001937 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001938
Evan Chengfbc9d412008-11-06 01:21:28 +00001939def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001940 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001941 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001942 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001943} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001944
1945// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001946def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001947 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001948 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001949 Requires<[IsARM, HasV6]> {
1950 let Inst{7-4} = 0b0001;
1951 let Inst{15-12} = 0b1111;
1952}
Evan Cheng13ab0202007-07-10 18:08:01 +00001953
Johnny Chen2ec5e492010-02-22 21:50:40 +00001954def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1955 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1956 [/* For disassembly only; pattern left blank */]>,
1957 Requires<[IsARM, HasV6]> {
1958 let Inst{7-4} = 0b0011; // R = 1
1959 let Inst{15-12} = 0b1111;
1960}
1961
Evan Chengfbc9d412008-11-06 01:21:28 +00001962def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001963 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001964 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001965 Requires<[IsARM, HasV6]> {
1966 let Inst{7-4} = 0b0001;
1967}
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Johnny Chen2ec5e492010-02-22 21:50:40 +00001969def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1970 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1971 [/* For disassembly only; pattern left blank */]>,
1972 Requires<[IsARM, HasV6]> {
1973 let Inst{7-4} = 0b0011; // R = 1
1974}
Evan Chenga8e29892007-01-19 07:51:42 +00001975
Evan Chengfbc9d412008-11-06 01:21:28 +00001976def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001977 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001978 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001979 Requires<[IsARM, HasV6]> {
1980 let Inst{7-4} = 0b1101;
1981}
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Johnny Chen2ec5e492010-02-22 21:50:40 +00001983def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1984 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1985 [/* For disassembly only; pattern left blank */]>,
1986 Requires<[IsARM, HasV6]> {
1987 let Inst{7-4} = 0b1111; // R = 1
1988}
1989
Raul Herbster37fb5b12007-08-30 23:25:47 +00001990multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001991 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001992 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001993 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1994 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001995 Requires<[IsARM, HasV5TE]> {
1996 let Inst{5} = 0;
1997 let Inst{6} = 0;
1998 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001999
Evan Chengeb4f52e2008-11-06 03:35:07 +00002000 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002001 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002002 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002003 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002004 Requires<[IsARM, HasV5TE]> {
2005 let Inst{5} = 0;
2006 let Inst{6} = 1;
2007 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002008
Evan Chengeb4f52e2008-11-06 03:35:07 +00002009 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002010 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002011 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002012 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002013 Requires<[IsARM, HasV5TE]> {
2014 let Inst{5} = 1;
2015 let Inst{6} = 0;
2016 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002017
Evan Chengeb4f52e2008-11-06 03:35:07 +00002018 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002019 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002020 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2021 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002022 Requires<[IsARM, HasV5TE]> {
2023 let Inst{5} = 1;
2024 let Inst{6} = 1;
2025 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002026
Evan Chengeb4f52e2008-11-06 03:35:07 +00002027 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002028 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002029 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002030 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002031 Requires<[IsARM, HasV5TE]> {
2032 let Inst{5} = 1;
2033 let Inst{6} = 0;
2034 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002035
Evan Chengeb4f52e2008-11-06 03:35:07 +00002036 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002037 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002038 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002039 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002040 Requires<[IsARM, HasV5TE]> {
2041 let Inst{5} = 1;
2042 let Inst{6} = 1;
2043 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002044}
2045
Raul Herbster37fb5b12007-08-30 23:25:47 +00002046
2047multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002048 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002049 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002050 [(set GPR:$dst, (add GPR:$acc,
2051 (opnode (sext_inreg GPR:$a, i16),
2052 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002053 Requires<[IsARM, HasV5TE]> {
2054 let Inst{5} = 0;
2055 let Inst{6} = 0;
2056 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002057
Evan Chengeb4f52e2008-11-06 03:35:07 +00002058 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002059 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002060 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002061 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002062 Requires<[IsARM, HasV5TE]> {
2063 let Inst{5} = 0;
2064 let Inst{6} = 1;
2065 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002066
Evan Chengeb4f52e2008-11-06 03:35:07 +00002067 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002068 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002069 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002070 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002071 Requires<[IsARM, HasV5TE]> {
2072 let Inst{5} = 1;
2073 let Inst{6} = 0;
2074 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002075
Evan Chengeb4f52e2008-11-06 03:35:07 +00002076 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002077 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2078 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2079 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002080 Requires<[IsARM, HasV5TE]> {
2081 let Inst{5} = 1;
2082 let Inst{6} = 1;
2083 }
Evan Chenga8e29892007-01-19 07:51:42 +00002084
Evan Chengeb4f52e2008-11-06 03:35:07 +00002085 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002086 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002087 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002088 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002089 Requires<[IsARM, HasV5TE]> {
2090 let Inst{5} = 0;
2091 let Inst{6} = 0;
2092 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002093
Evan Chengeb4f52e2008-11-06 03:35:07 +00002094 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002095 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002096 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002097 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002098 Requires<[IsARM, HasV5TE]> {
2099 let Inst{5} = 0;
2100 let Inst{6} = 1;
2101 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002102}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002103
Raul Herbster37fb5b12007-08-30 23:25:47 +00002104defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2105defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002106
Johnny Chen83498e52010-02-12 21:59:23 +00002107// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2108def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2109 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2110 [/* For disassembly only; pattern left blank */]>,
2111 Requires<[IsARM, HasV5TE]> {
2112 let Inst{5} = 0;
2113 let Inst{6} = 0;
2114}
2115
2116def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2117 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2118 [/* For disassembly only; pattern left blank */]>,
2119 Requires<[IsARM, HasV5TE]> {
2120 let Inst{5} = 0;
2121 let Inst{6} = 1;
2122}
2123
2124def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2125 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2126 [/* For disassembly only; pattern left blank */]>,
2127 Requires<[IsARM, HasV5TE]> {
2128 let Inst{5} = 1;
2129 let Inst{6} = 0;
2130}
2131
2132def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2133 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2134 [/* For disassembly only; pattern left blank */]>,
2135 Requires<[IsARM, HasV5TE]> {
2136 let Inst{5} = 1;
2137 let Inst{6} = 1;
2138}
2139
Johnny Chen667d1272010-02-22 18:50:54 +00002140// Helper class for AI_smld -- for disassembly only
2141class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2142 InstrItinClass itin, string opc, string asm>
2143 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2144 let Inst{4} = 1;
2145 let Inst{5} = swap;
2146 let Inst{6} = sub;
2147 let Inst{7} = 0;
2148 let Inst{21-20} = 0b00;
2149 let Inst{22} = long;
2150 let Inst{27-23} = 0b01110;
2151}
2152
2153multiclass AI_smld<bit sub, string opc> {
2154
2155 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2156 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2157
2158 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2159 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2160
2161 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2162 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2163
2164 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2165 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2166
2167}
2168
2169defm SMLA : AI_smld<0, "smla">;
2170defm SMLS : AI_smld<1, "smls">;
2171
Johnny Chen2ec5e492010-02-22 21:50:40 +00002172multiclass AI_sdml<bit sub, string opc> {
2173
2174 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2175 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2176 let Inst{15-12} = 0b1111;
2177 }
2178
2179 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2180 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2181 let Inst{15-12} = 0b1111;
2182 }
2183
2184}
2185
2186defm SMUA : AI_sdml<0, "smua">;
2187defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002188
Evan Chenga8e29892007-01-19 07:51:42 +00002189//===----------------------------------------------------------------------===//
2190// Misc. Arithmetic Instructions.
2191//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002192
David Goodwin5d598aa2009-08-19 18:00:44 +00002193def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002194 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002195 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2196 let Inst{7-4} = 0b0001;
2197 let Inst{11-8} = 0b1111;
2198 let Inst{19-16} = 0b1111;
2199}
Rafael Espindola199dd672006-10-17 13:13:23 +00002200
Jim Grosbach3482c802010-01-18 19:58:49 +00002201def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002202 "rbit", "\t$dst, $src",
2203 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2204 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002205 let Inst{7-4} = 0b0011;
2206 let Inst{11-8} = 0b1111;
2207 let Inst{19-16} = 0b1111;
2208}
2209
David Goodwin5d598aa2009-08-19 18:00:44 +00002210def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002211 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002212 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2213 let Inst{7-4} = 0b0011;
2214 let Inst{11-8} = 0b1111;
2215 let Inst{19-16} = 0b1111;
2216}
Rafael Espindola199dd672006-10-17 13:13:23 +00002217
David Goodwin5d598aa2009-08-19 18:00:44 +00002218def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002219 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002220 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002221 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2222 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2223 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2224 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002225 Requires<[IsARM, HasV6]> {
2226 let Inst{7-4} = 0b1011;
2227 let Inst{11-8} = 0b1111;
2228 let Inst{19-16} = 0b1111;
2229}
Rafael Espindola27185192006-09-29 21:20:16 +00002230
David Goodwin5d598aa2009-08-19 18:00:44 +00002231def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002232 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002233 [(set GPR:$dst,
2234 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002235 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2236 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002237 Requires<[IsARM, HasV6]> {
2238 let Inst{7-4} = 0b1011;
2239 let Inst{11-8} = 0b1111;
2240 let Inst{19-16} = 0b1111;
2241}
Rafael Espindola27185192006-09-29 21:20:16 +00002242
Bob Wilsonf955f292010-08-17 17:23:19 +00002243def lsl_shift_imm : SDNodeXForm<imm, [{
2244 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2245 return CurDAG->getTargetConstant(Sh, MVT::i32);
2246}]>;
2247
2248def lsl_amt : PatLeaf<(i32 imm), [{
2249 return (N->getZExtValue() < 32);
2250}], lsl_shift_imm>;
2251
Evan Cheng8b59db32008-11-07 01:41:35 +00002252def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002253 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2254 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002255 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002256 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002257 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002258 Requires<[IsARM, HasV6]> {
2259 let Inst{6-4} = 0b001;
2260}
Rafael Espindola27185192006-09-29 21:20:16 +00002261
Evan Chenga8e29892007-01-19 07:51:42 +00002262// Alternate cases for PKHBT where identities eliminate some nodes.
2263def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2264 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002265def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2266 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002267
Bob Wilsonf955f292010-08-17 17:23:19 +00002268def asr_shift_imm : SDNodeXForm<imm, [{
2269 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2270 return CurDAG->getTargetConstant(Sh, MVT::i32);
2271}]>;
2272
2273def asr_amt : PatLeaf<(i32 imm), [{
2274 return (N->getZExtValue() <= 32);
2275}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002276
Bob Wilsondc66eda2010-08-16 22:26:55 +00002277// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2278// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002279def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002280 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2281 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002282 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002283 (and (sra GPR:$src2, asr_amt:$sh),
2284 0xFFFF)))]>,
2285 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002286 let Inst{6-4} = 0b101;
2287}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002288
Evan Chenga8e29892007-01-19 07:51:42 +00002289// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2290// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002291def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002292 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002293def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002294 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2295 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002296
Evan Chenga8e29892007-01-19 07:51:42 +00002297//===----------------------------------------------------------------------===//
2298// Comparison Instructions...
2299//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002300
Jim Grosbach26421962008-10-14 20:36:24 +00002301defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002302 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002303//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2304// Compare-to-zero still works out, just not the relationals
2305//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2306// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002307
Evan Chenga8e29892007-01-19 07:51:42 +00002308// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002309defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002310 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002311defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002312 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002313
David Goodwinc0309b42009-06-29 15:33:01 +00002314defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2315 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2316defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2317 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002318
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002319//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2320// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002321
David Goodwinc0309b42009-06-29 15:33:01 +00002322def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002323 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002324
Evan Cheng218977b2010-07-13 19:27:42 +00002325// Pseudo i64 compares for some floating point compares.
2326let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2327 Defs = [CPSR] in {
2328def BCCi64 : PseudoInst<(outs),
2329 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
2330 IIC_Br,
2331 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, imm:$cc",
2332 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2333
2334def BCCZi64 : PseudoInst<(outs),
2335 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst),
2336 IIC_Br,
2337 "${:comment} B\t$dst GPR:$lhs1, GPR:$lhs2, 0, 0, imm:$cc",
2338 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2339} // usesCustomInserter
2340
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002341
Evan Chenga8e29892007-01-19 07:51:42 +00002342// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002343// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002344// a two-value operand where a dag node expects two operands. :(
Evan Chengea420b22010-05-19 01:52:25 +00002345let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002346def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002347 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002348 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002349 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002350 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002351 let Inst{25} = 0;
2352}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002353
Evan Chengd87293c2008-11-06 08:47:38 +00002354def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002355 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002356 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002357 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002358 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002359 let Inst{25} = 0;
2360}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002361
Evan Chengd87293c2008-11-06 08:47:38 +00002362def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002363 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002364 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002365 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002366 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002367 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002368}
Evan Chengea420b22010-05-19 01:52:25 +00002369} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002370
Jim Grosbach3728e962009-12-10 00:11:09 +00002371//===----------------------------------------------------------------------===//
2372// Atomic operations intrinsics
2373//
2374
2375// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002376let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002377def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002378 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002379 let Inst{31-4} = 0xf57ff05;
2380 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002381 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002382 let Inst{3-0} = 0b1111;
2383}
Jim Grosbach3728e962009-12-10 00:11:09 +00002384
Johnny Chen7def14f2010-08-11 23:35:12 +00002385def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002386 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002387 let Inst{31-4} = 0xf57ff04;
2388 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002389 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002390 let Inst{3-0} = 0b1111;
2391}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002392
Johnny Chen7def14f2010-08-11 23:35:12 +00002393def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002394 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002395 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002396 Requires<[IsARM, HasV6]> {
2397 // FIXME: add support for options other than a full system DMB
2398 // FIXME: add encoding
2399}
2400
Johnny Chen7def14f2010-08-11 23:35:12 +00002401def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002402 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002403 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002404 Requires<[IsARM, HasV6]> {
2405 // FIXME: add support for options other than a full system DSB
2406 // FIXME: add encoding
2407}
Jim Grosbach3728e962009-12-10 00:11:09 +00002408}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002409
Johnny Chen1adc40c2010-08-12 20:46:17 +00002410// Memory Barrier Operations Variants -- for disassembly only
2411
2412def memb_opt : Operand<i32> {
2413 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002414}
2415
Johnny Chen1adc40c2010-08-12 20:46:17 +00002416class AMBI<bits<4> op7_4, string opc>
2417 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2418 [/* For disassembly only; pattern left blank */]>,
2419 Requires<[IsARM, HasDB]> {
2420 let Inst{31-8} = 0xf57ff0;
2421 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002422}
2423
2424// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002425def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002426
2427// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002428def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002429
2430// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002431def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2432 Requires<[IsARM, HasDB]> {
2433 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002434 let Inst{3-0} = 0b1111;
2435}
2436
Jim Grosbach66869102009-12-11 18:52:41 +00002437let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002438 let Uses = [CPSR] in {
2439 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2440 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2441 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2442 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2443 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2444 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2445 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2446 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2447 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2448 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2449 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2450 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2451 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2452 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2453 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2454 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2455 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2456 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2457 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2458 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2459 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2460 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2461 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2462 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2463 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2464 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2465 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2466 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2467 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2468 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2469 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2470 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2471 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2472 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2473 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2474 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2475 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2476 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2477 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2478 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2479 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2480 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2481 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2482 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2483 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2484 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2485 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2486 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2487 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2488 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2489 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2490 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2491 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2492 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2493 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2494 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2495 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2496 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2497 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2498 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2499 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2500 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2501 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2502 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2503 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2505 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2506 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2507 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2508 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2509 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2510 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2511
2512 def ATOMIC_SWAP_I8 : PseudoInst<
2513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2514 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2515 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2516 def ATOMIC_SWAP_I16 : PseudoInst<
2517 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2518 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2519 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2520 def ATOMIC_SWAP_I32 : PseudoInst<
2521 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2522 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2523 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2524
Jim Grosbache801dc42009-12-12 01:40:06 +00002525 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2526 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2527 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2528 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2529 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2530 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2531 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2532 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2533 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2535 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2536 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2537}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002538}
2539
2540let mayLoad = 1 in {
2541def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2542 "ldrexb", "\t$dest, [$ptr]",
2543 []>;
2544def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2545 "ldrexh", "\t$dest, [$ptr]",
2546 []>;
2547def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2548 "ldrex", "\t$dest, [$ptr]",
2549 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002550def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002551 NoItinerary,
2552 "ldrexd", "\t$dest, $dest2, [$ptr]",
2553 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002554}
2555
Jim Grosbach587b0722009-12-16 19:44:06 +00002556let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002557def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002558 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002559 "strexb", "\t$success, $src, [$ptr]",
2560 []>;
2561def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2562 NoItinerary,
2563 "strexh", "\t$success, $src, [$ptr]",
2564 []>;
2565def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002566 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002567 "strex", "\t$success, $src, [$ptr]",
2568 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002569def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002570 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2571 NoItinerary,
2572 "strexd", "\t$success, $src, $src2, [$ptr]",
2573 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002574}
2575
Johnny Chenb9436272010-02-17 22:37:58 +00002576// Clear-Exclusive is for disassembly only.
2577def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2578 [/* For disassembly only; pattern left blank */]>,
2579 Requires<[IsARM, HasV7]> {
2580 let Inst{31-20} = 0xf57;
2581 let Inst{7-4} = 0b0001;
2582}
2583
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002584// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2585let mayLoad = 1 in {
2586def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2587 "swp", "\t$dst, $src, [$ptr]",
2588 [/* For disassembly only; pattern left blank */]> {
2589 let Inst{27-23} = 0b00010;
2590 let Inst{22} = 0; // B = 0
2591 let Inst{21-20} = 0b00;
2592 let Inst{7-4} = 0b1001;
2593}
2594
2595def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2596 "swpb", "\t$dst, $src, [$ptr]",
2597 [/* For disassembly only; pattern left blank */]> {
2598 let Inst{27-23} = 0b00010;
2599 let Inst{22} = 1; // B = 1
2600 let Inst{21-20} = 0b00;
2601 let Inst{7-4} = 0b1001;
2602}
2603}
2604
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002605//===----------------------------------------------------------------------===//
2606// TLS Instructions
2607//
2608
2609// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002610let isCall = 1,
2611 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002612 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002613 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002614 [(set R0, ARMthread_pointer)]>;
2615}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002616
Evan Chenga8e29892007-01-19 07:51:42 +00002617//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002618// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002619// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002620// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002621// Since by its nature we may be coming from some other function to get
2622// here, and we're using the stack frame for the containing function to
2623// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002624// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002625// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002626// except for our own input by listing the relevant registers in Defs. By
2627// doing so, we also cause the prologue/epilogue code to actively preserve
2628// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002629// A constant value is passed in $val, and we use the location as a scratch.
2630let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002631 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2632 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002633 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002634 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002635 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002636 AddrModeNone, SizeSpecial, IndexModeNone,
2637 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002638 "add\t$val, pc, #8\t${:comment} eh_setjmp begin\n\t"
2639 "str\t$val, [$src, #+4]\n\t"
2640 "mov\tr0, #0\n\t"
2641 "add\tpc, pc, #0\n\t"
2642 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002643 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2644 Requires<[IsARM, HasVFP2]>;
2645}
2646
2647let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002648 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2649 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002650 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2651 AddrModeNone, SizeSpecial, IndexModeNone,
2652 Pseudo, NoItinerary,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002653 "add\t$val, pc, #8\n ${:comment} eh_setjmp begin\n\t"
2654 "str\t$val, [$src, #+4]\n\t"
2655 "mov\tr0, #0\n\t"
2656 "add\tpc, pc, #0\n\t"
2657 "mov\tr0, #1 ${:comment} eh_setjmp end", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002658 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2659 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002660}
2661
Jim Grosbach5eb19512010-05-22 01:06:18 +00002662// FIXME: Non-Darwin version(s)
2663let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2664 Defs = [ R7, LR, SP ] in {
2665def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2666 AddrModeNone, SizeSpecial, IndexModeNone,
2667 Pseudo, NoItinerary,
2668 "ldr\tsp, [$src, #8]\n\t"
2669 "ldr\t$scratch, [$src, #4]\n\t"
2670 "ldr\tr7, [$src]\n\t"
2671 "bx\t$scratch", "",
2672 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2673 Requires<[IsARM, IsDarwin]>;
2674}
2675
Jim Grosbach0e0da732009-05-12 23:59:14 +00002676//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002677// Non-Instruction Patterns
2678//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002679
Evan Chenga8e29892007-01-19 07:51:42 +00002680// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002681
Evan Chenga8e29892007-01-19 07:51:42 +00002682// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002683let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002684def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002685 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002686 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002687 [(set GPR:$dst, so_imm2part:$src)]>,
2688 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002689
Evan Chenga8e29892007-01-19 07:51:42 +00002690def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002691 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2692 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002693def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002694 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2695 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002696def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2697 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2698 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002699def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2700 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2701 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002702
Evan Cheng5adb66a2009-09-28 09:14:39 +00002703// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002704// This is a single pseudo instruction, the benefit is that it can be remat'd
2705// as a single unit instead of having to handle reg inputs.
2706// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002707let isReMaterializable = 1 in
2708def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002709 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002710 [(set GPR:$dst, (i32 imm:$src))]>,
2711 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002712
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002713// ConstantPool, GlobalAddress, and JumpTable
2714def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2715 Requires<[IsARM, DontUseMovt]>;
2716def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2717def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2718 Requires<[IsARM, UseMovt]>;
2719def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2720 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2721
Evan Chenga8e29892007-01-19 07:51:42 +00002722// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002723
Dale Johannesen51e28e62010-06-03 21:09:53 +00002724// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002725def : ARMPat<(ARMtcret tcGPR:$dst),
2726 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002727
2728def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2729 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2730
2731def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2732 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2733
Dale Johannesen38d5f042010-06-15 22:24:08 +00002734def : ARMPat<(ARMtcret tcGPR:$dst),
2735 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002736
2737def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2738 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2739
2740def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2741 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002742
Evan Chenga8e29892007-01-19 07:51:42 +00002743// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002744def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002745 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002746def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002747 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002748
Evan Chenga8e29892007-01-19 07:51:42 +00002749// zextload i1 -> zextload i8
2750def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002751
Evan Chenga8e29892007-01-19 07:51:42 +00002752// extload -> zextload
2753def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2754def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2755def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002756
Evan Cheng83b5cf02008-11-05 23:22:34 +00002757def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2758def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2759
Evan Cheng34b12d22007-01-19 20:27:35 +00002760// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002761def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2762 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002763 (SMULBB GPR:$a, GPR:$b)>;
2764def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2765 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002766def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2767 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002768 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002769def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002770 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002771def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2772 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002773 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002774def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002775 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002776def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2777 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002778 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002779def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002780 (SMULWB GPR:$a, GPR:$b)>;
2781
2782def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002783 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2784 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002785 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2786def : ARMV5TEPat<(add GPR:$acc,
2787 (mul sext_16_node:$a, sext_16_node:$b)),
2788 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2789def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002790 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2791 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002792 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2793def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002794 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002795 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2796def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002797 (mul (sra GPR:$a, (i32 16)),
2798 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002799 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2800def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002801 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002802 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2803def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002804 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2805 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002806 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2807def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002808 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002809 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2810
Evan Chenga8e29892007-01-19 07:51:42 +00002811//===----------------------------------------------------------------------===//
2812// Thumb Support
2813//
2814
2815include "ARMInstrThumb.td"
2816
2817//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002818// Thumb2 Support
2819//
2820
2821include "ARMInstrThumb2.td"
2822
2823//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002824// Floating Point Support
2825//
2826
2827include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002828
2829//===----------------------------------------------------------------------===//
2830// Advanced SIMD (NEON) Support
2831//
2832
2833include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002834
2835//===----------------------------------------------------------------------===//
2836// Coprocessor Instructions. For disassembly only.
2837//
2838
2839def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2840 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2841 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{4} = 0;
2844}
2845
2846def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2847 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2848 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2849 [/* For disassembly only; pattern left blank */]> {
2850 let Inst{31-28} = 0b1111;
2851 let Inst{4} = 0;
2852}
2853
Johnny Chen64dfb782010-02-16 20:04:27 +00002854class ACI<dag oops, dag iops, string opc, string asm>
2855 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2856 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2857 let Inst{27-25} = 0b110;
2858}
2859
2860multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2861
2862 def _OFFSET : ACI<(outs),
2863 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2864 opc, "\tp$cop, cr$CRd, $addr"> {
2865 let Inst{31-28} = op31_28;
2866 let Inst{24} = 1; // P = 1
2867 let Inst{21} = 0; // W = 0
2868 let Inst{22} = 0; // D = 0
2869 let Inst{20} = load;
2870 }
2871
2872 def _PRE : ACI<(outs),
2873 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2874 opc, "\tp$cop, cr$CRd, $addr!"> {
2875 let Inst{31-28} = op31_28;
2876 let Inst{24} = 1; // P = 1
2877 let Inst{21} = 1; // W = 1
2878 let Inst{22} = 0; // D = 0
2879 let Inst{20} = load;
2880 }
2881
2882 def _POST : ACI<(outs),
2883 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2884 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2885 let Inst{31-28} = op31_28;
2886 let Inst{24} = 0; // P = 0
2887 let Inst{21} = 1; // W = 1
2888 let Inst{22} = 0; // D = 0
2889 let Inst{20} = load;
2890 }
2891
2892 def _OPTION : ACI<(outs),
2893 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2894 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2895 let Inst{31-28} = op31_28;
2896 let Inst{24} = 0; // P = 0
2897 let Inst{23} = 1; // U = 1
2898 let Inst{21} = 0; // W = 0
2899 let Inst{22} = 0; // D = 0
2900 let Inst{20} = load;
2901 }
2902
2903 def L_OFFSET : ACI<(outs),
2904 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002905 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002906 let Inst{31-28} = op31_28;
2907 let Inst{24} = 1; // P = 1
2908 let Inst{21} = 0; // W = 0
2909 let Inst{22} = 1; // D = 1
2910 let Inst{20} = load;
2911 }
2912
2913 def L_PRE : ACI<(outs),
2914 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002915 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002916 let Inst{31-28} = op31_28;
2917 let Inst{24} = 1; // P = 1
2918 let Inst{21} = 1; // W = 1
2919 let Inst{22} = 1; // D = 1
2920 let Inst{20} = load;
2921 }
2922
2923 def L_POST : ACI<(outs),
2924 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002925 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002926 let Inst{31-28} = op31_28;
2927 let Inst{24} = 0; // P = 0
2928 let Inst{21} = 1; // W = 1
2929 let Inst{22} = 1; // D = 1
2930 let Inst{20} = load;
2931 }
2932
2933 def L_OPTION : ACI<(outs),
2934 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002935 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002936 let Inst{31-28} = op31_28;
2937 let Inst{24} = 0; // P = 0
2938 let Inst{23} = 1; // U = 1
2939 let Inst{21} = 0; // W = 0
2940 let Inst{22} = 1; // D = 1
2941 let Inst{20} = load;
2942 }
2943}
2944
2945defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2946defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2947defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2948defm STC2 : LdStCop<0b1111, 0, "stc2">;
2949
Johnny Chen906d57f2010-02-12 01:44:23 +00002950def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2951 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2952 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2953 [/* For disassembly only; pattern left blank */]> {
2954 let Inst{20} = 0;
2955 let Inst{4} = 1;
2956}
2957
2958def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2959 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2960 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2961 [/* For disassembly only; pattern left blank */]> {
2962 let Inst{31-28} = 0b1111;
2963 let Inst{20} = 0;
2964 let Inst{4} = 1;
2965}
2966
2967def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2968 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2969 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2970 [/* For disassembly only; pattern left blank */]> {
2971 let Inst{20} = 1;
2972 let Inst{4} = 1;
2973}
2974
2975def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2976 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2977 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2978 [/* For disassembly only; pattern left blank */]> {
2979 let Inst{31-28} = 0b1111;
2980 let Inst{20} = 1;
2981 let Inst{4} = 1;
2982}
2983
2984def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2985 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2986 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2987 [/* For disassembly only; pattern left blank */]> {
2988 let Inst{23-20} = 0b0100;
2989}
2990
2991def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2992 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2993 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2994 [/* For disassembly only; pattern left blank */]> {
2995 let Inst{31-28} = 0b1111;
2996 let Inst{23-20} = 0b0100;
2997}
2998
2999def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3000 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3001 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3002 [/* For disassembly only; pattern left blank */]> {
3003 let Inst{23-20} = 0b0101;
3004}
3005
3006def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3007 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3008 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3009 [/* For disassembly only; pattern left blank */]> {
3010 let Inst{31-28} = 0b1111;
3011 let Inst{23-20} = 0b0101;
3012}
3013
Johnny Chenb98e1602010-02-12 18:55:33 +00003014//===----------------------------------------------------------------------===//
3015// Move between special register and ARM core register -- for disassembly only
3016//
3017
3018def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3019 [/* For disassembly only; pattern left blank */]> {
3020 let Inst{23-20} = 0b0000;
3021 let Inst{7-4} = 0b0000;
3022}
3023
3024def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3025 [/* For disassembly only; pattern left blank */]> {
3026 let Inst{23-20} = 0b0100;
3027 let Inst{7-4} = 0b0000;
3028}
3029
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003030def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3031 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003032 [/* For disassembly only; pattern left blank */]> {
3033 let Inst{23-20} = 0b0010;
3034 let Inst{7-4} = 0b0000;
3035}
3036
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003037def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3038 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003039 [/* For disassembly only; pattern left blank */]> {
3040 let Inst{23-20} = 0b0010;
3041 let Inst{7-4} = 0b0000;
3042}
3043
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003044def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3045 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003046 [/* For disassembly only; pattern left blank */]> {
3047 let Inst{23-20} = 0b0110;
3048 let Inst{7-4} = 0b0000;
3049}
3050
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003051def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3052 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003053 [/* For disassembly only; pattern left blank */]> {
3054 let Inst{23-20} = 0b0110;
3055 let Inst{7-4} = 0b0000;
3056}