blob: e2b1bb4b7515faaae1c3bbdb86e8ac94ebaa5909 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Chris Lattner3ac18842010-08-24 23:20:40 +000074static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
75 const SDValue *Parts, unsigned NumParts,
76 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000078/// getCopyFromParts - Create a value that contains the specified legal parts
79/// combined into the value they represent. If the parts combine to a type
80/// larger then ValueVT then AssertOp can be used to specify whether the extra
81/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
82/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000083static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000084 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000085 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000086 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +000087 if (ValueVT.isVector())
88 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000090 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000091 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092 SDValue Val = Parts[0];
93
94 if (NumParts > 1) {
95 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +000096 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000097 unsigned PartBits = PartVT.getSizeInBits();
98 unsigned ValueBits = ValueVT.getSizeInBits();
99
100 // Assemble the power of 2 part.
101 unsigned RoundParts = NumParts & (NumParts - 1) ?
102 1 << Log2_32(NumParts) : NumParts;
103 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000104 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000105 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Lo, Hi;
107
Owen Anderson23b9b192009-08-12 00:36:31 +0000108 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000113 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 } else {
Chris Lattner3ac18842010-08-24 23:20:40 +0000116 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[0]);
117 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 if (TLI.isBigEndian())
121 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122
Chris Lattner3ac18842010-08-24 23:20:40 +0000123 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124
125 if (RoundParts < NumParts) {
126 // Assemble the trailing non-power-of-2 part.
127 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000130 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131
132 // Combine the round and odd parts.
133 Lo = Val;
134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000136 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
138 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000140 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
142 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000144 } else if (PartVT.isFloatingPoint()) {
145 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000147 "Unexpected split");
148 SDValue Lo, Hi;
Chris Lattner3ac18842010-08-24 23:20:40 +0000149 Lo = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[0]);
150 Hi = DAG.getNode(ISD::BIT_CONVERT, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000151 if (TLI.isBigEndian())
152 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000153 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000154 } else {
155 // FP split into integer parts (soft fp)
156 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
157 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000158 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 }
161 }
162
163 // There is now one part, held in Val. Correct it to match ValueVT.
164 PartVT = Val.getValueType();
165
166 if (PartVT == ValueVT)
167 return Val;
168
Chris Lattner3ac18842010-08-24 23:20:40 +0000169 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000170 if (ValueVT.bitsLT(PartVT)) {
171 // For a truncate, see if we have any information to
172 // indicate whether the truncated bits will always be
173 // zero or sign-extension.
174 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000175 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000176 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000179 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000180 }
181
182 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 // FP_ROUND's are always exact here.
184 if (ValueVT.bitsLT(Val.getValueType()))
185 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000186 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000187
Chris Lattner3ac18842010-08-24 23:20:40 +0000188 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 }
190
Bill Wendling4533cac2010-01-28 21:51:40 +0000191 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193
Torok Edwinc23197a2009-07-14 16:55:14 +0000194 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 return SDValue();
196}
197
Chris Lattner3ac18842010-08-24 23:20:40 +0000198/// getCopyFromParts - Create a value that contains the specified legal parts
199/// combined into the value they represent. If the parts combine to a type
200/// larger then ValueVT then AssertOp can be used to specify whether the extra
201/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
202/// (ISD::AssertSext).
203static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
204 const SDValue *Parts, unsigned NumParts,
205 EVT PartVT, EVT ValueVT) {
206 assert(ValueVT.isVector() && "Not a vector value");
207 assert(NumParts > 0 && "No parts to assemble!");
208 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
209 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211 // Handle a multi-element vector.
212 if (NumParts > 1) {
213 EVT IntermediateVT, RegisterVT;
214 unsigned NumIntermediates;
215 unsigned NumRegs =
216 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
217 NumIntermediates, RegisterVT);
218 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
219 NumParts = NumRegs; // Silence a compiler warning.
220 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
221 assert(RegisterVT == Parts[0].getValueType() &&
222 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Assemble the parts into intermediate operands.
225 SmallVector<SDValue, 8> Ops(NumIntermediates);
226 if (NumIntermediates == NumParts) {
227 // If the register was not expanded, truncate or copy the value,
228 // as appropriate.
229 for (unsigned i = 0; i != NumParts; ++i)
230 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
231 PartVT, IntermediateVT);
232 } else if (NumParts > 0) {
233 // If the intermediate type was expanded, build the intermediate
234 // operands from the parts.
235 assert(NumParts % NumIntermediates == 0 &&
236 "Must expand into a divisible number of parts!");
237 unsigned Factor = NumParts / NumIntermediates;
238 for (unsigned i = 0; i != NumIntermediates; ++i)
239 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
240 PartVT, IntermediateVT);
241 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000242
Chris Lattner3ac18842010-08-24 23:20:40 +0000243 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
244 // intermediate operands.
245 Val = DAG.getNode(IntermediateVT.isVector() ?
246 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
247 ValueVT, &Ops[0], NumIntermediates);
248 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000249
Chris Lattner3ac18842010-08-24 23:20:40 +0000250 // There is now one part, held in Val. Correct it to match ValueVT.
251 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000252
Chris Lattner3ac18842010-08-24 23:20:40 +0000253 if (PartVT == ValueVT)
254 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattnere6f7c262010-08-25 22:49:25 +0000256 if (PartVT.isVector()) {
257 // If the element type of the source/dest vectors are the same, but the
258 // parts vector has more elements than the value vector, then we have a
259 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
260 // elements we want.
261 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
262 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
263 "Cannot narrow, it would be a lossy transformation");
264 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
265 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266 }
267
Chris Lattnere6f7c262010-08-25 22:49:25 +0000268 // Vector/Vector bitcast.
Chris Lattner3ac18842010-08-24 23:20:40 +0000269 return DAG.getNode(ISD::BIT_CONVERT, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000271
Chris Lattner3ac18842010-08-24 23:20:40 +0000272 assert(ValueVT.getVectorElementType() == PartVT &&
273 ValueVT.getVectorNumElements() == 1 &&
274 "Only trivial scalar-to-vector conversions should get here!");
275 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
276}
277
278
279
Chris Lattnera13b8602010-08-24 23:10:06 +0000280
281static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
282 SDValue Val, SDValue *Parts, unsigned NumParts,
283 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000285/// getCopyToParts - Create a series of nodes that contain the specified value
286/// split into legal parts. If the parts contain more bits than Val, then, for
287/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000288static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000289 SDValue Val, SDValue *Parts, unsigned NumParts,
290 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000291 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000292 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000293
Chris Lattnera13b8602010-08-24 23:10:06 +0000294 // Handle the vector case separately.
295 if (ValueVT.isVector())
296 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000299 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000300 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000301 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
302
Chris Lattnera13b8602010-08-24 23:10:06 +0000303 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000304 return;
305
Chris Lattnera13b8602010-08-24 23:10:06 +0000306 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
307 if (PartVT == ValueVT) {
308 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 Parts[0] = Val;
310 return;
311 }
312
Chris Lattnera13b8602010-08-24 23:10:06 +0000313 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
314 // If the parts cover more bits than the value has, promote the value.
315 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
316 assert(NumParts == 1 && "Do not know what to promote to!");
317 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
318 } else {
319 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
322 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
323 }
324 } else if (PartBits == ValueVT.getSizeInBits()) {
325 // Different types of the same size.
326 assert(NumParts == 1 && PartVT != ValueVT);
327 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
328 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
329 // If the parts cover less bits than value has, truncate the value.
330 assert(PartVT.isInteger() && ValueVT.isInteger() &&
331 "Unknown mismatch!");
332 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
333 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
334 }
335
336 // The value may have changed - recompute ValueVT.
337 ValueVT = Val.getValueType();
338 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
339 "Failed to tile the value with PartVT!");
340
341 if (NumParts == 1) {
342 assert(PartVT == ValueVT && "Type conversion failed!");
343 Parts[0] = Val;
344 return;
345 }
346
347 // Expand the value into multiple parts.
348 if (NumParts & (NumParts - 1)) {
349 // The number of parts is not a power of 2. Split off and copy the tail.
350 assert(PartVT.isInteger() && ValueVT.isInteger() &&
351 "Do not know what to expand to!");
352 unsigned RoundParts = 1 << Log2_32(NumParts);
353 unsigned RoundBits = RoundParts * PartBits;
354 unsigned OddParts = NumParts - RoundParts;
355 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
356 DAG.getIntPtrConstant(RoundBits));
357 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
358
359 if (TLI.isBigEndian())
360 // The odd parts were reversed by getCopyToParts - unreverse them.
361 std::reverse(Parts + RoundParts, Parts + NumParts);
362
363 NumParts = RoundParts;
364 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
365 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
366 }
367
368 // The number of parts is a power of 2. Repeatedly bisect the value using
369 // EXTRACT_ELEMENT.
370 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, DL,
371 EVT::getIntegerVT(*DAG.getContext(),
372 ValueVT.getSizeInBits()),
373 Val);
374
375 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
376 for (unsigned i = 0; i < NumParts; i += StepSize) {
377 unsigned ThisBits = StepSize * PartBits / 2;
378 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
379 SDValue &Part0 = Parts[i];
380 SDValue &Part1 = Parts[i+StepSize/2];
381
382 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
383 ThisVT, Part0, DAG.getIntPtrConstant(1));
384 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
385 ThisVT, Part0, DAG.getIntPtrConstant(0));
386
387 if (ThisBits == PartBits && ThisVT != PartVT) {
388 Part0 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part0);
389 Part1 = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Part1);
390 }
391 }
392 }
393
394 if (TLI.isBigEndian())
395 std::reverse(Parts, Parts + OrigNumParts);
396}
397
398
399/// getCopyToPartsVector - Create a series of nodes that contain the specified
400/// value split into legal parts.
401static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
402 SDValue Val, SDValue *Parts, unsigned NumParts,
403 EVT PartVT) {
404 EVT ValueVT = Val.getValueType();
405 assert(ValueVT.isVector() && "Not a vector");
406 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000407
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000409 if (PartVT == ValueVT) {
410 // Nothing to do.
411 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
412 // Bitconvert vector->vector case.
413 Val = DAG.getNode(ISD::BIT_CONVERT, DL, PartVT, Val);
414 } else if (PartVT.isVector() &&
415 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
416 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
417 EVT ElementVT = PartVT.getVectorElementType();
418 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
419 // undef elements.
420 SmallVector<SDValue, 16> Ops;
421 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
422 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
423 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000424
Chris Lattnere6f7c262010-08-25 22:49:25 +0000425 for (unsigned i = ValueVT.getVectorNumElements(),
426 e = PartVT.getVectorNumElements(); i != e; ++i)
427 Ops.push_back(DAG.getUNDEF(ElementVT));
428
429 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
430
431 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000432
Chris Lattnere6f7c262010-08-25 22:49:25 +0000433 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
434 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
435 } else {
436 // Vector -> scalar conversion.
437 assert(ValueVT.getVectorElementType() == PartVT &&
438 ValueVT.getVectorNumElements() == 1 &&
439 "Only trivial vector-to-scalar conversions should get here!");
440 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000442 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000443
Chris Lattnera13b8602010-08-24 23:10:06 +0000444 Parts[0] = Val;
445 return;
446 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000449 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000450 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000451 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000452 IntermediateVT,
453 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000454 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000456 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
457 NumParts = NumRegs; // Silence a compiler warning.
458 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000460 // Split the vector into intermediate operands.
461 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000462 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000464 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000466 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000468 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000469 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000470 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000471
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 // Split the intermediate operands into legal parts.
473 if (NumParts == NumIntermediates) {
474 // If the register was not expanded, promote or copy the value,
475 // as appropriate.
476 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000477 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 } else if (NumParts > 0) {
479 // If the intermediate type was expanded, split each the value into
480 // legal parts.
481 assert(NumParts % NumIntermediates == 0 &&
482 "Must expand into a divisible number of parts!");
483 unsigned Factor = NumParts / NumIntermediates;
484 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000485 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000486 }
487}
488
Chris Lattnera13b8602010-08-24 23:10:06 +0000489
490
491
Dan Gohman462f6b52010-05-29 17:53:24 +0000492namespace {
493 /// RegsForValue - This struct represents the registers (physical or virtual)
494 /// that a particular set of values is assigned, and the type information
495 /// about the value. The most common situation is to represent one value at a
496 /// time, but struct or array values are handled element-wise as multiple
497 /// values. The splitting of aggregates is performed recursively, so that we
498 /// never have aggregate-typed registers. The values at this point do not
499 /// necessarily have legal types, so each value may require one or more
500 /// registers of some legal type.
501 ///
502 struct RegsForValue {
503 /// ValueVTs - The value types of the values, which may not be legal, and
504 /// may need be promoted or synthesized from one or more registers.
505 ///
506 SmallVector<EVT, 4> ValueVTs;
507
508 /// RegVTs - The value types of the registers. This is the same size as
509 /// ValueVTs and it records, for each value, what the type of the assigned
510 /// register or registers are. (Individual values are never synthesized
511 /// from more than one type of register.)
512 ///
513 /// With virtual registers, the contents of RegVTs is redundant with TLI's
514 /// getRegisterType member function, however when with physical registers
515 /// it is necessary to have a separate record of the types.
516 ///
517 SmallVector<EVT, 4> RegVTs;
518
519 /// Regs - This list holds the registers assigned to the values.
520 /// Each legal or promoted value requires one register, and each
521 /// expanded value requires multiple registers.
522 ///
523 SmallVector<unsigned, 4> Regs;
524
525 RegsForValue() {}
526
527 RegsForValue(const SmallVector<unsigned, 4> &regs,
528 EVT regvt, EVT valuevt)
529 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
530
Dan Gohman462f6b52010-05-29 17:53:24 +0000531 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
532 unsigned Reg, const Type *Ty) {
533 ComputeValueVTs(tli, Ty, ValueVTs);
534
535 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
536 EVT ValueVT = ValueVTs[Value];
537 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
538 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
539 for (unsigned i = 0; i != NumRegs; ++i)
540 Regs.push_back(Reg + i);
541 RegVTs.push_back(RegisterVT);
542 Reg += NumRegs;
543 }
544 }
545
546 /// areValueTypesLegal - Return true if types of all the values are legal.
547 bool areValueTypesLegal(const TargetLowering &TLI) {
548 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
549 EVT RegisterVT = RegVTs[Value];
550 if (!TLI.isTypeLegal(RegisterVT))
551 return false;
552 }
553 return true;
554 }
555
556 /// append - Add the specified values to this one.
557 void append(const RegsForValue &RHS) {
558 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
559 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
560 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
561 }
562
563 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
564 /// this value and returns the result as a ValueVTs value. This uses
565 /// Chain/Flag as the input and updates them for the output Chain/Flag.
566 /// If the Flag pointer is NULL, no flag is used.
567 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
568 DebugLoc dl,
569 SDValue &Chain, SDValue *Flag) const;
570
571 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
572 /// specified value into the registers specified by this object. This uses
573 /// Chain/Flag as the input and updates them for the output Chain/Flag.
574 /// If the Flag pointer is NULL, no flag is used.
575 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
576 SDValue &Chain, SDValue *Flag) const;
577
578 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
579 /// operand list. This adds the code marker, matching input operand index
580 /// (if applicable), and includes the number of values added into it.
581 void AddInlineAsmOperands(unsigned Kind,
582 bool HasMatching, unsigned MatchingIdx,
583 SelectionDAG &DAG,
584 std::vector<SDValue> &Ops) const;
585 };
586}
587
588/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
589/// this value and returns the result as a ValueVT value. This uses
590/// Chain/Flag as the input and updates them for the output Chain/Flag.
591/// If the Flag pointer is NULL, no flag is used.
592SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
593 FunctionLoweringInfo &FuncInfo,
594 DebugLoc dl,
595 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000596 // A Value with type {} or [0 x %t] needs no registers.
597 if (ValueVTs.empty())
598 return SDValue();
599
Dan Gohman462f6b52010-05-29 17:53:24 +0000600 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
601
602 // Assemble the legal parts into the final values.
603 SmallVector<SDValue, 4> Values(ValueVTs.size());
604 SmallVector<SDValue, 8> Parts;
605 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
606 // Copy the legal parts from the registers.
607 EVT ValueVT = ValueVTs[Value];
608 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
609 EVT RegisterVT = RegVTs[Value];
610
611 Parts.resize(NumRegs);
612 for (unsigned i = 0; i != NumRegs; ++i) {
613 SDValue P;
614 if (Flag == 0) {
615 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
616 } else {
617 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
618 *Flag = P.getValue(2);
619 }
620
621 Chain = P.getValue(1);
622
623 // If the source register was virtual and if we know something about it,
624 // add an assert node.
625 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
626 RegisterVT.isInteger() && !RegisterVT.isVector()) {
627 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
628 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
629 const FunctionLoweringInfo::LiveOutInfo &LOI =
630 FuncInfo.LiveOutRegInfo[SlotNo];
631
632 unsigned RegSize = RegisterVT.getSizeInBits();
633 unsigned NumSignBits = LOI.NumSignBits;
634 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
635
636 // FIXME: We capture more information than the dag can represent. For
637 // now, just use the tightest assertzext/assertsext possible.
638 bool isSExt = true;
639 EVT FromVT(MVT::Other);
640 if (NumSignBits == RegSize)
641 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
642 else if (NumZeroBits >= RegSize-1)
643 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
644 else if (NumSignBits > RegSize-8)
645 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
646 else if (NumZeroBits >= RegSize-8)
647 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
648 else if (NumSignBits > RegSize-16)
649 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
650 else if (NumZeroBits >= RegSize-16)
651 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
652 else if (NumSignBits > RegSize-32)
653 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
654 else if (NumZeroBits >= RegSize-32)
655 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
656
657 if (FromVT != MVT::Other)
658 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
659 RegisterVT, P, DAG.getValueType(FromVT));
660 }
661 }
662
663 Parts[i] = P;
664 }
665
666 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
667 NumRegs, RegisterVT, ValueVT);
668 Part += NumRegs;
669 Parts.clear();
670 }
671
672 return DAG.getNode(ISD::MERGE_VALUES, dl,
673 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
674 &Values[0], ValueVTs.size());
675}
676
677/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
678/// specified value into the registers specified by this object. This uses
679/// Chain/Flag as the input and updates them for the output Chain/Flag.
680/// If the Flag pointer is NULL, no flag is used.
681void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
682 SDValue &Chain, SDValue *Flag) const {
683 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
684
685 // Get the list of the values's legal parts.
686 unsigned NumRegs = Regs.size();
687 SmallVector<SDValue, 8> Parts(NumRegs);
688 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
689 EVT ValueVT = ValueVTs[Value];
690 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
691 EVT RegisterVT = RegVTs[Value];
692
Chris Lattner3ac18842010-08-24 23:20:40 +0000693 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000694 &Parts[Part], NumParts, RegisterVT);
695 Part += NumParts;
696 }
697
698 // Copy the parts into the registers.
699 SmallVector<SDValue, 8> Chains(NumRegs);
700 for (unsigned i = 0; i != NumRegs; ++i) {
701 SDValue Part;
702 if (Flag == 0) {
703 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
704 } else {
705 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
706 *Flag = Part.getValue(1);
707 }
708
709 Chains[i] = Part.getValue(0);
710 }
711
712 if (NumRegs == 1 || Flag)
713 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
714 // flagged to it. That is the CopyToReg nodes and the user are considered
715 // a single scheduling unit. If we create a TokenFactor and return it as
716 // chain, then the TokenFactor is both a predecessor (operand) of the
717 // user as well as a successor (the TF operands are flagged to the user).
718 // c1, f1 = CopyToReg
719 // c2, f2 = CopyToReg
720 // c3 = TokenFactor c1, c2
721 // ...
722 // = op c3, ..., f2
723 Chain = Chains[NumRegs-1];
724 else
725 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
726}
727
728/// AddInlineAsmOperands - Add this value to the specified inlineasm node
729/// operand list. This adds the code marker and includes the number of
730/// values added into it.
731void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
732 unsigned MatchingIdx,
733 SelectionDAG &DAG,
734 std::vector<SDValue> &Ops) const {
735 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
736
737 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
738 if (HasMatching)
739 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
740 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
741 Ops.push_back(Res);
742
743 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
744 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
745 EVT RegisterVT = RegVTs[Value];
746 for (unsigned i = 0; i != NumRegs; ++i) {
747 assert(Reg < Regs.size() && "Mismatch in # registers expected");
748 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
749 }
750 }
751}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000752
Dan Gohman2048b852009-11-23 18:04:58 +0000753void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000754 AA = &aa;
755 GFI = gfi;
756 TD = DAG.getTarget().getTargetData();
757}
758
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000759/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000760/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000761/// for a new block. This doesn't clear out information about
762/// additional blocks that are needed to complete switch lowering
763/// or PHI node updating; that information is cleared out as it is
764/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000765void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000766 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000767 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000768 PendingLoads.clear();
769 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000770 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000771 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000772 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000773}
774
775/// getRoot - Return the current virtual root of the Selection DAG,
776/// flushing any PendingLoad items. This must be done before emitting
777/// a store or any other node that may need to be ordered after any
778/// prior load instructions.
779///
Dan Gohman2048b852009-11-23 18:04:58 +0000780SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000781 if (PendingLoads.empty())
782 return DAG.getRoot();
783
784 if (PendingLoads.size() == 1) {
785 SDValue Root = PendingLoads[0];
786 DAG.setRoot(Root);
787 PendingLoads.clear();
788 return Root;
789 }
790
791 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000793 &PendingLoads[0], PendingLoads.size());
794 PendingLoads.clear();
795 DAG.setRoot(Root);
796 return Root;
797}
798
799/// getControlRoot - Similar to getRoot, but instead of flushing all the
800/// PendingLoad items, flush all the PendingExports items. It is necessary
801/// to do this before emitting a terminator instruction.
802///
Dan Gohman2048b852009-11-23 18:04:58 +0000803SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000804 SDValue Root = DAG.getRoot();
805
806 if (PendingExports.empty())
807 return Root;
808
809 // Turn all of the CopyToReg chains into one factored node.
810 if (Root.getOpcode() != ISD::EntryToken) {
811 unsigned i = 0, e = PendingExports.size();
812 for (; i != e; ++i) {
813 assert(PendingExports[i].getNode()->getNumOperands() > 1);
814 if (PendingExports[i].getNode()->getOperand(0) == Root)
815 break; // Don't add the root if we already indirectly depend on it.
816 }
817
818 if (i == e)
819 PendingExports.push_back(Root);
820 }
821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 &PendingExports[0],
824 PendingExports.size());
825 PendingExports.clear();
826 DAG.setRoot(Root);
827 return Root;
828}
829
Bill Wendling4533cac2010-01-28 21:51:40 +0000830void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
831 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
832 DAG.AssignOrdering(Node, SDNodeOrder);
833
834 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
835 AssignOrderingToNode(Node->getOperand(I).getNode());
836}
837
Dan Gohman46510a72010-04-15 01:51:59 +0000838void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000839 // Set up outgoing PHI node register values before emitting the terminator.
840 if (isa<TerminatorInst>(&I))
841 HandlePHINodesInSuccessorBlocks(I.getParent());
842
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000843 CurDebugLoc = I.getDebugLoc();
844
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000845 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000846
Dan Gohman92884f72010-04-20 15:03:56 +0000847 if (!isa<TerminatorInst>(&I) && !HasTailCall)
848 CopyToExportRegsIfNeeded(&I);
849
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000850 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000851}
852
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000853void SelectionDAGBuilder::visitPHI(const PHINode &) {
854 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
855}
856
Dan Gohman46510a72010-04-15 01:51:59 +0000857void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000858 // Note: this doesn't use InstVisitor, because it has to work with
859 // ConstantExpr's in addition to instructions.
860 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000861 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 // Build the switch statement using the Instruction.def file.
863#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000864 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865#include "llvm/Instruction.def"
866 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000867
868 // Assign the ordering to the freshly created DAG nodes.
869 if (NodeMap.count(&I)) {
870 ++SDNodeOrder;
871 AssignOrderingToNode(getValue(&I).getNode());
872 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000873}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000875// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
876// generate the debug data structures now that we've seen its definition.
877void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
878 SDValue Val) {
879 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000880 if (DDI.getDI()) {
881 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000882 DebugLoc dl = DDI.getdl();
883 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000884 MDNode *Variable = DI->getVariable();
885 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000886 SDDbgValue *SDV;
887 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000888 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000889 SDV = DAG.getDbgValue(Variable, Val.getNode(),
890 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
891 DAG.AddDbgValue(SDV, Val.getNode(), false);
892 }
893 } else {
894 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
895 Offset, dl, SDNodeOrder);
896 DAG.AddDbgValue(SDV, 0, false);
897 }
898 DanglingDebugInfoMap[V] = DanglingDebugInfo();
899 }
900}
901
Dan Gohman28a17352010-07-01 01:59:43 +0000902// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000903SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000904 // If we already have an SDValue for this value, use it. It's important
905 // to do this first, so that we don't create a CopyFromReg if we already
906 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000907 SDValue &N = NodeMap[V];
908 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000909
Dan Gohman28a17352010-07-01 01:59:43 +0000910 // If there's a virtual register allocated and initialized for this
911 // value, use it.
912 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
913 if (It != FuncInfo.ValueMap.end()) {
914 unsigned InReg = It->second;
915 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
916 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000917 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000918 }
919
920 // Otherwise create a new SDValue and remember it.
921 SDValue Val = getValueImpl(V);
922 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000923 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000924 return Val;
925}
926
927/// getNonRegisterValue - Return an SDValue for the given Value, but
928/// don't look in FuncInfo.ValueMap for a virtual register.
929SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
930 // If we already have an SDValue for this value, use it.
931 SDValue &N = NodeMap[V];
932 if (N.getNode()) return N;
933
934 // Otherwise create a new SDValue and remember it.
935 SDValue Val = getValueImpl(V);
936 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000937 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000938 return Val;
939}
940
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000942/// Create an SDValue for the given value.
943SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000944 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000945 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000946
Dan Gohman383b5f62010-04-17 15:32:28 +0000947 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000948 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000949
Dan Gohman383b5f62010-04-17 15:32:28 +0000950 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000951 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000953 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000954 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000955
Dan Gohman383b5f62010-04-17 15:32:28 +0000956 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000957 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000958
Nate Begeman9008ca62009-04-27 18:41:29 +0000959 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000960 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000961
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000963 visit(CE->getOpcode(), *CE);
964 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000965 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000966 return N1;
967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
970 SmallVector<SDValue, 4> Constants;
971 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
972 OI != OE; ++OI) {
973 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000974 // If the operand is an empty aggregate, there are no values.
975 if (!Val) continue;
976 // Add each leaf value from the operand to the Constants list
977 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
979 Constants.push_back(SDValue(Val, i));
980 }
Bill Wendling87710f02009-12-21 23:47:40 +0000981
Bill Wendling4533cac2010-01-28 21:51:40 +0000982 return DAG.getMergeValues(&Constants[0], Constants.size(),
983 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 }
985
Duncan Sands1df98592010-02-16 11:11:14 +0000986 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
988 "Unknown struct or array constant!");
989
Owen Andersone50ed302009-08-10 22:56:29 +0000990 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000991 ComputeValueVTs(TLI, C->getType(), ValueVTs);
992 unsigned NumElts = ValueVTs.size();
993 if (NumElts == 0)
994 return SDValue(); // empty struct
995 SmallVector<SDValue, 4> Constants(NumElts);
996 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000997 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000998 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000999 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 else if (EltVT.isFloatingPoint())
1001 Constants[i] = DAG.getConstantFP(0, EltVT);
1002 else
1003 Constants[i] = DAG.getConstant(0, EltVT);
1004 }
Bill Wendling87710f02009-12-21 23:47:40 +00001005
Bill Wendling4533cac2010-01-28 21:51:40 +00001006 return DAG.getMergeValues(&Constants[0], NumElts,
1007 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 }
1009
Dan Gohman383b5f62010-04-17 15:32:28 +00001010 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001011 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 const VectorType *VecTy = cast<VectorType>(V->getType());
1014 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 // Now that we know the number and type of the elements, get that number of
1017 // elements into the Ops array based on what kind of constant it is.
1018 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001019 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020 for (unsigned i = 0; i != NumElements; ++i)
1021 Ops.push_back(getValue(CP->getOperand(i)));
1022 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001023 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001024 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025
1026 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001027 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 Op = DAG.getConstantFP(0, EltVT);
1029 else
1030 Op = DAG.getConstant(0, EltVT);
1031 Ops.assign(NumElements, Op);
1032 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001035 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1036 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001039 // If this is a static alloca, generate it as the frameindex instead of
1040 // computation.
1041 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1042 DenseMap<const AllocaInst*, int>::iterator SI =
1043 FuncInfo.StaticAllocaMap.find(AI);
1044 if (SI != FuncInfo.StaticAllocaMap.end())
1045 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001047
Dan Gohman28a17352010-07-01 01:59:43 +00001048 // If this is an instruction which fast-isel has deferred, select it now.
1049 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001050 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1051 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1052 SDValue Chain = DAG.getEntryNode();
1053 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001054 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001055
Dan Gohman28a17352010-07-01 01:59:43 +00001056 llvm_unreachable("Can't get register for value!");
1057 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058}
1059
Dan Gohman46510a72010-04-15 01:51:59 +00001060void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061 SDValue Chain = getControlRoot();
1062 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001063 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001064
Dan Gohman7451d3e2010-05-29 17:03:36 +00001065 if (!FuncInfo.CanLowerReturn) {
1066 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001067 const Function *F = I.getParent()->getParent();
1068
1069 // Emit a store of the return value through the virtual register.
1070 // Leave Outs empty so that LowerReturn won't try to load return
1071 // registers the usual way.
1072 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001073 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001074 PtrValueVTs);
1075
1076 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1077 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001078
Owen Andersone50ed302009-08-10 22:56:29 +00001079 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001080 SmallVector<uint64_t, 4> Offsets;
1081 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001082 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001083
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001084 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001085 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001086 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1087 RetPtr.getValueType(), RetPtr,
1088 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001089 Chains[i] =
1090 DAG.getStore(Chain, getCurDebugLoc(),
1091 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001092 // FIXME: better loc info would be nice.
1093 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001094 }
1095
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001096 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1097 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001098 } else if (I.getNumOperands() != 0) {
1099 SmallVector<EVT, 4> ValueVTs;
1100 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1101 unsigned NumValues = ValueVTs.size();
1102 if (NumValues) {
1103 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001104 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1105 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001107 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001108
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001109 const Function *F = I.getParent()->getParent();
1110 if (F->paramHasAttr(0, Attribute::SExt))
1111 ExtendKind = ISD::SIGN_EXTEND;
1112 else if (F->paramHasAttr(0, Attribute::ZExt))
1113 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001115 // FIXME: C calling convention requires the return type to be promoted
1116 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001117 // conventions. The frontend should mark functions whose return values
1118 // require promoting with signext or zeroext attributes.
1119 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1120 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1121 if (VT.bitsLT(MinVT))
1122 VT = MinVT;
1123 }
1124
1125 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1126 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1127 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001128 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001129 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1130 &Parts[0], NumParts, PartVT, ExtendKind);
1131
1132 // 'inreg' on function refers to return value
1133 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1134 if (F->paramHasAttr(0, Attribute::InReg))
1135 Flags.setInReg();
1136
1137 // Propagate extension type if any
1138 if (F->paramHasAttr(0, Attribute::SExt))
1139 Flags.setSExt();
1140 else if (F->paramHasAttr(0, Attribute::ZExt))
1141 Flags.setZExt();
1142
Dan Gohmanc9403652010-07-07 15:54:55 +00001143 for (unsigned i = 0; i < NumParts; ++i) {
1144 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1145 /*isfixed=*/true));
1146 OutVals.push_back(Parts[i]);
1147 }
Evan Cheng3927f432009-03-25 20:20:11 +00001148 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 }
1150 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001151
1152 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001153 CallingConv::ID CallConv =
1154 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001155 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001156 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001157
1158 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001160 "LowerReturn didn't return a valid chain!");
1161
1162 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164}
1165
Dan Gohmanad62f532009-04-23 23:13:24 +00001166/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1167/// created for it, emit nodes to copy the value into the virtual
1168/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001169void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001170 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1171 if (VMI != FuncInfo.ValueMap.end()) {
1172 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1173 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001174 }
1175}
1176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1178/// the current basic block, add it to ValueMap now so that we'll get a
1179/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001180void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181 // No need to export constants.
1182 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184 // Already exported?
1185 if (FuncInfo.isExportedInst(V)) return;
1186
1187 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1188 CopyValueToVirtualRegister(V, Reg);
1189}
1190
Dan Gohman46510a72010-04-15 01:51:59 +00001191bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001192 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001193 // The operands of the setcc have to be in this block. We don't know
1194 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001195 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // Can export from current BB.
1197 if (VI->getParent() == FromBB)
1198 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001200 // Is already exported, noop.
1201 return FuncInfo.isExportedInst(V);
1202 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001204 // If this is an argument, we can export it if the BB is the entry block or
1205 // if it is already exported.
1206 if (isa<Argument>(V)) {
1207 if (FromBB == &FromBB->getParent()->getEntryBlock())
1208 return true;
1209
1210 // Otherwise, can only export this if it is already exported.
1211 return FuncInfo.isExportedInst(V);
1212 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001213
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Otherwise, constants can always be exported.
1215 return true;
1216}
1217
1218static bool InBlock(const Value *V, const BasicBlock *BB) {
1219 if (const Instruction *I = dyn_cast<Instruction>(V))
1220 return I->getParent() == BB;
1221 return true;
1222}
1223
Dan Gohmanc2277342008-10-17 21:16:08 +00001224/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1225/// This function emits a branch and is used at the leaves of an OR or an
1226/// AND operator tree.
1227///
1228void
Dan Gohman46510a72010-04-15 01:51:59 +00001229SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001230 MachineBasicBlock *TBB,
1231 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001232 MachineBasicBlock *CurBB,
1233 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001234 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235
Dan Gohmanc2277342008-10-17 21:16:08 +00001236 // If the leaf of the tree is a comparison, merge the condition into
1237 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001238 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001239 // The operands of the cmp have to be in this block. We don't know
1240 // how to export them from some other block. If this is the first block
1241 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001242 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001243 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1244 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001245 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001246 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001247 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001248 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001249 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 } else {
1251 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001252 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001254
1255 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1257 SwitchCases.push_back(CB);
1258 return;
1259 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001260 }
1261
1262 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001263 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001264 NULL, TBB, FBB, CurBB);
1265 SwitchCases.push_back(CB);
1266}
1267
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001268/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001269void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001270 MachineBasicBlock *TBB,
1271 MachineBasicBlock *FBB,
1272 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001273 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001274 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001275 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001276 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1279 BOp->getParent() != CurBB->getBasicBlock() ||
1280 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1281 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001282 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001283 return;
1284 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // Create TmpBB after CurBB.
1287 MachineFunction::iterator BBI = CurBB;
1288 MachineFunction &MF = DAG.getMachineFunction();
1289 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1290 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 if (Opc == Instruction::Or) {
1293 // Codegen X | Y as:
1294 // jmp_if_X TBB
1295 // jmp TmpBB
1296 // TmpBB:
1297 // jmp_if_Y TBB
1298 // jmp FBB
1299 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001302 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001305 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 } else {
1307 assert(Opc == Instruction::And && "Unknown merge op!");
1308 // Codegen X & Y as:
1309 // jmp_if_X TmpBB
1310 // jmp FBB
1311 // TmpBB:
1312 // jmp_if_Y TBB
1313 // jmp FBB
1314 //
1315 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001319
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001321 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 }
1323}
1324
1325/// If the set of cases should be emitted as a series of branches, return true.
1326/// If we should emit this as a bunch of and/or'd together conditions, return
1327/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001328bool
Dan Gohman2048b852009-11-23 18:04:58 +00001329SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // If this is two comparisons of the same values or'd or and'd together, they
1333 // will get folded into a single comparison, so don't emit two blocks.
1334 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1335 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1336 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1337 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1338 return false;
1339 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001340
Chris Lattner133ce872010-01-02 00:00:03 +00001341 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1342 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1343 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1344 Cases[0].CC == Cases[1].CC &&
1345 isa<Constant>(Cases[0].CmpRHS) &&
1346 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1347 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1348 return false;
1349 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1350 return false;
1351 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001353 return true;
1354}
1355
Dan Gohman46510a72010-04-15 01:51:59 +00001356void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001357 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001358
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 // Update machine-CFG edges.
1360 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1361
1362 // Figure out which block is immediately after the current one.
1363 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001364 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001365 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 NextBlock = BBI;
1367
1368 if (I.isUnconditional()) {
1369 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001370 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001373 if (Succ0MBB != NextBlock)
1374 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001375 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001376 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001378 return;
1379 }
1380
1381 // If this condition is one of the special cases we handle, do special stuff
1382 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001383 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1385
1386 // If this is a series of conditions that are or'd or and'd together, emit
1387 // this as a sequence of branches instead of setcc's with and/or operations.
1388 // For example, instead of something like:
1389 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001390 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // or C, F
1394 // jnz foo
1395 // Emit:
1396 // cmp A, B
1397 // je foo
1398 // cmp D, E
1399 // jle foo
1400 //
Dan Gohman46510a72010-04-15 01:51:59 +00001401 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001402 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001403 (BOp->getOpcode() == Instruction::And ||
1404 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001405 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1406 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // If the compares in later blocks need to use values not currently
1408 // exported from this block, export them now. This block should always
1409 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001410 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // Allow some cases to be rejected.
1413 if (ShouldEmitAsBranches(SwitchCases)) {
1414 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1415 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1416 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1417 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 SwitchCases.erase(SwitchCases.begin());
1422 return;
1423 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 // Okay, we decided not to do this, remove any inserted MBB's and clear
1426 // SwitchCases.
1427 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001428 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 SwitchCases.clear();
1431 }
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001435 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 // Use visitSwitchCase to actually insert the fast branch sequence for this
1439 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441}
1442
1443/// visitSwitchCase - Emits the necessary code to represent a single node in
1444/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001445void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1446 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 SDValue Cond;
1448 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001449 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001450
1451 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 if (CB.CmpMHS == NULL) {
1453 // Fold "(X == true)" to X and "(X == false)" to !X to
1454 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001456 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001458 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001459 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001461 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 } else {
1465 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1466
Anton Korobeynikov23218582008-12-23 22:25:27 +00001467 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1468 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469
1470 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001471 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472
1473 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001475 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001476 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001477 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001478 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001479 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 DAG.getConstant(High-Low, VT), ISD::SETULE);
1481 }
1482 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001483
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 SwitchBB->addSuccessor(CB.TrueBB);
1486 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 // Set NextBlock to be the MBB immediately after the current one, if any.
1489 // This is used to avoid emitting unnecessary branches to the next block.
1490 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001491 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001492 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 // If the lhs block is the next block, invert the condition so that we can
1496 // fall through to the lhs instead of the rhs block.
1497 if (CB.TrueBB == NextBlock) {
1498 std::swap(CB.TrueBB, CB.FalseBB);
1499 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001500 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001502
Dale Johannesenf5d97892009-02-04 01:48:28 +00001503 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001505 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001506
Evan Cheng266a99d2010-09-23 06:51:55 +00001507 // Insert the false branch. Do this even if it's a fall through branch,
1508 // this makes it easier to do DAG optimizations which require inverting
1509 // the branch condition.
1510 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1511 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001512
1513 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001514}
1515
1516/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001517void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Emit the code for the jump table
1519 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001520 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001521 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1522 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001524 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1525 MVT::Other, Index.getValue(1),
1526 Table, Index);
1527 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528}
1529
1530/// visitJumpTableHeader - This function emits necessary code to produce index
1531/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001532void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001533 JumpTableHeader &JTH,
1534 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001535 // Subtract the lowest switch case value from the value being switched on and
1536 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // difference between smallest and largest cases.
1538 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001539 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001540 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001541 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001542
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001543 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001544 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001545 // can be used as an index into the jump table in a subsequent basic block.
1546 // This value may be smaller or larger than the target's pointer type, and
1547 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001548 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001549
Dan Gohman89496d02010-07-02 00:10:16 +00001550 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001551 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1552 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001553 JT.Reg = JumpTableReg;
1554
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // Emit the range check for the jump table, and branch to the default block
1556 // for the switch statement if the value being switched on exceeds the largest
1557 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001558 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001559 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 DAG.getConstant(JTH.Last-JTH.First,VT),
1561 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562
1563 // Set NextBlock to be the MBB immediately after the current one, if any.
1564 // This is used to avoid emitting unnecessary branches to the next block.
1565 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001566 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001567
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001568 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 NextBlock = BBI;
1570
Dale Johannesen66978ee2009-01-31 02:22:37 +00001571 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001573 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574
Bill Wendling4533cac2010-01-28 21:51:40 +00001575 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001576 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1577 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001578
Bill Wendling87710f02009-12-21 23:47:40 +00001579 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580}
1581
1582/// visitBitTestHeader - This function emits necessary code to produce value
1583/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001584void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1585 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 // Subtract the minimum value
1587 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001588 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001589 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001590 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591
1592 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001594 TLI.getSetCCResultType(Sub.getValueType()),
1595 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001596 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597
Bill Wendling87710f02009-12-21 23:47:40 +00001598 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1599 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600
Dan Gohman89496d02010-07-02 00:10:16 +00001601 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001602 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1603 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604
1605 // Set NextBlock to be the MBB immediately after the current one, if any.
1606 // This is used to avoid emitting unnecessary branches to the next block.
1607 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001608 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001609 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 NextBlock = BBI;
1611
1612 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1613
Dan Gohman99be8ae2010-04-19 22:41:47 +00001614 SwitchBB->addSuccessor(B.Default);
1615 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616
Dale Johannesen66978ee2009-01-31 02:22:37 +00001617 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Evan Cheng8c1f4322010-09-23 18:32:19 +00001621 if (MBB != NextBlock)
1622 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1623 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001624
Bill Wendling87710f02009-12-21 23:47:40 +00001625 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001626}
1627
1628/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001629void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1630 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001631 BitTestCase &B,
1632 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001633 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001634 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001635 SDValue Cmp;
1636 if (CountPopulation_64(B.Mask) == 1) {
1637 // Testing for a single bit; just compare the shift count with what it
1638 // would need to be to shift a 1 bit in that position.
1639 Cmp = DAG.getSetCC(getCurDebugLoc(),
1640 TLI.getSetCCResultType(ShiftOp.getValueType()),
1641 ShiftOp,
1642 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1643 TLI.getPointerTy()),
1644 ISD::SETEQ);
1645 } else {
1646 // Make desired shift
1647 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1648 TLI.getPointerTy(),
1649 DAG.getConstant(1, TLI.getPointerTy()),
1650 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001651
Dan Gohman8e0163a2010-06-24 02:06:24 +00001652 // Emit bit tests and jumps
1653 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1654 TLI.getPointerTy(), SwitchVal,
1655 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1656 Cmp = DAG.getSetCC(getCurDebugLoc(),
1657 TLI.getSetCCResultType(AndOp.getValueType()),
1658 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1659 ISD::SETNE);
1660 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001661
Dan Gohman99be8ae2010-04-19 22:41:47 +00001662 SwitchBB->addSuccessor(B.TargetBB);
1663 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001664
Dale Johannesen66978ee2009-01-31 02:22:37 +00001665 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001667 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001668
1669 // Set NextBlock to be the MBB immediately after the current one, if any.
1670 // This is used to avoid emitting unnecessary branches to the next block.
1671 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001672 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001673 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674 NextBlock = BBI;
1675
Evan Cheng8c1f4322010-09-23 18:32:19 +00001676 if (NextMBB != NextBlock)
1677 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1678 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001679
Bill Wendling87710f02009-12-21 23:47:40 +00001680 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001681}
1682
Dan Gohman46510a72010-04-15 01:51:59 +00001683void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001684 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 // Retrieve successors.
1687 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1688 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1689
Gabor Greifb67e6b32009-01-15 11:10:44 +00001690 const Value *Callee(I.getCalledValue());
1691 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692 visitInlineAsm(&I);
1693 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001694 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
1696 // If the value of the invoke is used outside of its defining block, make it
1697 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001698 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699
1700 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001701 InvokeMBB->addSuccessor(Return);
1702 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703
1704 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001705 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1706 MVT::Other, getControlRoot(),
1707 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708}
1709
Dan Gohman46510a72010-04-15 01:51:59 +00001710void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711}
1712
1713/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1714/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001715bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1716 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001717 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001718 MachineBasicBlock *Default,
1719 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001723 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001725 return false;
1726
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727 // Get the MachineFunction which holds the current MBB. This is used when
1728 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001729 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730
1731 // Figure out which block is immediately after the current one.
1732 MachineBasicBlock *NextBlock = 0;
1733 MachineFunction::iterator BBI = CR.CaseBB;
1734
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001735 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736 NextBlock = BBI;
1737
1738 // TODO: If any two of the cases has the same destination, and if one value
1739 // is the same as the other, but has one bit unset that the other has set,
1740 // use bit manipulation to do two compares at once. For example:
1741 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001742
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001743 // Rearrange the case blocks so that the last one falls through if possible.
1744 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1745 // The last case block won't fall through into 'NextBlock' if we emit the
1746 // branches in this order. See if rearranging a case value would help.
1747 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1748 if (I->BB == NextBlock) {
1749 std::swap(*I, BackCase);
1750 break;
1751 }
1752 }
1753 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755 // Create a CaseBlock record representing a conditional branch to
1756 // the Case's target mbb if the value being switched on SV is equal
1757 // to C.
1758 MachineBasicBlock *CurBlock = CR.CaseBB;
1759 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1760 MachineBasicBlock *FallThrough;
1761 if (I != E-1) {
1762 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1763 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001764
1765 // Put SV in a virtual register to make it available from the new blocks.
1766 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 } else {
1768 // If the last case doesn't match, go to the default block.
1769 FallThrough = Default;
1770 }
1771
Dan Gohman46510a72010-04-15 01:51:59 +00001772 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 ISD::CondCode CC;
1774 if (I->High == I->Low) {
1775 // This is just small small case range :) containing exactly 1 case
1776 CC = ISD::SETEQ;
1777 LHS = SV; RHS = I->High; MHS = NULL;
1778 } else {
1779 CC = ISD::SETLE;
1780 LHS = I->Low; MHS = SV; RHS = I->High;
1781 }
1782 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001783
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001784 // If emitting the first comparison, just call visitSwitchCase to emit the
1785 // code into the current block. Otherwise, push the CaseBlock onto the
1786 // vector to be later processed by SDISel, and insert the node's MBB
1787 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001788 if (CurBlock == SwitchBB)
1789 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790 else
1791 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 CurBlock = FallThrough;
1794 }
1795
1796 return true;
1797}
1798
1799static inline bool areJTsAllowed(const TargetLowering &TLI) {
1800 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1802 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001805static APInt ComputeRange(const APInt &First, const APInt &Last) {
1806 APInt LastExt(Last), FirstExt(First);
1807 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1808 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1809 return (LastExt - FirstExt + 1ULL);
1810}
1811
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001813bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1814 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001815 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001816 MachineBasicBlock* Default,
1817 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 Case& FrontCase = *CR.Range.first;
1819 Case& BackCase = *(CR.Range.second-1);
1820
Chris Lattnere880efe2009-11-07 07:50:34 +00001821 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1822 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823
Chris Lattnere880efe2009-11-07 07:50:34 +00001824 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1826 I!=E; ++I)
1827 TSize += I->size();
1828
Dan Gohmane0567812010-04-08 23:03:40 +00001829 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001832 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001833 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 if (Density < 0.4)
1835 return false;
1836
David Greene4b69d992010-01-05 01:24:57 +00001837 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001838 << "First entry: " << First << ". Last entry: " << Last << '\n'
1839 << "Range: " << Range
1840 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
1842 // Get the MachineFunction which holds the current MBB. This is used when
1843 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001844 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001845
1846 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001848 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849
1850 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1851
1852 // Create a new basic block to hold the code for loading the address
1853 // of the jump table, and jumping to it. Update successor information;
1854 // we will either branch to the default case for the switch, or the jump
1855 // table.
1856 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1857 CurMF->insert(BBI, JumpTableBB);
1858 CR.CaseBB->addSuccessor(Default);
1859 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // Build a vector of destination BBs, corresponding to each target
1862 // of the jump table. If the value of the jump table slot corresponds to
1863 // a case statement, push the case's BB onto the vector, otherwise, push
1864 // the default BB.
1865 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001868 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1869 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001870
1871 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 DestBBs.push_back(I->BB);
1873 if (TEI==High)
1874 ++I;
1875 } else {
1876 DestBBs.push_back(Default);
1877 }
1878 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1882 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 E = DestBBs.end(); I != E; ++I) {
1884 if (!SuccsHandled[(*I)->getNumber()]) {
1885 SuccsHandled[(*I)->getNumber()] = true;
1886 JumpTableBB->addSuccessor(*I);
1887 }
1888 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001889
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001890 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001891 unsigned JTEncoding = TLI.getJumpTableEncoding();
1892 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001893 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001894
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 // Set the jump table information so that we can codegen it as a second
1896 // MachineBasicBlock
1897 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001898 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1899 if (CR.CaseBB == SwitchBB)
1900 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 JTCases.push_back(JumpTableBlock(JTH, JT));
1903
1904 return true;
1905}
1906
1907/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1908/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001909bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1910 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001911 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001912 MachineBasicBlock *Default,
1913 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 // Get the MachineFunction which holds the current MBB. This is used when
1915 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001916 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
1918 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001920 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921
1922 Case& FrontCase = *CR.Range.first;
1923 Case& BackCase = *(CR.Range.second-1);
1924 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1925
1926 // Size is the number of Cases represented by this range.
1927 unsigned Size = CR.Range.second - CR.Range.first;
1928
Chris Lattnere880efe2009-11-07 07:50:34 +00001929 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1930 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 double FMetric = 0;
1932 CaseItr Pivot = CR.Range.first + Size/2;
1933
1934 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1935 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001936 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1938 I!=E; ++I)
1939 TSize += I->size();
1940
Chris Lattnere880efe2009-11-07 07:50:34 +00001941 APInt LSize = FrontCase.size();
1942 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001943 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001944 << "First: " << First << ", Last: " << Last <<'\n'
1945 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1947 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001948 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1949 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001950 APInt Range = ComputeRange(LEnd, RBegin);
1951 assert((Range - 2ULL).isNonNegative() &&
1952 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001953 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001954 (LEnd - First + 1ULL).roundToDouble();
1955 double RDensity = (double)RSize.roundToDouble() /
1956 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001957 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001959 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001960 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1961 << "LDensity: " << LDensity
1962 << ", RDensity: " << RDensity << '\n'
1963 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 if (FMetric < Metric) {
1965 Pivot = J;
1966 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001967 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001968 }
1969
1970 LSize += J->size();
1971 RSize -= J->size();
1972 }
1973 if (areJTsAllowed(TLI)) {
1974 // If our case is dense we *really* should handle it earlier!
1975 assert((FMetric > 0) && "Should handle dense range earlier!");
1976 } else {
1977 Pivot = CR.Range.first + Size/2;
1978 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001980 CaseRange LHSR(CR.Range.first, Pivot);
1981 CaseRange RHSR(Pivot, CR.Range.second);
1982 Constant *C = Pivot->Low;
1983 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001986 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001987 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001988 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 // Pivot's Value, then we can branch directly to the LHS's Target,
1990 // rather than creating a leaf node for it.
1991 if ((LHSR.second - LHSR.first) == 1 &&
1992 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993 cast<ConstantInt>(C)->getValue() ==
1994 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 TrueBB = LHSR.first->BB;
1996 } else {
1997 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1998 CurMF->insert(BBI, TrueBB);
1999 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002000
2001 // Put SV in a virtual register to make it available from the new blocks.
2002 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 // Similar to the optimization above, if the Value being switched on is
2006 // known to be less than the Constant CR.LT, and the current Case Value
2007 // is CR.LT - 1, then we can branch directly to the target block for
2008 // the current Case Value, rather than emitting a RHS leaf node for it.
2009 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002010 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2011 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 FalseBB = RHSR.first->BB;
2013 } else {
2014 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2015 CurMF->insert(BBI, FalseBB);
2016 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002017
2018 // Put SV in a virtual register to make it available from the new blocks.
2019 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 }
2021
2022 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002023 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 // Otherwise, branch to LHS.
2025 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2026
Dan Gohman99be8ae2010-04-19 22:41:47 +00002027 if (CR.CaseBB == SwitchBB)
2028 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029 else
2030 SwitchCases.push_back(CB);
2031
2032 return true;
2033}
2034
2035/// handleBitTestsSwitchCase - if current case range has few destination and
2036/// range span less, than machine word bitwidth, encode case range into series
2037/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002038bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2039 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002040 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002041 MachineBasicBlock* Default,
2042 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002043 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002044 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045
2046 Case& FrontCase = *CR.Range.first;
2047 Case& BackCase = *(CR.Range.second-1);
2048
2049 // Get the MachineFunction which holds the current MBB. This is used when
2050 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002051 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002053 // If target does not have legal shift left, do not emit bit tests at all.
2054 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2055 return false;
2056
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2059 I!=E; ++I) {
2060 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002061 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 // Count unique destinations
2065 SmallSet<MachineBasicBlock*, 4> Dests;
2066 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2067 Dests.insert(I->BB);
2068 if (Dests.size() > 3)
2069 // Don't bother the code below, if there are too much unique destinations
2070 return false;
2071 }
David Greene4b69d992010-01-05 01:24:57 +00002072 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002073 << Dests.size() << '\n'
2074 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2078 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002079 APInt cmpRange = maxValue - minValue;
2080
David Greene4b69d992010-01-05 01:24:57 +00002081 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002082 << "Low bound: " << minValue << '\n'
2083 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084
Dan Gohmane0567812010-04-08 23:03:40 +00002085 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 (!(Dests.size() == 1 && numCmps >= 3) &&
2087 !(Dests.size() == 2 && numCmps >= 5) &&
2088 !(Dests.size() >= 3 && numCmps >= 6)))
2089 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
David Greene4b69d992010-01-05 01:24:57 +00002091 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002092 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2093
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 // Optimize the case where all the case values fit in a
2095 // word without having to subtract minValue. In this case,
2096 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002097 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002098 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002100 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 CaseBitsVector CasesBits;
2104 unsigned i, count = 0;
2105
2106 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2107 MachineBasicBlock* Dest = I->BB;
2108 for (i = 0; i < count; ++i)
2109 if (Dest == CasesBits[i].BB)
2110 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002112 if (i == count) {
2113 assert((count < 3) && "Too much destinations to test!");
2114 CasesBits.push_back(CaseBits(0, Dest, 0));
2115 count++;
2116 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117
2118 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2119 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2120
2121 uint64_t lo = (lowValue - lowBound).getZExtValue();
2122 uint64_t hi = (highValue - lowBound).getZExtValue();
2123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124 for (uint64_t j = lo; j <= hi; j++) {
2125 CasesBits[i].Mask |= 1ULL << j;
2126 CasesBits[i].Bits++;
2127 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002128
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002129 }
2130 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 BitTestInfo BTC;
2133
2134 // Figure out which block is immediately after the current one.
2135 MachineFunction::iterator BBI = CR.CaseBB;
2136 ++BBI;
2137
2138 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2139
David Greene4b69d992010-01-05 01:24:57 +00002140 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002142 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002143 << ", Bits: " << CasesBits[i].Bits
2144 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145
2146 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2147 CurMF->insert(BBI, CaseBB);
2148 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2149 CaseBB,
2150 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002151
2152 // Put SV in a virtual register to make it available from the new blocks.
2153 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155
2156 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002157 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158 CR.CaseBB, Default, BTC);
2159
Dan Gohman99be8ae2010-04-19 22:41:47 +00002160 if (CR.CaseBB == SwitchBB)
2161 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 BitTestCases.push_back(BTB);
2164
2165 return true;
2166}
2167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002169size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2170 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172
2173 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2176 Cases.push_back(Case(SI.getSuccessorValue(i),
2177 SI.getSuccessorValue(i),
2178 SMBB));
2179 }
2180 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2181
2182 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 // Must recompute end() each iteration because it may be
2185 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002186 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2187 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2188 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002189 MachineBasicBlock* nextBB = J->BB;
2190 MachineBasicBlock* currentBB = I->BB;
2191
2192 // If the two neighboring cases go to the same destination, merge them
2193 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002194 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195 I->High = J->High;
2196 J = Cases.erase(J);
2197 } else {
2198 I = J++;
2199 }
2200 }
2201
2202 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2203 if (I->Low != I->High)
2204 // A range counts double, since it requires two compares.
2205 ++numCmps;
2206 }
2207
2208 return numCmps;
2209}
2210
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002211void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2212 MachineBasicBlock *Last) {
2213 // Update JTCases.
2214 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2215 if (JTCases[i].first.HeaderBB == First)
2216 JTCases[i].first.HeaderBB = Last;
2217
2218 // Update BitTestCases.
2219 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2220 if (BitTestCases[i].Parent == First)
2221 BitTestCases[i].Parent = Last;
2222}
2223
Dan Gohman46510a72010-04-15 01:51:59 +00002224void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002225 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 // Figure out which block is immediately after the current one.
2228 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002229 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2230
2231 // If there is only the default destination, branch to it if it is not the
2232 // next basic block. Otherwise, just fall through.
2233 if (SI.getNumOperands() == 2) {
2234 // Update machine-CFG edges.
2235
2236 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002237 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002238 if (Default != NextBlock)
2239 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2240 MVT::Other, getControlRoot(),
2241 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002242
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243 return;
2244 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002245
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246 // If there are any non-default case statements, create a vector of Cases
2247 // representing each one, and sort the vector so that we can efficiently
2248 // create a binary search tree from them.
2249 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002251 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002252 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002253 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254
2255 // Get the Value to be switched on and default basic blocks, which will be
2256 // inserted into CaseBlock records, representing basic blocks in the binary
2257 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002258 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259
2260 // Push the initial CaseRec onto the worklist
2261 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002262 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2263 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264
2265 while (!WorkList.empty()) {
2266 // Grab a record representing a case range to process off the worklist
2267 CaseRec CR = WorkList.back();
2268 WorkList.pop_back();
2269
Dan Gohman99be8ae2010-04-19 22:41:47 +00002270 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002272
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002273 // If the range has few cases (two or less) emit a series of specific
2274 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002275 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002277
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002278 // If the switch has more than 5 blocks, and at least 40% dense, and the
2279 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002281 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002283
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2285 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002286 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 }
2288}
2289
Dan Gohman46510a72010-04-15 01:51:59 +00002290void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002291 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002292
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002293 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002294 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002295 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002296 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002297 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002298 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002299 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2300 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002302
Bill Wendling4533cac2010-01-28 21:51:40 +00002303 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2304 MVT::Other, getControlRoot(),
2305 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002306}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307
Dan Gohman46510a72010-04-15 01:51:59 +00002308void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // -0.0 - X --> fneg
2310 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002311 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002312 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2313 const VectorType *DestTy = cast<VectorType>(I.getType());
2314 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002315 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002316 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002317 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002318 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002320 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2321 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 return;
2323 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002324 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002326
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002327 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002328 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002329 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002330 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2331 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002332 return;
2333 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002335 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336}
2337
Dan Gohman46510a72010-04-15 01:51:59 +00002338void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 SDValue Op1 = getValue(I.getOperand(0));
2340 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002341 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2342 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343}
2344
Dan Gohman46510a72010-04-15 01:51:59 +00002345void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 SDValue Op1 = getValue(I.getOperand(0));
2347 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002348 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002349 Op2.getValueType() != TLI.getShiftAmountTy()) {
2350 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002351 EVT PTy = TLI.getPointerTy();
2352 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002353 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002354 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2355 TLI.getShiftAmountTy(), Op2);
2356 // If the operand is larger than the shift count type but the shift
2357 // count type has enough bits to represent any shift value, truncate
2358 // it now. This is a common case and it exposes the truncate to
2359 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002360 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002361 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2362 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2363 TLI.getShiftAmountTy(), Op2);
2364 // Otherwise we'll need to temporarily settle for some other
2365 // convenient type; type legalization will make adjustments as
2366 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002367 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002368 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002369 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002370 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002371 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002372 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002374
Bill Wendling4533cac2010-01-28 21:51:40 +00002375 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2376 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377}
2378
Dan Gohman46510a72010-04-15 01:51:59 +00002379void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002381 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002383 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 predicate = ICmpInst::Predicate(IC->getPredicate());
2385 SDValue Op1 = getValue(I.getOperand(0));
2386 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002387 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002388
Owen Andersone50ed302009-08-10 22:56:29 +00002389 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002390 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391}
2392
Dan Gohman46510a72010-04-15 01:51:59 +00002393void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002395 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002397 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 predicate = FCmpInst::Predicate(FC->getPredicate());
2399 SDValue Op1 = getValue(I.getOperand(0));
2400 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002401 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002402 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002403 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404}
2405
Dan Gohman46510a72010-04-15 01:51:59 +00002406void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002407 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002408 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2409 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002410 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002411
Bill Wendling49fcff82009-12-21 22:30:11 +00002412 SmallVector<SDValue, 4> Values(NumValues);
2413 SDValue Cond = getValue(I.getOperand(0));
2414 SDValue TrueVal = getValue(I.getOperand(1));
2415 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002416
Bill Wendling4533cac2010-01-28 21:51:40 +00002417 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002418 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002419 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2420 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002421 SDValue(TrueVal.getNode(),
2422 TrueVal.getResNo() + i),
2423 SDValue(FalseVal.getNode(),
2424 FalseVal.getResNo() + i));
2425
Bill Wendling4533cac2010-01-28 21:51:40 +00002426 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2427 DAG.getVTList(&ValueVTs[0], NumValues),
2428 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002429}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430
Dan Gohman46510a72010-04-15 01:51:59 +00002431void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2433 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002434 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002436}
2437
Dan Gohman46510a72010-04-15 01:51:59 +00002438void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2440 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2441 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002442 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002443 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444}
2445
Dan Gohman46510a72010-04-15 01:51:59 +00002446void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2448 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2449 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002450 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002451 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452}
2453
Dan Gohman46510a72010-04-15 01:51:59 +00002454void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 // FPTrunc is never a no-op cast, no need to check
2456 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002457 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002458 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2459 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460}
2461
Dan Gohman46510a72010-04-15 01:51:59 +00002462void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 // FPTrunc is never a no-op cast, no need to check
2464 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002465 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002466 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467}
2468
Dan Gohman46510a72010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 // FPToUI is never a no-op cast, no need to check
2471 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002472 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002473 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474}
2475
Dan Gohman46510a72010-04-15 01:51:59 +00002476void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 // FPToSI is never a no-op cast, no need to check
2478 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002479 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002480 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002481}
2482
Dan Gohman46510a72010-04-15 01:51:59 +00002483void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 // UIToFP is never a no-op cast, no need to check
2485 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002486 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002487 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488}
2489
Dan Gohman46510a72010-04-15 01:51:59 +00002490void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002491 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002492 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002493 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002494 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495}
2496
Dan Gohman46510a72010-04-15 01:51:59 +00002497void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 // What to do depends on the size of the integer and the size of the pointer.
2499 // We can either truncate, zero extend, or no-op, accordingly.
2500 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002501 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002502 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503}
2504
Dan Gohman46510a72010-04-15 01:51:59 +00002505void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506 // What to do depends on the size of the integer and the size of the pointer.
2507 // We can either truncate, zero extend, or no-op, accordingly.
2508 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002509 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002510 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511}
2512
Dan Gohman46510a72010-04-15 01:51:59 +00002513void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002515 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516
Bill Wendling49fcff82009-12-21 22:30:11 +00002517 // BitCast assures us that source and destination are the same size so this is
2518 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002519 if (DestVT != N.getValueType())
2520 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2521 DestVT, N)); // convert types.
2522 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002523 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 SDValue InVec = getValue(I.getOperand(0));
2528 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002529 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002530 TLI.getPointerTy(),
2531 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002532 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2533 TLI.getValueType(I.getType()),
2534 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535}
2536
Dan Gohman46510a72010-04-15 01:51:59 +00002537void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002539 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002540 TLI.getPointerTy(),
2541 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2543 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544}
2545
Mon P Wangaeb06d22008-11-10 04:46:22 +00002546// Utility for visitShuffleVector - Returns true if the mask is mask starting
2547// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002548static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2549 unsigned MaskNumElts = Mask.size();
2550 for (unsigned i = 0; i != MaskNumElts; ++i)
2551 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002553 return true;
2554}
2555
Dan Gohman46510a72010-04-15 01:51:59 +00002556void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002557 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002558 SDValue Src1 = getValue(I.getOperand(0));
2559 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 // Convert the ConstantVector mask operand into an array of ints, with -1
2562 // representing undef values.
2563 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002564 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002565 unsigned MaskNumElts = MaskElts.size();
2566 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 if (isa<UndefValue>(MaskElts[i]))
2568 Mask.push_back(-1);
2569 else
2570 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2571 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002572
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT VT = TLI.getValueType(I.getType());
2574 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002575 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002576
Mon P Wangc7849c22008-11-16 05:06:27 +00002577 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002578 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2579 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002580 return;
2581 }
2582
2583 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002584 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2585 // Mask is longer than the source vectors and is a multiple of the source
2586 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002587 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002588 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2589 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002590 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2591 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002592 return;
2593 }
2594
Mon P Wangc7849c22008-11-16 05:06:27 +00002595 // Pad both vectors with undefs to make them the same length as the mask.
2596 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2598 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002599 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2602 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002603 MOps1[0] = Src1;
2604 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002605
2606 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2607 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 &MOps1[0], NumConcat);
2609 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002610 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002612
Mon P Wangaeb06d22008-11-10 04:46:22 +00002613 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002615 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002617 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 MappedOps.push_back(Idx);
2619 else
2620 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002621 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002622
Bill Wendling4533cac2010-01-28 21:51:40 +00002623 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2624 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002625 return;
2626 }
2627
Mon P Wangc7849c22008-11-16 05:06:27 +00002628 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002629 // Analyze the access pattern of the vector to see if we can extract
2630 // two subvectors and do the shuffle. The analysis is done by calculating
2631 // the range of elements the mask access on both vectors.
2632 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2633 int MaxRange[2] = {-1, -1};
2634
Nate Begeman5a5ca152009-04-29 05:20:52 +00002635 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 int Idx = Mask[i];
2637 int Input = 0;
2638 if (Idx < 0)
2639 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002640
Nate Begeman5a5ca152009-04-29 05:20:52 +00002641 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 Input = 1;
2643 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002644 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002645 if (Idx > MaxRange[Input])
2646 MaxRange[Input] = Idx;
2647 if (Idx < MinRange[Input])
2648 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002650
Mon P Wangc7849c22008-11-16 05:06:27 +00002651 // Check if the access is smaller than the vector size and can we find
2652 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002653 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2654 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002655 int StartIdx[2]; // StartIdx to extract from
2656 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002657 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002658 RangeUse[Input] = 0; // Unused
2659 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002660 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002661 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002662 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002663 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002664 RangeUse[Input] = 1; // Extract from beginning of the vector
2665 StartIdx[Input] = 0;
2666 } else {
2667 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002668 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002669 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002670 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002671 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002672 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002673 }
2674
Bill Wendling636e2582009-08-21 18:16:06 +00002675 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002677 return;
2678 }
2679 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2680 // Extract appropriate subvector and generate a vector shuffle
2681 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002682 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002683 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002684 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002685 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002686 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002687 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002688 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002689
Mon P Wangc7849c22008-11-16 05:06:27 +00002690 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002691 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002692 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 int Idx = Mask[i];
2694 if (Idx < 0)
2695 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002696 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 MappedOps.push_back(Idx - StartIdx[0]);
2698 else
2699 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002700 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002701
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2703 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002704 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002705 }
2706 }
2707
Mon P Wangc7849c22008-11-16 05:06:27 +00002708 // We can't use either concat vectors or extract subvectors so fall back to
2709 // replacing the shuffle with extract and build vector.
2710 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT EltVT = VT.getVectorElementType();
2712 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002714 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002716 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002717 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002719 SDValue Res;
2720
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002722 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2723 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002724 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002725 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2726 EltVT, Src2,
2727 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2728
2729 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002730 }
2731 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002732
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2734 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002735}
2736
Dan Gohman46510a72010-04-15 01:51:59 +00002737void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 const Value *Op0 = I.getOperand(0);
2739 const Value *Op1 = I.getOperand(1);
2740 const Type *AggTy = I.getType();
2741 const Type *ValTy = Op1->getType();
2742 bool IntoUndef = isa<UndefValue>(Op0);
2743 bool FromUndef = isa<UndefValue>(Op1);
2744
Dan Gohman0dadb152010-10-06 16:18:29 +00002745 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002746
Owen Andersone50ed302009-08-10 22:56:29 +00002747 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002749 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2751
2752 unsigned NumAggValues = AggValueVTs.size();
2753 unsigned NumValValues = ValValueVTs.size();
2754 SmallVector<SDValue, 4> Values(NumAggValues);
2755
2756 SDValue Agg = getValue(Op0);
2757 SDValue Val = getValue(Op1);
2758 unsigned i = 0;
2759 // Copy the beginning value(s) from the original aggregate.
2760 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002761 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762 SDValue(Agg.getNode(), Agg.getResNo() + i);
2763 // Copy values from the inserted value(s).
2764 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002765 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2767 // Copy remaining value(s) from the original aggregate.
2768 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002769 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002770 SDValue(Agg.getNode(), Agg.getResNo() + i);
2771
Bill Wendling4533cac2010-01-28 21:51:40 +00002772 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2773 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2774 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775}
2776
Dan Gohman46510a72010-04-15 01:51:59 +00002777void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002778 const Value *Op0 = I.getOperand(0);
2779 const Type *AggTy = Op0->getType();
2780 const Type *ValTy = I.getType();
2781 bool OutOfUndef = isa<UndefValue>(Op0);
2782
Dan Gohman0dadb152010-10-06 16:18:29 +00002783 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784
Owen Andersone50ed302009-08-10 22:56:29 +00002785 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002786 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2787
2788 unsigned NumValValues = ValValueVTs.size();
2789 SmallVector<SDValue, 4> Values(NumValValues);
2790
2791 SDValue Agg = getValue(Op0);
2792 // Copy out the selected value(s).
2793 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2794 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002795 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002796 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002797 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798
Bill Wendling4533cac2010-01-28 21:51:40 +00002799 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2800 DAG.getVTList(&ValValueVTs[0], NumValValues),
2801 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802}
2803
Dan Gohman46510a72010-04-15 01:51:59 +00002804void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002805 SDValue N = getValue(I.getOperand(0));
2806 const Type *Ty = I.getOperand(0)->getType();
2807
Dan Gohman46510a72010-04-15 01:51:59 +00002808 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002810 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2812 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2813 if (Field) {
2814 // N = N + Offset
2815 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002816 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 DAG.getIntPtrConstant(Offset));
2818 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820 Ty = StTy->getElementType(Field);
2821 } else {
2822 Ty = cast<SequentialType>(Ty)->getElementType();
2823
2824 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002825 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002826 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002827 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002828 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002829 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002830 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002831 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002832 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002833 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2834 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002835 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002836 else
Evan Chengb1032a82009-02-09 20:54:38 +00002837 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002838
Dale Johannesen66978ee2009-01-31 02:22:37 +00002839 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002840 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 continue;
2842 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002845 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2846 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847 SDValue IdxN = getValue(Idx);
2848
2849 // If the index is smaller or larger than intptr_t, truncate or extend
2850 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002851 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002852
2853 // If this is a multiply by a power of two, turn it into a shl
2854 // immediately. This is a very common case.
2855 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002856 if (ElementSize.isPowerOf2()) {
2857 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002858 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002859 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002860 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002861 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002862 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002863 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002864 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 }
2866 }
2867
Scott Michelfdc40a02009-02-17 22:15:04 +00002868 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002869 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002870 }
2871 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 setValue(&I, N);
2874}
2875
Dan Gohman46510a72010-04-15 01:51:59 +00002876void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 // If this is a fixed sized alloca in the entry block of the function,
2878 // allocate it statically on the stack.
2879 if (FuncInfo.StaticAllocaMap.count(&I))
2880 return; // getValue will auto-populate this.
2881
2882 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002883 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 unsigned Align =
2885 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2886 I.getAlignment());
2887
2888 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002889
Owen Andersone50ed302009-08-10 22:56:29 +00002890 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002891 if (AllocSize.getValueType() != IntPtr)
2892 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2893
2894 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2895 AllocSize,
2896 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898 // Handle alignment. If the requested alignment is less than or equal to
2899 // the stack alignment, ignore it. If the size is greater than or equal to
2900 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002901 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002902 if (Align <= StackAlign)
2903 Align = 0;
2904
2905 // Round the size of the allocation up to the stack alignment size
2906 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002907 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002908 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002912 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002913 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002914 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2915
2916 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002917 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002918 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002919 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 setValue(&I, DSA);
2921 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 // Inform the Frame Information that we have just allocated a variable-sized
2924 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002925 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926}
2927
Dan Gohman46510a72010-04-15 01:51:59 +00002928void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 const Value *SV = I.getOperand(0);
2930 SDValue Ptr = getValue(SV);
2931
2932 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002935 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002936 unsigned Alignment = I.getAlignment();
2937
Owen Andersone50ed302009-08-10 22:56:29 +00002938 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 SmallVector<uint64_t, 4> Offsets;
2940 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2941 unsigned NumValues = ValueVTs.size();
2942 if (NumValues == 0)
2943 return;
2944
2945 SDValue Root;
2946 bool ConstantMemory = false;
2947 if (I.isVolatile())
2948 // Serialize volatile loads with other side effects.
2949 Root = getRoot();
2950 else if (AA->pointsToConstantMemory(SV)) {
2951 // Do not serialize (non-volatile) loads of constant memory with anything.
2952 Root = DAG.getEntryNode();
2953 ConstantMemory = true;
2954 } else {
2955 // Do not serialize non-volatile loads against each other.
2956 Root = DAG.getRoot();
2957 }
2958
2959 SmallVector<SDValue, 4> Values(NumValues);
2960 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002961 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002963 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2964 PtrVT, Ptr,
2965 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002966 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00002967 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
David Greene1e559442010-02-15 17:00:31 +00002968 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002970 Values[i] = L;
2971 Chains[i] = L.getValue(1);
2972 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002975 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002976 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 if (isVolatile)
2978 DAG.setRoot(Chain);
2979 else
2980 PendingLoads.push_back(Chain);
2981 }
2982
Bill Wendling4533cac2010-01-28 21:51:40 +00002983 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2984 DAG.getVTList(&ValueVTs[0], NumValues),
2985 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002986}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987
Dan Gohman46510a72010-04-15 01:51:59 +00002988void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2989 const Value *SrcV = I.getOperand(0);
2990 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991
Owen Andersone50ed302009-08-10 22:56:29 +00002992 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 SmallVector<uint64_t, 4> Offsets;
2994 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2995 unsigned NumValues = ValueVTs.size();
2996 if (NumValues == 0)
2997 return;
2998
2999 // Get the lowered operands. Note that we do this after
3000 // checking if NumResults is zero, because with zero results
3001 // the operands won't have values in the map.
3002 SDValue Src = getValue(SrcV);
3003 SDValue Ptr = getValue(PtrV);
3004
3005 SDValue Root = getRoot();
3006 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00003007 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003009 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00003011
3012 for (unsigned i = 0; i != NumValues; ++i) {
3013 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3014 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003015 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003016 SDValue(Src.getNode(), Src.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00003017 Add, MachinePointerInfo(PtrV, Offsets[i]),
3018 isVolatile, isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00003019 }
3020
Bill Wendling4533cac2010-01-28 21:51:40 +00003021 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3022 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023}
3024
3025/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3026/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003027void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003028 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 bool HasChain = !I.doesNotAccessMemory();
3030 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3031
3032 // Build the operand list.
3033 SmallVector<SDValue, 8> Ops;
3034 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3035 if (OnlyLoad) {
3036 // We don't need to serialize loads against other loads.
3037 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003038 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039 Ops.push_back(getRoot());
3040 }
3041 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003042
3043 // Info is set by getTgtMemInstrinsic
3044 TargetLowering::IntrinsicInfo Info;
3045 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3046
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003047 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003048 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3049 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003050 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051
3052 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003053 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3054 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 assert(TLI.isTypeLegal(Op.getValueType()) &&
3056 "Intrinsic uses a non-legal type?");
3057 Ops.push_back(Op);
3058 }
3059
Owen Andersone50ed302009-08-10 22:56:29 +00003060 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003061 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3062#ifndef NDEBUG
3063 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3064 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3065 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 }
Bob Wilson8d919552009-07-31 22:41:21 +00003067#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071
Bob Wilson8d919552009-07-31 22:41:21 +00003072 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073
3074 // Create the node.
3075 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003076 if (IsTgtIntrinsic) {
3077 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003078 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003079 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003080 Info.memVT,
3081 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003082 Info.align, Info.vol,
3083 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003084 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003085 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003086 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003087 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003088 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003089 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003090 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003091 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003092 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003093 }
3094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 if (HasChain) {
3096 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3097 if (OnlyLoad)
3098 PendingLoads.push_back(Chain);
3099 else
3100 DAG.setRoot(Chain);
3101 }
Bill Wendling856ff412009-12-22 00:12:37 +00003102
Benjamin Kramerf0127052010-01-05 13:12:22 +00003103 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003105 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003106 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003107 }
Bill Wendling856ff412009-12-22 00:12:37 +00003108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003109 setValue(&I, Result);
3110 }
3111}
3112
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003113/// GetSignificand - Get the significand and build it into a floating-point
3114/// number with exponent of 1:
3115///
3116/// Op = (Op & 0x007fffff) | 0x3f800000;
3117///
3118/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003119static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003120GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3122 DAG.getConstant(0x007fffff, MVT::i32));
3123 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3124 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003125 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003126}
3127
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003128/// GetExponent - Get the exponent:
3129///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003130/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131///
3132/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003133static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003134GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003135 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3137 DAG.getConstant(0x7f800000, MVT::i32));
3138 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003139 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003140 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3141 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003142 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003143}
3144
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003145/// getF32Constant - Get 32-bit floating point constant.
3146static SDValue
3147getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003149}
3150
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003151/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003152/// visitIntrinsicCall: I is a call instruction
3153/// Op is the associated NodeType for I
3154const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003155SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3156 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003157 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003158 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003159 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003160 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003161 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003162 getValue(I.getArgOperand(0)),
3163 getValue(I.getArgOperand(1)),
3164 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 setValue(&I, L);
3166 DAG.setRoot(L.getValue(1));
3167 return 0;
3168}
3169
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003170// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003171const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003172SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003173 SDValue Op1 = getValue(I.getArgOperand(0));
3174 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003175
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003177 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003178 return 0;
3179}
Bill Wendling74c37652008-12-09 22:08:41 +00003180
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003181/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3182/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003183void
Dan Gohman46510a72010-04-15 01:51:59 +00003184SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003185 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003186 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003187
Gabor Greif0635f352010-06-25 09:38:13 +00003188 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003189 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003190 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003191
3192 // Put the exponent in the right bit position for later addition to the
3193 // final result:
3194 //
3195 // #define LOG2OFe 1.4426950f
3196 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003198 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003200
3201 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003202 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3203 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003204
3205 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003206 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003207 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003208
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003209 if (LimitFloatPrecision <= 6) {
3210 // For floating-point precision of 6:
3211 //
3212 // TwoToFractionalPartOfX =
3213 // 0.997535578f +
3214 // (0.735607626f + 0.252464424f * x) * x;
3215 //
3216 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003218 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003220 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003221 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3222 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003225
3226 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003228 TwoToFracPartOfX, IntegerPartOfX);
3229
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003231 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3232 // For floating-point precision of 12:
3233 //
3234 // TwoToFractionalPartOfX =
3235 // 0.999892986f +
3236 // (0.696457318f +
3237 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3238 //
3239 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003242 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003243 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3245 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003246 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3248 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003249 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003251
3252 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003254 TwoToFracPartOfX, IntegerPartOfX);
3255
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003257 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3258 // For floating-point precision of 18:
3259 //
3260 // TwoToFractionalPartOfX =
3261 // 0.999999982f +
3262 // (0.693148872f +
3263 // (0.240227044f +
3264 // (0.554906021e-1f +
3265 // (0.961591928e-2f +
3266 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3267 //
3268 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003272 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3274 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003275 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3277 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003278 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3280 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3283 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3286 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003288 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003290
3291 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003293 TwoToFracPartOfX, IntegerPartOfX);
3294
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296 }
3297 } else {
3298 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003299 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003300 getValue(I.getArgOperand(0)).getValueType(),
3301 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003302 }
3303
Dale Johannesen59e577f2008-09-05 18:38:42 +00003304 setValue(&I, result);
3305}
3306
Bill Wendling39150252008-09-09 20:39:27 +00003307/// visitLog - Lower a log intrinsic. Handles the special sequences for
3308/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003309void
Dan Gohman46510a72010-04-15 01:51:59 +00003310SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003311 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003312 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003313
Gabor Greif0635f352010-06-25 09:38:13 +00003314 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003315 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003316 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003317 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003318
3319 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003320 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003322 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003323
3324 // Get the significand and build it into a floating-point number with
3325 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003326 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003327
3328 if (LimitFloatPrecision <= 6) {
3329 // For floating-point precision of 6:
3330 //
3331 // LogofMantissa =
3332 // -1.1609546f +
3333 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003334 //
Bill Wendling39150252008-09-09 20:39:27 +00003335 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003338 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003339 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003340 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3341 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003342 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003343
Scott Michelfdc40a02009-02-17 22:15:04 +00003344 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003346 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3347 // For floating-point precision of 12:
3348 //
3349 // LogOfMantissa =
3350 // -1.7417939f +
3351 // (2.8212026f +
3352 // (-1.4699568f +
3353 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3354 //
3355 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003357 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3361 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3364 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3367 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003368 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003369
Scott Michelfdc40a02009-02-17 22:15:04 +00003370 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003372 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3373 // For floating-point precision of 18:
3374 //
3375 // LogOfMantissa =
3376 // -2.1072184f +
3377 // (4.2372794f +
3378 // (-3.7029485f +
3379 // (2.2781945f +
3380 // (-0.87823314f +
3381 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3382 //
3383 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3389 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3392 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3395 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3398 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003399 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3401 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003402 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003403
Scott Michelfdc40a02009-02-17 22:15:04 +00003404 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003406 }
3407 } else {
3408 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003409 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003410 getValue(I.getArgOperand(0)).getValueType(),
3411 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003412 }
3413
Dale Johannesen59e577f2008-09-05 18:38:42 +00003414 setValue(&I, result);
3415}
3416
Bill Wendling3eb59402008-09-09 00:28:24 +00003417/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3418/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003419void
Dan Gohman46510a72010-04-15 01:51:59 +00003420SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003421 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003422 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003423
Gabor Greif0635f352010-06-25 09:38:13 +00003424 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003425 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003426 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003428
Bill Wendling39150252008-09-09 20:39:27 +00003429 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003430 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003431
Bill Wendling3eb59402008-09-09 00:28:24 +00003432 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003433 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003434 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003435
Bill Wendling3eb59402008-09-09 00:28:24 +00003436 // Different possible minimax approximations of significand in
3437 // floating-point for various degrees of accuracy over [1,2].
3438 if (LimitFloatPrecision <= 6) {
3439 // For floating-point precision of 6:
3440 //
3441 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3442 //
3443 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003447 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3449 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003451
Scott Michelfdc40a02009-02-17 22:15:04 +00003452 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003454 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3455 // For floating-point precision of 12:
3456 //
3457 // Log2ofMantissa =
3458 // -2.51285454f +
3459 // (4.07009056f +
3460 // (-2.12067489f +
3461 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003462 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003463 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003465 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003467 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3469 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003470 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3472 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3475 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003476 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003477
Scott Michelfdc40a02009-02-17 22:15:04 +00003478 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003480 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3481 // For floating-point precision of 18:
3482 //
3483 // Log2ofMantissa =
3484 // -3.0400495f +
3485 // (6.1129976f +
3486 // (-5.3420409f +
3487 // (3.2865683f +
3488 // (-1.2669343f +
3489 // (0.27515199f -
3490 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3491 //
3492 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3498 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3501 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3504 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3507 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3510 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003512
Scott Michelfdc40a02009-02-17 22:15:04 +00003513 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003515 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003516 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003517 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003518 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003519 getValue(I.getArgOperand(0)).getValueType(),
3520 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003521 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003522
Dale Johannesen59e577f2008-09-05 18:38:42 +00003523 setValue(&I, result);
3524}
3525
Bill Wendling3eb59402008-09-09 00:28:24 +00003526/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3527/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003528void
Dan Gohman46510a72010-04-15 01:51:59 +00003529SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003530 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003531 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003532
Gabor Greif0635f352010-06-25 09:38:13 +00003533 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003534 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003535 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003537
Bill Wendling39150252008-09-09 20:39:27 +00003538 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003539 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003541 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003542
3543 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003544 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003545 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003546
3547 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003548 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003549 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003550 // Log10ofMantissa =
3551 // -0.50419619f +
3552 // (0.60948995f - 0.10380950f * x) * x;
3553 //
3554 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3560 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003562
Scott Michelfdc40a02009-02-17 22:15:04 +00003563 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003565 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3566 // For floating-point precision of 12:
3567 //
3568 // Log10ofMantissa =
3569 // -0.64831180f +
3570 // (0.91751397f +
3571 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3572 //
3573 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3579 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3582 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003584
Scott Michelfdc40a02009-02-17 22:15:04 +00003585 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003587 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003588 // For floating-point precision of 18:
3589 //
3590 // Log10ofMantissa =
3591 // -0.84299375f +
3592 // (1.5327582f +
3593 // (-1.0688956f +
3594 // (0.49102474f +
3595 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3596 //
3597 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3603 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3606 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3609 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003610 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3612 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003613 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003614
Scott Michelfdc40a02009-02-17 22:15:04 +00003615 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003617 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003618 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003619 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003620 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003621 getValue(I.getArgOperand(0)).getValueType(),
3622 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003623 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003624
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625 setValue(&I, result);
3626}
3627
Bill Wendlinge10c8142008-09-09 22:39:21 +00003628/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3629/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003630void
Dan Gohman46510a72010-04-15 01:51:59 +00003631SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003632 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003633 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003634
Gabor Greif0635f352010-06-25 09:38:13 +00003635 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003637 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003638
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003640
3641 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3643 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003644
3645 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003647 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003648
3649 if (LimitFloatPrecision <= 6) {
3650 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003651 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003652 // TwoToFractionalPartOfX =
3653 // 0.997535578f +
3654 // (0.735607626f + 0.252464424f * x) * x;
3655 //
3656 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003658 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003660 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3662 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003665 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003667
Scott Michelfdc40a02009-02-17 22:15:04 +00003668 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003670 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3671 // For floating-point precision of 12:
3672 //
3673 // TwoToFractionalPartOfX =
3674 // 0.999892986f +
3675 // (0.696457318f +
3676 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3677 //
3678 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003680 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3684 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3687 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003690 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003692
Scott Michelfdc40a02009-02-17 22:15:04 +00003693 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003695 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3696 // For floating-point precision of 18:
3697 //
3698 // TwoToFractionalPartOfX =
3699 // 0.999999982f +
3700 // (0.693148872f +
3701 // (0.240227044f +
3702 // (0.554906021e-1f +
3703 // (0.961591928e-2f +
3704 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3705 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3711 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3714 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003716 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3717 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003718 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3720 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3723 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003724 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003726 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728
Scott Michelfdc40a02009-02-17 22:15:04 +00003729 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003732 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003733 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003734 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003735 getValue(I.getArgOperand(0)).getValueType(),
3736 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003737 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003738
Dale Johannesen601d3c02008-09-05 01:48:15 +00003739 setValue(&I, result);
3740}
3741
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003742/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3743/// limited-precision mode with x == 10.0f.
3744void
Dan Gohman46510a72010-04-15 01:51:59 +00003745SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003746 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003747 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003748 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003749 bool IsExp10 = false;
3750
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003752 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003753 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3754 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3755 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3756 APFloat Ten(10.0f);
3757 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3758 }
3759 }
3760 }
3761
3762 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003763 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003764
3765 // Put the exponent in the right bit position for later addition to the
3766 // final result:
3767 //
3768 // #define LOG2OF10 3.3219281f
3769 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003771 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003773
3774 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3776 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003777
3778 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003780 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003781
3782 if (LimitFloatPrecision <= 6) {
3783 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003784 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003785 // twoToFractionalPartOfX =
3786 // 0.997535578f +
3787 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003788 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003789 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003793 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3795 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003796 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003798 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003800
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003801 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003803 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3804 // For floating-point precision of 12:
3805 //
3806 // TwoToFractionalPartOfX =
3807 // 0.999892986f +
3808 // (0.696457318f +
3809 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3810 //
3811 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003815 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3817 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3820 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003823 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003825
Scott Michelfdc40a02009-02-17 22:15:04 +00003826 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003828 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3829 // For floating-point precision of 18:
3830 //
3831 // TwoToFractionalPartOfX =
3832 // 0.999999982f +
3833 // (0.693148872f +
3834 // (0.240227044f +
3835 // (0.554906021e-1f +
3836 // (0.961591928e-2f +
3837 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3838 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003840 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003842 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3844 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003845 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3847 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003848 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3850 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3853 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3856 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861
Scott Michelfdc40a02009-02-17 22:15:04 +00003862 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003864 }
3865 } else {
3866 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003867 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003868 getValue(I.getArgOperand(0)).getValueType(),
3869 getValue(I.getArgOperand(0)),
3870 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003871 }
3872
3873 setValue(&I, result);
3874}
3875
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003876
3877/// ExpandPowI - Expand a llvm.powi intrinsic.
3878static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3879 SelectionDAG &DAG) {
3880 // If RHS is a constant, we can expand this out to a multiplication tree,
3881 // otherwise we end up lowering to a call to __powidf2 (for example). When
3882 // optimizing for size, we only want to do this if the expansion would produce
3883 // a small number of multiplies, otherwise we do the full expansion.
3884 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3885 // Get the exponent as a positive value.
3886 unsigned Val = RHSC->getSExtValue();
3887 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003888
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003889 // powi(x, 0) -> 1.0
3890 if (Val == 0)
3891 return DAG.getConstantFP(1.0, LHS.getValueType());
3892
Dan Gohmanae541aa2010-04-15 04:33:49 +00003893 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003894 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3895 // If optimizing for size, don't insert too many multiplies. This
3896 // inserts up to 5 multiplies.
3897 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3898 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003899 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003900 // powi(x,15) generates one more multiply than it should), but this has
3901 // the benefit of being both really simple and much better than a libcall.
3902 SDValue Res; // Logically starts equal to 1.0
3903 SDValue CurSquare = LHS;
3904 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003905 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003906 if (Res.getNode())
3907 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3908 else
3909 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003910 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003911
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003912 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3913 CurSquare, CurSquare);
3914 Val >>= 1;
3915 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003916
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003917 // If the original was negative, invert the result, producing 1/(x*x*x).
3918 if (RHSC->getSExtValue() < 0)
3919 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3920 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3921 return Res;
3922 }
3923 }
3924
3925 // Otherwise, expand to a libcall.
3926 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3927}
3928
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003929/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3930/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3931/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003932bool
Devang Patel78a06e52010-08-25 20:39:26 +00003933SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003934 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003935 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00003936 const Argument *Arg = dyn_cast<Argument>(V);
3937 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003938 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003939
Devang Patel719f6a92010-04-29 20:40:36 +00003940 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003941 // Ignore inlined function arguments here.
3942 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003943 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003944 return false;
3945
Dan Gohman84023e02010-07-10 09:00:22 +00003946 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003947 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003948 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003949
3950 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003951 if (Arg->hasByValAttr()) {
3952 // Byval arguments' frame index is recorded during argument lowering.
3953 // Use this info directly.
3954 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
3955 Reg = TRI->getFrameRegister(MF);
3956 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00003957 // If byval argument ofset is not recorded then ignore this.
3958 if (!Offset)
3959 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00003960 }
3961
Devang Patel6cd467b2010-08-26 22:53:27 +00003962 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003963 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003964 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003965 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3966 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3967 if (PR)
3968 Reg = PR;
3969 }
3970 }
3971
Evan Chenga36acad2010-04-29 06:33:38 +00003972 if (!Reg) {
3973 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3974 if (VMI == FuncInfo.ValueMap.end())
3975 return false;
3976 Reg = VMI->second;
3977 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003978
3979 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3980 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3981 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003982 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003983 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003984 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003985}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003986
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003987// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00003988#if defined(_MSC_VER) && defined(setjmp) && \
3989 !defined(setjmp_undefined_for_msvc)
3990# pragma push_macro("setjmp")
3991# undef setjmp
3992# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003993#endif
3994
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003995/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3996/// we want to emit this as a call to a named external function, return the name
3997/// otherwise lower it and return null.
3998const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003999SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004000 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004001 SDValue Res;
4002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004003 switch (Intrinsic) {
4004 default:
4005 // By default, turn this into a target intrinsic node.
4006 visitTargetIntrinsic(I, Intrinsic);
4007 return 0;
4008 case Intrinsic::vastart: visitVAStart(I); return 0;
4009 case Intrinsic::vaend: visitVAEnd(I); return 0;
4010 case Intrinsic::vacopy: visitVACopy(I); return 0;
4011 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004012 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004013 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004014 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004015 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004016 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004017 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004018 return 0;
4019 case Intrinsic::setjmp:
4020 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004021 case Intrinsic::longjmp:
4022 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004023 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004024 // Assert for address < 256 since we support only user defined address
4025 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004026 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004027 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004028 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004029 < 256 &&
4030 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004031 SDValue Op1 = getValue(I.getArgOperand(0));
4032 SDValue Op2 = getValue(I.getArgOperand(1));
4033 SDValue Op3 = getValue(I.getArgOperand(2));
4034 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4035 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004036 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004037 MachinePointerInfo(I.getArgOperand(0)),
4038 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004039 return 0;
4040 }
Chris Lattner824b9582008-11-21 16:42:48 +00004041 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004042 // Assert for address < 256 since we support only user defined address
4043 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004044 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004045 < 256 &&
4046 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004047 SDValue Op1 = getValue(I.getArgOperand(0));
4048 SDValue Op2 = getValue(I.getArgOperand(1));
4049 SDValue Op3 = getValue(I.getArgOperand(2));
4050 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4051 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004052 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004053 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004054 return 0;
4055 }
Chris Lattner824b9582008-11-21 16:42:48 +00004056 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004057 // Assert for address < 256 since we support only user defined address
4058 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004059 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004060 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004061 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004062 < 256 &&
4063 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004064 SDValue Op1 = getValue(I.getArgOperand(0));
4065 SDValue Op2 = getValue(I.getArgOperand(1));
4066 SDValue Op3 = getValue(I.getArgOperand(2));
4067 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4068 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004069
4070 // If the source and destination are known to not be aliases, we can
4071 // lower memmove as memcpy.
4072 uint64_t Size = -1ULL;
4073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004074 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00004075 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004076 AliasAnalysis::NoAlias) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004077 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004078 false, MachinePointerInfo(I.getArgOperand(0)),
4079 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004080 return 0;
4081 }
4082
Mon P Wang20adc9d2010-04-04 03:10:48 +00004083 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004084 MachinePointerInfo(I.getArgOperand(0)),
4085 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004086 return 0;
4087 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004088 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004089 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004090 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004091 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004092 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004093 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004094
4095 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4096 // but do not always have a corresponding SDNode built. The SDNodeOrder
4097 // absolute, but not relative, values are different depending on whether
4098 // debug info exists.
4099 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004100
4101 // Check if address has undef value.
4102 if (isa<UndefValue>(Address) ||
4103 (Address->use_empty() && !isa<Argument>(Address))) {
Michael J. Spencere70c5262010-10-16 08:25:21 +00004104 SDDbgValue*SDV =
Devang Patel3f74a112010-09-02 21:29:42 +00004105 DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4106 0, dl, SDNodeOrder);
4107 DAG.AddDbgValue(SDV, 0, false);
4108 return 0;
4109 }
4110
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004111 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004112 if (!N.getNode() && isa<Argument>(Address))
4113 // Check unused arguments map.
4114 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004115 SDDbgValue *SDV;
4116 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004117 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004118 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004119 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4120 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4121 Address = BCI->getOperand(0);
4122 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4123
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004124 if (isParameter && !AI) {
4125 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4126 if (FINode)
4127 // Byval parameter. We have a frame index at this point.
4128 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4129 0, dl, SDNodeOrder);
4130 else
4131 // Can't do anything with other non-AI cases yet. This might be a
4132 // parameter of a callee function that got inlined, for example.
4133 return 0;
4134 } else if (AI)
4135 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4136 0, dl, SDNodeOrder);
4137 else
4138 // Can't do anything with other non-AI cases yet.
4139 return 0;
4140 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4141 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004142 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004143 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004144 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004145 // If variable is pinned by a alloca in dominating bb then
4146 // use StaticAllocaMap.
4147 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004148 if (AI->getParent() != DI.getParent()) {
4149 DenseMap<const AllocaInst*, int>::iterator SI =
4150 FuncInfo.StaticAllocaMap.find(AI);
4151 if (SI != FuncInfo.StaticAllocaMap.end()) {
4152 SDV = DAG.getDbgValue(Variable, SI->second,
4153 0, dl, SDNodeOrder);
4154 DAG.AddDbgValue(SDV, 0, false);
4155 return 0;
4156 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004157 }
4158 }
4159 // Otherwise add undef to help track missing debug info.
Devang Patel6cd467b2010-08-26 22:53:27 +00004160 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4161 0, dl, SDNodeOrder);
Devang Patel8e741ed2010-09-02 21:02:27 +00004162 DAG.AddDbgValue(SDV, 0, false);
Devang Patel6cd467b2010-08-26 22:53:27 +00004163 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004164 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004165 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004166 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004167 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004168 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004169 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004170 return 0;
4171
4172 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004173 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004174 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004175 if (!V)
4176 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004177
4178 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4179 // but do not always have a corresponding SDNode built. The SDNodeOrder
4180 // absolute, but not relative, values are different depending on whether
4181 // debug info exists.
4182 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004183 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004184 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004185 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4186 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004187 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004188 // Do not use getValue() in here; we don't want to generate code at
4189 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004190 SDValue N = NodeMap[V];
4191 if (!N.getNode() && isa<Argument>(V))
4192 // Check unused arguments map.
4193 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004194 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004195 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004196 SDV = DAG.getDbgValue(Variable, N.getNode(),
4197 N.getResNo(), Offset, dl, SDNodeOrder);
4198 DAG.AddDbgValue(SDV, N.getNode(), false);
4199 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004200 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4201 // Do not call getValue(V) yet, as we don't want to generate code.
4202 // Remember it for later.
4203 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4204 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004205 } else {
Devang Patel00190342010-03-15 19:15:44 +00004206 // We may expand this to cover more cases. One case where we have no
4207 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004208 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4209 Offset, dl, SDNodeOrder);
4210 DAG.AddDbgValue(SDV, 0, false);
4211 }
Devang Patel00190342010-03-15 19:15:44 +00004212 }
4213
4214 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004215 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004216 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004217 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004218 // Don't handle byval struct arguments or VLAs, for example.
4219 if (!AI)
4220 return 0;
4221 DenseMap<const AllocaInst*, int>::iterator SI =
4222 FuncInfo.StaticAllocaMap.find(AI);
4223 if (SI == FuncInfo.StaticAllocaMap.end())
4224 return 0; // VLAs.
4225 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004226
Chris Lattner512063d2010-04-05 06:19:28 +00004227 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4228 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4229 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004230 return 0;
4231 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004232 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004233 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004234 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004235 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004237 SDValue Ops[1];
4238 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004239 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004240 setValue(&I, Op);
4241 DAG.setRoot(Op.getValue(1));
4242 return 0;
4243 }
4244
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004245 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004246 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004247 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004248 if (CallMBB->isLandingPad())
4249 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004250 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004251#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004252 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004253#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004254 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4255 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004256 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004257 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004258
Chris Lattner3a5815f2009-09-17 23:54:54 +00004259 // Insert the EHSELECTION instruction.
4260 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4261 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004262 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004263 Ops[1] = getRoot();
4264 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004265 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004266 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004267 return 0;
4268 }
4269
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004270 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004271 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004272 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004273 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4274 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004275 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004276 return 0;
4277 }
4278
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004279 case Intrinsic::eh_return_i32:
4280 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004281 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4282 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4283 MVT::Other,
4284 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004285 getValue(I.getArgOperand(0)),
4286 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004287 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004288 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004289 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004290 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004291 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004292 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004293 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004294 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004295 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004296 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004297 TLI.getPointerTy()),
4298 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004299 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004300 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004301 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004302 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4303 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004304 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004305 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004306 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004307 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004308 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004309 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004310 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004311
Chris Lattner512063d2010-04-05 06:19:28 +00004312 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004313 return 0;
4314 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004315 case Intrinsic::eh_sjlj_setjmp: {
4316 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004317 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004318 return 0;
4319 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004320 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004321 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004322 getRoot(), getValue(I.getArgOperand(0))));
4323 return 0;
4324 }
4325 case Intrinsic::eh_sjlj_dispatch_setup: {
4326 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4327 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004328 return 0;
4329 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004330
Dale Johannesen0488fb62010-09-30 23:57:10 +00004331 case Intrinsic::x86_mmx_pslli_w:
4332 case Intrinsic::x86_mmx_pslli_d:
4333 case Intrinsic::x86_mmx_pslli_q:
4334 case Intrinsic::x86_mmx_psrli_w:
4335 case Intrinsic::x86_mmx_psrli_d:
4336 case Intrinsic::x86_mmx_psrli_q:
4337 case Intrinsic::x86_mmx_psrai_w:
4338 case Intrinsic::x86_mmx_psrai_d: {
4339 SDValue ShAmt = getValue(I.getArgOperand(1));
4340 if (isa<ConstantSDNode>(ShAmt)) {
4341 visitTargetIntrinsic(I, Intrinsic);
4342 return 0;
4343 }
4344 unsigned NewIntrinsic = 0;
4345 EVT ShAmtVT = MVT::v2i32;
4346 switch (Intrinsic) {
4347 case Intrinsic::x86_mmx_pslli_w:
4348 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4349 break;
4350 case Intrinsic::x86_mmx_pslli_d:
4351 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4352 break;
4353 case Intrinsic::x86_mmx_pslli_q:
4354 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4355 break;
4356 case Intrinsic::x86_mmx_psrli_w:
4357 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4358 break;
4359 case Intrinsic::x86_mmx_psrli_d:
4360 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4361 break;
4362 case Intrinsic::x86_mmx_psrli_q:
4363 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4364 break;
4365 case Intrinsic::x86_mmx_psrai_w:
4366 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4367 break;
4368 case Intrinsic::x86_mmx_psrai_d:
4369 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4370 break;
4371 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4372 }
4373
4374 // The vector shift intrinsics with scalars uses 32b shift amounts but
4375 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4376 // to be zero.
4377 // We must do this early because v2i32 is not a legal type.
4378 DebugLoc dl = getCurDebugLoc();
4379 SDValue ShOps[2];
4380 ShOps[0] = ShAmt;
4381 ShOps[1] = DAG.getConstant(0, MVT::i32);
4382 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4383 EVT DestVT = TLI.getValueType(I.getType());
4384 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, DestVT, ShAmt);
4385 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4386 DAG.getConstant(NewIntrinsic, MVT::i32),
4387 getValue(I.getArgOperand(0)), ShAmt);
4388 setValue(&I, Res);
4389 return 0;
4390 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004391 case Intrinsic::convertff:
4392 case Intrinsic::convertfsi:
4393 case Intrinsic::convertfui:
4394 case Intrinsic::convertsif:
4395 case Intrinsic::convertuif:
4396 case Intrinsic::convertss:
4397 case Intrinsic::convertsu:
4398 case Intrinsic::convertus:
4399 case Intrinsic::convertuu: {
4400 ISD::CvtCode Code = ISD::CVT_INVALID;
4401 switch (Intrinsic) {
4402 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4403 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4404 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4405 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4406 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4407 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4408 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4409 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4410 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4411 }
Owen Andersone50ed302009-08-10 22:56:29 +00004412 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004413 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004414 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4415 DAG.getValueType(DestVT),
4416 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004417 getValue(I.getArgOperand(1)),
4418 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004419 Code);
4420 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004421 return 0;
4422 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004423 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004424 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004425 getValue(I.getArgOperand(0)).getValueType(),
4426 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427 return 0;
4428 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004429 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4430 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004431 return 0;
4432 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004433 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004434 getValue(I.getArgOperand(0)).getValueType(),
4435 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004436 return 0;
4437 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004438 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004439 getValue(I.getArgOperand(0)).getValueType(),
4440 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004442 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004443 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004444 return 0;
4445 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004446 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004447 return 0;
4448 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004449 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004450 return 0;
4451 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004452 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004453 return 0;
4454 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004455 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004456 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004457 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004458 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004459 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004460 case Intrinsic::convert_to_fp16:
4461 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004462 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004463 return 0;
4464 case Intrinsic::convert_from_fp16:
4465 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004466 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004467 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004468 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004469 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004470 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 return 0;
4472 }
4473 case Intrinsic::readcyclecounter: {
4474 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004475 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4476 DAG.getVTList(MVT::i64, MVT::Other),
4477 &Op, 1);
4478 setValue(&I, Res);
4479 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004480 return 0;
4481 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004482 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004483 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004484 getValue(I.getArgOperand(0)).getValueType(),
4485 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004486 return 0;
4487 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004488 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004489 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004490 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 return 0;
4492 }
4493 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004494 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004496 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 return 0;
4498 }
4499 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004500 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004501 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004502 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 return 0;
4504 }
4505 case Intrinsic::stacksave: {
4506 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004507 Res = DAG.getNode(ISD::STACKSAVE, dl,
4508 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4509 setValue(&I, Res);
4510 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 return 0;
4512 }
4513 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004514 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004515 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004516 return 0;
4517 }
Bill Wendling57344502008-11-18 11:01:33 +00004518 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004519 // Emit code into the DAG to store the stack guard onto the stack.
4520 MachineFunction &MF = DAG.getMachineFunction();
4521 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004522 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004523
Gabor Greif0635f352010-06-25 09:38:13 +00004524 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4525 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004526
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004527 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004528 MFI->setStackProtectorIndex(FI);
4529
4530 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4531
4532 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004533 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004534 MachinePointerInfo::getFixedStack(FI),
4535 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004536 setValue(&I, Res);
4537 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004538 return 0;
4539 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004540 case Intrinsic::objectsize: {
4541 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004542 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004543
4544 assert(CI && "Non-constant type in __builtin_object_size?");
4545
Gabor Greif0635f352010-06-25 09:38:13 +00004546 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004547 EVT Ty = Arg.getValueType();
4548
Dan Gohmane368b462010-06-18 14:22:04 +00004549 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004550 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004551 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004552 Res = DAG.getConstant(0, Ty);
4553
4554 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004555 return 0;
4556 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004557 case Intrinsic::var_annotation:
4558 // Discard annotate attributes
4559 return 0;
4560
4561 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004562 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563
4564 SDValue Ops[6];
4565 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004566 Ops[1] = getValue(I.getArgOperand(0));
4567 Ops[2] = getValue(I.getArgOperand(1));
4568 Ops[3] = getValue(I.getArgOperand(2));
4569 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 Ops[5] = DAG.getSrcValue(F);
4571
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004572 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4573 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4574 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004576 setValue(&I, Res);
4577 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 return 0;
4579 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004580 case Intrinsic::gcroot:
4581 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004582 const Value *Alloca = I.getArgOperand(0);
4583 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4586 GFI->addStackRoot(FI->getIndex(), TypeMap);
4587 }
4588 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 case Intrinsic::gcread:
4590 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004591 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004593 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004594 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004596 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004597 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004598 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004599 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004600 return implVisitAluOverflow(I, ISD::UADDO);
4601 case Intrinsic::sadd_with_overflow:
4602 return implVisitAluOverflow(I, ISD::SADDO);
4603 case Intrinsic::usub_with_overflow:
4604 return implVisitAluOverflow(I, ISD::USUBO);
4605 case Intrinsic::ssub_with_overflow:
4606 return implVisitAluOverflow(I, ISD::SSUBO);
4607 case Intrinsic::umul_with_overflow:
4608 return implVisitAluOverflow(I, ISD::UMULO);
4609 case Intrinsic::smul_with_overflow:
4610 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004611
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004612 case Intrinsic::prefetch: {
4613 SDValue Ops[4];
4614 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004615 Ops[1] = getValue(I.getArgOperand(0));
4616 Ops[2] = getValue(I.getArgOperand(1));
4617 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004618 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 return 0;
4620 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004621
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 case Intrinsic::memory_barrier: {
4623 SDValue Ops[6];
4624 Ops[0] = getRoot();
4625 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004626 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004627
Bill Wendling4533cac2010-01-28 21:51:40 +00004628 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004629 return 0;
4630 }
4631 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004632 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004633 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004634 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004635 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004636 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004637 getValue(I.getArgOperand(0)),
4638 getValue(I.getArgOperand(1)),
4639 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004640 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 setValue(&I, L);
4642 DAG.setRoot(L.getValue(1));
4643 return 0;
4644 }
4645 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004646 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004648 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004649 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004650 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004651 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004652 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004653 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004654 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004655 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004656 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004657 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004658 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004660 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004662 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004664 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004665 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004666 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004667
4668 case Intrinsic::invariant_start:
4669 case Intrinsic::lifetime_start:
4670 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004671 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004672 return 0;
4673 case Intrinsic::invariant_end:
4674 case Intrinsic::lifetime_end:
4675 // Discard region information.
4676 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004677 }
4678}
4679
Dan Gohman46510a72010-04-15 01:51:59 +00004680void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004681 bool isTailCall,
4682 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4684 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004685 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004686 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004687 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688
4689 TargetLowering::ArgListTy Args;
4690 TargetLowering::ArgListEntry Entry;
4691 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004692
4693 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004694 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004695 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004696 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4697 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004698
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004699 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004700 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004701
4702 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004703 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004704
4705 if (!CanLowerReturn) {
4706 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4707 FTy->getReturnType());
4708 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4709 FTy->getReturnType());
4710 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004711 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004712 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4713
Chris Lattnerecf42c42010-09-21 16:36:31 +00004714 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004715 Entry.Node = DemoteStackSlot;
4716 Entry.Ty = StackSlotPtrType;
4717 Entry.isSExt = false;
4718 Entry.isZExt = false;
4719 Entry.isInReg = false;
4720 Entry.isSRet = true;
4721 Entry.isNest = false;
4722 Entry.isByVal = false;
4723 Entry.Alignment = Align;
4724 Args.push_back(Entry);
4725 RetTy = Type::getVoidTy(FTy->getContext());
4726 }
4727
Dan Gohman46510a72010-04-15 01:51:59 +00004728 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004729 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730 SDValue ArgNode = getValue(*i);
4731 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4732
4733 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004734 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4735 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4736 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4737 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4738 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4739 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 Entry.Alignment = CS.getParamAlignment(attrInd);
4741 Args.push_back(Entry);
4742 }
4743
Chris Lattner512063d2010-04-05 06:19:28 +00004744 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 // Insert a label before the invoke call to mark the try range. This can be
4746 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004747 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004748
Jim Grosbachca752c92010-01-28 01:45:32 +00004749 // For SjLj, keep track of which landing pads go with which invokes
4750 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004751 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004752 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004753 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004754 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004755 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004756 }
4757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 // Both PendingLoads and PendingExports must be flushed here;
4759 // this call might not return.
4760 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004761 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 }
4763
Dan Gohman98ca4f22009-08-05 01:29:28 +00004764 // Check if target-independent constraints permit a tail call here.
4765 // Target-dependent constraints are checked within TLI.LowerCallTo.
4766 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004767 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004768 isTailCall = false;
4769
Dan Gohmanbadcda42010-08-28 00:51:03 +00004770 // If there's a possibility that fast-isel has already selected some amount
4771 // of the current basic block, don't emit a tail call.
4772 if (isTailCall && EnableFastISel)
4773 isTailCall = false;
4774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004776 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004777 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004778 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004779 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004780 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004781 isTailCall,
4782 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004783 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004784 assert((isTailCall || Result.second.getNode()) &&
4785 "Non-null chain expected with non-tail call!");
4786 assert((Result.second.getNode() || !Result.first.getNode()) &&
4787 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004788 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004789 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004790 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004791 // The instruction result is the result of loading from the
4792 // hidden sret parameter.
4793 SmallVector<EVT, 1> PVTs;
4794 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4795
4796 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4797 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4798 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004799 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004800 SmallVector<SDValue, 4> Values(NumValues);
4801 SmallVector<SDValue, 4> Chains(NumValues);
4802
4803 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004804 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4805 DemoteStackSlot,
4806 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004807 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004808 Add,
4809 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4810 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004811 Values[i] = L;
4812 Chains[i] = L.getValue(1);
4813 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004814
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4816 MVT::Other, &Chains[0], NumValues);
4817 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004818
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004819 // Collect the legal value parts into potentially illegal values
4820 // that correspond to the original function's return values.
4821 SmallVector<EVT, 4> RetTys;
4822 RetTy = FTy->getReturnType();
4823 ComputeValueVTs(TLI, RetTy, RetTys);
4824 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4825 SmallVector<SDValue, 4> ReturnValues;
4826 unsigned CurReg = 0;
4827 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4828 EVT VT = RetTys[I];
4829 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4830 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004831
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004832 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004833 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004834 RegisterVT, VT, AssertOp);
4835 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004836 CurReg += NumRegs;
4837 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004838
Bill Wendling4533cac2010-01-28 21:51:40 +00004839 setValue(CS.getInstruction(),
4840 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4841 DAG.getVTList(&RetTys[0], RetTys.size()),
4842 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004843
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004844 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004845
4846 // As a special case, a null chain means that a tail call has been emitted and
4847 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004848 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004849 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004850 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004851 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004852
Chris Lattner512063d2010-04-05 06:19:28 +00004853 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 // Insert a label at the end of the invoke call to mark the try range. This
4855 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004856 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004857 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004858
4859 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004860 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 }
4862}
4863
Chris Lattner8047d9a2009-12-24 00:37:38 +00004864/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4865/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004866static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4867 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004868 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004869 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004870 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004871 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004872 if (C->isNullValue())
4873 continue;
4874 // Unknown instruction.
4875 return false;
4876 }
4877 return true;
4878}
4879
Dan Gohman46510a72010-04-15 01:51:59 +00004880static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4881 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004882 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004883
Chris Lattner8047d9a2009-12-24 00:37:38 +00004884 // Check to see if this load can be trivially constant folded, e.g. if the
4885 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004886 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004887 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004888 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004889 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004890
Dan Gohman46510a72010-04-15 01:51:59 +00004891 if (const Constant *LoadCst =
4892 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4893 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004894 return Builder.getValue(LoadCst);
4895 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004896
Chris Lattner8047d9a2009-12-24 00:37:38 +00004897 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4898 // still constant memory, the input chain can be the entry node.
4899 SDValue Root;
4900 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004901
Chris Lattner8047d9a2009-12-24 00:37:38 +00004902 // Do not serialize (non-volatile) loads of constant memory with anything.
4903 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4904 Root = Builder.DAG.getEntryNode();
4905 ConstantMemory = true;
4906 } else {
4907 // Do not serialize non-volatile loads against each other.
4908 Root = Builder.DAG.getRoot();
4909 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004910
Chris Lattner8047d9a2009-12-24 00:37:38 +00004911 SDValue Ptr = Builder.getValue(PtrVal);
4912 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004913 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00004914 false /*volatile*/,
4915 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004916
Chris Lattner8047d9a2009-12-24 00:37:38 +00004917 if (!ConstantMemory)
4918 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4919 return LoadVal;
4920}
4921
4922
4923/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4924/// If so, return true and lower it, otherwise return false and it will be
4925/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004926bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004927 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004928 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004929 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004930
Gabor Greif0635f352010-06-25 09:38:13 +00004931 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004932 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004933 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004934 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004935 return false;
4936
Gabor Greif0635f352010-06-25 09:38:13 +00004937 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004938
Chris Lattner8047d9a2009-12-24 00:37:38 +00004939 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4940 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004941 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4942 bool ActuallyDoIt = true;
4943 MVT LoadVT;
4944 const Type *LoadTy;
4945 switch (Size->getZExtValue()) {
4946 default:
4947 LoadVT = MVT::Other;
4948 LoadTy = 0;
4949 ActuallyDoIt = false;
4950 break;
4951 case 2:
4952 LoadVT = MVT::i16;
4953 LoadTy = Type::getInt16Ty(Size->getContext());
4954 break;
4955 case 4:
4956 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004957 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004958 break;
4959 case 8:
4960 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004961 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004962 break;
4963 /*
4964 case 16:
4965 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004966 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004967 LoadTy = VectorType::get(LoadTy, 4);
4968 break;
4969 */
4970 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004971
Chris Lattner04b091a2009-12-24 01:07:17 +00004972 // This turns into unaligned loads. We only do this if the target natively
4973 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4974 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004975
Chris Lattner04b091a2009-12-24 01:07:17 +00004976 // Require that we can find a legal MVT, and only do this if the target
4977 // supports unaligned loads of that type. Expanding into byte loads would
4978 // bloat the code.
4979 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4980 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4981 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4982 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4983 ActuallyDoIt = false;
4984 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004985
Chris Lattner04b091a2009-12-24 01:07:17 +00004986 if (ActuallyDoIt) {
4987 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4988 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004989
Chris Lattner04b091a2009-12-24 01:07:17 +00004990 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4991 ISD::SETNE);
4992 EVT CallVT = TLI.getValueType(I.getType(), true);
4993 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4994 return true;
4995 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004996 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004997
4998
Chris Lattner8047d9a2009-12-24 00:37:38 +00004999 return false;
5000}
5001
5002
Dan Gohman46510a72010-04-15 01:51:59 +00005003void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005004 // Handle inline assembly differently.
5005 if (isa<InlineAsm>(I.getCalledValue())) {
5006 visitInlineAsm(&I);
5007 return;
5008 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005010 const char *RenameFn = 0;
5011 if (Function *F = I.getCalledFunction()) {
5012 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005013 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005014 if (unsigned IID = II->getIntrinsicID(F)) {
5015 RenameFn = visitIntrinsicCall(I, IID);
5016 if (!RenameFn)
5017 return;
5018 }
5019 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005020 if (unsigned IID = F->getIntrinsicID()) {
5021 RenameFn = visitIntrinsicCall(I, IID);
5022 if (!RenameFn)
5023 return;
5024 }
5025 }
5026
Michael J. Spencer84ac4d52010-10-16 08:25:41 +00005027 // See if any floating point values are being passed to this external
5028 // function. This is used to emit an undefined reference to fltused on
5029 // Windows.
5030 if (!F->hasLocalLinkage() && F->hasName()) {
5031 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5032 for (unsigned i = 0, e = I.getNumArgOperands(); i != e &&
5033 !MMI.callsExternalFunctionWithFloatingPointArguments(); ++i) {
5034 const Type* T = I.getArgOperand(i)->getType();
5035 for (po_iterator<const Type*> i = po_begin(T),
5036 e = po_end(T);
5037 i != e; ++i) {
5038 if (i->isFloatingPointTy()) {
5039 MMI.setCallsExternalFunctionWithFloatingPointArguments(true);
5040 break;
5041 }
5042 }
5043 }
5044 }
5045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046 // Check for well-known libc/libm calls. If the function is internal, it
5047 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005048 if (!F->hasLocalLinkage() && F->hasName()) {
5049 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005050 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005051 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005052 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5053 I.getType() == I.getArgOperand(0)->getType() &&
5054 I.getType() == I.getArgOperand(1)->getType()) {
5055 SDValue LHS = getValue(I.getArgOperand(0));
5056 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005057 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5058 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059 return;
5060 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005061 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005062 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005063 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5064 I.getType() == I.getArgOperand(0)->getType()) {
5065 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005066 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5067 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005068 return;
5069 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005070 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005071 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005072 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5073 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005074 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005075 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005076 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5077 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 return;
5079 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005080 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005081 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005082 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5083 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005084 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005085 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005086 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5087 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088 return;
5089 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005090 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005091 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005092 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5093 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005094 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005095 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005096 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5097 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005098 return;
5099 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005100 } else if (Name == "memcmp") {
5101 if (visitMemCmpCall(I))
5102 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 }
5104 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005105 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005107 SDValue Callee;
5108 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005109 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005110 else
Bill Wendling056292f2008-09-16 21:48:12 +00005111 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112
Bill Wendling0d580132009-12-23 01:28:19 +00005113 // Check if we can potentially perform a tail call. More detailed checking is
5114 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005115 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116}
5117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120/// AsmOperandInfo - This contains information for each constraint that we are
5121/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005122class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005123 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005124public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005125 /// CallOperand - If this is the result output operand or a clobber
5126 /// this is null, otherwise it is the incoming operand to the CallInst.
5127 /// This gets modified as the asm is processed.
5128 SDValue CallOperand;
5129
5130 /// AssignedRegs - If this is a register or register class operand, this
5131 /// contains the set of register corresponding to the operand.
5132 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005133
John Thompsoneac6e1d2010-09-13 18:15:37 +00005134 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5136 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005138 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5139 /// busy in OutputRegs/InputRegs.
5140 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005141 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 std::set<unsigned> &InputRegs,
5143 const TargetRegisterInfo &TRI) const {
5144 if (isOutReg) {
5145 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5146 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5147 }
5148 if (isInReg) {
5149 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5150 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5151 }
5152 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005153
Owen Andersone50ed302009-08-10 22:56:29 +00005154 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005155 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005157 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005158 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005159 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005161
Chris Lattner81249c92008-10-17 17:05:25 +00005162 if (isa<BasicBlock>(CallOperandVal))
5163 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005164
Chris Lattner81249c92008-10-17 17:05:25 +00005165 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005166
Chris Lattner81249c92008-10-17 17:05:25 +00005167 // If this is an indirect operand, the operand is a pointer to the
5168 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005169 if (isIndirect) {
5170 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5171 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005172 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005173 OpTy = PtrTy->getElementType();
5174 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005175
Chris Lattner81249c92008-10-17 17:05:25 +00005176 // If OpTy is not a single value, it may be a struct/union that we
5177 // can tile with integers.
5178 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5179 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5180 switch (BitSize) {
5181 default: break;
5182 case 1:
5183 case 8:
5184 case 16:
5185 case 32:
5186 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005187 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005188 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005189 break;
5190 }
5191 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005192
Chris Lattner81249c92008-10-17 17:05:25 +00005193 return TLI.getValueType(OpTy, true);
5194 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196private:
5197 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5198 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005199 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 const TargetRegisterInfo &TRI) {
5201 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5202 Regs.insert(Reg);
5203 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5204 for (; *Aliases; ++Aliases)
5205 Regs.insert(*Aliases);
5206 }
5207};
Dan Gohman462f6b52010-05-29 17:53:24 +00005208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209} // end llvm namespace.
5210
Dan Gohman462f6b52010-05-29 17:53:24 +00005211/// isAllocatableRegister - If the specified register is safe to allocate,
5212/// i.e. it isn't a stack pointer or some other special register, return the
5213/// register class for the register. Otherwise, return null.
5214static const TargetRegisterClass *
5215isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5216 const TargetLowering &TLI,
5217 const TargetRegisterInfo *TRI) {
5218 EVT FoundVT = MVT::Other;
5219 const TargetRegisterClass *FoundRC = 0;
5220 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5221 E = TRI->regclass_end(); RCI != E; ++RCI) {
5222 EVT ThisVT = MVT::Other;
5223
5224 const TargetRegisterClass *RC = *RCI;
5225 // If none of the value types for this register class are valid, we
5226 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5227 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5228 I != E; ++I) {
5229 if (TLI.isTypeLegal(*I)) {
5230 // If we have already found this register in a different register class,
5231 // choose the one with the largest VT specified. For example, on
5232 // PowerPC, we favor f64 register classes over f32.
5233 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5234 ThisVT = *I;
5235 break;
5236 }
5237 }
5238 }
5239
5240 if (ThisVT == MVT::Other) continue;
5241
5242 // NOTE: This isn't ideal. In particular, this might allocate the
5243 // frame pointer in functions that need it (due to them not being taken
5244 // out of allocation, because a variable sized allocation hasn't been seen
5245 // yet). This is a slight code pessimization, but should still work.
5246 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5247 E = RC->allocation_order_end(MF); I != E; ++I)
5248 if (*I == Reg) {
5249 // We found a matching register class. Keep looking at others in case
5250 // we find one with larger registers that this physreg is also in.
5251 FoundRC = RC;
5252 FoundVT = ThisVT;
5253 break;
5254 }
5255 }
5256 return FoundRC;
5257}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258
5259/// GetRegistersForValue - Assign registers (virtual or physical) for the
5260/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005261/// register allocator to handle the assignment process. However, if the asm
5262/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005263/// allocation. This produces generally horrible, but correct, code.
5264///
5265/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266/// Input and OutputRegs are the set of already allocated physical registers.
5267///
Dan Gohman2048b852009-11-23 18:04:58 +00005268void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005269GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005270 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005272 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274 // Compute whether this value requires an input register, an output register,
5275 // or both.
5276 bool isOutReg = false;
5277 bool isInReg = false;
5278 switch (OpInfo.Type) {
5279 case InlineAsm::isOutput:
5280 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005281
5282 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005283 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005284 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 break;
5286 case InlineAsm::isInput:
5287 isInReg = true;
5288 isOutReg = false;
5289 break;
5290 case InlineAsm::isClobber:
5291 isOutReg = true;
5292 isInReg = true;
5293 break;
5294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005295
5296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005297 MachineFunction &MF = DAG.getMachineFunction();
5298 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005300 // If this is a constraint for a single physreg, or a constraint for a
5301 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005303 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5304 OpInfo.ConstraintVT);
5305
5306 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005307 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005308 // If this is a FP input in an integer register (or visa versa) insert a bit
5309 // cast of the input value. More generally, handle any case where the input
5310 // value disagrees with the register class we plan to stick this in.
5311 if (OpInfo.Type == InlineAsm::isInput &&
5312 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005313 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005314 // types are identical size, use a bitcast to convert (e.g. two differing
5315 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005316 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005317 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005318 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005319 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005320 OpInfo.ConstraintVT = RegVT;
5321 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5322 // If the input is a FP value and we want it in FP registers, do a
5323 // bitcast to the corresponding integer type. This turns an f64 value
5324 // into i64, which can be passed with two i32 values on a 32-bit
5325 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005326 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005327 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005328 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005329 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005330 OpInfo.ConstraintVT = RegVT;
5331 }
5332 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005333
Owen Anderson23b9b192009-08-12 00:36:31 +00005334 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005335 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005336
Owen Andersone50ed302009-08-10 22:56:29 +00005337 EVT RegVT;
5338 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339
5340 // If this is a constraint for a specific physical register, like {r17},
5341 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005342 if (unsigned AssignedReg = PhysReg.first) {
5343 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005344 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005345 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 // Get the actual register value type. This is important, because the user
5348 // may have asked for (e.g.) the AX register in i32 type. We need to
5349 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005350 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005352 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005353 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005354
5355 // If this is an expanded reference, add the rest of the regs to Regs.
5356 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005357 TargetRegisterClass::iterator I = RC->begin();
5358 for (; *I != AssignedReg; ++I)
5359 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 // Already added the first reg.
5362 --NumRegs; ++I;
5363 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005364 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 Regs.push_back(*I);
5366 }
5367 }
Bill Wendling651ad132009-12-22 01:25:10 +00005368
Dan Gohman7451d3e2010-05-29 17:03:36 +00005369 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5371 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5372 return;
5373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 // Otherwise, if this was a reference to an LLVM register class, create vregs
5376 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005377 if (const TargetRegisterClass *RC = PhysReg.second) {
5378 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005380 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381
Evan Chengfb112882009-03-23 08:01:15 +00005382 // Create the appropriate number of virtual registers.
5383 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5384 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005385 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005386
Dan Gohman7451d3e2010-05-29 17:03:36 +00005387 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005388 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005390
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005391 // This is a reference to a register class that doesn't directly correspond
5392 // to an LLVM register class. Allocate NumRegs consecutive, available,
5393 // registers from the class.
5394 std::vector<unsigned> RegClassRegs
5395 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5396 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5399 unsigned NumAllocated = 0;
5400 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5401 unsigned Reg = RegClassRegs[i];
5402 // See if this register is available.
5403 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5404 (isInReg && InputRegs.count(Reg))) { // Already used.
5405 // Make sure we find consecutive registers.
5406 NumAllocated = 0;
5407 continue;
5408 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005409
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 // Check to see if this register is allocatable (i.e. don't give out the
5411 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005412 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5413 if (!RC) { // Couldn't allocate this register.
5414 // Reset NumAllocated to make sure we return consecutive registers.
5415 NumAllocated = 0;
5416 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005419 // Okay, this register is good, we can use it.
5420 ++NumAllocated;
5421
5422 // If we allocated enough consecutive registers, succeed.
5423 if (NumAllocated == NumRegs) {
5424 unsigned RegStart = (i-NumAllocated)+1;
5425 unsigned RegEnd = i+1;
5426 // Mark all of the allocated registers used.
5427 for (unsigned i = RegStart; i != RegEnd; ++i)
5428 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Dan Gohman7451d3e2010-05-29 17:03:36 +00005430 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005431 OpInfo.ConstraintVT);
5432 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5433 return;
5434 }
5435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437 // Otherwise, we couldn't allocate enough registers for this.
5438}
5439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440/// visitInlineAsm - Handle a call to an InlineAsm object.
5441///
Dan Gohman46510a72010-04-15 01:51:59 +00005442void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5443 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005444
5445 /// ConstraintOperands - Information about all of the constraints.
5446 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 std::set<unsigned> OutputRegs, InputRegs;
5449
John Thompsoneac6e1d2010-09-13 18:15:37 +00005450 std::vector<TargetLowering::AsmOperandInfo> TargetConstraints = TLI.ParseConstraints(CS);
5451 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005453 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5454 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005455 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5456 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005457 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005458
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460
5461 // Compute the value type for each operand.
5462 switch (OpInfo.Type) {
5463 case InlineAsm::isOutput:
5464 // Indirect outputs just consume an argument.
5465 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005466 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 break;
5468 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 // The return value of the call is this value. As such, there is no
5471 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005472 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005473 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5475 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5476 } else {
5477 assert(ResNo == 0 && "Asm only has one result!");
5478 OpVT = TLI.getValueType(CS.getType());
5479 }
5480 ++ResNo;
5481 break;
5482 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005483 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005484 break;
5485 case InlineAsm::isClobber:
5486 // Nothing to do.
5487 break;
5488 }
5489
5490 // If this is an input or an indirect output, process the call argument.
5491 // BasicBlocks are labels, currently appearing only in asm's.
5492 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005493 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005494 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5495
Dan Gohman46510a72010-04-15 01:51:59 +00005496 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005497 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005498 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005500 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005501
Owen Anderson1d0be152009-08-13 21:58:54 +00005502 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005506
John Thompsoneac6e1d2010-09-13 18:15:37 +00005507 // Indirect operand accesses access memory.
5508 if (OpInfo.isIndirect)
5509 hasMemory = true;
5510 else {
5511 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5512 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5513 if (CType == TargetLowering::C_Memory) {
5514 hasMemory = true;
5515 break;
5516 }
5517 }
5518 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005519 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005520
John Thompsoneac6e1d2010-09-13 18:15:37 +00005521 SDValue Chain, Flag;
5522
5523 // We won't need to flush pending loads if this asm doesn't touch
5524 // memory and is nonvolatile.
5525 if (hasMemory || IA->hasSideEffects())
5526 Chain = getRoot();
5527 else
5528 Chain = DAG.getRoot();
5529
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005530 // Second pass over the constraints: compute which constraint option to use
5531 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005532 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005533 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005534
John Thompson54584742010-09-24 22:24:05 +00005535 // If this is an output operand with a matching input operand, look up the
5536 // matching input. If their types mismatch, e.g. one is an integer, the
5537 // other is floating point, or their sizes are different, flag it as an
5538 // error.
5539 if (OpInfo.hasMatchingInput()) {
5540 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005541
John Thompson54584742010-09-24 22:24:05 +00005542 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5543 if ((OpInfo.ConstraintVT.isInteger() !=
5544 Input.ConstraintVT.isInteger()) ||
5545 (OpInfo.ConstraintVT.getSizeInBits() !=
5546 Input.ConstraintVT.getSizeInBits())) {
5547 report_fatal_error("Unsupported asm: input constraint"
5548 " with a matching output constraint of"
5549 " incompatible type!");
5550 }
5551 Input.ConstraintVT = OpInfo.ConstraintVT;
5552 }
5553 }
5554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005556 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005558 // If this is a memory input, and if the operand is not indirect, do what we
5559 // need to to provide an address for the memory input.
5560 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5561 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005562 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 // Memory operands really want the address of the value. If we don't have
5566 // an indirect input, put it in the constpool if we can, otherwise spill
5567 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 // If the operand is a float, integer, or vector constant, spill to a
5570 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005571 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5573 isa<ConstantVector>(OpVal)) {
5574 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5575 TLI.getPointerTy());
5576 } else {
5577 // Otherwise, create a stack slot and emit a store to it before the
5578 // asm.
5579 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005580 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5582 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005583 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005584 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005585 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005586 OpInfo.CallOperand, StackSlot,
5587 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005588 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 OpInfo.CallOperand = StackSlot;
5590 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 // There is no longer a Value* corresponding to this operand.
5593 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 // It is now an indirect operand.
5596 OpInfo.isIndirect = true;
5597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 // If this constraint is for a specific register, allocate it before
5600 // anything else.
5601 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005602 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005604
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005605 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005606 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5608 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005609
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005610 // C_Register operands have already been allocated, Other/Memory don't need
5611 // to be.
5612 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005613 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614 }
5615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005616 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5617 std::vector<SDValue> AsmNodeOperands;
5618 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5619 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005620 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5621 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005622
Chris Lattnerdecc2672010-04-07 05:20:54 +00005623 // If we have a !srcloc metadata node associated with it, we want to attach
5624 // this to the ultimately generated inline asm machineinstr. To do this, we
5625 // pass in the third operand as this (potentially null) inline asm MDNode.
5626 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5627 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005628
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005629 // Remember the AlignStack bit as operand 3.
5630 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5631 MVT::i1));
5632
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005633 // Loop over all of the inputs, copying the operand values into the
5634 // appropriate registers and processing the output regs.
5635 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005636
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5638 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005639
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005640 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5641 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5642
5643 switch (OpInfo.Type) {
5644 case InlineAsm::isOutput: {
5645 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5646 OpInfo.ConstraintType != TargetLowering::C_Register) {
5647 // Memory output, or 'other' output (e.g. 'X' constraint).
5648 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5649
5650 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005651 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5652 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 TLI.getPointerTy()));
5654 AsmNodeOperands.push_back(OpInfo.CallOperand);
5655 break;
5656 }
5657
5658 // Otherwise, this is a register or register class output.
5659
5660 // Copy the output from the appropriate register. Find a register that
5661 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005662 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005663 report_fatal_error("Couldn't allocate output reg for constraint '" +
5664 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665
5666 // If this is an indirect operand, store through the pointer after the
5667 // asm.
5668 if (OpInfo.isIndirect) {
5669 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5670 OpInfo.CallOperandVal));
5671 } else {
5672 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005673 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 // Concatenate this output onto the outputs list.
5675 RetValRegs.append(OpInfo.AssignedRegs);
5676 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 // Add information to the INLINEASM node to know that this register is
5679 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005680 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005681 InlineAsm::Kind_RegDefEarlyClobber :
5682 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005683 false,
5684 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005685 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005686 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687 break;
5688 }
5689 case InlineAsm::isInput: {
5690 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
Chris Lattner6bdcda32008-10-17 16:47:46 +00005692 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // If this is required to match an output register we have already set,
5694 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005695 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005696
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 // Scan until we find the definition we already emitted of this operand.
5698 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005699 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 for (; OperandNo; --OperandNo) {
5701 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005702 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005703 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005704 assert((InlineAsm::isRegDefKind(OpFlag) ||
5705 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5706 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005707 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 }
5709
Evan Cheng697cbbf2009-03-20 18:03:34 +00005710 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005711 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005712 if (InlineAsm::isRegDefKind(OpFlag) ||
5713 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005714 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005715 if (OpInfo.isIndirect) {
5716 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005717 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005718 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5719 " don't know how to handle tied "
5720 "indirect register inputs");
5721 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005724 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005725 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005726 MatchedRegs.RegVTs.push_back(RegVT);
5727 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005728 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005729 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005730 MatchedRegs.Regs.push_back
5731 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
5733 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005734 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005735 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005736 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005737 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005738 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005741
Chris Lattnerdecc2672010-04-07 05:20:54 +00005742 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5743 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5744 "Unexpected number of operands");
5745 // Add information to the INLINEASM node to know about this input.
5746 // See InlineAsm.h isUseOperandTiedToDef.
5747 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5748 OpInfo.getMatchedOperand());
5749 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5750 TLI.getPointerTy()));
5751 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5752 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005754
Dale Johannesenb5611a62010-07-13 20:17:05 +00005755 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005756 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5757 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005758 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005759
Dale Johannesenb5611a62010-07-13 20:17:05 +00005760 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 std::vector<SDValue> Ops;
5762 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005763 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005764 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005765 report_fatal_error("Invalid operand for inline asm constraint '" +
5766 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005767
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005769 unsigned ResOpType =
5770 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005771 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 TLI.getPointerTy()));
5773 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5774 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005775 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005776
Chris Lattnerdecc2672010-04-07 05:20:54 +00005777 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005778 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5779 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5780 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005781
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005783 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005784 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 TLI.getPointerTy()));
5786 AsmNodeOperands.push_back(InOperandVal);
5787 break;
5788 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5791 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5792 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005793 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005794 "Don't know how to handle indirect register inputs yet!");
5795
5796 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005797 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005798 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005799 report_fatal_error("Couldn't allocate input reg for constraint '" +
5800 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801
Dale Johannesen66978ee2009-01-31 02:22:37 +00005802 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005803 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005804
Chris Lattnerdecc2672010-04-07 05:20:54 +00005805 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005806 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 break;
5808 }
5809 case InlineAsm::isClobber: {
5810 // Add the clobbered value to the operand list, so that the register
5811 // allocator is aware that the physreg got clobbered.
5812 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005813 OpInfo.AssignedRegs.AddInlineAsmOperands(
5814 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005815 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005816 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 break;
5818 }
5819 }
5820 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005821
Chris Lattnerdecc2672010-04-07 05:20:54 +00005822 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005823 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005825
Dale Johannesen66978ee2009-01-31 02:22:37 +00005826 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005827 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 &AsmNodeOperands[0], AsmNodeOperands.size());
5829 Flag = Chain.getValue(1);
5830
5831 // If this asm returns a register value, copy the result from that register
5832 // and set it as the value of the call.
5833 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005834 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005835 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005836
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005837 // FIXME: Why don't we do this for inline asms with MRVs?
5838 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005839 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005840
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005841 // If any of the results of the inline asm is a vector, it may have the
5842 // wrong width/num elts. This can happen for register classes that can
5843 // contain multiple different value types. The preg or vreg allocated may
5844 // not have the same VT as was expected. Convert it to the right type
5845 // with bit_convert.
5846 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005847 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005848 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005849
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005851 ResultType.isInteger() && Val.getValueType().isInteger()) {
5852 // If a result value was tied to an input value, the computed result may
5853 // have a wider width than the expected result. Extract the relevant
5854 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005855 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005856 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005858 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005859 }
Dan Gohman95915732008-10-18 01:03:45 +00005860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005861 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005862 // Don't need to use this as a chain in this case.
5863 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5864 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Dan Gohman46510a72010-04-15 01:51:59 +00005867 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005869 // Process indirect outputs, first output all of the flagged copies out of
5870 // physregs.
5871 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5872 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005873 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005874 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005875 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5877 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005878
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 // Emit the non-flagged stores from the physregs.
5880 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005881 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5882 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5883 StoresToEmit[i].first,
5884 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005885 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005886 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005887 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005888 }
5889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005891 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 DAG.setRoot(Chain);
5895}
5896
Dan Gohman46510a72010-04-15 01:51:59 +00005897void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005898 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5899 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005900 getValue(I.getArgOperand(0)),
5901 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902}
5903
Dan Gohman46510a72010-04-15 01:51:59 +00005904void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005905 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005906 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5907 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005908 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005909 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 setValue(&I, V);
5911 DAG.setRoot(V.getValue(1));
5912}
5913
Dan Gohman46510a72010-04-15 01:51:59 +00005914void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005915 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5916 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005917 getValue(I.getArgOperand(0)),
5918 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919}
5920
Dan Gohman46510a72010-04-15 01:51:59 +00005921void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005922 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5923 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005924 getValue(I.getArgOperand(0)),
5925 getValue(I.getArgOperand(1)),
5926 DAG.getSrcValue(I.getArgOperand(0)),
5927 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005928}
5929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005931/// implementation, which just calls LowerCall.
5932/// FIXME: When all targets are
5933/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934std::pair<SDValue, SDValue>
5935TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5936 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005937 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005938 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005939 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005940 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005941 ArgListTy &Args, SelectionDAG &DAG,
5942 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005944 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005945 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005946 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005947 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005948 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5949 for (unsigned Value = 0, NumValues = ValueVTs.size();
5950 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005951 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005952 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005953 SDValue Op = SDValue(Args[i].Node.getNode(),
5954 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005955 ISD::ArgFlagsTy Flags;
5956 unsigned OriginalAlignment =
5957 getTargetData()->getABITypeAlignment(ArgTy);
5958
5959 if (Args[i].isZExt)
5960 Flags.setZExt();
5961 if (Args[i].isSExt)
5962 Flags.setSExt();
5963 if (Args[i].isInReg)
5964 Flags.setInReg();
5965 if (Args[i].isSRet)
5966 Flags.setSRet();
5967 if (Args[i].isByVal) {
5968 Flags.setByVal();
5969 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5970 const Type *ElementTy = Ty->getElementType();
5971 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005972 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973 // For ByVal, alignment should come from FE. BE will guess if this
5974 // info is not there but there are cases it cannot get right.
5975 if (Args[i].Alignment)
5976 FrameAlign = Args[i].Alignment;
5977 Flags.setByValAlign(FrameAlign);
5978 Flags.setByValSize(FrameSize);
5979 }
5980 if (Args[i].isNest)
5981 Flags.setNest();
5982 Flags.setOrigAlign(OriginalAlignment);
5983
Owen Anderson23b9b192009-08-12 00:36:31 +00005984 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5985 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 SmallVector<SDValue, 4> Parts(NumParts);
5987 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5988
5989 if (Args[i].isSExt)
5990 ExtendKind = ISD::SIGN_EXTEND;
5991 else if (Args[i].isZExt)
5992 ExtendKind = ISD::ZERO_EXTEND;
5993
Bill Wendling46ada192010-03-02 01:55:18 +00005994 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005995 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005996
Dan Gohman98ca4f22009-08-05 01:29:28 +00005997 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005999 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6000 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006001 if (NumParts > 1 && j == 0)
6002 MyFlags.Flags.setSplit();
6003 else if (j != 0)
6004 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005
Dan Gohman98ca4f22009-08-05 01:29:28 +00006006 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006007 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 }
6009 }
6010 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006011
Dan Gohman98ca4f22009-08-05 01:29:28 +00006012 // Handle the incoming return values from the call.
6013 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006014 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006015 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006017 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006018 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6019 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006020 for (unsigned i = 0; i != NumRegs; ++i) {
6021 ISD::InputArg MyFlags;
6022 MyFlags.VT = RegisterVT;
6023 MyFlags.Used = isReturnValueUsed;
6024 if (RetSExt)
6025 MyFlags.Flags.setSExt();
6026 if (RetZExt)
6027 MyFlags.Flags.setZExt();
6028 if (isInreg)
6029 MyFlags.Flags.setInReg();
6030 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032 }
6033
Dan Gohman98ca4f22009-08-05 01:29:28 +00006034 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006035 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006036 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006037
6038 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006040 "LowerCall didn't return a valid chain!");
6041 assert((!isTailCall || InVals.empty()) &&
6042 "LowerCall emitted a return value for a tail call!");
6043 assert((isTailCall || InVals.size() == Ins.size()) &&
6044 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006045
6046 // For a tail call, the return value is merely live-out and there aren't
6047 // any nodes in the DAG representing it. Return a special value to
6048 // indicate that a tail call has been emitted and no more Instructions
6049 // should be processed in the current block.
6050 if (isTailCall) {
6051 DAG.setRoot(Chain);
6052 return std::make_pair(SDValue(), SDValue());
6053 }
6054
Evan Chengaf1871f2010-03-11 19:38:18 +00006055 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6056 assert(InVals[i].getNode() &&
6057 "LowerCall emitted a null value!");
6058 assert(Ins[i].VT == InVals[i].getValueType() &&
6059 "LowerCall emitted a value with the wrong type!");
6060 });
6061
Dan Gohman98ca4f22009-08-05 01:29:28 +00006062 // Collect the legal value parts into potentially illegal values
6063 // that correspond to the original function's return values.
6064 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6065 if (RetSExt)
6066 AssertOp = ISD::AssertSext;
6067 else if (RetZExt)
6068 AssertOp = ISD::AssertZext;
6069 SmallVector<SDValue, 4> ReturnValues;
6070 unsigned CurReg = 0;
6071 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006072 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006073 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6074 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006075
Bill Wendling46ada192010-03-02 01:55:18 +00006076 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006077 NumRegs, RegisterVT, VT,
6078 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006079 CurReg += NumRegs;
6080 }
6081
6082 // For a function returning void, there is no return value. We can't create
6083 // such a node, so we just return a null return value in that case. In
6084 // that case, nothing will actualy look at the value.
6085 if (ReturnValues.empty())
6086 return std::make_pair(SDValue(), Chain);
6087
6088 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6089 DAG.getVTList(&RetTys[0], RetTys.size()),
6090 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 return std::make_pair(Res, Chain);
6092}
6093
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006094void TargetLowering::LowerOperationWrapper(SDNode *N,
6095 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006096 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006097 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006098 if (Res.getNode())
6099 Results.push_back(Res);
6100}
6101
Dan Gohmand858e902010-04-17 15:26:15 +00006102SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006103 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006104 return SDValue();
6105}
6106
Dan Gohman46510a72010-04-15 01:51:59 +00006107void
6108SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006109 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 assert((Op.getOpcode() != ISD::CopyFromReg ||
6111 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6112 "Copy from a reg to the same reg!");
6113 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6114
Owen Anderson23b9b192009-08-12 00:36:31 +00006115 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006117 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 PendingExports.push_back(Chain);
6119}
6120
6121#include "llvm/CodeGen/SelectionDAGISel.h"
6122
Dan Gohman46510a72010-04-15 01:51:59 +00006123void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006125 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006126 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006127 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006128 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006129 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006131 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006132 SmallVector<ISD::OutputArg, 4> Outs;
6133 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6134 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006135
Dan Gohman7451d3e2010-05-29 17:03:36 +00006136 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006137 // Put in an sret pointer parameter before all the other parameters.
6138 SmallVector<EVT, 1> ValueVTs;
6139 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6140
6141 // NOTE: Assuming that a pointer will never break down to more than one VT
6142 // or one register.
6143 ISD::ArgFlagsTy Flags;
6144 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006145 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006146 ISD::InputArg RetArg(Flags, RegisterVT, true);
6147 Ins.push_back(RetArg);
6148 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006149
Dan Gohman98ca4f22009-08-05 01:29:28 +00006150 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006151 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006152 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006153 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006154 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006155 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6156 bool isArgValueUsed = !I->use_empty();
6157 for (unsigned Value = 0, NumValues = ValueVTs.size();
6158 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006159 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006160 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006161 ISD::ArgFlagsTy Flags;
6162 unsigned OriginalAlignment =
6163 TD->getABITypeAlignment(ArgTy);
6164
6165 if (F.paramHasAttr(Idx, Attribute::ZExt))
6166 Flags.setZExt();
6167 if (F.paramHasAttr(Idx, Attribute::SExt))
6168 Flags.setSExt();
6169 if (F.paramHasAttr(Idx, Attribute::InReg))
6170 Flags.setInReg();
6171 if (F.paramHasAttr(Idx, Attribute::StructRet))
6172 Flags.setSRet();
6173 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6174 Flags.setByVal();
6175 const PointerType *Ty = cast<PointerType>(I->getType());
6176 const Type *ElementTy = Ty->getElementType();
6177 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6178 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6179 // For ByVal, alignment should be passed from FE. BE will guess if
6180 // this info is not there but there are cases it cannot get right.
6181 if (F.getParamAlignment(Idx))
6182 FrameAlign = F.getParamAlignment(Idx);
6183 Flags.setByValAlign(FrameAlign);
6184 Flags.setByValSize(FrameSize);
6185 }
6186 if (F.paramHasAttr(Idx, Attribute::Nest))
6187 Flags.setNest();
6188 Flags.setOrigAlign(OriginalAlignment);
6189
Owen Anderson23b9b192009-08-12 00:36:31 +00006190 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6191 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006192 for (unsigned i = 0; i != NumRegs; ++i) {
6193 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6194 if (NumRegs > 1 && i == 0)
6195 MyFlags.Flags.setSplit();
6196 // if it isn't first piece, alignment must be 1
6197 else if (i > 0)
6198 MyFlags.Flags.setOrigAlign(1);
6199 Ins.push_back(MyFlags);
6200 }
6201 }
6202 }
6203
6204 // Call the target to set up the argument values.
6205 SmallVector<SDValue, 8> InVals;
6206 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6207 F.isVarArg(), Ins,
6208 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006209
6210 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006212 "LowerFormalArguments didn't return a valid chain!");
6213 assert(InVals.size() == Ins.size() &&
6214 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006215 DEBUG({
6216 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6217 assert(InVals[i].getNode() &&
6218 "LowerFormalArguments emitted a null value!");
6219 assert(Ins[i].VT == InVals[i].getValueType() &&
6220 "LowerFormalArguments emitted a value with the wrong type!");
6221 }
6222 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006223
Dan Gohman5e866062009-08-06 15:37:27 +00006224 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006225 DAG.setRoot(NewRoot);
6226
6227 // Set up the argument values.
6228 unsigned i = 0;
6229 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006230 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006231 // Create a virtual register for the sret pointer, and put in a copy
6232 // from the sret argument into it.
6233 SmallVector<EVT, 1> ValueVTs;
6234 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6235 EVT VT = ValueVTs[0];
6236 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6237 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006238 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006239 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006240
Dan Gohman2048b852009-11-23 18:04:58 +00006241 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006242 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6243 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006244 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006245 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6246 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006247 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006248
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006249 // i indexes lowered arguments. Bump it past the hidden sret argument.
6250 // Idx indexes LLVM arguments. Don't touch it.
6251 ++i;
6252 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006253
Dan Gohman46510a72010-04-15 01:51:59 +00006254 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006255 ++I, ++Idx) {
6256 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006257 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006258 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006259 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006260
6261 // If this argument is unused then remember its value. It is used to generate
6262 // debugging information.
6263 if (I->use_empty() && NumValues)
6264 SDB->setUnusedArgValue(I, InVals[i]);
6265
Dan Gohman98ca4f22009-08-05 01:29:28 +00006266 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006267 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006268 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6269 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006270
6271 if (!I->use_empty()) {
6272 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6273 if (F.paramHasAttr(Idx, Attribute::SExt))
6274 AssertOp = ISD::AssertSext;
6275 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6276 AssertOp = ISD::AssertZext;
6277
Bill Wendling46ada192010-03-02 01:55:18 +00006278 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006279 NumParts, PartVT, VT,
6280 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006281 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006282
Dan Gohman98ca4f22009-08-05 01:29:28 +00006283 i += NumParts;
6284 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006285
Devang Patel0b48ead2010-08-31 22:22:42 +00006286 // Note down frame index for byval arguments.
6287 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006288 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006289 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6290 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6291
Dan Gohman98ca4f22009-08-05 01:29:28 +00006292 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006293 SDValue Res;
6294 if (!ArgValues.empty())
6295 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6296 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006297 SDB->setValue(I, Res);
6298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006299 // If this argument is live outside of the entry block, insert a copy from
6300 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006301 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006302 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006303 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006304
Dan Gohman98ca4f22009-08-05 01:29:28 +00006305 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006306
6307 // Finally, if the target has anything special to do, allow it to do so.
6308 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006309 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006310}
6311
6312/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6313/// ensure constants are generated when needed. Remember the virtual registers
6314/// that need to be added to the Machine PHI nodes as input. We cannot just
6315/// directly add them, because expansion might result in multiple MBB's for one
6316/// BB. As such, the start of the BB might correspond to a different MBB than
6317/// the end.
6318///
6319void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006320SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006321 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006322
6323 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6324
6325 // Check successor nodes' PHI nodes that expect a constant to be available
6326 // from this block.
6327 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006328 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006329 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006330 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 // If this terminator has multiple identical successors (common for
6333 // switches), only handle each succ once.
6334 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006335
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006336 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006337
6338 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6339 // nodes and Machine PHI nodes, but the incoming operands have not been
6340 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006341 for (BasicBlock::const_iterator I = SuccBB->begin();
6342 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006343 // Ignore dead phi's.
6344 if (PN->use_empty()) continue;
6345
6346 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006347 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006348
Dan Gohman46510a72010-04-15 01:51:59 +00006349 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006350 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006351 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006352 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006353 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 }
6355 Reg = RegOut;
6356 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006357 DenseMap<const Value *, unsigned>::iterator I =
6358 FuncInfo.ValueMap.find(PHIOp);
6359 if (I != FuncInfo.ValueMap.end())
6360 Reg = I->second;
6361 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006362 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006363 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006364 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006365 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006366 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367 }
6368 }
6369
6370 // Remember that this register needs to added to the machine PHI node as
6371 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006372 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6374 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006375 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006376 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006377 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006378 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 Reg += NumRegisters;
6380 }
6381 }
6382 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006383 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006384}