| Chris Lattner | e138b3d | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // | 
| John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // | 
| John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
| Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // | 
|  | 10 | // Methods common to all machine instructions. | 
|  | 11 | // | 
| Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// | 
| Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 |  | 
| Chris Lattner | 822b4fb | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 15 | #include "llvm/Constants.h" | 
| Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 16 | #include "llvm/Function.h" | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 17 | #include "llvm/InlineAsm.h" | 
| Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 18 | #include "llvm/Metadata.h" | 
| Chris Lattner | 5e9cd43 | 2009-12-28 08:30:43 +0000 | [diff] [blame] | 19 | #include "llvm/Type.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 20 | #include "llvm/Value.h" | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 21 | #include "llvm/Assembly/Writer.h" | 
| Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineConstantPool.h" | 
| Chris Lattner | 8517e1f | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunction.h" | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineMemOperand.h" | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCSymbol.h" | 
| Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetMachine.h" | 
| Evan Cheng | bb81d97 | 2008-01-31 09:59:15 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" | 
| Chris Lattner | f14cf85 | 2008-01-07 07:42:25 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetInstrDesc.h" | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetRegisterInfo.h" | 
| Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 32 | #include "llvm/Analysis/AliasAnalysis.h" | 
| Argyrios Kyrtzidis | a26eae6 | 2009-04-30 23:22:31 +0000 | [diff] [blame] | 33 | #include "llvm/Analysis/DebugInfo.h" | 
| David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 34 | #include "llvm/Support/Debug.h" | 
| Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 35 | #include "llvm/Support/ErrorHandling.h" | 
| Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 36 | #include "llvm/Support/LeakDetector.h" | 
| Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 37 | #include "llvm/Support/MathExtras.h" | 
| Chris Lattner | edfb72c | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 38 | #include "llvm/Support/raw_ostream.h" | 
| Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/FoldingSet.h" | 
| Chris Lattner | 0742b59 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 40 | using namespace llvm; | 
| Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 41 |  | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 42 | //===----------------------------------------------------------------------===// | 
|  | 43 | // MachineOperand Implementation | 
|  | 44 | //===----------------------------------------------------------------------===// | 
|  | 45 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 46 | /// AddRegOperandToRegInfo - Add this register operand to the specified | 
|  | 47 | /// MachineRegisterInfo.  If it is null, then the next/prev fields should be | 
|  | 48 | /// explicitly nulled out. | 
|  | 49 | void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 50 | assert(isReg() && "Can only add reg operand to use lists"); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 51 |  | 
|  | 52 | // If the reginfo pointer is null, just explicitly null out or next/prev | 
|  | 53 | // pointers, to ensure they are not garbage. | 
|  | 54 | if (RegInfo == 0) { | 
|  | 55 | Contents.Reg.Prev = 0; | 
|  | 56 | Contents.Reg.Next = 0; | 
|  | 57 | return; | 
|  | 58 | } | 
|  | 59 |  | 
|  | 60 | // Otherwise, add this operand to the head of the registers use/def list. | 
| Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 61 | MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg()); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 62 |  | 
| Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 63 | // For SSA values, we prefer to keep the definition at the start of the list. | 
|  | 64 | // we do this by skipping over the definition if it is at the head of the | 
|  | 65 | // list. | 
|  | 66 | if (*Head && (*Head)->isDef()) | 
|  | 67 | Head = &(*Head)->Contents.Reg.Next; | 
|  | 68 |  | 
|  | 69 | Contents.Reg.Next = *Head; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 70 | if (Contents.Reg.Next) { | 
|  | 71 | assert(getReg() == Contents.Reg.Next->getReg() && | 
|  | 72 | "Different regs on the same list!"); | 
|  | 73 | Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next; | 
|  | 74 | } | 
|  | 75 |  | 
| Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 76 | Contents.Reg.Prev = Head; | 
|  | 77 | *Head = this; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 78 | } | 
|  | 79 |  | 
| Dan Gohman | 3bc1a37 | 2009-04-15 01:17:37 +0000 | [diff] [blame] | 80 | /// RemoveRegOperandFromRegInfo - Remove this register operand from the | 
|  | 81 | /// MachineRegisterInfo it is linked with. | 
|  | 82 | void MachineOperand::RemoveRegOperandFromRegInfo() { | 
|  | 83 | assert(isOnRegUseList() && "Reg operand is not on a use list"); | 
|  | 84 | // Unlink this from the doubly linked list of operands. | 
|  | 85 | MachineOperand *NextOp = Contents.Reg.Next; | 
|  | 86 | *Contents.Reg.Prev = NextOp; | 
|  | 87 | if (NextOp) { | 
|  | 88 | assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!"); | 
|  | 89 | NextOp->Contents.Reg.Prev = Contents.Reg.Prev; | 
|  | 90 | } | 
|  | 91 | Contents.Reg.Prev = 0; | 
|  | 92 | Contents.Reg.Next = 0; | 
|  | 93 | } | 
|  | 94 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 95 | void MachineOperand::setReg(unsigned Reg) { | 
|  | 96 | if (getReg() == Reg) return; // No change. | 
|  | 97 |  | 
|  | 98 | // Otherwise, we have to change the register.  If this operand is embedded | 
|  | 99 | // into a machine function, we need to update the old and new register's | 
|  | 100 | // use/def lists. | 
|  | 101 | if (MachineInstr *MI = getParent()) | 
|  | 102 | if (MachineBasicBlock *MBB = MI->getParent()) | 
|  | 103 | if (MachineFunction *MF = MBB->getParent()) { | 
|  | 104 | RemoveRegOperandFromRegInfo(); | 
| Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 105 | SmallContents.RegNo = Reg; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 106 | AddRegOperandToRegInfo(&MF->getRegInfo()); | 
|  | 107 | return; | 
|  | 108 | } | 
|  | 109 |  | 
|  | 110 | // Otherwise, just change the register, no problem.  :) | 
| Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 111 | SmallContents.RegNo = Reg; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 112 | } | 
|  | 113 |  | 
| Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 114 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, | 
|  | 115 | const TargetRegisterInfo &TRI) { | 
|  | 116 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); | 
|  | 117 | if (SubIdx && getSubReg()) | 
|  | 118 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); | 
|  | 119 | setReg(Reg); | 
| Jakob Stoklund Olesen | a5135f6 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 120 | if (SubIdx) | 
|  | 121 | setSubReg(SubIdx); | 
| Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 122 | } | 
|  | 123 |  | 
|  | 124 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { | 
|  | 125 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); | 
|  | 126 | if (getSubReg()) { | 
|  | 127 | Reg = TRI.getSubReg(Reg, getSubReg()); | 
|  | 128 | assert(Reg && "Invalid SubReg for physical register"); | 
|  | 129 | setSubReg(0); | 
|  | 130 | } | 
|  | 131 | setReg(Reg); | 
|  | 132 | } | 
|  | 133 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 134 | /// ChangeToImmediate - Replace this operand with a new immediate operand of | 
|  | 135 | /// the specified value.  If an operand is known to be an immediate already, | 
|  | 136 | /// the setImm method should be used. | 
|  | 137 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { | 
|  | 138 | // If this operand is currently a register operand, and if this is in a | 
|  | 139 | // function, deregister the operand from the register's use/def list. | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 140 | if (isReg() && getParent() && getParent()->getParent() && | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 141 | getParent()->getParent()->getParent()) | 
|  | 142 | RemoveRegOperandFromRegInfo(); | 
|  | 143 |  | 
|  | 144 | OpKind = MO_Immediate; | 
|  | 145 | Contents.ImmVal = ImmVal; | 
|  | 146 | } | 
|  | 147 |  | 
|  | 148 | /// ChangeToRegister - Replace this operand with a new register operand of | 
|  | 149 | /// the specified value.  If an operand is known to be an register already, | 
|  | 150 | /// the setReg method should be used. | 
|  | 151 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, | 
| Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 152 | bool isKill, bool isDead, bool isUndef, | 
|  | 153 | bool isDebug) { | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 154 | // If this operand is already a register operand, use setReg to update the | 
|  | 155 | // register's use/def lists. | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 156 | if (isReg()) { | 
| Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 157 | assert(!isEarlyClobber()); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 158 | setReg(Reg); | 
|  | 159 | } else { | 
|  | 160 | // Otherwise, change this to a register and set the reg#. | 
|  | 161 | OpKind = MO_Register; | 
| Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 162 | SmallContents.RegNo = Reg; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 163 |  | 
|  | 164 | // If this operand is embedded in a function, add the operand to the | 
|  | 165 | // register's use/def list. | 
|  | 166 | if (MachineInstr *MI = getParent()) | 
|  | 167 | if (MachineBasicBlock *MBB = MI->getParent()) | 
|  | 168 | if (MachineFunction *MF = MBB->getParent()) | 
|  | 169 | AddRegOperandToRegInfo(&MF->getRegInfo()); | 
|  | 170 | } | 
|  | 171 |  | 
|  | 172 | IsDef = isDef; | 
|  | 173 | IsImp = isImp; | 
|  | 174 | IsKill = isKill; | 
|  | 175 | IsDead = isDead; | 
| Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 176 | IsUndef = isUndef; | 
| Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 177 | IsEarlyClobber = false; | 
| Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 178 | IsDebug = isDebug; | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 179 | SubReg = 0; | 
|  | 180 | } | 
|  | 181 |  | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 182 | /// isIdenticalTo - Return true if this operand is identical to the specified | 
|  | 183 | /// operand. | 
|  | 184 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 185 | if (getType() != Other.getType() || | 
|  | 186 | getTargetFlags() != Other.getTargetFlags()) | 
|  | 187 | return false; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 188 |  | 
|  | 189 | switch (getType()) { | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 190 | default: llvm_unreachable("Unrecognized operand type"); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 191 | case MachineOperand::MO_Register: | 
|  | 192 | return getReg() == Other.getReg() && isDef() == Other.isDef() && | 
|  | 193 | getSubReg() == Other.getSubReg(); | 
|  | 194 | case MachineOperand::MO_Immediate: | 
|  | 195 | return getImm() == Other.getImm(); | 
| Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 196 | case MachineOperand::MO_FPImmediate: | 
|  | 197 | return getFPImm() == Other.getFPImm(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 198 | case MachineOperand::MO_MachineBasicBlock: | 
|  | 199 | return getMBB() == Other.getMBB(); | 
|  | 200 | case MachineOperand::MO_FrameIndex: | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 201 | return getIndex() == Other.getIndex(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 202 | case MachineOperand::MO_ConstantPoolIndex: | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 203 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 204 | case MachineOperand::MO_JumpTableIndex: | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 205 | return getIndex() == Other.getIndex(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 206 | case MachineOperand::MO_GlobalAddress: | 
|  | 207 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); | 
|  | 208 | case MachineOperand::MO_ExternalSymbol: | 
|  | 209 | return !strcmp(getSymbolName(), Other.getSymbolName()) && | 
|  | 210 | getOffset() == Other.getOffset(); | 
| Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 211 | case MachineOperand::MO_BlockAddress: | 
|  | 212 | return getBlockAddress() == Other.getBlockAddress(); | 
| Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 213 | case MachineOperand::MO_MCSymbol: | 
|  | 214 | return getMCSymbol() == Other.getMCSymbol(); | 
| Chris Lattner | 24ad3ed | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 215 | case MachineOperand::MO_Metadata: | 
|  | 216 | return getMetadata() == Other.getMetadata(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 217 | } | 
|  | 218 | } | 
|  | 219 |  | 
|  | 220 | /// print - Print the specified machine operand. | 
|  | 221 | /// | 
| Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 222 | void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const { | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 223 | // If the instruction is embedded into a basic block, we can find the | 
|  | 224 | // target info for the instruction. | 
|  | 225 | if (!TM) | 
|  | 226 | if (const MachineInstr *MI = getParent()) | 
|  | 227 | if (const MachineBasicBlock *MBB = MI->getParent()) | 
|  | 228 | if (const MachineFunction *MF = MBB->getParent()) | 
|  | 229 | TM = &MF->getTarget(); | 
|  | 230 |  | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 231 | switch (getType()) { | 
|  | 232 | case MachineOperand::MO_Register: | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 233 | if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) { | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 234 | OS << "%reg" << getReg(); | 
|  | 235 | } else { | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 236 | if (TM) | 
| Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 237 | OS << "%" << TM->getRegisterInfo()->get(getReg()).Name; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 238 | else | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 239 | OS << "%physreg" << getReg(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 240 | } | 
| Dan Gohman | 2ccc839 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 241 |  | 
| Jakob Stoklund Olesen | 1fc8e75 | 2010-05-25 19:49:38 +0000 | [diff] [blame] | 242 | if (getSubReg() != 0) { | 
|  | 243 | if (TM) | 
|  | 244 | OS << ':' << TM->getRegisterInfo()->getSubRegIndexName(getSubReg()); | 
|  | 245 | else | 
|  | 246 | OS << ':' << getSubReg(); | 
|  | 247 | } | 
| Dan Gohman | 2ccc839 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 248 |  | 
| Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 249 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || | 
|  | 250 | isEarlyClobber()) { | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 251 | OS << '<'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 252 | bool NeedComma = false; | 
| Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 253 | if (isDef()) { | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 254 | if (NeedComma) OS << ','; | 
| Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 255 | if (isEarlyClobber()) | 
|  | 256 | OS << "earlyclobber,"; | 
| Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 257 | if (isImplicit()) | 
|  | 258 | OS << "imp-"; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 259 | OS << "def"; | 
|  | 260 | NeedComma = true; | 
| Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 261 | } else if (isImplicit()) { | 
| Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 262 | OS << "imp-use"; | 
| Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 263 | NeedComma = true; | 
|  | 264 | } | 
| Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 265 |  | 
| Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 266 | if (isKill() || isDead() || isUndef()) { | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 267 | if (NeedComma) OS << ','; | 
| Bill Wendling | 181eb73 | 2008-02-24 00:56:13 +0000 | [diff] [blame] | 268 | if (isKill())  OS << "kill"; | 
|  | 269 | if (isDead())  OS << "dead"; | 
| Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 270 | if (isUndef()) { | 
|  | 271 | if (isKill() || isDead()) | 
|  | 272 | OS << ','; | 
|  | 273 | OS << "undef"; | 
|  | 274 | } | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 275 | } | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 276 | OS << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 277 | } | 
|  | 278 | break; | 
|  | 279 | case MachineOperand::MO_Immediate: | 
|  | 280 | OS << getImm(); | 
|  | 281 | break; | 
| Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 282 | case MachineOperand::MO_FPImmediate: | 
| Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 283 | if (getFPImm()->getType()->isFloatTy()) | 
| Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 284 | OS << getFPImm()->getValueAPF().convertToFloat(); | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 285 | else | 
| Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 286 | OS << getFPImm()->getValueAPF().convertToDouble(); | 
| Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 287 | break; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 288 | case MachineOperand::MO_MachineBasicBlock: | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 289 | OS << "<BB#" << getMBB()->getNumber() << ">"; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 290 | break; | 
|  | 291 | case MachineOperand::MO_FrameIndex: | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 292 | OS << "<fi#" << getIndex() << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 293 | break; | 
|  | 294 | case MachineOperand::MO_ConstantPoolIndex: | 
| Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 295 | OS << "<cp#" << getIndex(); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 296 | if (getOffset()) OS << "+" << getOffset(); | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 297 | OS << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 298 | break; | 
|  | 299 | case MachineOperand::MO_JumpTableIndex: | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 300 | OS << "<jt#" << getIndex() << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 301 | break; | 
|  | 302 | case MachineOperand::MO_GlobalAddress: | 
| Dan Gohman | 8d4e3b5 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 303 | OS << "<ga:"; | 
|  | 304 | WriteAsOperand(OS, getGlobal(), /*PrintType=*/false); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 305 | if (getOffset()) OS << "+" << getOffset(); | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 306 | OS << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 307 | break; | 
|  | 308 | case MachineOperand::MO_ExternalSymbol: | 
|  | 309 | OS << "<es:" << getSymbolName(); | 
|  | 310 | if (getOffset()) OS << "+" << getOffset(); | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 311 | OS << '>'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 312 | break; | 
| Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 313 | case MachineOperand::MO_BlockAddress: | 
| Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 314 | OS << '<'; | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 315 | WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false); | 
| Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 316 | OS << '>'; | 
|  | 317 | break; | 
| Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 318 | case MachineOperand::MO_Metadata: | 
|  | 319 | OS << '<'; | 
|  | 320 | WriteAsOperand(OS, getMetadata(), /*PrintType=*/false); | 
|  | 321 | OS << '>'; | 
|  | 322 | break; | 
| Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 323 | case MachineOperand::MO_MCSymbol: | 
|  | 324 | OS << "<MCSym=" << *getMCSymbol() << '>'; | 
|  | 325 | break; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 326 | default: | 
| Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 327 | llvm_unreachable("Unrecognized operand type"); | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 328 | } | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 329 |  | 
|  | 330 | if (unsigned TF = getTargetFlags()) | 
|  | 331 | OS << "[TF=" << TF << ']'; | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 332 | } | 
|  | 333 |  | 
|  | 334 | //===----------------------------------------------------------------------===// | 
| Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 335 | // MachineMemOperand Implementation | 
|  | 336 | //===----------------------------------------------------------------------===// | 
|  | 337 |  | 
| Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 338 | /// getAddrSpace - Return the LLVM IR address space number that this pointer | 
|  | 339 | /// points into. | 
|  | 340 | unsigned MachinePointerInfo::getAddrSpace() const { | 
|  | 341 | if (V == 0) return 0; | 
|  | 342 | return cast<PointerType>(V->getType())->getAddressSpace(); | 
|  | 343 | } | 
|  | 344 |  | 
| Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 345 | /// getConstantPool - Return a MachinePointerInfo record that refers to the | 
|  | 346 | /// constant pool. | 
|  | 347 | MachinePointerInfo MachinePointerInfo::getConstantPool() { | 
|  | 348 | return MachinePointerInfo(PseudoSourceValue::getConstantPool()); | 
|  | 349 | } | 
|  | 350 |  | 
|  | 351 | /// getFixedStack - Return a MachinePointerInfo record that refers to the | 
|  | 352 | /// the specified FrameIndex. | 
|  | 353 | MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) { | 
|  | 354 | return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset); | 
|  | 355 | } | 
|  | 356 |  | 
| Chris Lattner | 1daa6f4 | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 357 | MachinePointerInfo MachinePointerInfo::getJumpTable() { | 
|  | 358 | return MachinePointerInfo(PseudoSourceValue::getJumpTable()); | 
|  | 359 | } | 
|  | 360 |  | 
|  | 361 | MachinePointerInfo MachinePointerInfo::getGOT() { | 
|  | 362 | return MachinePointerInfo(PseudoSourceValue::getGOT()); | 
|  | 363 | } | 
| Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 364 |  | 
| Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 365 | MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) { | 
|  | 366 | return MachinePointerInfo(PseudoSourceValue::getStack(), Offset); | 
|  | 367 | } | 
|  | 368 |  | 
| Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 369 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f, | 
| Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame^] | 370 | uint64_t s, unsigned int a, | 
|  | 371 | const MDNode *TBAAInfo) | 
| Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 372 | : PtrInfo(ptrinfo), Size(s), | 
| Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame^] | 373 | Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)), | 
|  | 374 | TBAAInfo(TBAAInfo) { | 
| Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 375 | assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) && | 
|  | 376 | "invalid pointer value"); | 
| Dan Gohman | 28f02fd | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 377 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); | 
| Dan Gohman | c5e1f98 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 378 | assert((isLoad() || isStore()) && "Not a load/store!"); | 
| Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 379 | } | 
|  | 380 |  | 
| Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 381 | /// Profile - Gather unique data for the object. | 
|  | 382 | /// | 
|  | 383 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { | 
| Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 384 | ID.AddInteger(getOffset()); | 
| Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 385 | ID.AddInteger(Size); | 
| Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 386 | ID.AddPointer(getValue()); | 
| Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 387 | ID.AddInteger(Flags); | 
|  | 388 | } | 
|  | 389 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 390 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { | 
|  | 391 | // The Value and Offset may differ due to CSE. But the flags and size | 
|  | 392 | // should be the same. | 
|  | 393 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); | 
|  | 394 | assert(MMO->getSize() == getSize() && "Size mismatch!"); | 
|  | 395 |  | 
|  | 396 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { | 
|  | 397 | // Update the alignment value. | 
| David Greene | ba2b297 | 2010-02-15 16:48:31 +0000 | [diff] [blame] | 398 | Flags = (Flags & ((1 << MOMaxBits) - 1)) | | 
|  | 399 | ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits); | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 400 | // Also update the base and offset, because the new alignment may | 
|  | 401 | // not be applicable with the old ones. | 
| Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 402 | PtrInfo = MMO->PtrInfo; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 403 | } | 
|  | 404 | } | 
|  | 405 |  | 
| Dan Gohman | 4b2ebc1 | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 406 | /// getAlignment - Return the minimum known alignment in bytes of the | 
|  | 407 | /// actual memory reference. | 
|  | 408 | uint64_t MachineMemOperand::getAlignment() const { | 
|  | 409 | return MinAlign(getBaseAlignment(), getOffset()); | 
|  | 410 | } | 
|  | 411 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 412 | raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) { | 
|  | 413 | assert((MMO.isLoad() || MMO.isStore()) && | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 414 | "SV has to be a load, store or both."); | 
|  | 415 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 416 | if (MMO.isVolatile()) | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 417 | OS << "Volatile "; | 
|  | 418 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 419 | if (MMO.isLoad()) | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 420 | OS << "LD"; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 421 | if (MMO.isStore()) | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 422 | OS << "ST"; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 423 | OS << MMO.getSize(); | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 424 |  | 
|  | 425 | // Print the address information. | 
|  | 426 | OS << "["; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 427 | if (!MMO.getValue()) | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 428 | OS << "<unknown>"; | 
|  | 429 | else | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 430 | WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false); | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 431 |  | 
|  | 432 | // If the alignment of the memory reference itself differs from the alignment | 
|  | 433 | // of the base pointer, print the base alignment explicitly, next to the base | 
|  | 434 | // pointer. | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 435 | if (MMO.getBaseAlignment() != MMO.getAlignment()) | 
|  | 436 | OS << "(align=" << MMO.getBaseAlignment() << ")"; | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 437 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 438 | if (MMO.getOffset() != 0) | 
|  | 439 | OS << "+" << MMO.getOffset(); | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 440 | OS << "]"; | 
|  | 441 |  | 
|  | 442 | // Print the alignment of the reference. | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 443 | if (MMO.getBaseAlignment() != MMO.getAlignment() || | 
|  | 444 | MMO.getBaseAlignment() != MMO.getSize()) | 
|  | 445 | OS << "(align=" << MMO.getAlignment() << ")"; | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 446 |  | 
| Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame^] | 447 | // Print TBAA info. | 
|  | 448 | if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) { | 
|  | 449 | OS << "(tbaa="; | 
|  | 450 | if (TBAAInfo->getNumOperands() > 0) | 
|  | 451 | WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false); | 
|  | 452 | else | 
|  | 453 | OS << "<unknown>"; | 
|  | 454 | OS << ")"; | 
|  | 455 | } | 
|  | 456 |  | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 457 | return OS; | 
|  | 458 | } | 
|  | 459 |  | 
| Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 460 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 461 | // MachineInstr Implementation | 
|  | 462 | //===----------------------------------------------------------------------===// | 
|  | 463 |  | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 464 | /// MachineInstr ctor - This constructor creates a dummy MachineInstr with | 
| Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 465 | /// TID NULL and no operands. | 
| Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 466 | MachineInstr::MachineInstr() | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 467 | : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0), | 
| Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 468 | Parent(0) { | 
| Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 469 | // Make sure that we get added to a machine basicblock | 
|  | 470 | LeakDetector::addGarbageObject(this); | 
| Chris Lattner | 7279122 | 2002-10-28 20:59:49 +0000 | [diff] [blame] | 471 | } | 
|  | 472 |  | 
| Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 473 | void MachineInstr::addImplicitDefUseOperands() { | 
|  | 474 | if (TID->ImplicitDefs) | 
| Chris Lattner | a4161ee | 2007-12-30 00:12:25 +0000 | [diff] [blame] | 475 | for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs) | 
| Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 476 | addOperand(MachineOperand::CreateReg(*ImpDefs, true, true)); | 
| Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 477 | if (TID->ImplicitUses) | 
| Chris Lattner | a4161ee | 2007-12-30 00:12:25 +0000 | [diff] [blame] | 478 | for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses) | 
| Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 479 | addOperand(MachineOperand::CreateReg(*ImpUses, false, true)); | 
| Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 480 | } | 
|  | 481 |  | 
| Bob Wilson | 0855cad | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 482 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the | 
|  | 483 | /// implicit operands. It reserves space for the number of operands specified by | 
|  | 484 | /// the TargetInstrDesc. | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 485 | MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp) | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 486 | : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), | 
| Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 487 | MemRefs(0), MemRefsEnd(0), Parent(0) { | 
| Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 488 | if (!NoImp) | 
|  | 489 | NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses(); | 
| Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 490 | Operands.reserve(NumImplicitOps + TID->getNumOperands()); | 
| Evan Cheng | fa94572 | 2007-10-13 02:23:01 +0000 | [diff] [blame] | 491 | if (!NoImp) | 
|  | 492 | addImplicitDefUseOperands(); | 
| Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 493 | // Make sure that we get added to a machine basicblock | 
|  | 494 | LeakDetector::addGarbageObject(this); | 
| Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 495 | } | 
|  | 496 |  | 
| Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 497 | /// MachineInstr ctor - As above, but with a DebugLoc. | 
|  | 498 | MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl, | 
|  | 499 | bool NoImp) | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 500 | : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0), | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 501 | Parent(0), debugLoc(dl) { | 
| Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 502 | if (!NoImp) | 
|  | 503 | NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses(); | 
| Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 504 | Operands.reserve(NumImplicitOps + TID->getNumOperands()); | 
|  | 505 | if (!NoImp) | 
|  | 506 | addImplicitDefUseOperands(); | 
|  | 507 | // Make sure that we get added to a machine basicblock | 
|  | 508 | LeakDetector::addGarbageObject(this); | 
|  | 509 | } | 
|  | 510 |  | 
|  | 511 | /// MachineInstr ctor - Work exactly the same as the ctor two above, except | 
|  | 512 | /// that the MachineInstr is created and added to the end of the specified | 
|  | 513 | /// basic block. | 
| Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 514 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid) | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 515 | : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), | 
| Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 516 | MemRefs(0), MemRefsEnd(0), Parent(0) { | 
| Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 517 | assert(MBB && "Cannot use inserting ctor with null basic block!"); | 
| Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 518 | NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses(); | 
| Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 519 | Operands.reserve(NumImplicitOps + TID->getNumOperands()); | 
|  | 520 | addImplicitDefUseOperands(); | 
|  | 521 | // Make sure that we get added to a machine basicblock | 
|  | 522 | LeakDetector::addGarbageObject(this); | 
|  | 523 | MBB->push_back(this);  // Add instruction to end of basic block! | 
|  | 524 | } | 
|  | 525 |  | 
|  | 526 | /// MachineInstr ctor - As above, but with a DebugLoc. | 
|  | 527 | /// | 
|  | 528 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl, | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 529 | const TargetInstrDesc &tid) | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 530 | : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0), | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 531 | Parent(0), debugLoc(dl) { | 
| Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 532 | assert(MBB && "Cannot use inserting ctor with null basic block!"); | 
| Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 533 | NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses(); | 
| Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 534 | Operands.reserve(NumImplicitOps + TID->getNumOperands()); | 
| Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 535 | addImplicitDefUseOperands(); | 
| Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 536 | // Make sure that we get added to a machine basicblock | 
|  | 537 | LeakDetector::addGarbageObject(this); | 
| Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 538 | MBB->push_back(this);  // Add instruction to end of basic block! | 
|  | 539 | } | 
|  | 540 |  | 
| Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 541 | /// MachineInstr ctor - Copies MachineInstr arg exactly | 
|  | 542 | /// | 
| Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 543 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) | 
| Dan Gohman | 834651c | 2009-11-16 22:49:38 +0000 | [diff] [blame] | 544 | : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0), | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 545 | MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd), | 
|  | 546 | Parent(0), debugLoc(MI.getDebugLoc()) { | 
| Chris Lattner | 943b5e1 | 2006-05-04 19:14:44 +0000 | [diff] [blame] | 547 | Operands.reserve(MI.getNumOperands()); | 
| Tanya Lattner | b5159ed | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 548 |  | 
| Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 549 | // Add operands | 
| Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 550 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) | 
|  | 551 | addOperand(MI.getOperand(i)); | 
|  | 552 | NumImplicitOps = MI.NumImplicitOps; | 
| Tanya Lattner | 0c63e03 | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 553 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 554 | // Set parent to null. | 
| Chris Lattner | f20c1a4 | 2007-12-31 04:56:33 +0000 | [diff] [blame] | 555 | Parent = 0; | 
| Dan Gohman | 6116a73 | 2008-07-21 18:47:29 +0000 | [diff] [blame] | 556 |  | 
|  | 557 | LeakDetector::addGarbageObject(this); | 
| Tanya Lattner | 466b534 | 2004-05-23 19:35:12 +0000 | [diff] [blame] | 558 | } | 
|  | 559 |  | 
| Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 560 | MachineInstr::~MachineInstr() { | 
| Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 561 | LeakDetector::removeGarbageObject(this); | 
| Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 562 | #ifndef NDEBUG | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 563 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { | 
| Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 564 | assert(Operands[i].ParentMI == this && "ParentMI mismatch!"); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 565 | assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) && | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 566 | "Reg operand def/use list corrupted"); | 
|  | 567 | } | 
| Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 568 | #endif | 
| Alkis Evlogimenos | aad5c05 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 569 | } | 
|  | 570 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 571 | /// getRegInfo - If this instruction is embedded into a MachineFunction, | 
|  | 572 | /// return the MachineRegisterInfo object for the current function, otherwise | 
|  | 573 | /// return null. | 
|  | 574 | MachineRegisterInfo *MachineInstr::getRegInfo() { | 
|  | 575 | if (MachineBasicBlock *MBB = getParent()) | 
| Dan Gohman | 4e526b9 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 576 | return &MBB->getParent()->getRegInfo(); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 577 | return 0; | 
|  | 578 | } | 
|  | 579 |  | 
|  | 580 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in | 
|  | 581 | /// this instruction from their respective use lists.  This requires that the | 
|  | 582 | /// operands already be on their use lists. | 
|  | 583 | void MachineInstr::RemoveRegOperandsFromUseLists() { | 
|  | 584 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 585 | if (Operands[i].isReg()) | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 586 | Operands[i].RemoveRegOperandFromRegInfo(); | 
|  | 587 | } | 
|  | 588 | } | 
|  | 589 |  | 
|  | 590 | /// AddRegOperandsToUseLists - Add all of the register operands in | 
|  | 591 | /// this instruction from their respective use lists.  This requires that the | 
|  | 592 | /// operands not be on their use lists yet. | 
|  | 593 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) { | 
|  | 594 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 595 | if (Operands[i].isReg()) | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 596 | Operands[i].AddRegOperandToRegInfo(&RegInfo); | 
|  | 597 | } | 
|  | 598 | } | 
|  | 599 |  | 
|  | 600 |  | 
|  | 601 | /// addOperand - Add the specified operand to the instruction.  If it is an | 
|  | 602 | /// implicit operand, it is added to the end of the operand list.  If it is | 
|  | 603 | /// an explicit operand it is added at the end of the explicit operand list | 
|  | 604 | /// (before the first implicit operand). | 
|  | 605 | void MachineInstr::addOperand(const MachineOperand &Op) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 606 | bool isImpReg = Op.isReg() && Op.isImplicit(); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 607 | assert((isImpReg || !OperandsComplete()) && | 
|  | 608 | "Trying to add an operand to a machine instr that is already done!"); | 
|  | 609 |  | 
| Dan Gohman | bcf28c0 | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 610 | MachineRegisterInfo *RegInfo = getRegInfo(); | 
|  | 611 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 612 | // If we are adding the operand to the end of the list, our job is simpler. | 
|  | 613 | // This is true most of the time, so this is a reasonable optimization. | 
|  | 614 | if (isImpReg || NumImplicitOps == 0) { | 
|  | 615 | // We can only do this optimization if we know that the operand list won't | 
|  | 616 | // reallocate. | 
|  | 617 | if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) { | 
|  | 618 | Operands.push_back(Op); | 
|  | 619 |  | 
|  | 620 | // Set the parent of the operand. | 
|  | 621 | Operands.back().ParentMI = this; | 
|  | 622 |  | 
|  | 623 | // If the operand is a register, update the operand's use list. | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 624 | if (Op.isReg()) { | 
| Dan Gohman | bcf28c0 | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 625 | Operands.back().AddRegOperandToRegInfo(RegInfo); | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 626 | // If the register operand is flagged as early, mark the operand as such | 
|  | 627 | unsigned OpNo = Operands.size() - 1; | 
|  | 628 | if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1) | 
|  | 629 | Operands[OpNo].setIsEarlyClobber(true); | 
|  | 630 | } | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 631 | return; | 
|  | 632 | } | 
|  | 633 | } | 
|  | 634 |  | 
|  | 635 | // Otherwise, we have to insert a real operand before any implicit ones. | 
|  | 636 | unsigned OpNo = Operands.size()-NumImplicitOps; | 
|  | 637 |  | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 638 | // If this instruction isn't embedded into a function, then we don't need to | 
|  | 639 | // update any operand lists. | 
|  | 640 | if (RegInfo == 0) { | 
|  | 641 | // Simple insertion, no reginfo update needed for other register operands. | 
|  | 642 | Operands.insert(Operands.begin()+OpNo, Op); | 
|  | 643 | Operands[OpNo].ParentMI = this; | 
|  | 644 |  | 
|  | 645 | // Do explicitly set the reginfo for this operand though, to ensure the | 
|  | 646 | // next/prev fields are properly nulled out. | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 647 | if (Operands[OpNo].isReg()) { | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 648 | Operands[OpNo].AddRegOperandToRegInfo(0); | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 649 | // If the register operand is flagged as early, mark the operand as such | 
|  | 650 | if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1) | 
|  | 651 | Operands[OpNo].setIsEarlyClobber(true); | 
|  | 652 | } | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 653 |  | 
|  | 654 | } else if (Operands.size()+1 <= Operands.capacity()) { | 
|  | 655 | // Otherwise, we have to remove register operands from their register use | 
|  | 656 | // list, add the operand, then add the register operands back to their use | 
|  | 657 | // list.  This also must handle the case when the operand list reallocates | 
|  | 658 | // to somewhere else. | 
|  | 659 |  | 
|  | 660 | // If insertion of this operand won't cause reallocation of the operand | 
|  | 661 | // list, just remove the implicit operands, add the operand, then re-add all | 
|  | 662 | // the rest of the operands. | 
|  | 663 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 664 | assert(Operands[i].isReg() && "Should only be an implicit reg!"); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 665 | Operands[i].RemoveRegOperandFromRegInfo(); | 
|  | 666 | } | 
|  | 667 |  | 
|  | 668 | // Add the operand.  If it is a register, add it to the reg list. | 
|  | 669 | Operands.insert(Operands.begin()+OpNo, Op); | 
|  | 670 | Operands[OpNo].ParentMI = this; | 
|  | 671 |  | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 672 | if (Operands[OpNo].isReg()) { | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 673 | Operands[OpNo].AddRegOperandToRegInfo(RegInfo); | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 674 | // If the register operand is flagged as early, mark the operand as such | 
|  | 675 | if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1) | 
|  | 676 | Operands[OpNo].setIsEarlyClobber(true); | 
|  | 677 | } | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 678 |  | 
|  | 679 | // Re-add all the implicit ops. | 
|  | 680 | for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 681 | assert(Operands[i].isReg() && "Should only be an implicit reg!"); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 682 | Operands[i].AddRegOperandToRegInfo(RegInfo); | 
|  | 683 | } | 
|  | 684 | } else { | 
|  | 685 | // Otherwise, we will be reallocating the operand list.  Remove all reg | 
|  | 686 | // operands from their list, then readd them after the operand list is | 
|  | 687 | // reallocated. | 
|  | 688 | RemoveRegOperandsFromUseLists(); | 
|  | 689 |  | 
|  | 690 | Operands.insert(Operands.begin()+OpNo, Op); | 
|  | 691 | Operands[OpNo].ParentMI = this; | 
|  | 692 |  | 
|  | 693 | // Re-add all the operands. | 
|  | 694 | AddRegOperandsToUseLists(*RegInfo); | 
| Jim Grosbach | 0680172 | 2009-12-16 19:43:02 +0000 | [diff] [blame] | 695 |  | 
|  | 696 | // If the register operand is flagged as early, mark the operand as such | 
|  | 697 | if (Operands[OpNo].isReg() | 
|  | 698 | && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1) | 
|  | 699 | Operands[OpNo].setIsEarlyClobber(true); | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 700 | } | 
|  | 701 | } | 
|  | 702 |  | 
|  | 703 | /// RemoveOperand - Erase an operand  from an instruction, leaving it with one | 
|  | 704 | /// fewer operand than it started with. | 
|  | 705 | /// | 
|  | 706 | void MachineInstr::RemoveOperand(unsigned OpNo) { | 
|  | 707 | assert(OpNo < Operands.size() && "Invalid operand number"); | 
|  | 708 |  | 
|  | 709 | // Special case removing the last one. | 
|  | 710 | if (OpNo == Operands.size()-1) { | 
|  | 711 | // If needed, remove from the reg def/use list. | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 712 | if (Operands.back().isReg() && Operands.back().isOnRegUseList()) | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 713 | Operands.back().RemoveRegOperandFromRegInfo(); | 
|  | 714 |  | 
|  | 715 | Operands.pop_back(); | 
|  | 716 | return; | 
|  | 717 | } | 
|  | 718 |  | 
|  | 719 | // Otherwise, we are removing an interior operand.  If we have reginfo to | 
|  | 720 | // update, remove all operands that will be shifted down from their reg lists, | 
|  | 721 | // move everything down, then re-add them. | 
|  | 722 | MachineRegisterInfo *RegInfo = getRegInfo(); | 
|  | 723 | if (RegInfo) { | 
|  | 724 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 725 | if (Operands[i].isReg()) | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 726 | Operands[i].RemoveRegOperandFromRegInfo(); | 
|  | 727 | } | 
|  | 728 | } | 
|  | 729 |  | 
|  | 730 | Operands.erase(Operands.begin()+OpNo); | 
|  | 731 |  | 
|  | 732 | if (RegInfo) { | 
|  | 733 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 734 | if (Operands[i].isReg()) | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 735 | Operands[i].AddRegOperandToRegInfo(RegInfo); | 
|  | 736 | } | 
|  | 737 | } | 
|  | 738 | } | 
|  | 739 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 740 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. | 
|  | 741 | /// This function should be used only occasionally. The setMemRefs function | 
|  | 742 | /// is the primary method for setting up a MachineInstr's MemRefs list. | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 743 | void MachineInstr::addMemOperand(MachineFunction &MF, | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 744 | MachineMemOperand *MO) { | 
|  | 745 | mmo_iterator OldMemRefs = MemRefs; | 
|  | 746 | mmo_iterator OldMemRefsEnd = MemRefsEnd; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 747 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 748 | size_t NewNum = (MemRefsEnd - MemRefs) + 1; | 
|  | 749 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); | 
|  | 750 | mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 751 |  | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 752 | std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs); | 
|  | 753 | NewMemRefs[NewNum - 1] = MO; | 
|  | 754 |  | 
|  | 755 | MemRefs = NewMemRefs; | 
|  | 756 | MemRefsEnd = NewMemRefsEnd; | 
|  | 757 | } | 
| Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 758 |  | 
| Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 759 | bool MachineInstr::isIdenticalTo(const MachineInstr *Other, | 
|  | 760 | MICheckType Check) const { | 
| Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 761 | // If opcodes or number of operands are not the same then the two | 
|  | 762 | // instructions are obviously not identical. | 
|  | 763 | if (Other->getOpcode() != getOpcode() || | 
|  | 764 | Other->getNumOperands() != getNumOperands()) | 
|  | 765 | return false; | 
|  | 766 |  | 
|  | 767 | // Check operands to make sure they match. | 
|  | 768 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 769 | const MachineOperand &MO = getOperand(i); | 
|  | 770 | const MachineOperand &OMO = Other->getOperand(i); | 
|  | 771 | // Clients may or may not want to ignore defs when testing for equality. | 
|  | 772 | // For example, machine CSE pass only cares about finding common | 
|  | 773 | // subexpressions, so it's safe to ignore virtual register defs. | 
|  | 774 | if (Check != CheckDefs && MO.isReg() && MO.isDef()) { | 
|  | 775 | if (Check == IgnoreDefs) | 
|  | 776 | continue; | 
|  | 777 | // Check == IgnoreVRegDefs | 
|  | 778 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || | 
|  | 779 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) | 
|  | 780 | if (MO.getReg() != OMO.getReg()) | 
|  | 781 | return false; | 
|  | 782 | } else if (!MO.isIdenticalTo(OMO)) | 
| Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 783 | return false; | 
| Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 784 | } | 
|  | 785 | return true; | 
| Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 786 | } | 
|  | 787 |  | 
| Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 788 | /// removeFromParent - This method unlinks 'this' from the containing basic | 
|  | 789 | /// block, and returns it, but does not delete it. | 
|  | 790 | MachineInstr *MachineInstr::removeFromParent() { | 
|  | 791 | assert(getParent() && "Not embedded in a basic block!"); | 
|  | 792 | getParent()->remove(this); | 
|  | 793 | return this; | 
|  | 794 | } | 
|  | 795 |  | 
|  | 796 |  | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 797 | /// eraseFromParent - This method unlinks 'this' from the containing basic | 
|  | 798 | /// block, and deletes it. | 
|  | 799 | void MachineInstr::eraseFromParent() { | 
|  | 800 | assert(getParent() && "Not embedded in a basic block!"); | 
|  | 801 | getParent()->erase(this); | 
|  | 802 | } | 
|  | 803 |  | 
|  | 804 |  | 
| Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 805 | /// OperandComplete - Return true if it's illegal to add a new operand | 
|  | 806 | /// | 
| Chris Lattner | 2a90ba6 | 2004-02-12 16:09:53 +0000 | [diff] [blame] | 807 | bool MachineInstr::OperandsComplete() const { | 
| Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 808 | unsigned short NumOperands = TID->getNumOperands(); | 
| Chris Lattner | 8f707e1 | 2008-01-07 05:19:29 +0000 | [diff] [blame] | 809 | if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands) | 
| Vikram S. Adve | 3497782 | 2003-05-31 07:39:06 +0000 | [diff] [blame] | 810 | return true;  // Broken: we have all the operands of this instruction! | 
| Chris Lattner | 413746e | 2002-10-28 20:48:39 +0000 | [diff] [blame] | 811 | return false; | 
|  | 812 | } | 
|  | 813 |  | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 814 | /// getNumExplicitOperands - Returns the number of non-implicit operands. | 
|  | 815 | /// | 
|  | 816 | unsigned MachineInstr::getNumExplicitOperands() const { | 
| Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 817 | unsigned NumOperands = TID->getNumOperands(); | 
| Chris Lattner | 8f707e1 | 2008-01-07 05:19:29 +0000 | [diff] [blame] | 818 | if (!TID->isVariadic()) | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 819 | return NumOperands; | 
|  | 820 |  | 
| Dan Gohman | 9407cd4 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 821 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { | 
|  | 822 | const MachineOperand &MO = getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 823 | if (!MO.isReg() || !MO.isImplicit()) | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 824 | NumOperands++; | 
|  | 825 | } | 
|  | 826 | return NumOperands; | 
|  | 827 | } | 
|  | 828 |  | 
| Chris Lattner | 8ace2cd | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 829 |  | 
| Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 830 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of | 
| Jim Grosbach | f9ca50e | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 831 | /// the specific register or -1 if it is not found. It further tightens | 
| Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 832 | /// the search criteria to a use that kills the register if isKill is true. | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 833 | int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill, | 
|  | 834 | const TargetRegisterInfo *TRI) const { | 
| Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 835 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
| Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 836 | const MachineOperand &MO = getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 837 | if (!MO.isReg() || !MO.isUse()) | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 838 | continue; | 
|  | 839 | unsigned MOReg = MO.getReg(); | 
|  | 840 | if (!MOReg) | 
|  | 841 | continue; | 
|  | 842 | if (MOReg == Reg || | 
|  | 843 | (TRI && | 
|  | 844 | TargetRegisterInfo::isPhysicalRegister(MOReg) && | 
|  | 845 | TargetRegisterInfo::isPhysicalRegister(Reg) && | 
|  | 846 | TRI->isSubRegister(MOReg, Reg))) | 
| Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 847 | if (!isKill || MO.isKill()) | 
| Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 848 | return i; | 
| Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 849 | } | 
| Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 850 | return -1; | 
| Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 851 | } | 
| Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 852 |  | 
| Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 853 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) | 
|  | 854 | /// indicating if this instruction reads or writes Reg. This also considers | 
|  | 855 | /// partial defines. | 
|  | 856 | std::pair<bool,bool> | 
|  | 857 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, | 
|  | 858 | SmallVectorImpl<unsigned> *Ops) const { | 
|  | 859 | bool PartDef = false; // Partial redefine. | 
|  | 860 | bool FullDef = false; // Full define. | 
|  | 861 | bool Use = false; | 
| Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 862 |  | 
|  | 863 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 864 | const MachineOperand &MO = getOperand(i); | 
|  | 865 | if (!MO.isReg() || MO.getReg() != Reg) | 
|  | 866 | continue; | 
| Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 867 | if (Ops) | 
|  | 868 | Ops->push_back(i); | 
| Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 869 | if (MO.isUse()) | 
| Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 870 | Use |= !MO.isUndef(); | 
|  | 871 | else if (MO.getSubReg()) | 
| Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 872 | PartDef = true; | 
|  | 873 | else | 
|  | 874 | FullDef = true; | 
|  | 875 | } | 
| Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 876 | // A partial redefine uses Reg unless there is also a full define. | 
|  | 877 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); | 
| Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 878 | } | 
|  | 879 |  | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 880 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of | 
| Dan Gohman | 703bfe6 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 881 | /// the specified register or -1 if it is not found. If isDead is true, defs | 
|  | 882 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it | 
|  | 883 | /// also checks if there is a def of a super-register. | 
| Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 884 | int | 
|  | 885 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, | 
|  | 886 | const TargetRegisterInfo *TRI) const { | 
|  | 887 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); | 
| Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 888 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 889 | const MachineOperand &MO = getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 890 | if (!MO.isReg() || !MO.isDef()) | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 891 | continue; | 
|  | 892 | unsigned MOReg = MO.getReg(); | 
| Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 893 | bool Found = (MOReg == Reg); | 
|  | 894 | if (!Found && TRI && isPhys && | 
|  | 895 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { | 
|  | 896 | if (Overlap) | 
|  | 897 | Found = TRI->regsOverlap(MOReg, Reg); | 
|  | 898 | else | 
|  | 899 | Found = TRI->isSubRegister(MOReg, Reg); | 
|  | 900 | } | 
|  | 901 | if (Found && (!isDead || MO.isDead())) | 
|  | 902 | return i; | 
| Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 903 | } | 
| Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 904 | return -1; | 
| Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 905 | } | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 906 |  | 
| Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 907 | /// findFirstPredOperandIdx() - Find the index of the first operand in the | 
|  | 908 | /// operand list that is used to represent the predicate. It returns -1 if | 
|  | 909 | /// none is found. | 
|  | 910 | int MachineInstr::findFirstPredOperandIdx() const { | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 911 | const TargetInstrDesc &TID = getDesc(); | 
|  | 912 | if (TID.isPredicable()) { | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 913 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 914 | if (TID.OpInfo[i].isPredicate()) | 
| Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 915 | return i; | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 916 | } | 
|  | 917 |  | 
| Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 918 | return -1; | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 919 | } | 
| Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 920 |  | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 921 | /// isRegTiedToUseOperand - Given the index of a register def operand, | 
|  | 922 | /// check if the register def is tied to a source operand, due to either | 
|  | 923 | /// two-address elimination or inline assembly constraints. Returns the | 
|  | 924 | /// first tied use operand index by reference is UseOpIdx is not null. | 
| Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 925 | bool MachineInstr:: | 
|  | 926 | isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const { | 
| Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 927 | if (isInlineAsm()) { | 
| Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 928 | assert(DefOpIdx >= 3); | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 929 | const MachineOperand &MO = getOperand(DefOpIdx); | 
| Chris Lattner | c30aa7b | 2009-04-09 23:33:34 +0000 | [diff] [blame] | 930 | if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0) | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 931 | return false; | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 932 | // Determine the actual operand index that corresponds to this index. | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 933 | unsigned DefNo = 0; | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 934 | unsigned DefPart = 0; | 
| Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 935 | for (unsigned i = 2, e = getNumOperands(); i < e; ) { | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 936 | const MachineOperand &FMO = getOperand(i); | 
| Jakob Stoklund Olesen | 45d34fe | 2009-07-19 19:09:59 +0000 | [diff] [blame] | 937 | // After the normal asm operands there may be additional imp-def regs. | 
|  | 938 | if (!FMO.isImm()) | 
|  | 939 | return false; | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 940 | // Skip over this def. | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 941 | unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm()); | 
|  | 942 | unsigned PrevDef = i + 1; | 
|  | 943 | i = PrevDef + NumOps; | 
|  | 944 | if (i > DefOpIdx) { | 
|  | 945 | DefPart = DefOpIdx - PrevDef; | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 946 | break; | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 947 | } | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 948 | ++DefNo; | 
|  | 949 | } | 
| Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 950 | for (unsigned i = 2, e = getNumOperands(); i != e; ++i) { | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 951 | const MachineOperand &FMO = getOperand(i); | 
|  | 952 | if (!FMO.isImm()) | 
|  | 953 | continue; | 
|  | 954 | if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse()) | 
|  | 955 | continue; | 
|  | 956 | unsigned Idx; | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 957 | if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) && | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 958 | Idx == DefNo) { | 
|  | 959 | if (UseOpIdx) | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 960 | *UseOpIdx = (unsigned)i + 1 + DefPart; | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 961 | return true; | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 962 | } | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 963 | } | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 964 | return false; | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 965 | } | 
|  | 966 |  | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 967 | assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!"); | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 968 | const TargetInstrDesc &TID = getDesc(); | 
| Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 969 | for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) { | 
|  | 970 | const MachineOperand &MO = getOperand(i); | 
| Dan Gohman | 2ce7f20 | 2008-12-05 05:45:42 +0000 | [diff] [blame] | 971 | if (MO.isReg() && MO.isUse() && | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 972 | TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) { | 
|  | 973 | if (UseOpIdx) | 
|  | 974 | *UseOpIdx = (unsigned)i; | 
| Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 975 | return true; | 
| Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 976 | } | 
| Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 977 | } | 
|  | 978 | return false; | 
|  | 979 | } | 
|  | 980 |  | 
| Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 981 | /// isRegTiedToDefOperand - Return true if the operand of the specified index | 
|  | 982 | /// is a register use and it is tied to an def operand. It also returns the def | 
|  | 983 | /// operand index by reference. | 
| Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 984 | bool MachineInstr:: | 
|  | 985 | isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const { | 
| Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 986 | if (isInlineAsm()) { | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 987 | const MachineOperand &MO = getOperand(UseOpIdx); | 
| Chris Lattner | 0c8382c | 2009-04-09 16:50:43 +0000 | [diff] [blame] | 988 | if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0) | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 989 | return false; | 
| Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 990 |  | 
|  | 991 | // Find the flag operand corresponding to UseOpIdx | 
|  | 992 | unsigned FlagIdx, NumOps=0; | 
| Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 993 | for (FlagIdx = 2; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) { | 
| Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 994 | const MachineOperand &UFMO = getOperand(FlagIdx); | 
| Jakob Stoklund Olesen | 45d34fe | 2009-07-19 19:09:59 +0000 | [diff] [blame] | 995 | // After the normal asm operands there may be additional imp-def regs. | 
|  | 996 | if (!UFMO.isImm()) | 
|  | 997 | return false; | 
| Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 998 | NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm()); | 
|  | 999 | assert(NumOps < getNumOperands() && "Invalid inline asm flag"); | 
|  | 1000 | if (UseOpIdx < FlagIdx+NumOps+1) | 
|  | 1001 | break; | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1002 | } | 
| Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1003 | if (FlagIdx >= UseOpIdx) | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1004 | return false; | 
| Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1005 | const MachineOperand &UFMO = getOperand(FlagIdx); | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1006 | unsigned DefNo; | 
|  | 1007 | if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) { | 
|  | 1008 | if (!DefOpIdx) | 
|  | 1009 | return true; | 
|  | 1010 |  | 
| Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 1011 | unsigned DefIdx = 2; | 
|  | 1012 | // Remember to adjust the index. First operand is asm string, second is | 
|  | 1013 | // the AlignStack bit, then there is a flag for each. | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1014 | while (DefNo) { | 
|  | 1015 | const MachineOperand &FMO = getOperand(DefIdx); | 
|  | 1016 | assert(FMO.isImm()); | 
|  | 1017 | // Skip over this def. | 
|  | 1018 | DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1; | 
|  | 1019 | --DefNo; | 
|  | 1020 | } | 
| Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1021 | *DefOpIdx = DefIdx + UseOpIdx - FlagIdx; | 
| Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1022 | return true; | 
|  | 1023 | } | 
|  | 1024 | return false; | 
|  | 1025 | } | 
|  | 1026 |  | 
| Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1027 | const TargetInstrDesc &TID = getDesc(); | 
|  | 1028 | if (UseOpIdx >= TID.getNumOperands()) | 
|  | 1029 | return false; | 
|  | 1030 | const MachineOperand &MO = getOperand(UseOpIdx); | 
|  | 1031 | if (!MO.isReg() || !MO.isUse()) | 
|  | 1032 | return false; | 
|  | 1033 | int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO); | 
|  | 1034 | if (DefIdx == -1) | 
|  | 1035 | return false; | 
|  | 1036 | if (DefOpIdx) | 
|  | 1037 | *DefOpIdx = (unsigned)DefIdx; | 
|  | 1038 | return true; | 
|  | 1039 | } | 
|  | 1040 |  | 
| Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1041 | /// clearKillInfo - Clears kill flags on all operands. | 
|  | 1042 | /// | 
|  | 1043 | void MachineInstr::clearKillInfo() { | 
|  | 1044 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1045 | MachineOperand &MO = getOperand(i); | 
|  | 1046 | if (MO.isReg() && MO.isUse()) | 
|  | 1047 | MO.setIsKill(false); | 
|  | 1048 | } | 
|  | 1049 | } | 
|  | 1050 |  | 
| Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1051 | /// copyKillDeadInfo - Copies kill / dead operand properties from MI. | 
|  | 1052 | /// | 
|  | 1053 | void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) { | 
|  | 1054 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 1055 | const MachineOperand &MO = MI->getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1056 | if (!MO.isReg() || (!MO.isKill() && !MO.isDead())) | 
| Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1057 | continue; | 
|  | 1058 | for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) { | 
|  | 1059 | MachineOperand &MOp = getOperand(j); | 
|  | 1060 | if (!MOp.isIdenticalTo(MO)) | 
|  | 1061 | continue; | 
|  | 1062 | if (MO.isKill()) | 
|  | 1063 | MOp.setIsKill(); | 
|  | 1064 | else | 
|  | 1065 | MOp.setIsDead(); | 
|  | 1066 | break; | 
|  | 1067 | } | 
|  | 1068 | } | 
|  | 1069 | } | 
|  | 1070 |  | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1071 | /// copyPredicates - Copies predicate operand(s) from MI. | 
|  | 1072 | void MachineInstr::copyPredicates(const MachineInstr *MI) { | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1073 | const TargetInstrDesc &TID = MI->getDesc(); | 
| Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1074 | if (!TID.isPredicable()) | 
|  | 1075 | return; | 
|  | 1076 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 1077 | if (TID.OpInfo[i].isPredicate()) { | 
|  | 1078 | // Predicated operands must be last operands. | 
|  | 1079 | addOperand(MI->getOperand(i)); | 
| Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1080 | } | 
|  | 1081 | } | 
|  | 1082 | } | 
|  | 1083 |  | 
| Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1084 | void MachineInstr::substituteRegister(unsigned FromReg, | 
|  | 1085 | unsigned ToReg, | 
|  | 1086 | unsigned SubIdx, | 
|  | 1087 | const TargetRegisterInfo &RegInfo) { | 
|  | 1088 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { | 
|  | 1089 | if (SubIdx) | 
|  | 1090 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); | 
|  | 1091 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1092 | MachineOperand &MO = getOperand(i); | 
|  | 1093 | if (!MO.isReg() || MO.getReg() != FromReg) | 
|  | 1094 | continue; | 
|  | 1095 | MO.substPhysReg(ToReg, RegInfo); | 
|  | 1096 | } | 
|  | 1097 | } else { | 
|  | 1098 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1099 | MachineOperand &MO = getOperand(i); | 
|  | 1100 | if (!MO.isReg() || MO.getReg() != FromReg) | 
|  | 1101 | continue; | 
|  | 1102 | MO.substVirtReg(ToReg, SubIdx, RegInfo); | 
|  | 1103 | } | 
|  | 1104 | } | 
|  | 1105 | } | 
|  | 1106 |  | 
| Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1107 | /// isSafeToMove - Return true if it is safe to move this instruction. If | 
|  | 1108 | /// SawStore is set to true, it means that there is a store (or call) between | 
|  | 1109 | /// the instruction's location and its intended destination. | 
| Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1110 | bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, | 
| Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1111 | AliasAnalysis *AA, | 
|  | 1112 | bool &SawStore) const { | 
| Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1113 | // Ignore stuff that we obviously can't move. | 
|  | 1114 | if (TID->mayStore() || TID->isCall()) { | 
|  | 1115 | SawStore = true; | 
|  | 1116 | return false; | 
|  | 1117 | } | 
| Dan Gohman | 237dee1 | 2008-12-23 17:28:50 +0000 | [diff] [blame] | 1118 | if (TID->isTerminator() || TID->hasUnmodeledSideEffects()) | 
| Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1119 | return false; | 
|  | 1120 |  | 
|  | 1121 | // See if this instruction does a load.  If so, we have to guarantee that the | 
|  | 1122 | // loaded value doesn't change between the load and the its intended | 
|  | 1123 | // destination. The check for isInvariantLoad gives the targe the chance to | 
|  | 1124 | // classify the load as always returning a constant, e.g. a constant pool | 
|  | 1125 | // load. | 
| Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1126 | if (TID->mayLoad() && !isInvariantLoad(AA)) | 
| Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1127 | // Otherwise, this is a real load.  If there is a store between the load and | 
| Evan Cheng | 7cc2c40 | 2009-07-28 21:49:18 +0000 | [diff] [blame] | 1128 | // end of block, or if the load is volatile, we can't move it. | 
| Dan Gohman | d790a5c | 2008-10-02 15:04:30 +0000 | [diff] [blame] | 1129 | return !SawStore && !hasVolatileMemoryRef(); | 
| Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1130 |  | 
| Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1131 | return true; | 
|  | 1132 | } | 
|  | 1133 |  | 
| Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1134 | /// isSafeToReMat - Return true if it's safe to rematerialize the specified | 
|  | 1135 | /// instruction which defined the specified register instead of copying it. | 
| Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1136 | bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII, | 
| Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1137 | AliasAnalysis *AA, | 
|  | 1138 | unsigned DstReg) const { | 
| Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1139 | bool SawStore = false; | 
| Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1140 | if (!TII->isTriviallyReMaterializable(this, AA) || | 
| Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1141 | !isSafeToMove(TII, AA, SawStore)) | 
| Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1142 | return false; | 
|  | 1143 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
| Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 1144 | const MachineOperand &MO = getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1145 | if (!MO.isReg()) | 
| Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1146 | continue; | 
|  | 1147 | // FIXME: For now, do not remat any instruction with register operands. | 
|  | 1148 | // Later on, we can loosen the restriction is the register operands have | 
|  | 1149 | // not been modified between the def and use. Note, this is different from | 
| Evan Cheng | 8763c1c | 2008-08-27 20:58:54 +0000 | [diff] [blame] | 1150 | // MachineSink because the code is no longer in two-address form (at least | 
| Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1151 | // partially). | 
|  | 1152 | if (MO.isUse()) | 
|  | 1153 | return false; | 
|  | 1154 | else if (!MO.isDead() && MO.getReg() != DstReg) | 
|  | 1155 | return false; | 
|  | 1156 | } | 
|  | 1157 | return true; | 
|  | 1158 | } | 
|  | 1159 |  | 
| Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1160 | /// hasVolatileMemoryRef - Return true if this instruction may have a | 
|  | 1161 | /// volatile memory reference, or if the information describing the | 
|  | 1162 | /// memory reference is not available. Return false if it is known to | 
|  | 1163 | /// have no volatile memory references. | 
|  | 1164 | bool MachineInstr::hasVolatileMemoryRef() const { | 
|  | 1165 | // An instruction known never to access memory won't have a volatile access. | 
|  | 1166 | if (!TID->mayStore() && | 
|  | 1167 | !TID->mayLoad() && | 
|  | 1168 | !TID->isCall() && | 
|  | 1169 | !TID->hasUnmodeledSideEffects()) | 
|  | 1170 | return false; | 
|  | 1171 |  | 
|  | 1172 | // Otherwise, if the instruction has no memory reference information, | 
|  | 1173 | // conservatively assume it wasn't preserved. | 
|  | 1174 | if (memoperands_empty()) | 
|  | 1175 | return true; | 
|  | 1176 |  | 
|  | 1177 | // Check the memory reference information for volatile references. | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1178 | for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I) | 
|  | 1179 | if ((*I)->isVolatile()) | 
| Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1180 | return true; | 
|  | 1181 |  | 
|  | 1182 | return false; | 
|  | 1183 | } | 
|  | 1184 |  | 
| Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1185 | /// isInvariantLoad - Return true if this instruction is loading from a | 
|  | 1186 | /// location whose value is invariant across the function.  For example, | 
| Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 1187 | /// loading a value from the constant pool or from the argument area | 
| Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1188 | /// of a function if it does not change.  This should only return true of | 
|  | 1189 | /// *all* loads the instruction does are invariant (if it does multiple loads). | 
|  | 1190 | bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const { | 
|  | 1191 | // If the instruction doesn't load at all, it isn't an invariant load. | 
|  | 1192 | if (!TID->mayLoad()) | 
|  | 1193 | return false; | 
|  | 1194 |  | 
|  | 1195 | // If the instruction has lost its memoperands, conservatively assume that | 
|  | 1196 | // it may not be an invariant load. | 
|  | 1197 | if (memoperands_empty()) | 
|  | 1198 | return false; | 
|  | 1199 |  | 
|  | 1200 | const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo(); | 
|  | 1201 |  | 
|  | 1202 | for (mmo_iterator I = memoperands_begin(), | 
|  | 1203 | E = memoperands_end(); I != E; ++I) { | 
|  | 1204 | if ((*I)->isVolatile()) return false; | 
|  | 1205 | if ((*I)->isStore()) return false; | 
|  | 1206 |  | 
|  | 1207 | if (const Value *V = (*I)->getValue()) { | 
|  | 1208 | // A load from a constant PseudoSourceValue is invariant. | 
|  | 1209 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) | 
|  | 1210 | if (PSV->isConstant(MFI)) | 
|  | 1211 | continue; | 
|  | 1212 | // If we have an AliasAnalysis, ask it whether the memory is constant. | 
| Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame^] | 1213 | if (AA && AA->pointsToConstantMemory( | 
|  | 1214 | AliasAnalysis::Location(V, (*I)->getSize(), | 
|  | 1215 | (*I)->getTBAAInfo()))) | 
| Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1216 | continue; | 
|  | 1217 | } | 
|  | 1218 |  | 
|  | 1219 | // Otherwise assume conservatively. | 
|  | 1220 | return false; | 
|  | 1221 | } | 
|  | 1222 |  | 
|  | 1223 | // Everything checks out. | 
|  | 1224 | return true; | 
|  | 1225 | } | 
|  | 1226 |  | 
| Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1227 | /// isConstantValuePHI - If the specified instruction is a PHI that always | 
|  | 1228 | /// merges together the same virtual register, return the register, otherwise | 
|  | 1229 | /// return 0. | 
|  | 1230 | unsigned MachineInstr::isConstantValuePHI() const { | 
| Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1231 | if (!isPHI()) | 
| Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1232 | return 0; | 
| Evan Cheng | d8f079c | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1233 | assert(getNumOperands() >= 3 && | 
|  | 1234 | "It's illegal to have a PHI without source operands"); | 
| Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1235 |  | 
|  | 1236 | unsigned Reg = getOperand(1).getReg(); | 
|  | 1237 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) | 
|  | 1238 | if (getOperand(i).getReg() != Reg) | 
|  | 1239 | return 0; | 
|  | 1240 | return Reg; | 
|  | 1241 | } | 
|  | 1242 |  | 
| Evan Cheng | a57fabe | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1243 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. | 
|  | 1244 | /// | 
|  | 1245 | bool MachineInstr::allDefsAreDead() const { | 
|  | 1246 | for (unsigned i = 0, e = getNumOperands(); i < e; ++i) { | 
|  | 1247 | const MachineOperand &MO = getOperand(i); | 
|  | 1248 | if (!MO.isReg() || MO.isUse()) | 
|  | 1249 | continue; | 
|  | 1250 | if (!MO.isDead()) | 
|  | 1251 | return false; | 
|  | 1252 | } | 
|  | 1253 | return true; | 
|  | 1254 | } | 
|  | 1255 |  | 
| Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 1256 | void MachineInstr::dump() const { | 
| David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 1257 | dbgs() << "  " << *this; | 
| Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1258 | } | 
|  | 1259 |  | 
| Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1260 | static void printDebugLoc(DebugLoc DL, const MachineFunction *MF, | 
|  | 1261 | raw_ostream &CommentOS) { | 
|  | 1262 | const LLVMContext &Ctx = MF->getFunction()->getContext(); | 
|  | 1263 | if (!DL.isUnknown()) {          // Print source line info. | 
|  | 1264 | DIScope Scope(DL.getScope(Ctx)); | 
|  | 1265 | // Omit the directory, because it's likely to be long and uninteresting. | 
|  | 1266 | if (Scope.Verify()) | 
|  | 1267 | CommentOS << Scope.getFilename(); | 
|  | 1268 | else | 
|  | 1269 | CommentOS << "<unknown>"; | 
|  | 1270 | CommentOS << ':' << DL.getLine(); | 
|  | 1271 | if (DL.getCol() != 0) | 
|  | 1272 | CommentOS << ':' << DL.getCol(); | 
|  | 1273 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx)); | 
|  | 1274 | if (!InlinedAtDL.isUnknown()) { | 
|  | 1275 | CommentOS << " @[ "; | 
|  | 1276 | printDebugLoc(InlinedAtDL, MF, CommentOS); | 
|  | 1277 | CommentOS << " ]"; | 
|  | 1278 | } | 
|  | 1279 | } | 
|  | 1280 | } | 
|  | 1281 |  | 
| Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1282 | void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const { | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1283 | // We can be a bit tidier if we know the TargetMachine and/or MachineFunction. | 
|  | 1284 | const MachineFunction *MF = 0; | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1285 | const MachineRegisterInfo *MRI = 0; | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1286 | if (const MachineBasicBlock *MBB = getParent()) { | 
|  | 1287 | MF = MBB->getParent(); | 
|  | 1288 | if (!TM && MF) | 
|  | 1289 | TM = &MF->getTarget(); | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1290 | if (MF) | 
|  | 1291 | MRI = &MF->getRegInfo(); | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1292 | } | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1293 |  | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1294 | // Save a list of virtual registers. | 
|  | 1295 | SmallVector<unsigned, 8> VirtRegs; | 
|  | 1296 |  | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1297 | // Print explicitly defined operands on the left of an assignment syntax. | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1298 | unsigned StartOp = 0, e = getNumOperands(); | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1299 | for (; StartOp < e && getOperand(StartOp).isReg() && | 
|  | 1300 | getOperand(StartOp).isDef() && | 
|  | 1301 | !getOperand(StartOp).isImplicit(); | 
|  | 1302 | ++StartOp) { | 
|  | 1303 | if (StartOp != 0) OS << ", "; | 
|  | 1304 | getOperand(StartOp).print(OS, TM); | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1305 | unsigned Reg = getOperand(StartOp).getReg(); | 
|  | 1306 | if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) | 
|  | 1307 | VirtRegs.push_back(Reg); | 
| Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1308 | } | 
| Tanya Lattner | b140762 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1309 |  | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1310 | if (StartOp != 0) | 
|  | 1311 | OS << " = "; | 
|  | 1312 |  | 
|  | 1313 | // Print the opcode name. | 
| Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1314 | OS << getDesc().getName(); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1315 |  | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1316 | // Print the rest of the operands. | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1317 | bool OmittedAnyCallClobbers = false; | 
|  | 1318 | bool FirstOp = true; | 
| Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1319 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1320 | const MachineOperand &MO = getOperand(i); | 
|  | 1321 |  | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1322 | if (MO.isReg() && MO.getReg() && | 
|  | 1323 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) | 
|  | 1324 | VirtRegs.push_back(MO.getReg()); | 
|  | 1325 |  | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1326 | // Omit call-clobbered registers which aren't used anywhere. This makes | 
|  | 1327 | // call instructions much less noisy on targets where calls clobber lots | 
|  | 1328 | // of registers. Don't rely on MO.isDead() because we may be called before | 
|  | 1329 | // LiveVariables is run, or we may be looking at a non-allocatable reg. | 
|  | 1330 | if (MF && getDesc().isCall() && | 
|  | 1331 | MO.isReg() && MO.isImplicit() && MO.isDef()) { | 
|  | 1332 | unsigned Reg = MO.getReg(); | 
|  | 1333 | if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) { | 
|  | 1334 | const MachineRegisterInfo &MRI = MF->getRegInfo(); | 
|  | 1335 | if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) { | 
|  | 1336 | bool HasAliasLive = false; | 
|  | 1337 | for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg); | 
|  | 1338 | unsigned AliasReg = *Alias; ++Alias) | 
|  | 1339 | if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) { | 
|  | 1340 | HasAliasLive = true; | 
|  | 1341 | break; | 
|  | 1342 | } | 
|  | 1343 | if (!HasAliasLive) { | 
|  | 1344 | OmittedAnyCallClobbers = true; | 
|  | 1345 | continue; | 
|  | 1346 | } | 
|  | 1347 | } | 
|  | 1348 | } | 
|  | 1349 | } | 
|  | 1350 |  | 
|  | 1351 | if (FirstOp) FirstOp = false; else OS << ","; | 
| Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1352 | OS << " "; | 
| Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1353 | if (i < getDesc().NumOperands) { | 
|  | 1354 | const TargetOperandInfo &TOI = getDesc().OpInfo[i]; | 
|  | 1355 | if (TOI.isPredicate()) | 
|  | 1356 | OS << "pred:"; | 
|  | 1357 | if (TOI.isOptionalDef()) | 
|  | 1358 | OS << "opt:"; | 
|  | 1359 | } | 
| Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1360 | if (isDebugValue() && MO.isMetadata()) { | 
|  | 1361 | // Pretty print DBG_VALUE instructions. | 
|  | 1362 | const MDNode *MD = MO.getMetadata(); | 
|  | 1363 | if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2))) | 
|  | 1364 | OS << "!\"" << MDS->getString() << '\"'; | 
|  | 1365 | else | 
|  | 1366 | MO.print(OS, TM); | 
| Jakob Stoklund Olesen | b1e1145 | 2010-07-04 23:24:23 +0000 | [diff] [blame] | 1367 | } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { | 
|  | 1368 | OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm()); | 
| Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1369 | } else | 
|  | 1370 | MO.print(OS, TM); | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1371 | } | 
|  | 1372 |  | 
|  | 1373 | // Briefly indicate whether any call clobbers were omitted. | 
|  | 1374 | if (OmittedAnyCallClobbers) { | 
| Bill Wendling | 164558e | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1375 | if (!FirstOp) OS << ","; | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1376 | OS << " ..."; | 
| Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1377 | } | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1378 |  | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1379 | bool HaveSemi = false; | 
| Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1380 | if (!memoperands_empty()) { | 
| Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1381 | if (!HaveSemi) OS << ";"; HaveSemi = true; | 
|  | 1382 |  | 
|  | 1383 | OS << " mem:"; | 
| Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1384 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); | 
|  | 1385 | i != e; ++i) { | 
|  | 1386 | OS << **i; | 
| Oscar Fuentes | ee56c42 | 2010-08-02 06:00:15 +0000 | [diff] [blame] | 1387 | if (llvm::next(i) != e) | 
| Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 1388 | OS << " "; | 
| Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1389 | } | 
|  | 1390 | } | 
|  | 1391 |  | 
| Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1392 | // Print the regclass of any virtual registers encountered. | 
|  | 1393 | if (MRI && !VirtRegs.empty()) { | 
|  | 1394 | if (!HaveSemi) OS << ";"; HaveSemi = true; | 
|  | 1395 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { | 
|  | 1396 | const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]); | 
|  | 1397 | OS << " " << RC->getName() << ":%reg" << VirtRegs[i]; | 
|  | 1398 | for (unsigned j = i+1; j != VirtRegs.size();) { | 
|  | 1399 | if (MRI->getRegClass(VirtRegs[j]) != RC) { | 
|  | 1400 | ++j; | 
|  | 1401 | continue; | 
|  | 1402 | } | 
|  | 1403 | if (VirtRegs[i] != VirtRegs[j]) | 
|  | 1404 | OS << "," << VirtRegs[j]; | 
|  | 1405 | VirtRegs.erase(VirtRegs.begin()+j); | 
|  | 1406 | } | 
|  | 1407 | } | 
|  | 1408 | } | 
|  | 1409 |  | 
| Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1410 | if (!debugLoc.isUnknown() && MF) { | 
| Bill Wendling | ad2cf9d | 2009-12-25 13:44:36 +0000 | [diff] [blame] | 1411 | if (!HaveSemi) OS << ";"; | 
| Dan Gohman | 75ae593 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 1412 | OS << " dbg:"; | 
| Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1413 | printDebugLoc(debugLoc, MF, OS); | 
| Bill Wendling | b5ef273 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 1414 | } | 
|  | 1415 |  | 
| Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1416 | OS << "\n"; | 
|  | 1417 | } | 
|  | 1418 |  | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1419 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1420 | const TargetRegisterInfo *RegInfo, | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1421 | bool AddIfNotFound) { | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1422 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); | 
| Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1423 | bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg); | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1424 | bool Found = false; | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1425 | SmallVector<unsigned,4> DeadOps; | 
| Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1426 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1427 | MachineOperand &MO = getOperand(i); | 
| Jakob Stoklund Olesen | efb8e3e | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 1428 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1429 | continue; | 
|  | 1430 | unsigned Reg = MO.getReg(); | 
|  | 1431 | if (!Reg) | 
|  | 1432 | continue; | 
| Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1433 |  | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1434 | if (Reg == IncomingReg) { | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1435 | if (!Found) { | 
|  | 1436 | if (MO.isKill()) | 
|  | 1437 | // The register is already marked kill. | 
|  | 1438 | return true; | 
| Jakob Stoklund Olesen | ece4818 | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 1439 | if (isPhysReg && isRegTiedToDefOperand(i)) | 
|  | 1440 | // Two-address uses of physregs must not be marked kill. | 
|  | 1441 | return true; | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1442 | MO.setIsKill(); | 
|  | 1443 | Found = true; | 
|  | 1444 | } | 
|  | 1445 | } else if (hasAliases && MO.isKill() && | 
|  | 1446 | TargetRegisterInfo::isPhysicalRegister(Reg)) { | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1447 | // A super-register kill already exists. | 
|  | 1448 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) | 
| Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1449 | return true; | 
|  | 1450 | if (RegInfo->isSubRegister(IncomingReg, Reg)) | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1451 | DeadOps.push_back(i); | 
| Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1452 | } | 
|  | 1453 | } | 
|  | 1454 |  | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1455 | // Trim unneeded kill operands. | 
|  | 1456 | while (!DeadOps.empty()) { | 
|  | 1457 | unsigned OpIdx = DeadOps.back(); | 
|  | 1458 | if (getOperand(OpIdx).isImplicit()) | 
|  | 1459 | RemoveOperand(OpIdx); | 
|  | 1460 | else | 
|  | 1461 | getOperand(OpIdx).setIsKill(false); | 
|  | 1462 | DeadOps.pop_back(); | 
|  | 1463 | } | 
|  | 1464 |  | 
| Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1465 | // If not found, this means an alias of one of the operands is killed. Add a | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1466 | // new implicit operand if required. | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1467 | if (!Found && AddIfNotFound) { | 
| Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1468 | addOperand(MachineOperand::CreateReg(IncomingReg, | 
|  | 1469 | false /*IsDef*/, | 
|  | 1470 | true  /*IsImp*/, | 
|  | 1471 | true  /*IsKill*/)); | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1472 | return true; | 
|  | 1473 | } | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1474 | return Found; | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1475 | } | 
|  | 1476 |  | 
|  | 1477 | bool MachineInstr::addRegisterDead(unsigned IncomingReg, | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1478 | const TargetRegisterInfo *RegInfo, | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1479 | bool AddIfNotFound) { | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1480 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); | 
| Evan Cheng | 01b2e23 | 2008-06-27 22:11:49 +0000 | [diff] [blame] | 1481 | bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg); | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1482 | bool Found = false; | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1483 | SmallVector<unsigned,4> DeadOps; | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1484 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1485 | MachineOperand &MO = getOperand(i); | 
| Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1486 | if (!MO.isReg() || !MO.isDef()) | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1487 | continue; | 
|  | 1488 | unsigned Reg = MO.getReg(); | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1489 | if (!Reg) | 
|  | 1490 | continue; | 
|  | 1491 |  | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1492 | if (Reg == IncomingReg) { | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1493 | if (!Found) { | 
|  | 1494 | if (MO.isDead()) | 
|  | 1495 | // The register is already marked dead. | 
|  | 1496 | return true; | 
|  | 1497 | MO.setIsDead(); | 
|  | 1498 | Found = true; | 
|  | 1499 | } | 
|  | 1500 | } else if (hasAliases && MO.isDead() && | 
|  | 1501 | TargetRegisterInfo::isPhysicalRegister(Reg)) { | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1502 | // There exists a super-register that's marked dead. | 
|  | 1503 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) | 
| Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1504 | return true; | 
| Owen Anderson | 22ae999 | 2008-08-14 18:34:18 +0000 | [diff] [blame] | 1505 | if (RegInfo->getSubRegisters(IncomingReg) && | 
|  | 1506 | RegInfo->getSuperRegisters(Reg) && | 
|  | 1507 | RegInfo->isSubRegister(IncomingReg, Reg)) | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1508 | DeadOps.push_back(i); | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1509 | } | 
|  | 1510 | } | 
|  | 1511 |  | 
| Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1512 | // Trim unneeded dead operands. | 
|  | 1513 | while (!DeadOps.empty()) { | 
|  | 1514 | unsigned OpIdx = DeadOps.back(); | 
|  | 1515 | if (getOperand(OpIdx).isImplicit()) | 
|  | 1516 | RemoveOperand(OpIdx); | 
|  | 1517 | else | 
|  | 1518 | getOperand(OpIdx).setIsDead(false); | 
|  | 1519 | DeadOps.pop_back(); | 
|  | 1520 | } | 
|  | 1521 |  | 
| Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1522 | // If not found, this means an alias of one of the operands is dead. Add a | 
|  | 1523 | // new implicit operand if required. | 
| Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1524 | if (Found || !AddIfNotFound) | 
|  | 1525 | return Found; | 
|  | 1526 |  | 
|  | 1527 | addOperand(MachineOperand::CreateReg(IncomingReg, | 
|  | 1528 | true  /*IsDef*/, | 
|  | 1529 | true  /*IsImp*/, | 
|  | 1530 | false /*IsKill*/, | 
|  | 1531 | true  /*IsDead*/)); | 
|  | 1532 | return true; | 
| Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1533 | } | 
| Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1534 |  | 
|  | 1535 | void MachineInstr::addRegisterDefined(unsigned IncomingReg, | 
|  | 1536 | const TargetRegisterInfo *RegInfo) { | 
| Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1537 | if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) { | 
|  | 1538 | MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo); | 
|  | 1539 | if (MO) | 
|  | 1540 | return; | 
|  | 1541 | } else { | 
|  | 1542 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1543 | const MachineOperand &MO = getOperand(i); | 
|  | 1544 | if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() && | 
|  | 1545 | MO.getSubReg() == 0) | 
|  | 1546 | return; | 
|  | 1547 | } | 
|  | 1548 | } | 
|  | 1549 | addOperand(MachineOperand::CreateReg(IncomingReg, | 
|  | 1550 | true  /*IsDef*/, | 
|  | 1551 | true  /*IsImp*/)); | 
| Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1552 | } | 
| Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1553 |  | 
| Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1554 | void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs, | 
|  | 1555 | const TargetRegisterInfo &TRI) { | 
|  | 1556 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { | 
|  | 1557 | MachineOperand &MO = getOperand(i); | 
|  | 1558 | if (!MO.isReg() || !MO.isDef()) continue; | 
|  | 1559 | unsigned Reg = MO.getReg(); | 
|  | 1560 | if (Reg == 0) continue; | 
|  | 1561 | bool Dead = true; | 
|  | 1562 | for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(), | 
|  | 1563 | E = UsedRegs.end(); I != E; ++I) | 
|  | 1564 | if (TRI.regsOverlap(*I, Reg)) { | 
|  | 1565 | Dead = false; | 
|  | 1566 | break; | 
|  | 1567 | } | 
|  | 1568 | // If there are no uses, including partial uses, the def is dead. | 
|  | 1569 | if (Dead) MO.setIsDead(); | 
|  | 1570 | } | 
|  | 1571 | } | 
|  | 1572 |  | 
| Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1573 | unsigned | 
|  | 1574 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { | 
|  | 1575 | unsigned Hash = MI->getOpcode() * 37; | 
|  | 1576 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 1577 | const MachineOperand &MO = MI->getOperand(i); | 
|  | 1578 | uint64_t Key = (uint64_t)MO.getType() << 32; | 
|  | 1579 | switch (MO.getType()) { | 
| Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1580 | default: break; | 
|  | 1581 | case MachineOperand::MO_Register: | 
|  | 1582 | if (MO.isDef() && MO.getReg() && | 
|  | 1583 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) | 
|  | 1584 | continue;  // Skip virtual register defs. | 
|  | 1585 | Key |= MO.getReg(); | 
|  | 1586 | break; | 
|  | 1587 | case MachineOperand::MO_Immediate: | 
|  | 1588 | Key |= MO.getImm(); | 
|  | 1589 | break; | 
|  | 1590 | case MachineOperand::MO_FrameIndex: | 
|  | 1591 | case MachineOperand::MO_ConstantPoolIndex: | 
|  | 1592 | case MachineOperand::MO_JumpTableIndex: | 
|  | 1593 | Key |= MO.getIndex(); | 
|  | 1594 | break; | 
|  | 1595 | case MachineOperand::MO_MachineBasicBlock: | 
|  | 1596 | Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB()); | 
|  | 1597 | break; | 
|  | 1598 | case MachineOperand::MO_GlobalAddress: | 
|  | 1599 | Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal()); | 
|  | 1600 | break; | 
|  | 1601 | case MachineOperand::MO_BlockAddress: | 
|  | 1602 | Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress()); | 
|  | 1603 | break; | 
|  | 1604 | case MachineOperand::MO_MCSymbol: | 
|  | 1605 | Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol()); | 
|  | 1606 | break; | 
| Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1607 | } | 
|  | 1608 | Key += ~(Key << 32); | 
|  | 1609 | Key ^= (Key >> 22); | 
|  | 1610 | Key += ~(Key << 13); | 
|  | 1611 | Key ^= (Key >> 8); | 
|  | 1612 | Key += (Key << 3); | 
|  | 1613 | Key ^= (Key >> 15); | 
|  | 1614 | Key += ~(Key << 27); | 
|  | 1615 | Key ^= (Key >> 31); | 
|  | 1616 | Hash = (unsigned)Key + Hash * 37; | 
|  | 1617 | } | 
|  | 1618 | return Hash; | 
|  | 1619 | } |