blob: 0a13c68abf892bff16be778bbdf85311b5032792 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- IA64InstrInfo.cpp - IA64 Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the IA64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64InstrInfo.h"
15#include "IA64.h"
16#include "IA64InstrBuilder.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohmanc24a3f82009-01-05 17:59:02 +000018#include "llvm/ADT/SmallVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "IA64GenInstrInfo.inc"
20using namespace llvm;
21
22IA64InstrInfo::IA64InstrInfo()
Chris Lattnerd2fd6db2008-01-01 01:03:04 +000023 : TargetInstrInfoImpl(IA64Insts, sizeof(IA64Insts)/sizeof(IA64Insts[0])),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024 RI(*this) {
25}
26
27
28bool IA64InstrInfo::isMoveInstr(const MachineInstr& MI,
29 unsigned& sourceReg,
30 unsigned& destReg) const {
Chris Lattner99aa3372008-01-07 02:48:55 +000031 unsigned oc = MI.getOpcode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032 if (oc == IA64::MOV || oc == IA64::FMOV) {
33 // TODO: this doesn't detect predicate moves
34 assert(MI.getNumOperands() >= 2 &&
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000035 /* MI.getOperand(0).isReg() &&
36 MI.getOperand(1).isReg() && */
Dan Gohmanf17a25c2007-07-18 16:29:46 +000037 "invalid register-register move instruction");
Dan Gohmanb9f4fa72008-10-03 15:45:36 +000038 if (MI.getOperand(0).isReg() &&
39 MI.getOperand(1).isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040 // if both operands of the MOV/FMOV are registers, then
41 // yes, this is a move instruction
42 sourceReg = MI.getOperand(1).getReg();
43 destReg = MI.getOperand(0).getReg();
44 return true;
45 }
46 }
47 return false; // we don't consider e.g. %regN = MOV <FrameIndex #x> a
48 // move instruction
49}
50
51unsigned
52IA64InstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
53 MachineBasicBlock *FBB,
Owen Andersond131b5b2008-08-14 22:49:33 +000054 const SmallVectorImpl<MachineOperand> &Cond)const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055 // Can only insert uncond branches so far.
56 assert(Cond.empty() && !FBB && TBB && "Can only handle uncond branches!");
57 BuildMI(&MBB, get(IA64::BRL_NOTCALL)).addMBB(TBB);
58 return 1;
59}
Owen Anderson8f2c8932007-12-31 06:32:00 +000060
Owen Anderson9fa72d92008-08-26 18:03:31 +000061bool IA64InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Anderson8f2c8932007-12-31 06:32:00 +000062 MachineBasicBlock::iterator MI,
63 unsigned DestReg, unsigned SrcReg,
64 const TargetRegisterClass *DestRC,
65 const TargetRegisterClass *SrcRC) const {
66 if (DestRC != SrcRC) {
Owen Anderson9fa72d92008-08-26 18:03:31 +000067 // Not yet supported!
68 return false;
Owen Anderson8f2c8932007-12-31 06:32:00 +000069 }
70
71 if(DestRC == IA64::PRRegisterClass ) // if a bool, we use pseudocode
72 // (SrcReg) DestReg = cmp.eq.unc(r0, r0)
73 BuildMI(MBB, MI, get(IA64::PCMPEQUNC), DestReg)
74 .addReg(IA64::r0).addReg(IA64::r0).addReg(SrcReg);
75 else // otherwise, MOV works (for both gen. regs and FP regs)
76 BuildMI(MBB, MI, get(IA64::MOV), DestReg).addReg(SrcReg);
Owen Anderson9fa72d92008-08-26 18:03:31 +000077
78 return true;
Owen Anderson8f2c8932007-12-31 06:32:00 +000079}
Owen Anderson81875432008-01-01 21:11:32 +000080
81void IA64InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
82 MachineBasicBlock::iterator MI,
83 unsigned SrcReg, bool isKill,
84 int FrameIdx,
85 const TargetRegisterClass *RC) const{
86
87 if (RC == IA64::FPRegisterClass) {
88 BuildMI(MBB, MI, get(IA64::STF_SPILL)).addFrameIndex(FrameIdx)
89 .addReg(SrcReg, false, false, isKill);
90 } else if (RC == IA64::GRRegisterClass) {
91 BuildMI(MBB, MI, get(IA64::ST8)).addFrameIndex(FrameIdx)
92 .addReg(SrcReg, false, false, isKill);
93 } else if (RC == IA64::PRRegisterClass) {
94 /* we use IA64::r2 as a temporary register for doing this hackery. */
95 // first we load 0:
96 BuildMI(MBB, MI, get(IA64::MOV), IA64::r2).addReg(IA64::r0);
97 // then conditionally add 1:
98 BuildMI(MBB, MI, get(IA64::CADDIMM22), IA64::r2).addReg(IA64::r2)
99 .addImm(1).addReg(SrcReg, false, false, isKill);
100 // and then store it to the stack
101 BuildMI(MBB, MI, get(IA64::ST8)).addFrameIndex(FrameIdx).addReg(IA64::r2);
102 } else assert(0 &&
103 "sorry, I don't know how to store this sort of reg in the stack\n");
104}
105
106void IA64InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
107 bool isKill,
108 SmallVectorImpl<MachineOperand> &Addr,
109 const TargetRegisterClass *RC,
110 SmallVectorImpl<MachineInstr*> &NewMIs) const {
111 unsigned Opc = 0;
112 if (RC == IA64::FPRegisterClass) {
113 Opc = IA64::STF8;
114 } else if (RC == IA64::GRRegisterClass) {
115 Opc = IA64::ST8;
116 } else if (RC == IA64::PRRegisterClass) {
117 Opc = IA64::ST1;
118 } else {
119 assert(0 &&
120 "sorry, I don't know how to store this sort of reg\n");
121 }
122
Dan Gohman221a4372008-07-07 23:14:23 +0000123 MachineInstrBuilder MIB = BuildMI(MF, get(Opc));
Owen Anderson81875432008-01-01 21:11:32 +0000124 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
125 MachineOperand &MO = Addr[i];
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000126 if (MO.isReg())
Owen Anderson81875432008-01-01 21:11:32 +0000127 MIB.addReg(MO.getReg());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000128 else if (MO.isImm())
Owen Anderson81875432008-01-01 21:11:32 +0000129 MIB.addImm(MO.getImm());
130 else
131 MIB.addFrameIndex(MO.getIndex());
132 }
133 MIB.addReg(SrcReg, false, false, isKill);
134 NewMIs.push_back(MIB);
135 return;
136
137}
138
139void IA64InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
140 MachineBasicBlock::iterator MI,
141 unsigned DestReg, int FrameIdx,
142 const TargetRegisterClass *RC)const{
143
144 if (RC == IA64::FPRegisterClass) {
145 BuildMI(MBB, MI, get(IA64::LDF_FILL), DestReg).addFrameIndex(FrameIdx);
146 } else if (RC == IA64::GRRegisterClass) {
147 BuildMI(MBB, MI, get(IA64::LD8), DestReg).addFrameIndex(FrameIdx);
148 } else if (RC == IA64::PRRegisterClass) {
149 // first we load a byte from the stack into r2, our 'predicate hackery'
150 // scratch reg
151 BuildMI(MBB, MI, get(IA64::LD8), IA64::r2).addFrameIndex(FrameIdx);
152 // then we compare it to zero. If it _is_ zero, compare-not-equal to
153 // r0 gives us 0, which is what we want, so that's nice.
154 BuildMI(MBB, MI, get(IA64::CMPNE), DestReg).addReg(IA64::r2).addReg(IA64::r0);
155 } else assert(0 &&
156 "sorry, I don't know how to load this sort of reg from the stack\n");
157}
158
159void IA64InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
160 SmallVectorImpl<MachineOperand> &Addr,
161 const TargetRegisterClass *RC,
162 SmallVectorImpl<MachineInstr*> &NewMIs) const {
163 unsigned Opc = 0;
164 if (RC == IA64::FPRegisterClass) {
165 Opc = IA64::LDF8;
166 } else if (RC == IA64::GRRegisterClass) {
167 Opc = IA64::LD8;
168 } else if (RC == IA64::PRRegisterClass) {
169 Opc = IA64::LD1;
170 } else {
171 assert(0 &&
172 "sorry, I don't know how to store this sort of reg\n");
173 }
174
Dan Gohman221a4372008-07-07 23:14:23 +0000175 MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg);
Owen Anderson81875432008-01-01 21:11:32 +0000176 for (unsigned i = 0, e = Addr.size(); i != e; ++i) {
177 MachineOperand &MO = Addr[i];
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000178 if (MO.isReg())
Owen Anderson81875432008-01-01 21:11:32 +0000179 MIB.addReg(MO.getReg());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000180 else if (MO.isImm())
Owen Anderson81875432008-01-01 21:11:32 +0000181 MIB.addImm(MO.getImm());
182 else
183 MIB.addFrameIndex(MO.getIndex());
184 }
185 NewMIs.push_back(MIB);
186 return;
187}