blob: e5333edd5083905ba08ddaf1b2c6a75080db6949 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000297 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000298 }
299
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000300 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000301
302 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000304
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000305 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000309 if (!Subtarget->isThumb1Only()) {
310 for (unsigned im = (unsigned)ISD::PRE_INC;
311 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setIndexedLoadAction(im, MVT::i1, Legal);
313 setIndexedLoadAction(im, MVT::i8, Legal);
314 setIndexedLoadAction(im, MVT::i16, Legal);
315 setIndexedLoadAction(im, MVT::i32, Legal);
316 setIndexedStoreAction(im, MVT::i1, Legal);
317 setIndexedStoreAction(im, MVT::i8, Legal);
318 setIndexedStoreAction(im, MVT::i16, Legal);
319 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000320 }
Evan Chenga8e29892007-01-19 07:51:42 +0000321 }
322
323 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000324 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::MUL, MVT::i64, Expand);
326 setOperationAction(ISD::MULHU, MVT::i32, Expand);
327 setOperationAction(ISD::MULHS, MVT::i32, Expand);
328 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
329 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000330 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::MUL, MVT::i64, Expand);
332 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000333 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000336 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000337 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000338 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::SRL, MVT::i64, Custom);
340 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000344 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000346 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000348
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000349 // Only ARMv6 has BSWAP.
350 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000352
Evan Chenga8e29892007-01-19 07:51:42 +0000353 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SDIV, MVT::i32, Expand);
355 setOperationAction(ISD::UDIV, MVT::i32, Expand);
356 setOperationAction(ISD::SREM, MVT::i32, Expand);
357 setOperationAction(ISD::UREM, MVT::i32, Expand);
358 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
359 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
362 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
363 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
364 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000365 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Evan Chenga8e29892007-01-19 07:51:42 +0000367 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::VASTART, MVT::Other, Custom);
369 setOperationAction(ISD::VAARG, MVT::Other, Expand);
370 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
371 setOperationAction(ISD::VAEND, MVT::Other, Expand);
372 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
373 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000374 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
375 // FIXME: Shouldn't need this, since no register is used, but the legalizer
376 // doesn't yet know how to not do that for SjLj.
377 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000378 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000380 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000382 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000383
Evan Chengd27c9fc2009-07-03 01:43:10 +0000384 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000387 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000389
David Goodwinf1daf7d2009-07-08 23:10:31 +0000390 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000391 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
392 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000394
395 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SETCC, MVT::i32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f64, Expand);
401 setOperationAction(ISD::SELECT, MVT::i32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
409 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
412 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000414 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FSIN, MVT::f64, Expand);
416 setOperationAction(ISD::FSIN, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000421 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
423 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000424 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FPOW, MVT::f64, Expand);
426 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
433 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000436 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000437 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000438 setTargetDAGCombine(ISD::ADD);
439 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000443
Evan Chengbc9b7542009-08-15 07:59:10 +0000444 // FIXME: If-converter should use instruction latency to determine
445 // profitability rather than relying on fixed limits.
446 if (Subtarget->getCPUString() == "generic") {
447 // Generic (and overly aggressive) if-conversion limits.
448 setIfCvtBlockSizeLimit(10);
449 setIfCvtDupBlockSizeLimit(2);
450 } else if (Subtarget->hasV6Ops()) {
451 setIfCvtBlockSizeLimit(2);
452 setIfCvtDupBlockSizeLimit(1);
453 } else {
454 setIfCvtBlockSizeLimit(3);
455 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000456 }
457
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000459 // Do not enable CodePlacementOpt for now: it currently runs after the
460 // ARMConstantIslandPass and messes up branch relaxation and placement
461 // of constant islands.
462 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
468 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
470 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000471 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000472 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
473 case ARMISD::tCALL: return "ARMISD::tCALL";
474 case ARMISD::BRCOND: return "ARMISD::BRCOND";
475 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000476 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
478 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
479 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000480 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::CMPFP: return "ARMISD::CMPFP";
482 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
483 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
484 case ARMISD::CMOV: return "ARMISD::CMOV";
485 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000486
Jim Grosbach3482c802010-01-18 19:58:49 +0000487 case ARMISD::RBIT: return "ARMISD::RBIT";
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::FTOSI: return "ARMISD::FTOSI";
490 case ARMISD::FTOUI: return "ARMISD::FTOUI";
491 case ARMISD::SITOF: return "ARMISD::SITOF";
492 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000493
494 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
495 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
496 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000497
Jim Grosbache5165492009-11-09 00:11:35 +0000498 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
499 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000500
Evan Chengc5942082009-10-28 06:55:03 +0000501 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
502 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
503
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000504 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000505
Evan Cheng86198642009-08-07 00:34:42 +0000506 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
507
Jim Grosbach3728e962009-12-10 00:11:09 +0000508 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
509 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
510
Bob Wilson5bafff32009-06-22 23:27:02 +0000511 case ARMISD::VCEQ: return "ARMISD::VCEQ";
512 case ARMISD::VCGE: return "ARMISD::VCGE";
513 case ARMISD::VCGEU: return "ARMISD::VCGEU";
514 case ARMISD::VCGT: return "ARMISD::VCGT";
515 case ARMISD::VCGTU: return "ARMISD::VCGTU";
516 case ARMISD::VTST: return "ARMISD::VTST";
517
518 case ARMISD::VSHL: return "ARMISD::VSHL";
519 case ARMISD::VSHRs: return "ARMISD::VSHRs";
520 case ARMISD::VSHRu: return "ARMISD::VSHRu";
521 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
522 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
523 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
524 case ARMISD::VSHRN: return "ARMISD::VSHRN";
525 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
526 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
527 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
528 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
529 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
530 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
531 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
532 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
533 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
534 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
535 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
536 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
537 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
538 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000539 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000540 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000541 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000542 case ARMISD::VREV64: return "ARMISD::VREV64";
543 case ARMISD::VREV32: return "ARMISD::VREV32";
544 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000545 case ARMISD::VZIP: return "ARMISD::VZIP";
546 case ARMISD::VUZP: return "ARMISD::VUZP";
547 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000548 case ARMISD::FMAX: return "ARMISD::FMAX";
549 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000550 }
551}
552
Bill Wendlingb4202b82009-07-01 18:50:55 +0000553/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000554unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000555 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000556}
557
Evan Chenga8e29892007-01-19 07:51:42 +0000558//===----------------------------------------------------------------------===//
559// Lowering Code
560//===----------------------------------------------------------------------===//
561
Evan Chenga8e29892007-01-19 07:51:42 +0000562/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
563static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
564 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000565 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000566 case ISD::SETNE: return ARMCC::NE;
567 case ISD::SETEQ: return ARMCC::EQ;
568 case ISD::SETGT: return ARMCC::GT;
569 case ISD::SETGE: return ARMCC::GE;
570 case ISD::SETLT: return ARMCC::LT;
571 case ISD::SETLE: return ARMCC::LE;
572 case ISD::SETUGT: return ARMCC::HI;
573 case ISD::SETUGE: return ARMCC::HS;
574 case ISD::SETULT: return ARMCC::LO;
575 case ISD::SETULE: return ARMCC::LS;
576 }
577}
578
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000579/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
580static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000581 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000582 CondCode2 = ARMCC::AL;
583 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000584 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000585 case ISD::SETEQ:
586 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
587 case ISD::SETGT:
588 case ISD::SETOGT: CondCode = ARMCC::GT; break;
589 case ISD::SETGE:
590 case ISD::SETOGE: CondCode = ARMCC::GE; break;
591 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000592 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000593 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
594 case ISD::SETO: CondCode = ARMCC::VC; break;
595 case ISD::SETUO: CondCode = ARMCC::VS; break;
596 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
597 case ISD::SETUGT: CondCode = ARMCC::HI; break;
598 case ISD::SETUGE: CondCode = ARMCC::PL; break;
599 case ISD::SETLT:
600 case ISD::SETULT: CondCode = ARMCC::LT; break;
601 case ISD::SETLE:
602 case ISD::SETULE: CondCode = ARMCC::LE; break;
603 case ISD::SETNE:
604 case ISD::SETUNE: CondCode = ARMCC::NE; break;
605 }
Evan Chenga8e29892007-01-19 07:51:42 +0000606}
607
Bob Wilson1f595bb2009-04-17 19:07:39 +0000608//===----------------------------------------------------------------------===//
609// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000610//===----------------------------------------------------------------------===//
611
612#include "ARMGenCallingConv.inc"
613
614// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000615static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000616 CCValAssign::LocInfo &LocInfo,
617 CCState &State, bool CanFail) {
618 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
619
620 // Try to get the first register.
621 if (unsigned Reg = State.AllocateReg(RegList, 4))
622 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
623 else {
624 // For the 2nd half of a v2f64, do not fail.
625 if (CanFail)
626 return false;
627
628 // Put the whole thing on the stack.
629 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
630 State.AllocateStack(8, 4),
631 LocVT, LocInfo));
632 return true;
633 }
634
635 // Try to get the second register.
636 if (unsigned Reg = State.AllocateReg(RegList, 4))
637 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
638 else
639 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
640 State.AllocateStack(4, 4),
641 LocVT, LocInfo));
642 return true;
643}
644
Owen Andersone50ed302009-08-10 22:56:29 +0000645static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000646 CCValAssign::LocInfo &LocInfo,
647 ISD::ArgFlagsTy &ArgFlags,
648 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
650 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000652 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
653 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000654 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000655}
656
657// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000658static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000659 CCValAssign::LocInfo &LocInfo,
660 CCState &State, bool CanFail) {
661 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
662 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
663
664 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
665 if (Reg == 0) {
666 // For the 2nd half of a v2f64, do not just fail.
667 if (CanFail)
668 return false;
669
670 // Put the whole thing on the stack.
671 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
672 State.AllocateStack(8, 8),
673 LocVT, LocInfo));
674 return true;
675 }
676
677 unsigned i;
678 for (i = 0; i < 2; ++i)
679 if (HiRegList[i] == Reg)
680 break;
681
682 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
683 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
684 LocVT, LocInfo));
685 return true;
686}
687
Owen Andersone50ed302009-08-10 22:56:29 +0000688static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000689 CCValAssign::LocInfo &LocInfo,
690 ISD::ArgFlagsTy &ArgFlags,
691 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
693 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000695 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
696 return false;
697 return true; // we handled it
698}
699
Owen Andersone50ed302009-08-10 22:56:29 +0000700static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000701 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000702 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
703 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
704
Bob Wilsone65586b2009-04-17 20:40:45 +0000705 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
706 if (Reg == 0)
707 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000708
Bob Wilsone65586b2009-04-17 20:40:45 +0000709 unsigned i;
710 for (i = 0; i < 2; ++i)
711 if (HiRegList[i] == Reg)
712 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000713
Bob Wilson5bafff32009-06-22 23:27:02 +0000714 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000715 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000716 LocVT, LocInfo));
717 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718}
719
Owen Andersone50ed302009-08-10 22:56:29 +0000720static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000721 CCValAssign::LocInfo &LocInfo,
722 ISD::ArgFlagsTy &ArgFlags,
723 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
725 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000727 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000728 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729}
730
Owen Andersone50ed302009-08-10 22:56:29 +0000731static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732 CCValAssign::LocInfo &LocInfo,
733 ISD::ArgFlagsTy &ArgFlags,
734 CCState &State) {
735 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
736 State);
737}
738
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000739/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
740/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000741CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000742 bool Return,
743 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000744 switch (CC) {
745 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000746 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000747 case CallingConv::C:
748 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000749 // Use target triple & subtarget features to do actual dispatch.
750 if (Subtarget->isAAPCS_ABI()) {
751 if (Subtarget->hasVFP2() &&
752 FloatABIType == FloatABI::Hard && !isVarArg)
753 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
754 else
755 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
756 } else
757 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000758 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000759 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000760 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000761 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000762 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000763 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000764 }
765}
766
Dan Gohman98ca4f22009-08-05 01:29:28 +0000767/// LowerCallResult - Lower the result values of a call into the
768/// appropriate copies out of appropriate physical registers.
769SDValue
770ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000771 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000772 const SmallVectorImpl<ISD::InputArg> &Ins,
773 DebugLoc dl, SelectionDAG &DAG,
774 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000775
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776 // Assign locations to each value returned by this call.
777 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000778 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000779 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000780 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000781 CCAssignFnForNode(CallConv, /* Return*/ true,
782 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783
784 // Copy all of the result registers out of their specified physreg.
785 for (unsigned i = 0; i != RVLocs.size(); ++i) {
786 CCValAssign VA = RVLocs[i];
787
Bob Wilson80915242009-04-25 00:33:20 +0000788 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000790 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000793 Chain = Lo.getValue(1);
794 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000797 InFlag);
798 Chain = Hi.getValue(1);
799 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000800 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000801
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 if (VA.getLocVT() == MVT::v2f64) {
803 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
804 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
805 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000806
807 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000809 Chain = Lo.getValue(1);
810 InFlag = Lo.getValue(2);
811 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 Chain = Hi.getValue(1);
814 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000815 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
817 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000818 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000819 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000820 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
821 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000822 Chain = Val.getValue(1);
823 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000824 }
Bob Wilson80915242009-04-25 00:33:20 +0000825
826 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000827 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000828 case CCValAssign::Full: break;
829 case CCValAssign::BCvt:
830 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
831 break;
832 }
833
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835 }
836
Dan Gohman98ca4f22009-08-05 01:29:28 +0000837 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838}
839
840/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
841/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000842/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000843/// a byval function parameter.
844/// Sometimes what we are copying is the end of a larger object, the part that
845/// does not fit in registers.
846static SDValue
847CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
848 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
849 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000851 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
852 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
853}
854
Bob Wilsondee46d72009-04-17 20:35:10 +0000855/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
858 SDValue StackPtr, SDValue Arg,
859 DebugLoc dl, SelectionDAG &DAG,
860 const CCValAssign &VA,
861 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862 unsigned LocMemOffset = VA.getLocMemOffset();
863 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
864 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
865 if (Flags.isByVal()) {
866 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
867 }
868 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000869 PseudoSourceValue::getStack(), LocMemOffset,
870 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000871}
872
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000874 SDValue Chain, SDValue &Arg,
875 RegsToPassVector &RegsToPass,
876 CCValAssign &VA, CCValAssign &NextVA,
877 SDValue &StackPtr,
878 SmallVector<SDValue, 8> &MemOpChains,
879 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000880
Jim Grosbache5165492009-11-09 00:11:35 +0000881 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000883 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
884
885 if (NextVA.isRegLoc())
886 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
887 else {
888 assert(NextVA.isMemLoc());
889 if (StackPtr.getNode() == 0)
890 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
891
Dan Gohman98ca4f22009-08-05 01:29:28 +0000892 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
893 dl, DAG, NextVA,
894 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 }
896}
897
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000899/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
900/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000902ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000903 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000904 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 const SmallVectorImpl<ISD::OutputArg> &Outs,
906 const SmallVectorImpl<ISD::InputArg> &Ins,
907 DebugLoc dl, SelectionDAG &DAG,
908 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000909 // ARM target does not yet support tail call optimization.
910 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000911
Bob Wilson1f595bb2009-04-17 19:07:39 +0000912 // Analyze operands of the call, assigning locations to each operand.
913 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
915 *DAG.getContext());
916 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000917 CCAssignFnForNode(CallConv, /* Return*/ false,
918 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000919
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920 // Get a count of how many bytes are to be pushed on the stack.
921 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000922
923 // Adjust the stack pointer for the new arguments...
924 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000925 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000926
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000927 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000928
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000933 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
935 i != e;
936 ++i, ++realArgIdx) {
937 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 SDValue Arg = Outs[realArgIdx].Val;
939 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 // Promote the value if needed.
942 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000943 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944 case CCValAssign::Full: break;
945 case CCValAssign::SExt:
946 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
947 break;
948 case CCValAssign::ZExt:
949 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
950 break;
951 case CCValAssign::AExt:
952 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
953 break;
954 case CCValAssign::BCvt:
955 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
956 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000957 }
958
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000959 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 if (VA.getLocVT() == MVT::v2f64) {
962 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
963 DAG.getConstant(0, MVT::i32));
964 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
965 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000966
Dan Gohman98ca4f22009-08-05 01:29:28 +0000967 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
969
970 VA = ArgLocs[++i]; // skip ahead to next loc
971 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000973 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
974 } else {
975 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000976
Dan Gohman98ca4f22009-08-05 01:29:28 +0000977 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
978 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000979 }
980 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000982 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000983 }
984 } else if (VA.isRegLoc()) {
985 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
986 } else {
987 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +0000988
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
990 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000991 }
Evan Chenga8e29892007-01-19 07:51:42 +0000992 }
993
994 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000996 &MemOpChains[0], MemOpChains.size());
997
998 // Build a sequence of copy-to-reg nodes chained together with token chain
999 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001000 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001002 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001003 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001004 InFlag = Chain.getValue(1);
1005 }
1006
Bill Wendling056292f2008-09-16 21:48:12 +00001007 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1008 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1009 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001010 bool isDirect = false;
1011 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001012 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001013 MachineFunction &MF = DAG.getMachineFunction();
1014 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001015 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1016 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001017 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001018 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001019 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001020 getTargetMachine().getRelocationModel() != Reloc::Static;
1021 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001022 // ARM call to a local ARM function is predicable.
1023 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001024 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001025 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001026 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001027 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001028 ARMPCLabelIndex,
1029 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001030 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001032 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001033 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001034 PseudoSourceValue::getConstantPool(), 0,
1035 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001036 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001037 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001038 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001039 } else
1040 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001041 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001042 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001043 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001044 getTargetMachine().getRelocationModel() != Reloc::Static;
1045 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001046 // tBX takes a register source operand.
1047 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001048 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001049 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001050 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001051 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001052 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001054 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001055 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001056 PseudoSourceValue::getConstantPool(), 0,
1057 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001058 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001059 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001060 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001061 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001062 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001063 }
1064
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001065 // FIXME: handle tail calls differently.
1066 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001067 if (Subtarget->isThumb()) {
1068 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001069 CallOpc = ARMISD::CALL_NOLINK;
1070 else
1071 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1072 } else {
1073 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001074 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1075 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001076 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001077 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001078 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001080 InFlag = Chain.getValue(1);
1081 }
1082
Dan Gohman475871a2008-07-27 21:46:04 +00001083 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001084 Ops.push_back(Chain);
1085 Ops.push_back(Callee);
1086
1087 // Add argument registers to the end of the list so that they are known live
1088 // into the call.
1089 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1090 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1091 RegsToPass[i].second.getValueType()));
1092
Gabor Greifba36cb52008-08-28 21:40:38 +00001093 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001094 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001095 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001097 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001098 InFlag = Chain.getValue(1);
1099
Chris Lattnere563bbc2008-10-11 22:08:30 +00001100 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1101 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001103 InFlag = Chain.getValue(1);
1104
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105 // Handle result values, copying them out of physregs into vregs that we
1106 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1108 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001109}
1110
Dan Gohman98ca4f22009-08-05 01:29:28 +00001111SDValue
1112ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001113 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 const SmallVectorImpl<ISD::OutputArg> &Outs,
1115 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001116
Bob Wilsondee46d72009-04-17 20:35:10 +00001117 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119
Bob Wilsondee46d72009-04-17 20:35:10 +00001120 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1122 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001125 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1126 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127
1128 // If this is the first return lowered for this function, add
1129 // the regs to the liveout set for the function.
1130 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1131 for (unsigned i = 0; i != RVLocs.size(); ++i)
1132 if (RVLocs[i].isRegLoc())
1133 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001134 }
1135
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136 SDValue Flag;
1137
1138 // Copy the result values into the output registers.
1139 for (unsigned i = 0, realRVLocIdx = 0;
1140 i != RVLocs.size();
1141 ++i, ++realRVLocIdx) {
1142 CCValAssign &VA = RVLocs[i];
1143 assert(VA.isRegLoc() && "Can only return in registers!");
1144
Dan Gohman98ca4f22009-08-05 01:29:28 +00001145 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001146
1147 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001148 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001149 case CCValAssign::Full: break;
1150 case CCValAssign::BCvt:
1151 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1152 break;
1153 }
1154
Bob Wilson1f595bb2009-04-17 19:07:39 +00001155 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1159 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001160 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001162
1163 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1164 Flag = Chain.getValue(1);
1165 VA = RVLocs[++i]; // skip ahead to next loc
1166 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1167 HalfGPRs.getValue(1), Flag);
1168 Flag = Chain.getValue(1);
1169 VA = RVLocs[++i]; // skip ahead to next loc
1170
1171 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1173 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001174 }
1175 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1176 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001177 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001180 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 VA = RVLocs[++i]; // skip ahead to next loc
1182 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1183 Flag);
1184 } else
1185 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1186
Bob Wilsondee46d72009-04-17 20:35:10 +00001187 // Guarantee that all emitted copies are
1188 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001189 Flag = Chain.getValue(1);
1190 }
1191
1192 SDValue result;
1193 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001195 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001197
1198 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001199}
1200
Bob Wilsonb62d2572009-11-03 00:02:05 +00001201// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1202// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1203// one of the above mentioned nodes. It has to be wrapped because otherwise
1204// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1205// be used to form addressing mode. These wrapped nodes will be selected
1206// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001207static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001208 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001209 // FIXME there is no actual debug info here
1210 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001211 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001212 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001213 if (CP->isMachineConstantPoolEntry())
1214 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1215 CP->getAlignment());
1216 else
1217 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1218 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001219 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001220}
1221
Bob Wilsonddb16df2009-10-30 05:45:42 +00001222SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001223 MachineFunction &MF = DAG.getMachineFunction();
1224 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1225 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001226 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001227 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001228 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001229 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1230 SDValue CPAddr;
1231 if (RelocM == Reloc::Static) {
1232 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1233 } else {
1234 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001235 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001236 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1237 ARMCP::CPBlockAddress,
1238 PCAdj);
1239 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1240 }
1241 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1242 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001243 PseudoSourceValue::getConstantPool(), 0,
1244 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001245 if (RelocM == Reloc::Static)
1246 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001247 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001248 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001249}
1250
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001251// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001252SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001253ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1254 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001255 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001257 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001258 MachineFunction &MF = DAG.getMachineFunction();
1259 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1260 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001261 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001262 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001263 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001264 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001266 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001267 PseudoSourceValue::getConstantPool(), 0,
1268 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001270
Evan Chenge7e0d622009-11-06 22:24:13 +00001271 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001272 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001273
1274 // call __tls_get_addr.
1275 ArgListTy Args;
1276 ArgListEntry Entry;
1277 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001278 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001279 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001280 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001281 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001282 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1283 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +00001285 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl,
1286 DAG.GetOrdering(Chain.getNode()));
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001287 return CallResult.first;
1288}
1289
1290// Lower ISD::GlobalTLSAddress using the "initial exec" or
1291// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001292SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001293ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001294 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001295 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001296 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SDValue Offset;
1298 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001299 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001300 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001301 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001302
Chris Lattner4fb63d02009-07-15 04:12:33 +00001303 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001304 MachineFunction &MF = DAG.getMachineFunction();
1305 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1306 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1307 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001308 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1309 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001310 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001311 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001312 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001314 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001315 PseudoSourceValue::getConstantPool(), 0,
1316 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001317 Chain = Offset.getValue(1);
1318
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001320 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001321
Evan Cheng9eda6892009-10-31 03:39:36 +00001322 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001323 PseudoSourceValue::getConstantPool(), 0,
1324 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001325 } else {
1326 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001327 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001328 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001329 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001330 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001331 PseudoSourceValue::getConstantPool(), 0,
1332 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001333 }
1334
1335 // The address of the thread local variable is the add of the thread
1336 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001338}
1339
Dan Gohman475871a2008-07-27 21:46:04 +00001340SDValue
1341ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001342 // TODO: implement the "local dynamic" model
1343 assert(Subtarget->isTargetELF() &&
1344 "TLS not implemented for non-ELF targets");
1345 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1346 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1347 // otherwise use the "Local Exec" TLS Model
1348 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1349 return LowerToTLSGeneralDynamicModel(GA, DAG);
1350 else
1351 return LowerToTLSExecModels(GA, DAG);
1352}
1353
Dan Gohman475871a2008-07-27 21:46:04 +00001354SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001355 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001358 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1359 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1360 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001361 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001362 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001363 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001364 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001366 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001367 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001368 PseudoSourceValue::getConstantPool(), 0,
1369 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001371 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001372 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001373 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001374 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001375 PseudoSourceValue::getGOT(), 0,
1376 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001377 return Result;
1378 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001379 // If we have T2 ops, we can materialize the address directly via movt/movw
1380 // pair. This is always cheaper.
1381 if (Subtarget->useMovt()) {
1382 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1383 DAG.getTargetGlobalAddress(GV, PtrVT));
1384 } else {
1385 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1386 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1387 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001388 PseudoSourceValue::getConstantPool(), 0,
1389 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001390 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001391 }
1392}
1393
Dan Gohman475871a2008-07-27 21:46:04 +00001394SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001395 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001396 MachineFunction &MF = DAG.getMachineFunction();
1397 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1398 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001399 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001400 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001401 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1402 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001403 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001404 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001405 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001406 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001407 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001408 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1409 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001410 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001411 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001412 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001414
Evan Cheng9eda6892009-10-31 03:39:36 +00001415 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001416 PseudoSourceValue::getConstantPool(), 0,
1417 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001418 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001419
1420 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001421 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001422 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001423 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001424
Evan Cheng63476a82009-09-03 07:04:02 +00001425 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001426 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001427 PseudoSourceValue::getGOT(), 0,
1428 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001429
1430 return Result;
1431}
1432
Dan Gohman475871a2008-07-27 21:46:04 +00001433SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001434 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001435 assert(Subtarget->isTargetELF() &&
1436 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001437 MachineFunction &MF = DAG.getMachineFunction();
1438 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1439 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001440 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001441 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001442 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001443 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1444 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001445 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001446 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001448 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001449 PseudoSourceValue::getConstantPool(), 0,
1450 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001451 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001452 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001453}
1454
Jim Grosbach0e0da732009-05-12 23:59:14 +00001455SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001456ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1457 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001458 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001459 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001460 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001461 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001462 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001463 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001464 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1465 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001466 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001467 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001468 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1469 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001470 EVT PtrVT = getPointerTy();
1471 DebugLoc dl = Op.getDebugLoc();
1472 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1473 SDValue CPAddr;
1474 unsigned PCAdj = (RelocM != Reloc::PIC_)
1475 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001476 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001477 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1478 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001479 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001481 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001482 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001483 PseudoSourceValue::getConstantPool(), 0,
1484 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001485 SDValue Chain = Result.getValue(1);
1486
1487 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001488 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001489 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1490 }
1491 return Result;
1492 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001493 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001494 SDValue Val = Subtarget->isThumb() ?
1495 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1496 DAG.getConstant(0, MVT::i32);
1497 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1498 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001499 }
1500}
1501
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001502static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1503 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001504 DebugLoc dl = Op.getDebugLoc();
1505 SDValue Op5 = Op.getOperand(5);
1506 SDValue Res;
1507 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1508 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001509 if (Subtarget->hasV7Ops())
1510 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1511 else
1512 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1513 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001514 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001515 if (Subtarget->hasV7Ops())
1516 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1517 else
1518 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1519 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001520 }
1521 return Res;
1522}
1523
Dan Gohman475871a2008-07-27 21:46:04 +00001524static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001525 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001526 // vastart just stores the address of the VarArgsFrameIndex slot into the
1527 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001528 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001529 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001530 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001531 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001532 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1533 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001534}
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001537ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1538 SDNode *Node = Op.getNode();
1539 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001541 SDValue Chain = Op.getOperand(0);
1542 SDValue Size = Op.getOperand(1);
1543 SDValue Align = Op.getOperand(2);
1544
1545 // Chain the dynamic stack allocation so that it doesn't modify the stack
1546 // pointer when other instructions are using the stack.
1547 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1548
1549 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1550 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1551 if (AlignVal > StackAlign)
1552 // Do this now since selection pass cannot introduce new target
1553 // independent node.
1554 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1555
1556 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1557 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1558 // do even more horrible hack later.
1559 MachineFunction &MF = DAG.getMachineFunction();
1560 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1561 if (AFI->isThumb1OnlyFunction()) {
1562 bool Negate = true;
1563 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1564 if (C) {
1565 uint32_t Val = C->getZExtValue();
1566 if (Val <= 508 && ((Val & 3) == 0))
1567 Negate = false;
1568 }
1569 if (Negate)
1570 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1571 }
1572
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001574 SDValue Ops1[] = { Chain, Size, Align };
1575 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1576 Chain = Res.getValue(1);
1577 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1578 DAG.getIntPtrConstant(0, true), SDValue());
1579 SDValue Ops2[] = { Res, Chain };
1580 return DAG.getMergeValues(Ops2, 2, dl);
1581}
1582
1583SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001584ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1585 SDValue &Root, SelectionDAG &DAG,
1586 DebugLoc dl) {
1587 MachineFunction &MF = DAG.getMachineFunction();
1588 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1589
1590 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001591 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 RC = ARM::tGPRRegisterClass;
1593 else
1594 RC = ARM::GPRRegisterClass;
1595
1596 // Transform the arguments stored in physical registers into virtual ones.
1597 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001599
1600 SDValue ArgValue2;
1601 if (NextVA.isMemLoc()) {
1602 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1603 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001604 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1605 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001606
1607 // Create load node to retrieve arguments from the stack.
1608 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001609 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001610 PseudoSourceValue::getFixedStack(FI), 0,
1611 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001612 } else {
1613 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001614 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001615 }
1616
Jim Grosbache5165492009-11-09 00:11:35 +00001617 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001618}
1619
1620SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::InputArg>
1624 &Ins,
1625 DebugLoc dl, SelectionDAG &DAG,
1626 SmallVectorImpl<SDValue> &InVals) {
1627
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628 MachineFunction &MF = DAG.getMachineFunction();
1629 MachineFrameInfo *MFI = MF.getFrameInfo();
1630
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1632
1633 // Assign locations to all of the incoming arguments.
1634 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1636 *DAG.getContext());
1637 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001638 CCAssignFnForNode(CallConv, /* Return*/ false,
1639 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001640
1641 SmallVector<SDValue, 16> ArgValues;
1642
1643 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1644 CCValAssign &VA = ArgLocs[i];
1645
Bob Wilsondee46d72009-04-17 20:35:10 +00001646 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001648 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001649
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 // f64 and vector types are split up into multiple registers or
1653 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001655
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001657 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 VA = ArgLocs[++i]; // skip ahead to next loc
1660 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001661 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1663 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001666 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1667 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001669
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 } else {
1671 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001672
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001678 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001680 RC = (AFI->isThumb1OnlyFunction() ?
1681 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001683 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001684
1685 // Transform the arguments in physical registers into virtual ones.
1686 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688 }
1689
1690 // If this is an 8 or 16-bit value, it is really passed promoted
1691 // to 32 bits. Insert an assert[sz]ext to capture this, then
1692 // truncate to the right size.
1693 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001694 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695 case CCValAssign::Full: break;
1696 case CCValAssign::BCvt:
1697 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1698 break;
1699 case CCValAssign::SExt:
1700 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1701 DAG.getValueType(VA.getValVT()));
1702 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1703 break;
1704 case CCValAssign::ZExt:
1705 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1706 DAG.getValueType(VA.getValVT()));
1707 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1708 break;
1709 }
1710
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712
1713 } else { // VA.isRegLoc()
1714
1715 // sanity check
1716 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001718
1719 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001720 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1721 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001722
Bob Wilsondee46d72009-04-17 20:35:10 +00001723 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001724 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001725 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001726 PseudoSourceValue::getFixedStack(FI), 0,
1727 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001728 }
1729 }
1730
1731 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001732 if (isVarArg) {
1733 static const unsigned GPRArgRegs[] = {
1734 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1735 };
1736
Bob Wilsondee46d72009-04-17 20:35:10 +00001737 unsigned NumGPRs = CCInfo.getFirstUnallocated
1738 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001739
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001740 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1741 unsigned VARegSize = (4 - NumGPRs) * 4;
1742 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001743 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001744 if (VARegSaveSize) {
1745 // If this function is vararg, store any remaining integer argument regs
1746 // to their spots on the stack so that they may be loaded by deferencing
1747 // the result of va_next.
1748 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001749 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001750 VARegSaveSize - VARegSize,
1751 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001752 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001753
Dan Gohman475871a2008-07-27 21:46:04 +00001754 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001755 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001756 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001757 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001758 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001759 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001760 RC = ARM::GPRRegisterClass;
1761
Bob Wilson998e1252009-04-20 18:36:57 +00001762 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001764 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001765 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1766 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001767 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001768 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001769 DAG.getConstant(4, getPointerTy()));
1770 }
1771 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001774 } else
1775 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001776 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001777 }
1778
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001780}
1781
1782/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001783static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001784 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001785 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001786 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001787 // Maybe this has already been legalized into the constant pool?
1788 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001790 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1791 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001792 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001793 }
1794 }
1795 return false;
1796}
1797
Evan Chenga8e29892007-01-19 07:51:42 +00001798/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1799/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001800SDValue
1801ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1802 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001803 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001804 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001805 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001806 // Constant does not fit, try adjusting it by one?
1807 switch (CC) {
1808 default: break;
1809 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001810 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001811 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001812 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001814 }
1815 break;
1816 case ISD::SETULT:
1817 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001818 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001819 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001821 }
1822 break;
1823 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001824 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001825 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001826 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001828 }
1829 break;
1830 case ISD::SETULE:
1831 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001832 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001833 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001835 }
1836 break;
1837 }
1838 }
1839 }
1840
1841 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001842 ARMISD::NodeType CompareType;
1843 switch (CondCode) {
1844 default:
1845 CompareType = ARMISD::CMP;
1846 break;
1847 case ARMCC::EQ:
1848 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001849 // Uses only Z Flag
1850 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001851 break;
1852 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1854 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001855}
1856
1857/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001858static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001859 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001860 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001861 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001862 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001863 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1865 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001866}
1867
Evan Cheng06b53c02009-11-12 07:13:11 +00001868SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001869 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001870 SDValue LHS = Op.getOperand(0);
1871 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001872 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001873 SDValue TrueVal = Op.getOperand(2);
1874 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001875 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001876
Owen Anderson825b72b2009-08-11 20:47:22 +00001877 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001880 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001881 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001882 }
1883
1884 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001885 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001886
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1888 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001889 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1890 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001891 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001892 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001894 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001895 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001896 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001897 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001898 }
1899 return Result;
1900}
1901
Evan Cheng06b53c02009-11-12 07:13:11 +00001902SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001903 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001904 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue LHS = Op.getOperand(2);
1906 SDValue RHS = Op.getOperand(3);
1907 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001908 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001909
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001911 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001913 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001915 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001916 }
1917
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001919 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001920 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001921
Dale Johannesende064702009-02-06 21:50:26 +00001922 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1924 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1925 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001927 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001928 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001931 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001932 }
1933 return Res;
1934}
1935
Dan Gohman475871a2008-07-27 21:46:04 +00001936SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1937 SDValue Chain = Op.getOperand(0);
1938 SDValue Table = Op.getOperand(1);
1939 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001940 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Owen Andersone50ed302009-08-10 22:56:29 +00001942 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001943 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1944 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001945 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001948 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1949 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001950 if (Subtarget->isThumb2()) {
1951 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1952 // which does another jump to the destination. This also makes it easier
1953 // to translate it to TBB / TBH later.
1954 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001956 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001957 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001958 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001959 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001960 PseudoSourceValue::getJumpTable(), 0,
1961 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001962 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001963 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001964 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001965 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001966 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001967 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001968 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001970 }
Evan Chenga8e29892007-01-19 07:51:42 +00001971}
1972
Dan Gohman475871a2008-07-27 21:46:04 +00001973static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001974 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001975 unsigned Opc =
1976 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001977 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1978 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001979}
1980
Dan Gohman475871a2008-07-27 21:46:04 +00001981static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001982 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001983 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001984 unsigned Opc =
1985 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1986
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001988 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001989}
1990
Dan Gohman475871a2008-07-27 21:46:04 +00001991static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001992 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Tmp0 = Op.getOperand(0);
1994 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001995 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001996 EVT VT = Op.getValueType();
1997 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001998 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1999 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2001 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002002 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002003}
2004
Jim Grosbach0e0da732009-05-12 23:59:14 +00002005SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2006 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2007 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002008 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002009 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2010 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002011 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002012 ? ARM::R7 : ARM::R11;
2013 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2014 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002015 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2016 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002017 return FrameAddr;
2018}
2019
Dan Gohman475871a2008-07-27 21:46:04 +00002020SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002021ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue Chain,
2023 SDValue Dst, SDValue Src,
2024 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00002025 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002026 const Value *DstSV, uint64_t DstSVOff,
2027 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002028 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002029 // This requires 4-byte alignment.
2030 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002031 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002032 // This requires the copy size to be a constant, preferrably
2033 // within a subtarget-specific limit.
2034 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2035 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002036 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002037 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002038 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002039 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002040
2041 unsigned BytesLeft = SizeVal & 3;
2042 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002043 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002045 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002046 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002047 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002048 SDValue TFOps[MAX_LOADS_IN_LDM];
2049 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002050 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002051
Evan Cheng4102eb52007-10-22 22:11:27 +00002052 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2053 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002054 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002055 while (EmittedNumMemOps < NumMemOps) {
2056 for (i = 0;
2057 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002058 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2060 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002061 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002062 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002063 SrcOff += VTSize;
2064 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002066
Evan Cheng4102eb52007-10-22 22:11:27 +00002067 for (i = 0;
2068 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002069 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002070 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2071 DAG.getConstant(DstOff, MVT::i32)),
2072 DstSV, DstSVOff + DstOff, false, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002073 DstOff += VTSize;
2074 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002076
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002077 EmittedNumMemOps += i;
2078 }
2079
Bob Wilson2dc4f542009-03-20 22:42:55 +00002080 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002081 return Chain;
2082
2083 // Issue loads / stores for the trailing (1 - 3) bytes.
2084 unsigned BytesLeftSave = BytesLeft;
2085 i = 0;
2086 while (BytesLeft) {
2087 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002089 VTSize = 2;
2090 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002092 VTSize = 1;
2093 }
2094
Dale Johannesen0f502f62009-02-03 22:26:09 +00002095 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2097 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002098 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002099 TFOps[i] = Loads[i].getValue(1);
2100 ++i;
2101 SrcOff += VTSize;
2102 BytesLeft -= VTSize;
2103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002105
2106 i = 0;
2107 BytesLeft = BytesLeftSave;
2108 while (BytesLeft) {
2109 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002111 VTSize = 2;
2112 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002114 VTSize = 1;
2115 }
2116
Dale Johannesen0f502f62009-02-03 22:26:09 +00002117 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2119 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002120 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002121 ++i;
2122 DstOff += VTSize;
2123 BytesLeft -= VTSize;
2124 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002126}
2127
Duncan Sands1607f052008-12-01 11:39:25 +00002128static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002129 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002130 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002132 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2134 DAG.getConstant(0, MVT::i32));
2135 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2136 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002137 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002138 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002139
Jim Grosbache5165492009-11-09 00:11:35 +00002140 // Turn f64->i64 into VMOVRRD.
2141 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002143
Chris Lattner27a6c732007-11-24 07:07:01 +00002144 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002146}
2147
Bob Wilson5bafff32009-06-22 23:27:02 +00002148/// getZeroVector - Returns a vector of specified type with all zero elements.
2149///
Owen Andersone50ed302009-08-10 22:56:29 +00002150static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 assert(VT.isVector() && "Expected a vector type");
2152
2153 // Zero vectors are used to represent vector negation and in those cases
2154 // will be implemented with the NEON VNEG instruction. However, VNEG does
2155 // not support i64 elements, so sometimes the zero vectors will need to be
2156 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002157 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002158 // to their dest type. This ensures they get CSE'd.
2159 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002160 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2161 SmallVector<SDValue, 8> Ops;
2162 MVT TVT;
2163
2164 if (VT.getSizeInBits() == 64) {
2165 Ops.assign(8, Cst); TVT = MVT::v8i8;
2166 } else {
2167 Ops.assign(16, Cst); TVT = MVT::v16i8;
2168 }
2169 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002170
2171 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2172}
2173
2174/// getOnesVector - Returns a vector of specified type with all bits set.
2175///
Owen Andersone50ed302009-08-10 22:56:29 +00002176static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 assert(VT.isVector() && "Expected a vector type");
2178
Bob Wilson929ffa22009-10-30 20:13:25 +00002179 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002180 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002182 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2183 SmallVector<SDValue, 8> Ops;
2184 MVT TVT;
2185
2186 if (VT.getSizeInBits() == 64) {
2187 Ops.assign(8, Cst); TVT = MVT::v8i8;
2188 } else {
2189 Ops.assign(16, Cst); TVT = MVT::v16i8;
2190 }
2191 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002192
2193 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2194}
2195
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002196/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2197/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002198SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002199 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2200 EVT VT = Op.getValueType();
2201 unsigned VTBits = VT.getSizeInBits();
2202 DebugLoc dl = Op.getDebugLoc();
2203 SDValue ShOpLo = Op.getOperand(0);
2204 SDValue ShOpHi = Op.getOperand(1);
2205 SDValue ShAmt = Op.getOperand(2);
2206 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002207 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002208
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002209 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2210
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002211 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2212 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2213 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2214 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2215 DAG.getConstant(VTBits, MVT::i32));
2216 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2217 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002218 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002219
2220 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2221 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002222 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002223 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002224 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2225 CCR, Cmp);
2226
2227 SDValue Ops[2] = { Lo, Hi };
2228 return DAG.getMergeValues(Ops, 2, dl);
2229}
2230
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002231/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2232/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002233SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002234 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2235 EVT VT = Op.getValueType();
2236 unsigned VTBits = VT.getSizeInBits();
2237 DebugLoc dl = Op.getDebugLoc();
2238 SDValue ShOpLo = Op.getOperand(0);
2239 SDValue ShOpHi = Op.getOperand(1);
2240 SDValue ShAmt = Op.getOperand(2);
2241 SDValue ARMCC;
2242
2243 assert(Op.getOpcode() == ISD::SHL_PARTS);
2244 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2245 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2246 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2247 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2248 DAG.getConstant(VTBits, MVT::i32));
2249 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2250 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2251
2252 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2253 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2254 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002255 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002256 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2257 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2258 CCR, Cmp);
2259
2260 SDValue Ops[2] = { Lo, Hi };
2261 return DAG.getMergeValues(Ops, 2, dl);
2262}
2263
Jim Grosbach3482c802010-01-18 19:58:49 +00002264static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2265 const ARMSubtarget *ST) {
2266 EVT VT = N->getValueType(0);
2267 DebugLoc dl = N->getDebugLoc();
2268
2269 if (!ST->hasV6T2Ops())
2270 return SDValue();
2271
2272 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2273 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2274}
2275
Bob Wilson5bafff32009-06-22 23:27:02 +00002276static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2277 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002278 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002279 DebugLoc dl = N->getDebugLoc();
2280
2281 // Lower vector shifts on NEON to use VSHL.
2282 if (VT.isVector()) {
2283 assert(ST->hasNEON() && "unexpected vector shift");
2284
2285 // Left shifts translate directly to the vshiftu intrinsic.
2286 if (N->getOpcode() == ISD::SHL)
2287 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 N->getOperand(0), N->getOperand(1));
2290
2291 assert((N->getOpcode() == ISD::SRA ||
2292 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2293
2294 // NEON uses the same intrinsics for both left and right shifts. For
2295 // right shifts, the shift amounts are negative, so negate the vector of
2296 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002297 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002298 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2299 getZeroVector(ShiftVT, DAG, dl),
2300 N->getOperand(1));
2301 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2302 Intrinsic::arm_neon_vshifts :
2303 Intrinsic::arm_neon_vshiftu);
2304 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002306 N->getOperand(0), NegatedCount);
2307 }
2308
Eli Friedmance392eb2009-08-22 03:13:10 +00002309 // We can get here for a node like i32 = ISD::SHL i32, i64
2310 if (VT != MVT::i64)
2311 return SDValue();
2312
2313 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002314 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002315
Chris Lattner27a6c732007-11-24 07:07:01 +00002316 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2317 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002318 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002319 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002320
Chris Lattner27a6c732007-11-24 07:07:01 +00002321 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002322 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002323
Chris Lattner27a6c732007-11-24 07:07:01 +00002324 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2326 DAG.getConstant(0, MVT::i32));
2327 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2328 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002329
Chris Lattner27a6c732007-11-24 07:07:01 +00002330 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2331 // captures the result into a carry flag.
2332 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002334
Chris Lattner27a6c732007-11-24 07:07:01 +00002335 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002337
Chris Lattner27a6c732007-11-24 07:07:01 +00002338 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002340}
2341
Bob Wilson5bafff32009-06-22 23:27:02 +00002342static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2343 SDValue TmpOp0, TmpOp1;
2344 bool Invert = false;
2345 bool Swap = false;
2346 unsigned Opc = 0;
2347
2348 SDValue Op0 = Op.getOperand(0);
2349 SDValue Op1 = Op.getOperand(1);
2350 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002351 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002352 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2353 DebugLoc dl = Op.getDebugLoc();
2354
2355 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2356 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002357 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358 case ISD::SETUNE:
2359 case ISD::SETNE: Invert = true; // Fallthrough
2360 case ISD::SETOEQ:
2361 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2362 case ISD::SETOLT:
2363 case ISD::SETLT: Swap = true; // Fallthrough
2364 case ISD::SETOGT:
2365 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2366 case ISD::SETOLE:
2367 case ISD::SETLE: Swap = true; // Fallthrough
2368 case ISD::SETOGE:
2369 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2370 case ISD::SETUGE: Swap = true; // Fallthrough
2371 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2372 case ISD::SETUGT: Swap = true; // Fallthrough
2373 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2374 case ISD::SETUEQ: Invert = true; // Fallthrough
2375 case ISD::SETONE:
2376 // Expand this to (OLT | OGT).
2377 TmpOp0 = Op0;
2378 TmpOp1 = Op1;
2379 Opc = ISD::OR;
2380 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2381 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2382 break;
2383 case ISD::SETUO: Invert = true; // Fallthrough
2384 case ISD::SETO:
2385 // Expand this to (OLT | OGE).
2386 TmpOp0 = Op0;
2387 TmpOp1 = Op1;
2388 Opc = ISD::OR;
2389 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2390 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2391 break;
2392 }
2393 } else {
2394 // Integer comparisons.
2395 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002396 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397 case ISD::SETNE: Invert = true;
2398 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2399 case ISD::SETLT: Swap = true;
2400 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2401 case ISD::SETLE: Swap = true;
2402 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2403 case ISD::SETULT: Swap = true;
2404 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2405 case ISD::SETULE: Swap = true;
2406 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2407 }
2408
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002409 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 if (Opc == ARMISD::VCEQ) {
2411
2412 SDValue AndOp;
2413 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2414 AndOp = Op0;
2415 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2416 AndOp = Op1;
2417
2418 // Ignore bitconvert.
2419 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2420 AndOp = AndOp.getOperand(0);
2421
2422 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2423 Opc = ARMISD::VTST;
2424 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2425 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2426 Invert = !Invert;
2427 }
2428 }
2429 }
2430
2431 if (Swap)
2432 std::swap(Op0, Op1);
2433
2434 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2435
2436 if (Invert)
2437 Result = DAG.getNOT(dl, Result, VT);
2438
2439 return Result;
2440}
2441
2442/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2443/// VMOV instruction, and if so, return the constant being splatted.
2444static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2445 unsigned SplatBitSize, SelectionDAG &DAG) {
2446 switch (SplatBitSize) {
2447 case 8:
2448 // Any 1-byte value is OK.
2449 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
2452 case 16:
2453 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2454 if ((SplatBits & ~0xff) == 0 ||
2455 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 break;
2458
2459 case 32:
2460 // NEON's 32-bit VMOV supports splat values where:
2461 // * only one byte is nonzero, or
2462 // * the least significant byte is 0xff and the second byte is nonzero, or
2463 // * the least significant 2 bytes are 0xff and the third is nonzero.
2464 if ((SplatBits & ~0xff) == 0 ||
2465 (SplatBits & ~0xff00) == 0 ||
2466 (SplatBits & ~0xff0000) == 0 ||
2467 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002469
2470 if ((SplatBits & ~0xffff) == 0 &&
2471 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002473
2474 if ((SplatBits & ~0xffffff) == 0 &&
2475 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002477
2478 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2479 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2480 // VMOV.I32. A (very) minor optimization would be to replicate the value
2481 // and fall through here to test for a valid 64-bit splat. But, then the
2482 // caller would also need to check and handle the change in size.
2483 break;
2484
2485 case 64: {
2486 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2487 uint64_t BitMask = 0xff;
2488 uint64_t Val = 0;
2489 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2490 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2491 Val |= BitMask;
2492 else if ((SplatBits & BitMask) != 0)
2493 return SDValue();
2494 BitMask <<= 8;
2495 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002497 }
2498
2499 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002500 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 break;
2502 }
2503
2504 return SDValue();
2505}
2506
2507/// getVMOVImm - If this is a build_vector of constants which can be
2508/// formed by using a VMOV instruction of the specified element size,
2509/// return the constant being splatted. The ByteSize field indicates the
2510/// number of bytes of each element [1248].
2511SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2512 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2513 APInt SplatBits, SplatUndef;
2514 unsigned SplatBitSize;
2515 bool HasAnyUndefs;
2516 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2517 HasAnyUndefs, ByteSize * 8))
2518 return SDValue();
2519
2520 if (SplatBitSize > ByteSize * 8)
2521 return SDValue();
2522
2523 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2524 SplatBitSize, DAG);
2525}
2526
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002527static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2528 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002529 unsigned NumElts = VT.getVectorNumElements();
2530 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002531 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002532
2533 // If this is a VEXT shuffle, the immediate value is the index of the first
2534 // element. The other shuffle indices must be the successive elements after
2535 // the first one.
2536 unsigned ExpectedElt = Imm;
2537 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002538 // Increment the expected index. If it wraps around, it may still be
2539 // a VEXT but the source vectors must be swapped.
2540 ExpectedElt += 1;
2541 if (ExpectedElt == NumElts * 2) {
2542 ExpectedElt = 0;
2543 ReverseVEXT = true;
2544 }
2545
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002546 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002547 return false;
2548 }
2549
2550 // Adjust the index value if the source operands will be swapped.
2551 if (ReverseVEXT)
2552 Imm -= NumElts;
2553
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002554 return true;
2555}
2556
Bob Wilson8bb9e482009-07-26 00:39:34 +00002557/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2558/// instruction with the specified blocksize. (The order of the elements
2559/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002560static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2561 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002562 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2563 "Only possible block sizes for VREV are: 16, 32, 64");
2564
Bob Wilson8bb9e482009-07-26 00:39:34 +00002565 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002566 if (EltSz == 64)
2567 return false;
2568
2569 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002570 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002571
2572 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2573 return false;
2574
2575 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002576 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002577 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2578 return false;
2579 }
2580
2581 return true;
2582}
2583
Bob Wilsonc692cb72009-08-21 20:54:19 +00002584static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2585 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002586 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2587 if (EltSz == 64)
2588 return false;
2589
Bob Wilsonc692cb72009-08-21 20:54:19 +00002590 unsigned NumElts = VT.getVectorNumElements();
2591 WhichResult = (M[0] == 0 ? 0 : 1);
2592 for (unsigned i = 0; i < NumElts; i += 2) {
2593 if ((unsigned) M[i] != i + WhichResult ||
2594 (unsigned) M[i+1] != i + NumElts + WhichResult)
2595 return false;
2596 }
2597 return true;
2598}
2599
Bob Wilson324f4f12009-12-03 06:40:55 +00002600/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2601/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2602/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2603static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2604 unsigned &WhichResult) {
2605 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2606 if (EltSz == 64)
2607 return false;
2608
2609 unsigned NumElts = VT.getVectorNumElements();
2610 WhichResult = (M[0] == 0 ? 0 : 1);
2611 for (unsigned i = 0; i < NumElts; i += 2) {
2612 if ((unsigned) M[i] != i + WhichResult ||
2613 (unsigned) M[i+1] != i + WhichResult)
2614 return false;
2615 }
2616 return true;
2617}
2618
Bob Wilsonc692cb72009-08-21 20:54:19 +00002619static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2620 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002621 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2622 if (EltSz == 64)
2623 return false;
2624
Bob Wilsonc692cb72009-08-21 20:54:19 +00002625 unsigned NumElts = VT.getVectorNumElements();
2626 WhichResult = (M[0] == 0 ? 0 : 1);
2627 for (unsigned i = 0; i != NumElts; ++i) {
2628 if ((unsigned) M[i] != 2 * i + WhichResult)
2629 return false;
2630 }
2631
2632 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002633 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002634 return false;
2635
2636 return true;
2637}
2638
Bob Wilson324f4f12009-12-03 06:40:55 +00002639/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2640/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2641/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2642static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2643 unsigned &WhichResult) {
2644 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2645 if (EltSz == 64)
2646 return false;
2647
2648 unsigned Half = VT.getVectorNumElements() / 2;
2649 WhichResult = (M[0] == 0 ? 0 : 1);
2650 for (unsigned j = 0; j != 2; ++j) {
2651 unsigned Idx = WhichResult;
2652 for (unsigned i = 0; i != Half; ++i) {
2653 if ((unsigned) M[i + j * Half] != Idx)
2654 return false;
2655 Idx += 2;
2656 }
2657 }
2658
2659 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2660 if (VT.is64BitVector() && EltSz == 32)
2661 return false;
2662
2663 return true;
2664}
2665
Bob Wilsonc692cb72009-08-21 20:54:19 +00002666static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2667 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002668 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2669 if (EltSz == 64)
2670 return false;
2671
Bob Wilsonc692cb72009-08-21 20:54:19 +00002672 unsigned NumElts = VT.getVectorNumElements();
2673 WhichResult = (M[0] == 0 ? 0 : 1);
2674 unsigned Idx = WhichResult * NumElts / 2;
2675 for (unsigned i = 0; i != NumElts; i += 2) {
2676 if ((unsigned) M[i] != Idx ||
2677 (unsigned) M[i+1] != Idx + NumElts)
2678 return false;
2679 Idx += 1;
2680 }
2681
2682 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002683 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002684 return false;
2685
2686 return true;
2687}
2688
Bob Wilson324f4f12009-12-03 06:40:55 +00002689/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2690/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2691/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2692static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2693 unsigned &WhichResult) {
2694 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2695 if (EltSz == 64)
2696 return false;
2697
2698 unsigned NumElts = VT.getVectorNumElements();
2699 WhichResult = (M[0] == 0 ? 0 : 1);
2700 unsigned Idx = WhichResult * NumElts / 2;
2701 for (unsigned i = 0; i != NumElts; i += 2) {
2702 if ((unsigned) M[i] != Idx ||
2703 (unsigned) M[i+1] != Idx)
2704 return false;
2705 Idx += 1;
2706 }
2707
2708 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2709 if (VT.is64BitVector() && EltSz == 32)
2710 return false;
2711
2712 return true;
2713}
2714
2715
Owen Andersone50ed302009-08-10 22:56:29 +00002716static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002717 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002718 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002719 if (ConstVal->isNullValue())
2720 return getZeroVector(VT, DAG, dl);
2721 if (ConstVal->isAllOnesValue())
2722 return getOnesVector(VT, DAG, dl);
2723
Owen Andersone50ed302009-08-10 22:56:29 +00002724 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725 if (VT.is64BitVector()) {
2726 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002727 case 8: CanonicalVT = MVT::v8i8; break;
2728 case 16: CanonicalVT = MVT::v4i16; break;
2729 case 32: CanonicalVT = MVT::v2i32; break;
2730 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002731 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002732 }
2733 } else {
2734 assert(VT.is128BitVector() && "unknown splat vector size");
2735 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002736 case 8: CanonicalVT = MVT::v16i8; break;
2737 case 16: CanonicalVT = MVT::v8i16; break;
2738 case 32: CanonicalVT = MVT::v4i32; break;
2739 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002740 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002741 }
2742 }
2743
2744 // Build a canonical splat for this value.
2745 SmallVector<SDValue, 8> Ops;
2746 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2747 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2748 Ops.size());
2749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2750}
2751
2752// If this is a case we can't handle, return null and let the default
2753// expansion code take care of it.
2754static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002755 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002757 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002758
2759 APInt SplatBits, SplatUndef;
2760 unsigned SplatBitSize;
2761 bool HasAnyUndefs;
2762 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002763 if (SplatBitSize <= 64) {
2764 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2765 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2766 if (Val.getNode())
2767 return BuildSplat(Val, VT, DAG, dl);
2768 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002769 }
2770
2771 // If there are only 2 elements in a 128-bit vector, insert them into an
2772 // undef vector. This handles the common case for 128-bit vector argument
2773 // passing, where the insertions should be translated to subreg accesses
2774 // with no real instructions.
2775 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2776 SDValue Val = DAG.getUNDEF(VT);
2777 SDValue Op0 = Op.getOperand(0);
2778 SDValue Op1 = Op.getOperand(1);
2779 if (Op0.getOpcode() != ISD::UNDEF)
2780 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2781 DAG.getIntPtrConstant(0));
2782 if (Op1.getOpcode() != ISD::UNDEF)
2783 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2784 DAG.getIntPtrConstant(1));
2785 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 }
2787
2788 return SDValue();
2789}
2790
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002791/// isShuffleMaskLegal - Targets can use this to indicate that they only
2792/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2793/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2794/// are assumed to be legal.
2795bool
2796ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2797 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002798 if (VT.getVectorNumElements() == 4 &&
2799 (VT.is128BitVector() || VT.is64BitVector())) {
2800 unsigned PFIndexes[4];
2801 for (unsigned i = 0; i != 4; ++i) {
2802 if (M[i] < 0)
2803 PFIndexes[i] = 8;
2804 else
2805 PFIndexes[i] = M[i];
2806 }
2807
2808 // Compute the index in the perfect shuffle table.
2809 unsigned PFTableIndex =
2810 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2811 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2812 unsigned Cost = (PFEntry >> 30);
2813
2814 if (Cost <= 4)
2815 return true;
2816 }
2817
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002818 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002819 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002820
2821 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2822 isVREVMask(M, VT, 64) ||
2823 isVREVMask(M, VT, 32) ||
2824 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002825 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2826 isVTRNMask(M, VT, WhichResult) ||
2827 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002828 isVZIPMask(M, VT, WhichResult) ||
2829 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2830 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2831 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002832}
2833
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002834/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2835/// the specified operations to build the shuffle.
2836static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2837 SDValue RHS, SelectionDAG &DAG,
2838 DebugLoc dl) {
2839 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2840 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2841 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2842
2843 enum {
2844 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2845 OP_VREV,
2846 OP_VDUP0,
2847 OP_VDUP1,
2848 OP_VDUP2,
2849 OP_VDUP3,
2850 OP_VEXT1,
2851 OP_VEXT2,
2852 OP_VEXT3,
2853 OP_VUZPL, // VUZP, left result
2854 OP_VUZPR, // VUZP, right result
2855 OP_VZIPL, // VZIP, left result
2856 OP_VZIPR, // VZIP, right result
2857 OP_VTRNL, // VTRN, left result
2858 OP_VTRNR // VTRN, right result
2859 };
2860
2861 if (OpNum == OP_COPY) {
2862 if (LHSID == (1*9+2)*9+3) return LHS;
2863 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2864 return RHS;
2865 }
2866
2867 SDValue OpLHS, OpRHS;
2868 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2869 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2870 EVT VT = OpLHS.getValueType();
2871
2872 switch (OpNum) {
2873 default: llvm_unreachable("Unknown shuffle opcode!");
2874 case OP_VREV:
2875 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2876 case OP_VDUP0:
2877 case OP_VDUP1:
2878 case OP_VDUP2:
2879 case OP_VDUP3:
2880 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002881 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002882 case OP_VEXT1:
2883 case OP_VEXT2:
2884 case OP_VEXT3:
2885 return DAG.getNode(ARMISD::VEXT, dl, VT,
2886 OpLHS, OpRHS,
2887 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2888 case OP_VUZPL:
2889 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002890 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002891 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2892 case OP_VZIPL:
2893 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002894 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002895 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2896 case OP_VTRNL:
2897 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002898 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2899 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002900 }
2901}
2902
Bob Wilson5bafff32009-06-22 23:27:02 +00002903static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002904 SDValue V1 = Op.getOperand(0);
2905 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002906 DebugLoc dl = Op.getDebugLoc();
2907 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002908 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002909 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002910
Bob Wilson28865062009-08-13 02:13:04 +00002911 // Convert shuffles that are directly supported on NEON to target-specific
2912 // DAG nodes, instead of keeping them as shuffles and matching them again
2913 // during code selection. This is more efficient and avoids the possibility
2914 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002915 // FIXME: floating-point vectors should be canonicalized to integer vectors
2916 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002917 SVN->getMask(ShuffleMask);
2918
2919 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002920 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002921 // If this is undef splat, generate it via "just" vdup, if possible.
2922 if (Lane == -1) Lane = 0;
2923
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002924 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2925 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002926 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002927 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002928 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002929 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002930
2931 bool ReverseVEXT;
2932 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002933 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002934 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002935 std::swap(V1, V2);
2936 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002937 DAG.getConstant(Imm, MVT::i32));
2938 }
2939
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002940 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002941 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002942 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002943 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002944 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002945 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2946
Bob Wilsonc692cb72009-08-21 20:54:19 +00002947 // Check for Neon shuffles that modify both input vectors in place.
2948 // If both results are used, i.e., if there are two shuffles with the same
2949 // source operands and with masks corresponding to both results of one of
2950 // these operations, DAG memoization will ensure that a single node is
2951 // used for both shuffles.
2952 unsigned WhichResult;
2953 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2954 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2955 V1, V2).getValue(WhichResult);
2956 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2957 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2958 V1, V2).getValue(WhichResult);
2959 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2960 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2961 V1, V2).getValue(WhichResult);
2962
Bob Wilson324f4f12009-12-03 06:40:55 +00002963 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2964 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2965 V1, V1).getValue(WhichResult);
2966 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2967 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2968 V1, V1).getValue(WhichResult);
2969 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2970 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2971 V1, V1).getValue(WhichResult);
2972
Bob Wilsonc692cb72009-08-21 20:54:19 +00002973 // If the shuffle is not directly supported and it has 4 elements, use
2974 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002975 if (VT.getVectorNumElements() == 4 &&
2976 (VT.is128BitVector() || VT.is64BitVector())) {
2977 unsigned PFIndexes[4];
2978 for (unsigned i = 0; i != 4; ++i) {
2979 if (ShuffleMask[i] < 0)
2980 PFIndexes[i] = 8;
2981 else
2982 PFIndexes[i] = ShuffleMask[i];
2983 }
2984
2985 // Compute the index in the perfect shuffle table.
2986 unsigned PFTableIndex =
2987 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2988
2989 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2990 unsigned Cost = (PFEntry >> 30);
2991
2992 if (Cost <= 4)
2993 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2994 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002995
Bob Wilson22cac0d2009-08-14 05:16:33 +00002996 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002997}
2998
Bob Wilson5bafff32009-06-22 23:27:02 +00002999static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003000 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003001 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003002 SDValue Vec = Op.getOperand(0);
3003 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003004 assert(VT == MVT::i32 &&
3005 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3006 "unexpected type for custom-lowering vector extract");
3007 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003008}
3009
Bob Wilsona6d65862009-08-03 20:36:38 +00003010static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3011 // The only time a CONCAT_VECTORS operation can have legal types is when
3012 // two 64-bit vectors are concatenated to a 128-bit vector.
3013 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3014 "unexpected CONCAT_VECTORS");
3015 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003017 SDValue Op0 = Op.getOperand(0);
3018 SDValue Op1 = Op.getOperand(1);
3019 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003020 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3021 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003022 DAG.getIntPtrConstant(0));
3023 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3025 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003026 DAG.getIntPtrConstant(1));
3027 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003028}
3029
Dan Gohman475871a2008-07-27 21:46:04 +00003030SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003031 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003032 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003033 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003034 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003035 case ISD::GlobalAddress:
3036 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3037 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003038 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003039 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3040 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003041 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003042 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003043 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003044 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003045 case ISD::SINT_TO_FP:
3046 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3047 case ISD::FP_TO_SINT:
3048 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3049 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003050 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003051 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003052 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003053 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3054 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003055 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003057 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003058 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003059 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003060 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003061 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003062 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003063 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3064 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3065 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003066 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003067 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003068 }
Dan Gohman475871a2008-07-27 21:46:04 +00003069 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003070}
3071
Duncan Sands1607f052008-12-01 11:39:25 +00003072/// ReplaceNodeResults - Replace the results of node with an illegal result
3073/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003074void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3075 SmallVectorImpl<SDValue>&Results,
3076 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003077 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003078 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003079 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003080 return;
3081 case ISD::BIT_CONVERT:
3082 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3083 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003084 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003085 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003087 if (Res.getNode())
3088 Results.push_back(Res);
3089 return;
3090 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003091 }
3092}
Chris Lattner27a6c732007-11-24 07:07:01 +00003093
Evan Chenga8e29892007-01-19 07:51:42 +00003094//===----------------------------------------------------------------------===//
3095// ARM Scheduler Hooks
3096//===----------------------------------------------------------------------===//
3097
3098MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003099ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3100 MachineBasicBlock *BB,
3101 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003102 unsigned dest = MI->getOperand(0).getReg();
3103 unsigned ptr = MI->getOperand(1).getReg();
3104 unsigned oldval = MI->getOperand(2).getReg();
3105 unsigned newval = MI->getOperand(3).getReg();
3106 unsigned scratch = BB->getParent()->getRegInfo()
3107 .createVirtualRegister(ARM::GPRRegisterClass);
3108 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3109 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003110 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003111
3112 unsigned ldrOpc, strOpc;
3113 switch (Size) {
3114 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003115 case 1:
3116 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3117 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3118 break;
3119 case 2:
3120 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3121 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3122 break;
3123 case 4:
3124 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3125 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3126 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003127 }
3128
3129 MachineFunction *MF = BB->getParent();
3130 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3131 MachineFunction::iterator It = BB;
3132 ++It; // insert the new blocks after the current block
3133
3134 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3135 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3136 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3137 MF->insert(It, loop1MBB);
3138 MF->insert(It, loop2MBB);
3139 MF->insert(It, exitMBB);
3140 exitMBB->transferSuccessors(BB);
3141
3142 // thisMBB:
3143 // ...
3144 // fallthrough --> loop1MBB
3145 BB->addSuccessor(loop1MBB);
3146
3147 // loop1MBB:
3148 // ldrex dest, [ptr]
3149 // cmp dest, oldval
3150 // bne exitMBB
3151 BB = loop1MBB;
3152 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003153 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003154 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003155 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3156 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003157 BB->addSuccessor(loop2MBB);
3158 BB->addSuccessor(exitMBB);
3159
3160 // loop2MBB:
3161 // strex scratch, newval, [ptr]
3162 // cmp scratch, #0
3163 // bne loop1MBB
3164 BB = loop2MBB;
3165 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3166 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003167 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003168 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003169 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3170 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003171 BB->addSuccessor(loop1MBB);
3172 BB->addSuccessor(exitMBB);
3173
3174 // exitMBB:
3175 // ...
3176 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003177
3178 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3179
Jim Grosbach5278eb82009-12-11 01:42:04 +00003180 return BB;
3181}
3182
3183MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003184ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3185 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003186 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3187 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3188
3189 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003190 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003191 MachineFunction::iterator It = BB;
3192 ++It;
3193
3194 unsigned dest = MI->getOperand(0).getReg();
3195 unsigned ptr = MI->getOperand(1).getReg();
3196 unsigned incr = MI->getOperand(2).getReg();
3197 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003198
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003199 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003200 unsigned ldrOpc, strOpc;
3201 switch (Size) {
3202 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003203 case 1:
3204 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003205 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003206 break;
3207 case 2:
3208 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3209 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3210 break;
3211 case 4:
3212 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3213 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3214 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003215 }
3216
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003217 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3218 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3219 MF->insert(It, loopMBB);
3220 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003221 exitMBB->transferSuccessors(BB);
3222
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003223 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003224 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3225 unsigned scratch2 = (!BinOpcode) ? incr :
3226 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3227
3228 // thisMBB:
3229 // ...
3230 // fallthrough --> loopMBB
3231 BB->addSuccessor(loopMBB);
3232
3233 // loopMBB:
3234 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003235 // <binop> scratch2, dest, incr
3236 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003237 // cmp scratch, #0
3238 // bne- loopMBB
3239 // fallthrough --> exitMBB
3240 BB = loopMBB;
3241 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003242 if (BinOpcode) {
3243 // operand order needs to go the other way for NAND
3244 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3245 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3246 addReg(incr).addReg(dest)).addReg(0);
3247 else
3248 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3249 addReg(dest).addReg(incr)).addReg(0);
3250 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003251
3252 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3253 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003254 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003255 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003256 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3257 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003258
3259 BB->addSuccessor(loopMBB);
3260 BB->addSuccessor(exitMBB);
3261
3262 // exitMBB:
3263 // ...
3264 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003265
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003266 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003267
Jim Grosbachc3c23542009-12-14 04:22:04 +00003268 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003269}
3270
3271MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003272ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003273 MachineBasicBlock *BB,
3274 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003275 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003276 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003277 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003278 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003279 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003280 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003281 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003282
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003283 case ARM::ATOMIC_LOAD_ADD_I8:
3284 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3285 case ARM::ATOMIC_LOAD_ADD_I16:
3286 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3287 case ARM::ATOMIC_LOAD_ADD_I32:
3288 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003289
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003290 case ARM::ATOMIC_LOAD_AND_I8:
3291 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3292 case ARM::ATOMIC_LOAD_AND_I16:
3293 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3294 case ARM::ATOMIC_LOAD_AND_I32:
3295 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003296
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003297 case ARM::ATOMIC_LOAD_OR_I8:
3298 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3299 case ARM::ATOMIC_LOAD_OR_I16:
3300 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3301 case ARM::ATOMIC_LOAD_OR_I32:
3302 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003303
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003304 case ARM::ATOMIC_LOAD_XOR_I8:
3305 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3306 case ARM::ATOMIC_LOAD_XOR_I16:
3307 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3308 case ARM::ATOMIC_LOAD_XOR_I32:
3309 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003310
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003311 case ARM::ATOMIC_LOAD_NAND_I8:
3312 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3313 case ARM::ATOMIC_LOAD_NAND_I16:
3314 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3315 case ARM::ATOMIC_LOAD_NAND_I32:
3316 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003317
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003318 case ARM::ATOMIC_LOAD_SUB_I8:
3319 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3320 case ARM::ATOMIC_LOAD_SUB_I16:
3321 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3322 case ARM::ATOMIC_LOAD_SUB_I32:
3323 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003324
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003325 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3326 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3327 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003328
3329 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3330 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3331 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003332
Evan Cheng007ea272009-08-12 05:17:19 +00003333 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003334 // To "insert" a SELECT_CC instruction, we actually have to insert the
3335 // diamond control-flow pattern. The incoming instruction knows the
3336 // destination vreg to set, the condition code register to branch on, the
3337 // true/false values to select between, and a branch opcode to use.
3338 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003339 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003340 ++It;
3341
3342 // thisMBB:
3343 // ...
3344 // TrueVal = ...
3345 // cmpTY ccX, r1, r2
3346 // bCC copy1MBB
3347 // fallthrough --> copy0MBB
3348 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003349 MachineFunction *F = BB->getParent();
3350 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3351 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003352 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003353 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003354 F->insert(It, copy0MBB);
3355 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003356 // Update machine-CFG edges by first adding all successors of the current
3357 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003358 // Also inform sdisel of the edge changes.
3359 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3360 E = BB->succ_end(); I != E; ++I) {
3361 EM->insert(std::make_pair(*I, sinkMBB));
3362 sinkMBB->addSuccessor(*I);
3363 }
Evan Chenga8e29892007-01-19 07:51:42 +00003364 // Next, remove all successors of the current block, and add the true
3365 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003366 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003367 BB->removeSuccessor(BB->succ_begin());
3368 BB->addSuccessor(copy0MBB);
3369 BB->addSuccessor(sinkMBB);
3370
3371 // copy0MBB:
3372 // %FalseValue = ...
3373 // # fallthrough to sinkMBB
3374 BB = copy0MBB;
3375
3376 // Update machine-CFG edges
3377 BB->addSuccessor(sinkMBB);
3378
3379 // sinkMBB:
3380 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3381 // ...
3382 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003383 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003384 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3385 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3386
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003387 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003388 return BB;
3389 }
Evan Cheng86198642009-08-07 00:34:42 +00003390
3391 case ARM::tANDsp:
3392 case ARM::tADDspr_:
3393 case ARM::tSUBspi_:
3394 case ARM::t2SUBrSPi_:
3395 case ARM::t2SUBrSPi12_:
3396 case ARM::t2SUBrSPs_: {
3397 MachineFunction *MF = BB->getParent();
3398 unsigned DstReg = MI->getOperand(0).getReg();
3399 unsigned SrcReg = MI->getOperand(1).getReg();
3400 bool DstIsDead = MI->getOperand(0).isDead();
3401 bool SrcIsKill = MI->getOperand(1).isKill();
3402
3403 if (SrcReg != ARM::SP) {
3404 // Copy the source to SP from virtual register.
3405 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3406 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3407 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3408 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3409 .addReg(SrcReg, getKillRegState(SrcIsKill));
3410 }
3411
3412 unsigned OpOpc = 0;
3413 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3414 switch (MI->getOpcode()) {
3415 default:
3416 llvm_unreachable("Unexpected pseudo instruction!");
3417 case ARM::tANDsp:
3418 OpOpc = ARM::tAND;
3419 NeedPred = true;
3420 break;
3421 case ARM::tADDspr_:
3422 OpOpc = ARM::tADDspr;
3423 break;
3424 case ARM::tSUBspi_:
3425 OpOpc = ARM::tSUBspi;
3426 break;
3427 case ARM::t2SUBrSPi_:
3428 OpOpc = ARM::t2SUBrSPi;
3429 NeedPred = true; NeedCC = true;
3430 break;
3431 case ARM::t2SUBrSPi12_:
3432 OpOpc = ARM::t2SUBrSPi12;
3433 NeedPred = true;
3434 break;
3435 case ARM::t2SUBrSPs_:
3436 OpOpc = ARM::t2SUBrSPs;
3437 NeedPred = true; NeedCC = true; NeedOp3 = true;
3438 break;
3439 }
3440 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3441 if (OpOpc == ARM::tAND)
3442 AddDefaultT1CC(MIB);
3443 MIB.addReg(ARM::SP);
3444 MIB.addOperand(MI->getOperand(2));
3445 if (NeedOp3)
3446 MIB.addOperand(MI->getOperand(3));
3447 if (NeedPred)
3448 AddDefaultPred(MIB);
3449 if (NeedCC)
3450 AddDefaultCC(MIB);
3451
3452 // Copy the result from SP to virtual register.
3453 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3454 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3455 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3456 BuildMI(BB, dl, TII->get(CopyOpc))
3457 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3458 .addReg(ARM::SP);
3459 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3460 return BB;
3461 }
Evan Chenga8e29892007-01-19 07:51:42 +00003462 }
3463}
3464
3465//===----------------------------------------------------------------------===//
3466// ARM Optimization Hooks
3467//===----------------------------------------------------------------------===//
3468
Chris Lattnerd1980a52009-03-12 06:52:53 +00003469static
3470SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3471 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003472 SelectionDAG &DAG = DCI.DAG;
3473 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003474 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003475 unsigned Opc = N->getOpcode();
3476 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3477 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3478 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3479 ISD::CondCode CC = ISD::SETCC_INVALID;
3480
3481 if (isSlctCC) {
3482 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3483 } else {
3484 SDValue CCOp = Slct.getOperand(0);
3485 if (CCOp.getOpcode() == ISD::SETCC)
3486 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3487 }
3488
3489 bool DoXform = false;
3490 bool InvCC = false;
3491 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3492 "Bad input!");
3493
3494 if (LHS.getOpcode() == ISD::Constant &&
3495 cast<ConstantSDNode>(LHS)->isNullValue()) {
3496 DoXform = true;
3497 } else if (CC != ISD::SETCC_INVALID &&
3498 RHS.getOpcode() == ISD::Constant &&
3499 cast<ConstantSDNode>(RHS)->isNullValue()) {
3500 std::swap(LHS, RHS);
3501 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003502 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003503 Op0.getOperand(0).getValueType();
3504 bool isInt = OpVT.isInteger();
3505 CC = ISD::getSetCCInverse(CC, isInt);
3506
3507 if (!TLI.isCondCodeLegal(CC, OpVT))
3508 return SDValue(); // Inverse operator isn't legal.
3509
3510 DoXform = true;
3511 InvCC = true;
3512 }
3513
3514 if (DoXform) {
3515 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3516 if (isSlctCC)
3517 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3518 Slct.getOperand(0), Slct.getOperand(1), CC);
3519 SDValue CCOp = Slct.getOperand(0);
3520 if (InvCC)
3521 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3522 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3523 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3524 CCOp, OtherOp, Result);
3525 }
3526 return SDValue();
3527}
3528
3529/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3530static SDValue PerformADDCombine(SDNode *N,
3531 TargetLowering::DAGCombinerInfo &DCI) {
3532 // added by evan in r37685 with no testcase.
3533 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003534
Chris Lattnerd1980a52009-03-12 06:52:53 +00003535 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3536 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3537 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3538 if (Result.getNode()) return Result;
3539 }
3540 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3541 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3542 if (Result.getNode()) return Result;
3543 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003544
Chris Lattnerd1980a52009-03-12 06:52:53 +00003545 return SDValue();
3546}
3547
3548/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3549static SDValue PerformSUBCombine(SDNode *N,
3550 TargetLowering::DAGCombinerInfo &DCI) {
3551 // added by evan in r37685 with no testcase.
3552 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003553
Chris Lattnerd1980a52009-03-12 06:52:53 +00003554 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3555 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3556 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3557 if (Result.getNode()) return Result;
3558 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003559
Chris Lattnerd1980a52009-03-12 06:52:53 +00003560 return SDValue();
3561}
3562
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003563/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3564/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003565static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003566 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003567 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003568 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003569 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003570 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003571 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003572}
3573
Bob Wilson5bafff32009-06-22 23:27:02 +00003574/// getVShiftImm - Check if this is a valid build_vector for the immediate
3575/// operand of a vector shift operation, where all the elements of the
3576/// build_vector must have the same constant integer value.
3577static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3578 // Ignore bit_converts.
3579 while (Op.getOpcode() == ISD::BIT_CONVERT)
3580 Op = Op.getOperand(0);
3581 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3582 APInt SplatBits, SplatUndef;
3583 unsigned SplatBitSize;
3584 bool HasAnyUndefs;
3585 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3586 HasAnyUndefs, ElementBits) ||
3587 SplatBitSize > ElementBits)
3588 return false;
3589 Cnt = SplatBits.getSExtValue();
3590 return true;
3591}
3592
3593/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3594/// operand of a vector shift left operation. That value must be in the range:
3595/// 0 <= Value < ElementBits for a left shift; or
3596/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003597static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003598 assert(VT.isVector() && "vector shift count is not a vector type");
3599 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3600 if (! getVShiftImm(Op, ElementBits, Cnt))
3601 return false;
3602 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3603}
3604
3605/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3606/// operand of a vector shift right operation. For a shift opcode, the value
3607/// is positive, but for an intrinsic the value count must be negative. The
3608/// absolute value must be in the range:
3609/// 1 <= |Value| <= ElementBits for a right shift; or
3610/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003611static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003612 int64_t &Cnt) {
3613 assert(VT.isVector() && "vector shift count is not a vector type");
3614 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3615 if (! getVShiftImm(Op, ElementBits, Cnt))
3616 return false;
3617 if (isIntrinsic)
3618 Cnt = -Cnt;
3619 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3620}
3621
3622/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3623static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3624 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3625 switch (IntNo) {
3626 default:
3627 // Don't do anything for most intrinsics.
3628 break;
3629
3630 // Vector shifts: check for immediate versions and lower them.
3631 // Note: This is done during DAG combining instead of DAG legalizing because
3632 // the build_vectors for 64-bit vector element shift counts are generally
3633 // not legal, and it is hard to see their values after they get legalized to
3634 // loads from a constant pool.
3635 case Intrinsic::arm_neon_vshifts:
3636 case Intrinsic::arm_neon_vshiftu:
3637 case Intrinsic::arm_neon_vshiftls:
3638 case Intrinsic::arm_neon_vshiftlu:
3639 case Intrinsic::arm_neon_vshiftn:
3640 case Intrinsic::arm_neon_vrshifts:
3641 case Intrinsic::arm_neon_vrshiftu:
3642 case Intrinsic::arm_neon_vrshiftn:
3643 case Intrinsic::arm_neon_vqshifts:
3644 case Intrinsic::arm_neon_vqshiftu:
3645 case Intrinsic::arm_neon_vqshiftsu:
3646 case Intrinsic::arm_neon_vqshiftns:
3647 case Intrinsic::arm_neon_vqshiftnu:
3648 case Intrinsic::arm_neon_vqshiftnsu:
3649 case Intrinsic::arm_neon_vqrshiftns:
3650 case Intrinsic::arm_neon_vqrshiftnu:
3651 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003652 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003653 int64_t Cnt;
3654 unsigned VShiftOpc = 0;
3655
3656 switch (IntNo) {
3657 case Intrinsic::arm_neon_vshifts:
3658 case Intrinsic::arm_neon_vshiftu:
3659 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3660 VShiftOpc = ARMISD::VSHL;
3661 break;
3662 }
3663 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3664 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3665 ARMISD::VSHRs : ARMISD::VSHRu);
3666 break;
3667 }
3668 return SDValue();
3669
3670 case Intrinsic::arm_neon_vshiftls:
3671 case Intrinsic::arm_neon_vshiftlu:
3672 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3673 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003674 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003675
3676 case Intrinsic::arm_neon_vrshifts:
3677 case Intrinsic::arm_neon_vrshiftu:
3678 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3679 break;
3680 return SDValue();
3681
3682 case Intrinsic::arm_neon_vqshifts:
3683 case Intrinsic::arm_neon_vqshiftu:
3684 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3685 break;
3686 return SDValue();
3687
3688 case Intrinsic::arm_neon_vqshiftsu:
3689 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3690 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003691 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003692
3693 case Intrinsic::arm_neon_vshiftn:
3694 case Intrinsic::arm_neon_vrshiftn:
3695 case Intrinsic::arm_neon_vqshiftns:
3696 case Intrinsic::arm_neon_vqshiftnu:
3697 case Intrinsic::arm_neon_vqshiftnsu:
3698 case Intrinsic::arm_neon_vqrshiftns:
3699 case Intrinsic::arm_neon_vqrshiftnu:
3700 case Intrinsic::arm_neon_vqrshiftnsu:
3701 // Narrowing shifts require an immediate right shift.
3702 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3703 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003704 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003705
3706 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003707 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003708 }
3709
3710 switch (IntNo) {
3711 case Intrinsic::arm_neon_vshifts:
3712 case Intrinsic::arm_neon_vshiftu:
3713 // Opcode already set above.
3714 break;
3715 case Intrinsic::arm_neon_vshiftls:
3716 case Intrinsic::arm_neon_vshiftlu:
3717 if (Cnt == VT.getVectorElementType().getSizeInBits())
3718 VShiftOpc = ARMISD::VSHLLi;
3719 else
3720 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3721 ARMISD::VSHLLs : ARMISD::VSHLLu);
3722 break;
3723 case Intrinsic::arm_neon_vshiftn:
3724 VShiftOpc = ARMISD::VSHRN; break;
3725 case Intrinsic::arm_neon_vrshifts:
3726 VShiftOpc = ARMISD::VRSHRs; break;
3727 case Intrinsic::arm_neon_vrshiftu:
3728 VShiftOpc = ARMISD::VRSHRu; break;
3729 case Intrinsic::arm_neon_vrshiftn:
3730 VShiftOpc = ARMISD::VRSHRN; break;
3731 case Intrinsic::arm_neon_vqshifts:
3732 VShiftOpc = ARMISD::VQSHLs; break;
3733 case Intrinsic::arm_neon_vqshiftu:
3734 VShiftOpc = ARMISD::VQSHLu; break;
3735 case Intrinsic::arm_neon_vqshiftsu:
3736 VShiftOpc = ARMISD::VQSHLsu; break;
3737 case Intrinsic::arm_neon_vqshiftns:
3738 VShiftOpc = ARMISD::VQSHRNs; break;
3739 case Intrinsic::arm_neon_vqshiftnu:
3740 VShiftOpc = ARMISD::VQSHRNu; break;
3741 case Intrinsic::arm_neon_vqshiftnsu:
3742 VShiftOpc = ARMISD::VQSHRNsu; break;
3743 case Intrinsic::arm_neon_vqrshiftns:
3744 VShiftOpc = ARMISD::VQRSHRNs; break;
3745 case Intrinsic::arm_neon_vqrshiftnu:
3746 VShiftOpc = ARMISD::VQRSHRNu; break;
3747 case Intrinsic::arm_neon_vqrshiftnsu:
3748 VShiftOpc = ARMISD::VQRSHRNsu; break;
3749 }
3750
3751 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003753 }
3754
3755 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003756 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003757 int64_t Cnt;
3758 unsigned VShiftOpc = 0;
3759
3760 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3761 VShiftOpc = ARMISD::VSLI;
3762 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3763 VShiftOpc = ARMISD::VSRI;
3764 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003765 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003766 }
3767
3768 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3769 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003771 }
3772
3773 case Intrinsic::arm_neon_vqrshifts:
3774 case Intrinsic::arm_neon_vqrshiftu:
3775 // No immediate versions of these to check for.
3776 break;
3777 }
3778
3779 return SDValue();
3780}
3781
3782/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3783/// lowers them. As with the vector shift intrinsics, this is done during DAG
3784/// combining instead of DAG legalizing because the build_vectors for 64-bit
3785/// vector element shift counts are generally not legal, and it is hard to see
3786/// their values after they get legalized to loads from a constant pool.
3787static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3788 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003789 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003790
3791 // Nothing to be done for scalar shifts.
3792 if (! VT.isVector())
3793 return SDValue();
3794
3795 assert(ST->hasNEON() && "unexpected vector shift");
3796 int64_t Cnt;
3797
3798 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003799 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003800
3801 case ISD::SHL:
3802 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3803 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003805 break;
3806
3807 case ISD::SRA:
3808 case ISD::SRL:
3809 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3810 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3811 ARMISD::VSHRs : ARMISD::VSHRu);
3812 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003814 }
3815 }
3816 return SDValue();
3817}
3818
3819/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3820/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3821static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3822 const ARMSubtarget *ST) {
3823 SDValue N0 = N->getOperand(0);
3824
3825 // Check for sign- and zero-extensions of vector extract operations of 8-
3826 // and 16-bit vector elements. NEON supports these directly. They are
3827 // handled during DAG combining because type legalization will promote them
3828 // to 32-bit types and it is messy to recognize the operations after that.
3829 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3830 SDValue Vec = N0.getOperand(0);
3831 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003832 EVT VT = N->getValueType(0);
3833 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3835
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 if (VT == MVT::i32 &&
3837 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003838 TLI.isTypeLegal(Vec.getValueType())) {
3839
3840 unsigned Opc = 0;
3841 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003842 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003843 case ISD::SIGN_EXTEND:
3844 Opc = ARMISD::VGETLANEs;
3845 break;
3846 case ISD::ZERO_EXTEND:
3847 case ISD::ANY_EXTEND:
3848 Opc = ARMISD::VGETLANEu;
3849 break;
3850 }
3851 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3852 }
3853 }
3854
3855 return SDValue();
3856}
3857
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003858/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3859/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3860static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3861 const ARMSubtarget *ST) {
3862 // If the target supports NEON, try to use vmax/vmin instructions for f32
3863 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3864 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3865 // a NaN; only do the transformation when it matches that behavior.
3866
3867 // For now only do this when using NEON for FP operations; if using VFP, it
3868 // is not obvious that the benefit outweighs the cost of switching to the
3869 // NEON pipeline.
3870 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3871 N->getValueType(0) != MVT::f32)
3872 return SDValue();
3873
3874 SDValue CondLHS = N->getOperand(0);
3875 SDValue CondRHS = N->getOperand(1);
3876 SDValue LHS = N->getOperand(2);
3877 SDValue RHS = N->getOperand(3);
3878 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3879
3880 unsigned Opcode = 0;
3881 bool IsReversed;
3882 if (LHS == CondLHS && RHS == CondRHS) {
3883 IsReversed = false; // x CC y ? x : y
3884 } else if (LHS == CondRHS && RHS == CondLHS) {
3885 IsReversed = true ; // x CC y ? y : x
3886 } else {
3887 return SDValue();
3888 }
3889
3890 switch (CC) {
3891 default: break;
3892 case ISD::SETOLT:
3893 case ISD::SETOLE:
3894 case ISD::SETLT:
3895 case ISD::SETLE:
3896 // This can be vmin if we can prove that the LHS is not a NaN.
3897 // (If either operand is NaN, the comparison will be false and the result
3898 // will be the RHS, which matches vmin if RHS is the NaN.)
3899 if (DAG.isKnownNeverNaN(LHS))
3900 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
3901 break;
3902
3903 case ISD::SETULT:
3904 case ISD::SETULE:
3905 // Likewise, for ULT/ULE we need to know that RHS is not a NaN.
3906 if (DAG.isKnownNeverNaN(RHS))
3907 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
3908 break;
3909
3910 case ISD::SETOGT:
3911 case ISD::SETOGE:
3912 case ISD::SETGT:
3913 case ISD::SETGE:
3914 // This can be vmax if we can prove that the LHS is not a NaN.
3915 // (If either operand is NaN, the comparison will be false and the result
3916 // will be the RHS, which matches vmax if RHS is the NaN.)
3917 if (DAG.isKnownNeverNaN(LHS))
3918 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
3919 break;
3920
3921 case ISD::SETUGT:
3922 case ISD::SETUGE:
3923 // Likewise, for UGT/UGE we need to know that RHS is not a NaN.
3924 if (DAG.isKnownNeverNaN(RHS))
3925 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
3926 break;
3927 }
3928
3929 if (!Opcode)
3930 return SDValue();
3931 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3932}
3933
Dan Gohman475871a2008-07-27 21:46:04 +00003934SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003935 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003936 switch (N->getOpcode()) {
3937 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003938 case ISD::ADD: return PerformADDCombine(N, DCI);
3939 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003940 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003941 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003942 case ISD::SHL:
3943 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003944 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003945 case ISD::SIGN_EXTEND:
3946 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003947 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
3948 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003949 }
Dan Gohman475871a2008-07-27 21:46:04 +00003950 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003951}
3952
Bill Wendlingaf566342009-08-15 21:21:19 +00003953bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3954 if (!Subtarget->hasV6Ops())
3955 // Pre-v6 does not support unaligned mem access.
3956 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00003957 else {
3958 // v6+ may or may not support unaligned mem access depending on the system
3959 // configuration.
3960 // FIXME: This is pretty conservative. Should we provide cmdline option to
3961 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00003962 if (!Subtarget->isTargetDarwin())
3963 return false;
3964 }
3965
3966 switch (VT.getSimpleVT().SimpleTy) {
3967 default:
3968 return false;
3969 case MVT::i8:
3970 case MVT::i16:
3971 case MVT::i32:
3972 return true;
3973 // FIXME: VLD1 etc with standard alignment is legal.
3974 }
3975}
3976
Evan Chenge6c835f2009-08-14 20:09:37 +00003977static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3978 if (V < 0)
3979 return false;
3980
3981 unsigned Scale = 1;
3982 switch (VT.getSimpleVT().SimpleTy) {
3983 default: return false;
3984 case MVT::i1:
3985 case MVT::i8:
3986 // Scale == 1;
3987 break;
3988 case MVT::i16:
3989 // Scale == 2;
3990 Scale = 2;
3991 break;
3992 case MVT::i32:
3993 // Scale == 4;
3994 Scale = 4;
3995 break;
3996 }
3997
3998 if ((V & (Scale - 1)) != 0)
3999 return false;
4000 V /= Scale;
4001 return V == (V & ((1LL << 5) - 1));
4002}
4003
4004static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4005 const ARMSubtarget *Subtarget) {
4006 bool isNeg = false;
4007 if (V < 0) {
4008 isNeg = true;
4009 V = - V;
4010 }
4011
4012 switch (VT.getSimpleVT().SimpleTy) {
4013 default: return false;
4014 case MVT::i1:
4015 case MVT::i8:
4016 case MVT::i16:
4017 case MVT::i32:
4018 // + imm12 or - imm8
4019 if (isNeg)
4020 return V == (V & ((1LL << 8) - 1));
4021 return V == (V & ((1LL << 12) - 1));
4022 case MVT::f32:
4023 case MVT::f64:
4024 // Same as ARM mode. FIXME: NEON?
4025 if (!Subtarget->hasVFP2())
4026 return false;
4027 if ((V & 3) != 0)
4028 return false;
4029 V >>= 2;
4030 return V == (V & ((1LL << 8) - 1));
4031 }
4032}
4033
Evan Chengb01fad62007-03-12 23:30:29 +00004034/// isLegalAddressImmediate - Return true if the integer value can be used
4035/// as the offset of the target addressing mode for load / store of the
4036/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004037static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004038 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004039 if (V == 0)
4040 return true;
4041
Evan Cheng65011532009-03-09 19:15:00 +00004042 if (!VT.isSimple())
4043 return false;
4044
Evan Chenge6c835f2009-08-14 20:09:37 +00004045 if (Subtarget->isThumb1Only())
4046 return isLegalT1AddressImmediate(V, VT);
4047 else if (Subtarget->isThumb2())
4048 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004049
Evan Chenge6c835f2009-08-14 20:09:37 +00004050 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004051 if (V < 0)
4052 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004054 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 case MVT::i1:
4056 case MVT::i8:
4057 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004058 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004059 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004061 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004062 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 case MVT::f32:
4064 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004065 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004066 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004067 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004068 return false;
4069 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004070 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004071 }
Evan Chenga8e29892007-01-19 07:51:42 +00004072}
4073
Evan Chenge6c835f2009-08-14 20:09:37 +00004074bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4075 EVT VT) const {
4076 int Scale = AM.Scale;
4077 if (Scale < 0)
4078 return false;
4079
4080 switch (VT.getSimpleVT().SimpleTy) {
4081 default: return false;
4082 case MVT::i1:
4083 case MVT::i8:
4084 case MVT::i16:
4085 case MVT::i32:
4086 if (Scale == 1)
4087 return true;
4088 // r + r << imm
4089 Scale = Scale & ~1;
4090 return Scale == 2 || Scale == 4 || Scale == 8;
4091 case MVT::i64:
4092 // r + r
4093 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4094 return true;
4095 return false;
4096 case MVT::isVoid:
4097 // Note, we allow "void" uses (basically, uses that aren't loads or
4098 // stores), because arm allows folding a scale into many arithmetic
4099 // operations. This should be made more precise and revisited later.
4100
4101 // Allow r << imm, but the imm has to be a multiple of two.
4102 if (Scale & 1) return false;
4103 return isPowerOf2_32(Scale);
4104 }
4105}
4106
Chris Lattner37caf8c2007-04-09 23:33:39 +00004107/// isLegalAddressingMode - Return true if the addressing mode represented
4108/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004109bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004110 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004111 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004112 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004113 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004114
Chris Lattner37caf8c2007-04-09 23:33:39 +00004115 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004116 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004117 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004118
Chris Lattner37caf8c2007-04-09 23:33:39 +00004119 switch (AM.Scale) {
4120 case 0: // no scale reg, must be "r+i" or "r", or "i".
4121 break;
4122 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004123 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004124 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004125 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004126 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004127 // ARM doesn't support any R+R*scale+imm addr modes.
4128 if (AM.BaseOffs)
4129 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004130
Bob Wilson2c7dab12009-04-08 17:55:28 +00004131 if (!VT.isSimple())
4132 return false;
4133
Evan Chenge6c835f2009-08-14 20:09:37 +00004134 if (Subtarget->isThumb2())
4135 return isLegalT2ScaledAddressingMode(AM, VT);
4136
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004137 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004139 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 case MVT::i1:
4141 case MVT::i8:
4142 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004143 if (Scale < 0) Scale = -Scale;
4144 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004145 return true;
4146 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004147 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004149 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004150 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004151 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004152 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004153 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004154
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004156 // Note, we allow "void" uses (basically, uses that aren't loads or
4157 // stores), because arm allows folding a scale into many arithmetic
4158 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004159
Chris Lattner37caf8c2007-04-09 23:33:39 +00004160 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004161 if (Scale & 1) return false;
4162 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004163 }
4164 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004165 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004166 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004167}
4168
Evan Cheng77e47512009-11-11 19:05:52 +00004169/// isLegalICmpImmediate - Return true if the specified immediate is legal
4170/// icmp immediate, that is the target has icmp instructions which can compare
4171/// a register against the immediate without having to materialize the
4172/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004173bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004174 if (!Subtarget->isThumb())
4175 return ARM_AM::getSOImmVal(Imm) != -1;
4176 if (Subtarget->isThumb2())
4177 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004178 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004179}
4180
Owen Andersone50ed302009-08-10 22:56:29 +00004181static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004182 bool isSEXTLoad, SDValue &Base,
4183 SDValue &Offset, bool &isInc,
4184 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004185 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4186 return false;
4187
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004189 // AddressingMode 3
4190 Base = Ptr->getOperand(0);
4191 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004192 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004193 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004194 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004195 isInc = false;
4196 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4197 return true;
4198 }
4199 }
4200 isInc = (Ptr->getOpcode() == ISD::ADD);
4201 Offset = Ptr->getOperand(1);
4202 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004204 // AddressingMode 2
4205 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004206 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004207 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004208 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004209 isInc = false;
4210 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4211 Base = Ptr->getOperand(0);
4212 return true;
4213 }
4214 }
4215
4216 if (Ptr->getOpcode() == ISD::ADD) {
4217 isInc = true;
4218 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4219 if (ShOpcVal != ARM_AM::no_shift) {
4220 Base = Ptr->getOperand(1);
4221 Offset = Ptr->getOperand(0);
4222 } else {
4223 Base = Ptr->getOperand(0);
4224 Offset = Ptr->getOperand(1);
4225 }
4226 return true;
4227 }
4228
4229 isInc = (Ptr->getOpcode() == ISD::ADD);
4230 Base = Ptr->getOperand(0);
4231 Offset = Ptr->getOperand(1);
4232 return true;
4233 }
4234
Jim Grosbache5165492009-11-09 00:11:35 +00004235 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004236 return false;
4237}
4238
Owen Andersone50ed302009-08-10 22:56:29 +00004239static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004240 bool isSEXTLoad, SDValue &Base,
4241 SDValue &Offset, bool &isInc,
4242 SelectionDAG &DAG) {
4243 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4244 return false;
4245
4246 Base = Ptr->getOperand(0);
4247 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4248 int RHSC = (int)RHS->getZExtValue();
4249 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4250 assert(Ptr->getOpcode() == ISD::ADD);
4251 isInc = false;
4252 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4253 return true;
4254 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4255 isInc = Ptr->getOpcode() == ISD::ADD;
4256 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4257 return true;
4258 }
4259 }
4260
4261 return false;
4262}
4263
Evan Chenga8e29892007-01-19 07:51:42 +00004264/// getPreIndexedAddressParts - returns true by value, base pointer and
4265/// offset pointer and addressing mode by reference if the node's address
4266/// can be legally represented as pre-indexed load / store address.
4267bool
Dan Gohman475871a2008-07-27 21:46:04 +00004268ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4269 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004270 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004271 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004272 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004273 return false;
4274
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004276 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004277 bool isSEXTLoad = false;
4278 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4279 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004280 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004281 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4282 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4283 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004284 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004285 } else
4286 return false;
4287
4288 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004289 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004290 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004291 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4292 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004293 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004294 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004295 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004296 if (!isLegal)
4297 return false;
4298
4299 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4300 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004301}
4302
4303/// getPostIndexedAddressParts - returns true by value, base pointer and
4304/// offset pointer and addressing mode by reference if this node can be
4305/// combined with a load / store to form a post-indexed load / store.
4306bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004307 SDValue &Base,
4308 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004309 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004310 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004311 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004312 return false;
4313
Owen Andersone50ed302009-08-10 22:56:29 +00004314 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004316 bool isSEXTLoad = false;
4317 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004318 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004319 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4320 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004321 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004322 } else
4323 return false;
4324
4325 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004326 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004327 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004328 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004329 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004330 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004331 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4332 isInc, DAG);
4333 if (!isLegal)
4334 return false;
4335
4336 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4337 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004338}
4339
Dan Gohman475871a2008-07-27 21:46:04 +00004340void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004341 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004342 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004343 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004344 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004345 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004346 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004347 switch (Op.getOpcode()) {
4348 default: break;
4349 case ARMISD::CMOV: {
4350 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004351 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004352 if (KnownZero == 0 && KnownOne == 0) return;
4353
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004354 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004355 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4356 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004357 KnownZero &= KnownZeroRHS;
4358 KnownOne &= KnownOneRHS;
4359 return;
4360 }
4361 }
4362}
4363
4364//===----------------------------------------------------------------------===//
4365// ARM Inline Assembly Support
4366//===----------------------------------------------------------------------===//
4367
4368/// getConstraintType - Given a constraint letter, return the type of
4369/// constraint it is for this target.
4370ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004371ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4372 if (Constraint.size() == 1) {
4373 switch (Constraint[0]) {
4374 default: break;
4375 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004376 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004377 }
Evan Chenga8e29892007-01-19 07:51:42 +00004378 }
Chris Lattner4234f572007-03-25 02:14:49 +00004379 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004380}
4381
Bob Wilson2dc4f542009-03-20 22:42:55 +00004382std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004383ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004384 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004385 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004386 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004387 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004388 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004389 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004390 return std::make_pair(0U, ARM::tGPRRegisterClass);
4391 else
4392 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004393 case 'r':
4394 return std::make_pair(0U, ARM::GPRRegisterClass);
4395 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004397 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004398 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004399 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004400 if (VT.getSizeInBits() == 128)
4401 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004402 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004403 }
4404 }
4405 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4406}
4407
4408std::vector<unsigned> ARMTargetLowering::
4409getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004410 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004411 if (Constraint.size() != 1)
4412 return std::vector<unsigned>();
4413
4414 switch (Constraint[0]) { // GCC ARM Constraint Letters
4415 default: break;
4416 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004417 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4418 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4419 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004420 case 'r':
4421 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4422 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4423 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4424 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004425 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004427 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4428 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4429 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4430 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4431 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4432 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4433 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4434 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004435 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004436 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4437 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4438 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4439 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004440 if (VT.getSizeInBits() == 128)
4441 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4442 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004443 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004444 }
4445
4446 return std::vector<unsigned>();
4447}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004448
4449/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4450/// vector. If it is invalid, don't add anything to Ops.
4451void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4452 char Constraint,
4453 bool hasMemory,
4454 std::vector<SDValue>&Ops,
4455 SelectionDAG &DAG) const {
4456 SDValue Result(0, 0);
4457
4458 switch (Constraint) {
4459 default: break;
4460 case 'I': case 'J': case 'K': case 'L':
4461 case 'M': case 'N': case 'O':
4462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4463 if (!C)
4464 return;
4465
4466 int64_t CVal64 = C->getSExtValue();
4467 int CVal = (int) CVal64;
4468 // None of these constraints allow values larger than 32 bits. Check
4469 // that the value fits in an int.
4470 if (CVal != CVal64)
4471 return;
4472
4473 switch (Constraint) {
4474 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004475 if (Subtarget->isThumb1Only()) {
4476 // This must be a constant between 0 and 255, for ADD
4477 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004478 if (CVal >= 0 && CVal <= 255)
4479 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004480 } else if (Subtarget->isThumb2()) {
4481 // A constant that can be used as an immediate value in a
4482 // data-processing instruction.
4483 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4484 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004485 } else {
4486 // A constant that can be used as an immediate value in a
4487 // data-processing instruction.
4488 if (ARM_AM::getSOImmVal(CVal) != -1)
4489 break;
4490 }
4491 return;
4492
4493 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004494 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004495 // This must be a constant between -255 and -1, for negated ADD
4496 // immediates. This can be used in GCC with an "n" modifier that
4497 // prints the negated value, for use with SUB instructions. It is
4498 // not useful otherwise but is implemented for compatibility.
4499 if (CVal >= -255 && CVal <= -1)
4500 break;
4501 } else {
4502 // This must be a constant between -4095 and 4095. It is not clear
4503 // what this constraint is intended for. Implemented for
4504 // compatibility with GCC.
4505 if (CVal >= -4095 && CVal <= 4095)
4506 break;
4507 }
4508 return;
4509
4510 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004511 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004512 // A 32-bit value where only one byte has a nonzero value. Exclude
4513 // zero to match GCC. This constraint is used by GCC internally for
4514 // constants that can be loaded with a move/shift combination.
4515 // It is not useful otherwise but is implemented for compatibility.
4516 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4517 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004518 } else if (Subtarget->isThumb2()) {
4519 // A constant whose bitwise inverse can be used as an immediate
4520 // value in a data-processing instruction. This can be used in GCC
4521 // with a "B" modifier that prints the inverted value, for use with
4522 // BIC and MVN instructions. It is not useful otherwise but is
4523 // implemented for compatibility.
4524 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4525 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004526 } else {
4527 // A constant whose bitwise inverse can be used as an immediate
4528 // value in a data-processing instruction. This can be used in GCC
4529 // with a "B" modifier that prints the inverted value, for use with
4530 // BIC and MVN instructions. It is not useful otherwise but is
4531 // implemented for compatibility.
4532 if (ARM_AM::getSOImmVal(~CVal) != -1)
4533 break;
4534 }
4535 return;
4536
4537 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004538 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004539 // This must be a constant between -7 and 7,
4540 // for 3-operand ADD/SUB immediate instructions.
4541 if (CVal >= -7 && CVal < 7)
4542 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004543 } else if (Subtarget->isThumb2()) {
4544 // A constant whose negation can be used as an immediate value in a
4545 // data-processing instruction. This can be used in GCC with an "n"
4546 // modifier that prints the negated value, for use with SUB
4547 // instructions. It is not useful otherwise but is implemented for
4548 // compatibility.
4549 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4550 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004551 } else {
4552 // A constant whose negation can be used as an immediate value in a
4553 // data-processing instruction. This can be used in GCC with an "n"
4554 // modifier that prints the negated value, for use with SUB
4555 // instructions. It is not useful otherwise but is implemented for
4556 // compatibility.
4557 if (ARM_AM::getSOImmVal(-CVal) != -1)
4558 break;
4559 }
4560 return;
4561
4562 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004563 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004564 // This must be a multiple of 4 between 0 and 1020, for
4565 // ADD sp + immediate.
4566 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4567 break;
4568 } else {
4569 // A power of two or a constant between 0 and 32. This is used in
4570 // GCC for the shift amount on shifted register operands, but it is
4571 // useful in general for any shift amounts.
4572 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4573 break;
4574 }
4575 return;
4576
4577 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004578 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004579 // This must be a constant between 0 and 31, for shift amounts.
4580 if (CVal >= 0 && CVal <= 31)
4581 break;
4582 }
4583 return;
4584
4585 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004586 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004587 // This must be a multiple of 4 between -508 and 508, for
4588 // ADD/SUB sp = sp + immediate.
4589 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4590 break;
4591 }
4592 return;
4593 }
4594 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4595 break;
4596 }
4597
4598 if (Result.getNode()) {
4599 Ops.push_back(Result);
4600 return;
4601 }
4602 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4603 Ops, DAG);
4604}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004605
4606bool
4607ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4608 // The ARM target isn't yet aware of offsets.
4609 return false;
4610}
Evan Cheng39382422009-10-28 01:44:26 +00004611
4612int ARM::getVFPf32Imm(const APFloat &FPImm) {
4613 APInt Imm = FPImm.bitcastToAPInt();
4614 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4615 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4616 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4617
4618 // We can handle 4 bits of mantissa.
4619 // mantissa = (16+UInt(e:f:g:h))/16.
4620 if (Mantissa & 0x7ffff)
4621 return -1;
4622 Mantissa >>= 19;
4623 if ((Mantissa & 0xf) != Mantissa)
4624 return -1;
4625
4626 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4627 if (Exp < -3 || Exp > 4)
4628 return -1;
4629 Exp = ((Exp+3) & 0x7) ^ 4;
4630
4631 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4632}
4633
4634int ARM::getVFPf64Imm(const APFloat &FPImm) {
4635 APInt Imm = FPImm.bitcastToAPInt();
4636 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4637 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4638 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4639
4640 // We can handle 4 bits of mantissa.
4641 // mantissa = (16+UInt(e:f:g:h))/16.
4642 if (Mantissa & 0xffffffffffffLL)
4643 return -1;
4644 Mantissa >>= 48;
4645 if ((Mantissa & 0xf) != Mantissa)
4646 return -1;
4647
4648 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4649 if (Exp < -3 || Exp > 4)
4650 return -1;
4651 Exp = ((Exp+3) & 0x7) ^ 4;
4652
4653 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4654}
4655
4656/// isFPImmLegal - Returns true if the target can instruction select the
4657/// specified FP immediate natively. If false, the legalizer will
4658/// materialize the FP immediate as a load from a constant pool.
4659bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4660 if (!Subtarget->hasVFP3())
4661 return false;
4662 if (VT == MVT::f32)
4663 return ARM::getVFPf32Imm(Imm) != -1;
4664 if (VT == MVT::f64)
4665 return ARM::getVFPf64Imm(Imm) != -1;
4666 return false;
4667}