blob: d1ee635a0358e52378566d3f97e7518a65efc955 [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
64 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000105 bool HasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000106 NEONRegSpacing RegSpacing;
107 unsigned char NumRegs; // D registers loaded or stored
108 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000109 // FIXME: Temporary flag to denote whether the real instruction takes
110 // a single register (like the encoding) or all of the registers in
111 // the list (like the asm syntax and the isel DAG). When all definitions
112 // are converted to take only the single encoded register, this will
113 // go away.
114 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000115
116 // Comparison methods for binary search of the table.
117 bool operator<(const NEONLdStTableEntry &TE) const {
118 return PseudoOpc < TE.PseudoOpc;
119 }
120 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
121 return TE.PseudoOpc < PseudoOpc;
122 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000123 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
124 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000125 return PseudoOpc < TE.PseudoOpc;
126 }
127 };
128}
129
130static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbach280dfad2011-10-21 18:54:25 +0000131{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, SingleSpc, 2, 4,true},
132{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, SingleSpc, 2, 4,true},
133{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, SingleSpc, 2, 2,true},
134{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, SingleSpc, 2, 2,true},
135{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, SingleSpc, 2, 8,true},
136{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, SingleSpc, 2, 8,true},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000137
Jim Grosbach280dfad2011-10-21 18:54:25 +0000138{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, EvenDblSpc, 1, 4 ,true},
139{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, EvenDblSpc, 1, 4 ,true},
140{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, EvenDblSpc, 1, 2 ,true},
141{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, EvenDblSpc, 1, 2 ,true},
142{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, EvenDblSpc, 1, 8 ,true},
143{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000144
Jim Grosbachb6310312011-10-21 20:35:01 +0000145{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, SingleSpc, 4, 1 ,false},
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000146{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, SingleSpc, 3, 1 ,false},
Jim Grosbach280dfad2011-10-21 18:54:25 +0000147{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, SingleSpc, 2, 4 ,false},
Jim Grosbach10b90a92011-10-24 21:45:13 +0000148{ ARM::VLD1q16PseudoWB_fixed, ARM::VLD1q16wb_fixed,true,false,SingleSpc, 2, 4 ,false},
149{ ARM::VLD1q16PseudoWB_register, ARM::VLD1q16wb_register, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbach280dfad2011-10-21 18:54:25 +0000150{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, SingleSpc, 2, 2 ,false},
Jim Grosbach10b90a92011-10-24 21:45:13 +0000151{ ARM::VLD1q32PseudoWB_fixed, ARM::VLD1q32wb_fixed,true,false,SingleSpc, 2, 2 ,false},
152{ ARM::VLD1q32PseudoWB_register, ARM::VLD1q32wb_register, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbach280dfad2011-10-21 18:54:25 +0000153{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, SingleSpc, 2, 1 ,false},
Jim Grosbach10b90a92011-10-24 21:45:13 +0000154{ ARM::VLD1q64PseudoWB_fixed, ARM::VLD1q64wb_fixed,true,false,SingleSpc, 2, 2 ,false},
155{ ARM::VLD1q64PseudoWB_register, ARM::VLD1q64wb_register, true, true, SingleSpc, 2, 1 ,false},
Jim Grosbach280dfad2011-10-21 18:54:25 +0000156{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, SingleSpc, 2, 8 ,false},
Jim Grosbach10b90a92011-10-24 21:45:13 +0000157{ ARM::VLD1q8PseudoWB_fixed, ARM::VLD1q8wb_fixed,true,false, SingleSpc, 2, 8 ,false},
158{ ARM::VLD1q8PseudoWB_register, ARM::VLD1q8wb_register,true,true,SingleSpc,2,8,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000159
Jim Grosbach280dfad2011-10-21 18:54:25 +0000160{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, SingleSpc, 2, 4,true},
161{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, SingleSpc, 2, 4,true},
162{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, SingleSpc, 2, 2,true},
163{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, SingleSpc, 2, 2,true},
164{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, SingleSpc, 2, 8,true},
165{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, SingleSpc, 2, 8,true},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000166
Jim Grosbach280dfad2011-10-21 18:54:25 +0000167{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, SingleSpc, 2, 4 ,true},
168{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, SingleSpc, 2, 4 ,true},
169{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, SingleSpc, 2, 2 ,true},
170{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, SingleSpc, 2, 2 ,true},
171{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, SingleSpc, 2, 8 ,true},
172{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, SingleSpc, 2, 8 ,true},
173{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, EvenDblSpc, 2, 4 ,true},
174{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, EvenDblSpc, 2, 4 ,true},
175{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, EvenDblSpc, 2, 2 ,true},
176{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000177
Jim Grosbach4661d4c2011-10-21 22:21:10 +0000178{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, SingleSpc, 2, 4 ,false},
179{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, SingleSpc, 2, 4 ,false},
180{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, SingleSpc, 2, 2 ,false},
181{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, SingleSpc, 2, 2 ,false},
182{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, SingleSpc, 2, 8 ,false},
183{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000184
Jim Grosbach224180e2011-10-21 23:58:57 +0000185{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, SingleSpc, 4, 4 ,false},
186{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, SingleSpc, 4, 4 ,false},
187{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, SingleSpc, 4, 2 ,false},
188{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, SingleSpc, 4, 2 ,false},
189{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, SingleSpc, 4, 8 ,false},
190{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000191
Jim Grosbach280dfad2011-10-21 18:54:25 +0000192{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, SingleSpc, 3, 4,true},
193{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, SingleSpc, 3, 4,true},
194{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, SingleSpc, 3, 2,true},
195{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, SingleSpc, 3, 2,true},
196{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, SingleSpc, 3, 8,true},
197{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000198
Jim Grosbach280dfad2011-10-21 18:54:25 +0000199{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, SingleSpc, 3, 4 ,true},
200{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, SingleSpc, 3, 4 ,true},
201{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, SingleSpc, 3, 2 ,true},
202{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, SingleSpc, 3, 2 ,true},
203{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, SingleSpc, 3, 8 ,true},
204{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, SingleSpc, 3, 8 ,true},
205{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, EvenDblSpc, 3, 4 ,true},
206{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, EvenDblSpc, 3, 4 ,true},
207{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, EvenDblSpc, 3, 2 ,true},
208{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000209
Jim Grosbach280dfad2011-10-21 18:54:25 +0000210{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, SingleSpc, 3, 4 ,true},
211{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, SingleSpc, 3, 4 ,true},
212{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, SingleSpc, 3, 2 ,true},
213{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, SingleSpc, 3, 2 ,true},
214{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, SingleSpc, 3, 8 ,true},
215{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000216
Jim Grosbach280dfad2011-10-21 18:54:25 +0000217{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, EvenDblSpc, 3, 4 ,true},
218{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, OddDblSpc, 3, 4 ,true},
219{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, OddDblSpc, 3, 4 ,true},
220{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, EvenDblSpc, 3, 2 ,true},
221{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, OddDblSpc, 3, 2 ,true},
222{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, OddDblSpc, 3, 2 ,true},
223{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, EvenDblSpc, 3, 8 ,true},
224{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, OddDblSpc, 3, 8 ,true},
225{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000226
Jim Grosbach280dfad2011-10-21 18:54:25 +0000227{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, SingleSpc, 4, 4,true},
228{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, SingleSpc, 4, 4,true},
229{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, SingleSpc, 4, 2,true},
230{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, SingleSpc, 4, 2,true},
231{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, SingleSpc, 4, 8,true},
232{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000233
Jim Grosbach280dfad2011-10-21 18:54:25 +0000234{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, SingleSpc, 4, 4 ,true},
235{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, SingleSpc, 4, 4 ,true},
236{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, SingleSpc, 4, 2 ,true},
237{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, SingleSpc, 4, 2 ,true},
238{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, SingleSpc, 4, 8 ,true},
239{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, SingleSpc, 4, 8 ,true},
240{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, EvenDblSpc, 4, 4 ,true},
241{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, EvenDblSpc, 4, 4 ,true},
242{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, EvenDblSpc, 4, 2 ,true},
243{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000244
Jim Grosbach280dfad2011-10-21 18:54:25 +0000245{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, SingleSpc, 4, 4 ,true},
246{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, SingleSpc, 4, 4 ,true},
247{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, SingleSpc, 4, 2 ,true},
248{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, SingleSpc, 4, 2 ,true},
249{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, SingleSpc, 4, 8 ,true},
250{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000251
Jim Grosbach280dfad2011-10-21 18:54:25 +0000252{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, EvenDblSpc, 4, 4 ,true},
253{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, OddDblSpc, 4, 4 ,true},
254{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, OddDblSpc, 4, 4 ,true},
255{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, EvenDblSpc, 4, 2 ,true},
256{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, OddDblSpc, 4, 2 ,true},
257{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, OddDblSpc, 4, 2 ,true},
258{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, EvenDblSpc, 4, 8 ,true},
259{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, OddDblSpc, 4, 8 ,true},
260{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000261
Jim Grosbach280dfad2011-10-21 18:54:25 +0000262{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, EvenDblSpc, 1, 4 ,true},
263{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD,false, true, EvenDblSpc, 1, 4 ,true},
264{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, EvenDblSpc, 1, 2 ,true},
265{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD,false, true, EvenDblSpc, 1, 2 ,true},
266{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, EvenDblSpc, 1, 8 ,true},
267{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000268
Jim Grosbach280dfad2011-10-21 18:54:25 +0000269{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, SingleSpc, 4, 1 ,true},
270{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, SingleSpc, 4, 1 ,true},
271{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, SingleSpc, 3, 1 ,true},
272{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, SingleSpc, 3, 1 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000273
Jim Grosbach280dfad2011-10-21 18:54:25 +0000274{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, SingleSpc, 2, 4 ,true},
275{ ARM::VST1q16Pseudo_UPD, ARM::VST1q16_UPD, false, true, SingleSpc, 2, 4 ,true},
276{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, SingleSpc, 2, 2 ,true},
277{ ARM::VST1q32Pseudo_UPD, ARM::VST1q32_UPD, false, true, SingleSpc, 2, 2 ,true},
278{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, SingleSpc, 2, 1 ,true},
279{ ARM::VST1q64Pseudo_UPD, ARM::VST1q64_UPD, false, true, SingleSpc, 2, 1 ,true},
280{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, SingleSpc, 2, 8 ,true},
281{ ARM::VST1q8Pseudo_UPD, ARM::VST1q8_UPD, false, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000282
Jim Grosbach280dfad2011-10-21 18:54:25 +0000283{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, SingleSpc, 2, 4 ,true},
284{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, SingleSpc, 2, 4 ,true},
285{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, SingleSpc, 2, 2 ,true},
286{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, SingleSpc, 2, 2 ,true},
287{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, SingleSpc, 2, 8 ,true},
288{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, SingleSpc, 2, 8 ,true},
289{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, EvenDblSpc, 2, 4,true},
290{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, EvenDblSpc, 2, 4,true},
291{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, EvenDblSpc, 2, 2,true},
292{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000293
Jim Grosbach280dfad2011-10-21 18:54:25 +0000294{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, SingleSpc, 2, 4 ,true},
295{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, SingleSpc, 2, 4 ,true},
296{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, SingleSpc, 2, 2 ,true},
297{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, SingleSpc, 2, 2 ,true},
298{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, SingleSpc, 2, 8 ,true},
299{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000300
Jim Grosbach280dfad2011-10-21 18:54:25 +0000301{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, SingleSpc, 4, 4 ,true},
302{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, SingleSpc, 4, 4 ,true},
303{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, SingleSpc, 4, 2 ,true},
304{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, SingleSpc, 4, 2 ,true},
305{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, SingleSpc, 4, 8 ,true},
306{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000307
Jim Grosbach280dfad2011-10-21 18:54:25 +0000308{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, SingleSpc, 3, 4 ,true},
309{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, SingleSpc, 3, 4 ,true},
310{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, SingleSpc, 3, 2 ,true},
311{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, SingleSpc, 3, 2 ,true},
312{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, SingleSpc, 3, 8 ,true},
313{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, SingleSpc, 3, 8 ,true},
314{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, EvenDblSpc, 3, 4,true},
315{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, EvenDblSpc, 3, 4,true},
316{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, EvenDblSpc, 3, 2,true},
317{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000318
Jim Grosbach280dfad2011-10-21 18:54:25 +0000319{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, SingleSpc, 3, 4 ,true},
320{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, SingleSpc, 3, 4 ,true},
321{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, SingleSpc, 3, 2 ,true},
322{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, SingleSpc, 3, 2 ,true},
323{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, SingleSpc, 3, 8 ,true},
324{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000325
Jim Grosbach280dfad2011-10-21 18:54:25 +0000326{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, EvenDblSpc, 3, 4 ,true},
327{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, OddDblSpc, 3, 4 ,true},
328{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, OddDblSpc, 3, 4 ,true},
329{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, EvenDblSpc, 3, 2 ,true},
330{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, OddDblSpc, 3, 2 ,true},
331{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, OddDblSpc, 3, 2 ,true},
332{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, EvenDblSpc, 3, 8 ,true},
333{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, OddDblSpc, 3, 8 ,true},
334{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000335
Jim Grosbach280dfad2011-10-21 18:54:25 +0000336{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, SingleSpc, 4, 4 ,true},
337{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, SingleSpc, 4, 4 ,true},
338{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, SingleSpc, 4, 2 ,true},
339{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, SingleSpc, 4, 2 ,true},
340{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, SingleSpc, 4, 8 ,true},
341{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, SingleSpc, 4, 8 ,true},
342{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, EvenDblSpc, 4, 4,true},
343{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, EvenDblSpc, 4, 4,true},
344{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, EvenDblSpc, 4, 2,true},
345{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000346
Jim Grosbach280dfad2011-10-21 18:54:25 +0000347{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, SingleSpc, 4, 4 ,true},
348{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, SingleSpc, 4, 4 ,true},
349{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, SingleSpc, 4, 2 ,true},
350{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, SingleSpc, 4, 2 ,true},
351{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, SingleSpc, 4, 8 ,true},
352{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000353
Jim Grosbach280dfad2011-10-21 18:54:25 +0000354{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, EvenDblSpc, 4, 4 ,true},
355{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, OddDblSpc, 4, 4 ,true},
356{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, OddDblSpc, 4, 4 ,true},
357{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, EvenDblSpc, 4, 2 ,true},
358{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, OddDblSpc, 4, 2 ,true},
359{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, OddDblSpc, 4, 2 ,true},
360{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, EvenDblSpc, 4, 8 ,true},
361{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, OddDblSpc, 4, 8 ,true},
362{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000363};
364
365/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
366/// load or store pseudo instruction.
367static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
368 unsigned NumEntries = array_lengthof(NEONLdStTable);
369
370#ifndef NDEBUG
371 // Make sure the table is sorted.
372 static bool TableChecked = false;
373 if (!TableChecked) {
374 for (unsigned i = 0; i != NumEntries-1; ++i)
375 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
376 "NEONLdStTable is not sorted!");
377 TableChecked = true;
378 }
379#endif
380
381 const NEONLdStTableEntry *I =
382 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
383 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
384 return I;
385 return NULL;
386}
387
388/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
389/// corresponding to the specified register spacing. Not all of the results
390/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
391static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
392 const TargetRegisterInfo *TRI, unsigned &D0,
393 unsigned &D1, unsigned &D2, unsigned &D3) {
394 if (RegSpc == SingleSpc) {
395 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
396 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
397 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
398 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
399 } else if (RegSpc == EvenDblSpc) {
400 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
401 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
402 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
403 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
404 } else {
405 assert(RegSpc == OddDblSpc && "unknown register spacing");
406 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
407 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
408 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
409 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000410 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000411}
412
Bob Wilson82a9c842010-09-02 16:17:29 +0000413/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
414/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000415void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000416 MachineInstr &MI = *MBBI;
417 MachineBasicBlock &MBB = *MI.getParent();
418
Bob Wilson8466fa12010-09-13 23:01:35 +0000419 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
420 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
421 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
422 unsigned NumRegs = TableEntry->NumRegs;
423
424 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
425 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000426 unsigned OpIdx = 0;
427
428 bool DstIsDead = MI.getOperand(OpIdx).isDead();
429 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
430 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000431 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000432 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
433 if (NumRegs > 1 && TableEntry->copyAllListRegs)
434 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
435 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000436 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000437 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000438 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000439
Jim Grosbach10b90a92011-10-24 21:45:13 +0000440 if (TableEntry->HasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000441 MIB.addOperand(MI.getOperand(OpIdx++));
442
Bob Wilsonffde0802010-09-02 16:00:54 +0000443 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000444 MIB.addOperand(MI.getOperand(OpIdx++));
445 MIB.addOperand(MI.getOperand(OpIdx++));
446 // Copy the am6offset operand.
Jim Grosbach10b90a92011-10-24 21:45:13 +0000447 if (TableEntry->HasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000448 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000449
Bob Wilson19d644d2010-09-09 00:38:32 +0000450 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000451 // has an extra operand that is a use of the super-register. Record the
452 // operand index and skip over it.
453 unsigned SrcOpIdx = 0;
454 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
455 SrcOpIdx = OpIdx++;
456
457 // Copy the predicate operands.
458 MIB.addOperand(MI.getOperand(OpIdx++));
459 MIB.addOperand(MI.getOperand(OpIdx++));
460
461 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000462 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000463 if (SrcOpIdx != 0) {
464 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000465 MO.setImplicit(true);
466 MIB.addOperand(MO);
467 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000468 // Add an implicit def for the super-register.
469 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000470 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000471
472 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000473 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000474
Bob Wilsonffde0802010-09-02 16:00:54 +0000475 MI.eraseFromParent();
476}
477
Bob Wilson01ba4612010-08-26 18:51:29 +0000478/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
479/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000480void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000481 MachineInstr &MI = *MBBI;
482 MachineBasicBlock &MBB = *MI.getParent();
483
Bob Wilson8466fa12010-09-13 23:01:35 +0000484 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
485 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
486 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
487 unsigned NumRegs = TableEntry->NumRegs;
488
489 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
490 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000491 unsigned OpIdx = 0;
Jim Grosbach10b90a92011-10-24 21:45:13 +0000492 if (TableEntry->HasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000493 MIB.addOperand(MI.getOperand(OpIdx++));
494
Bob Wilson709d5922010-08-25 23:27:42 +0000495 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000496 MIB.addOperand(MI.getOperand(OpIdx++));
497 MIB.addOperand(MI.getOperand(OpIdx++));
498 // Copy the am6offset operand.
Jim Grosbach10b90a92011-10-24 21:45:13 +0000499 if (TableEntry->HasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000500 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000501
502 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000503 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000504 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000505 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilson7e701972010-08-30 18:10:48 +0000506 MIB.addReg(D0).addReg(D1);
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000507 if (NumRegs > 2)
Bob Wilson7e701972010-08-30 18:10:48 +0000508 MIB.addReg(D2);
Bob Wilson01ba4612010-08-26 18:51:29 +0000509 if (NumRegs > 3)
Bob Wilson7e701972010-08-30 18:10:48 +0000510 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000511
512 // Copy the predicate operands.
513 MIB.addOperand(MI.getOperand(OpIdx++));
514 MIB.addOperand(MI.getOperand(OpIdx++));
515
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000516 if (SrcIsKill) // Add an implicit kill for the super-reg.
517 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000518 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000519
520 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000521 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000522
Bob Wilson709d5922010-08-25 23:27:42 +0000523 MI.eraseFromParent();
524}
525
Bob Wilson8466fa12010-09-13 23:01:35 +0000526/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
527/// register operands to real instructions with D register operands.
528void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
529 MachineInstr &MI = *MBBI;
530 MachineBasicBlock &MBB = *MI.getParent();
531
532 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
533 assert(TableEntry && "NEONLdStTable lookup failed");
534 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
535 unsigned NumRegs = TableEntry->NumRegs;
536 unsigned RegElts = TableEntry->RegElts;
537
538 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
539 TII->get(TableEntry->RealOpc));
540 unsigned OpIdx = 0;
541 // The lane operand is always the 3rd from last operand, before the 2
542 // predicate operands.
543 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
544
545 // Adjust the lane and spacing as needed for Q registers.
546 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
547 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
548 RegSpc = OddDblSpc;
549 Lane -= RegElts;
550 }
551 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
552
Ted Kremenek584520e2011-01-23 17:05:06 +0000553 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000554 unsigned DstReg = 0;
555 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000556 if (TableEntry->IsLoad) {
557 DstIsDead = MI.getOperand(OpIdx).isDead();
558 DstReg = MI.getOperand(OpIdx++).getReg();
559 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000560 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
561 if (NumRegs > 1)
562 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000563 if (NumRegs > 2)
564 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
565 if (NumRegs > 3)
566 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
567 }
568
Jim Grosbach10b90a92011-10-24 21:45:13 +0000569 if (TableEntry->HasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000570 MIB.addOperand(MI.getOperand(OpIdx++));
571
572 // Copy the addrmode6 operands.
573 MIB.addOperand(MI.getOperand(OpIdx++));
574 MIB.addOperand(MI.getOperand(OpIdx++));
575 // Copy the am6offset operand.
Jim Grosbach10b90a92011-10-24 21:45:13 +0000576 if (TableEntry->HasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000577 MIB.addOperand(MI.getOperand(OpIdx++));
578
579 // Grab the super-register source.
580 MachineOperand MO = MI.getOperand(OpIdx++);
581 if (!TableEntry->IsLoad)
582 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
583
584 // Add the subregs as sources of the new instruction.
585 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
586 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000587 MIB.addReg(D0, SrcFlags);
588 if (NumRegs > 1)
589 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000590 if (NumRegs > 2)
591 MIB.addReg(D2, SrcFlags);
592 if (NumRegs > 3)
593 MIB.addReg(D3, SrcFlags);
594
595 // Add the lane number operand.
596 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000597 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000598
Bob Wilson823611b2010-09-16 04:25:37 +0000599 // Copy the predicate operands.
600 MIB.addOperand(MI.getOperand(OpIdx++));
601 MIB.addOperand(MI.getOperand(OpIdx++));
602
Bob Wilson8466fa12010-09-13 23:01:35 +0000603 // Copy the super-register source to be an implicit source.
604 MO.setImplicit(true);
605 MIB.addOperand(MO);
606 if (TableEntry->IsLoad)
607 // Add an implicit def for the super-register.
608 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
609 TransferImpOps(MI, MIB, MIB);
610 MI.eraseFromParent();
611}
612
Bob Wilsonbd916c52010-09-13 23:55:10 +0000613/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
614/// register operands to real instructions with D register operands.
615void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
616 unsigned Opc, bool IsExt, unsigned NumRegs) {
617 MachineInstr &MI = *MBBI;
618 MachineBasicBlock &MBB = *MI.getParent();
619
620 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
621 unsigned OpIdx = 0;
622
623 // Transfer the destination register operand.
624 MIB.addOperand(MI.getOperand(OpIdx++));
625 if (IsExt)
626 MIB.addOperand(MI.getOperand(OpIdx++));
627
628 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
629 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
630 unsigned D0, D1, D2, D3;
631 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
632 MIB.addReg(D0).addReg(D1);
633 if (NumRegs > 2)
634 MIB.addReg(D2);
635 if (NumRegs > 3)
636 MIB.addReg(D3);
637
638 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000639 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000640
Bob Wilson823611b2010-09-16 04:25:37 +0000641 // Copy the predicate operands.
642 MIB.addOperand(MI.getOperand(OpIdx++));
643 MIB.addOperand(MI.getOperand(OpIdx++));
644
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000645 if (SrcIsKill) // Add an implicit kill for the super-reg.
646 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000647 TransferImpOps(MI, MIB, MIB);
648 MI.eraseFromParent();
649}
650
Evan Cheng9fe20092011-01-20 08:34:58 +0000651void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
652 MachineBasicBlock::iterator &MBBI) {
653 MachineInstr &MI = *MBBI;
654 unsigned Opcode = MI.getOpcode();
655 unsigned PredReg = 0;
656 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
657 unsigned DstReg = MI.getOperand(0).getReg();
658 bool DstIsDead = MI.getOperand(0).isDead();
659 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
660 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
661 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000662
Evan Cheng9fe20092011-01-20 08:34:58 +0000663 if (!STI->hasV6T2Ops() &&
664 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
665 // Expand into a movi + orr.
666 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
667 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
668 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
669 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000670
Evan Cheng9fe20092011-01-20 08:34:58 +0000671 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
672 unsigned ImmVal = (unsigned)MO.getImm();
673 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
674 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
675 LO16 = LO16.addImm(SOImmValV1);
676 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000677 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
678 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000679 LO16.addImm(Pred).addReg(PredReg).addReg(0);
680 HI16.addImm(Pred).addReg(PredReg).addReg(0);
681 TransferImpOps(MI, LO16, HI16);
682 MI.eraseFromParent();
683 return;
684 }
685
686 unsigned LO16Opc = 0;
687 unsigned HI16Opc = 0;
688 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
689 LO16Opc = ARM::t2MOVi16;
690 HI16Opc = ARM::t2MOVTi16;
691 } else {
692 LO16Opc = ARM::MOVi16;
693 HI16Opc = ARM::MOVTi16;
694 }
695
696 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
697 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
698 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
699 .addReg(DstReg);
700
701 if (MO.isImm()) {
702 unsigned Imm = MO.getImm();
703 unsigned Lo16 = Imm & 0xffff;
704 unsigned Hi16 = (Imm >> 16) & 0xffff;
705 LO16 = LO16.addImm(Lo16);
706 HI16 = HI16.addImm(Hi16);
707 } else {
708 const GlobalValue *GV = MO.getGlobal();
709 unsigned TF = MO.getTargetFlags();
710 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
711 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
712 }
713
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000714 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
715 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000716 LO16.addImm(Pred).addReg(PredReg);
717 HI16.addImm(Pred).addReg(PredReg);
718
719 TransferImpOps(MI, LO16, HI16);
720 MI.eraseFromParent();
721}
722
723bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
724 MachineBasicBlock::iterator MBBI) {
725 MachineInstr &MI = *MBBI;
726 unsigned Opcode = MI.getOpcode();
727 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000728 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000729 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000730 case ARM::VMOVScc:
731 case ARM::VMOVDcc: {
732 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
733 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
734 MI.getOperand(1).getReg())
735 .addReg(MI.getOperand(2).getReg(),
736 getKillRegState(MI.getOperand(2).isKill()))
737 .addImm(MI.getOperand(3).getImm()) // 'pred'
738 .addReg(MI.getOperand(4).getReg());
739
740 MI.eraseFromParent();
741 return true;
742 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000743 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000744 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000745 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
746 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000747 MI.getOperand(1).getReg())
748 .addReg(MI.getOperand(2).getReg(),
749 getKillRegState(MI.getOperand(2).isKill()))
750 .addImm(MI.getOperand(3).getImm()) // 'pred'
751 .addReg(MI.getOperand(4).getReg())
752 .addReg(0); // 's' bit
753
754 MI.eraseFromParent();
755 return true;
756 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000757 case ARM::MOVCCsi: {
758 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
759 (MI.getOperand(1).getReg()))
760 .addReg(MI.getOperand(2).getReg(),
761 getKillRegState(MI.getOperand(2).isKill()))
762 .addImm(MI.getOperand(3).getImm())
763 .addImm(MI.getOperand(4).getImm()) // 'pred'
764 .addReg(MI.getOperand(5).getReg())
765 .addReg(0); // 's' bit
766
767 MI.eraseFromParent();
768 return true;
769 }
770
Owen Anderson92a20222011-07-21 18:54:16 +0000771 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000772 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000773 (MI.getOperand(1).getReg()))
774 .addReg(MI.getOperand(2).getReg(),
775 getKillRegState(MI.getOperand(2).isKill()))
776 .addReg(MI.getOperand(3).getReg(),
777 getKillRegState(MI.getOperand(3).isKill()))
778 .addImm(MI.getOperand(4).getImm())
779 .addImm(MI.getOperand(5).getImm()) // 'pred'
780 .addReg(MI.getOperand(6).getReg())
781 .addReg(0); // 's' bit
782
783 MI.eraseFromParent();
784 return true;
785 }
Jim Grosbach39062762011-03-11 01:09:28 +0000786 case ARM::MOVCCi16: {
787 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
788 MI.getOperand(1).getReg())
789 .addImm(MI.getOperand(2).getImm())
790 .addImm(MI.getOperand(3).getImm()) // 'pred'
791 .addReg(MI.getOperand(4).getReg());
792
793 MI.eraseFromParent();
794 return true;
795 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000796 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000797 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000798 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
799 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000800 MI.getOperand(1).getReg())
801 .addImm(MI.getOperand(2).getImm())
802 .addImm(MI.getOperand(3).getImm()) // 'pred'
803 .addReg(MI.getOperand(4).getReg())
804 .addReg(0); // 's' bit
805
806 MI.eraseFromParent();
807 return true;
808 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000809 case ARM::MVNCCi: {
810 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
811 MI.getOperand(1).getReg())
812 .addImm(MI.getOperand(2).getImm())
813 .addImm(MI.getOperand(3).getImm()) // 'pred'
814 .addReg(MI.getOperand(4).getReg())
815 .addReg(0); // 's' bit
816
817 MI.eraseFromParent();
818 return true;
819 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000820 case ARM::Int_eh_sjlj_dispatchsetup: {
821 MachineFunction &MF = *MI.getParent()->getParent();
822 const ARMBaseInstrInfo *AII =
823 static_cast<const ARMBaseInstrInfo*>(TII);
824 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
825 // For functions using a base pointer, we rematerialize it (via the frame
826 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
827 // for us. Otherwise, expand to nothing.
828 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000829 int32_t NumBytes = AFI->getFramePtrSpillOffset();
830 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000831 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000832 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000833
834 if (AFI->isThumb2Function()) {
835 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
836 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
837 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000838 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
839 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000840 } else {
841 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
842 FramePtr, -NumBytes, ARMCC::AL, 0,
843 *TII);
844 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000845 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000846 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000847 MachineFrameInfo *MFI = MF.getFrameInfo();
848 unsigned MaxAlign = MFI->getMaxAlignment();
849 assert (!AFI->isThumb1OnlyFunction());
850 // Emit bic r6, r6, MaxAlign
851 unsigned bicOpc = AFI->isThumbFunction() ?
852 ARM::t2BICri : ARM::BICri;
853 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
854 TII->get(bicOpc), ARM::R6)
855 .addReg(ARM::R6, RegState::Kill)
856 .addImm(MaxAlign-1)));
857 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000858
859 }
860 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000861 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000862 }
863
Jim Grosbach7032f922010-10-14 22:57:13 +0000864 case ARM::MOVsrl_flag:
865 case ARM::MOVsra_flag: {
866 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000867 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000868 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000869 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000870 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
871 ARM_AM::lsr : ARM_AM::asr),
872 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000873 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000874 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000875 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000876 }
877 case ARM::RRX: {
878 // This encodes as "MOVs Rd, Rm, rrx
879 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000880 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000881 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000882 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000883 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000884 .addReg(0);
885 TransferImpOps(MI, MIB, MIB);
886 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000887 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000888 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000889 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000890 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000891 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000892 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000893 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000894 .addExternalSymbol("__aeabi_read_tp", 0);
895
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000896 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000897 TransferImpOps(MI, MIB, MIB);
898 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000899 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000900 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000901 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000902 case ARM::t2LDRpci_pic: {
903 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000904 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000905 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000906 bool DstIsDead = MI.getOperand(0).isDead();
907 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000908 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
909 TII->get(NewLdOpc), DstReg)
910 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000911 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000912 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
913 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000914 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000915 .addReg(DstReg)
916 .addOperand(MI.getOperand(2));
917 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000918 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000919 return true;
920 }
921
Evan Cheng53519f02011-01-21 18:55:51 +0000922 case ARM::MOV_ga_dyn:
923 case ARM::MOV_ga_pcrel:
924 case ARM::MOV_ga_pcrel_ldr:
925 case ARM::t2MOV_ga_dyn:
926 case ARM::t2MOV_ga_pcrel: {
927 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000928 unsigned LabelId = AFI->createPICLabelUId();
929 unsigned DstReg = MI.getOperand(0).getReg();
930 bool DstIsDead = MI.getOperand(0).isDead();
931 const MachineOperand &MO1 = MI.getOperand(1);
932 const GlobalValue *GV = MO1.getGlobal();
933 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000934 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000935 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
936 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000937 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000938 unsigned LO16TF = isPIC
939 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
940 unsigned HI16TF = isPIC
941 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000942 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000943 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000944 : ARM::tPICADD;
945 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
946 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000947 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000948 .addImm(LabelId);
949 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000950 TII->get(HI16Opc), DstReg)
951 .addReg(DstReg)
952 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
953 .addImm(LabelId);
954 if (!isPIC) {
955 TransferImpOps(MI, MIB1, MIB2);
956 MI.eraseFromParent();
957 return true;
958 }
959
960 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000961 TII->get(PICAddOpc))
962 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
963 .addReg(DstReg).addImm(LabelId);
964 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000965 AddDefaultPred(MIB3);
966 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000967 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000968 }
Evan Cheng53519f02011-01-21 18:55:51 +0000969 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000970 MI.eraseFromParent();
971 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000972 }
Evan Cheng43130072010-05-12 23:13:12 +0000973
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000974 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000975 case ARM::MOVCCi32imm:
976 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000977 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000978 ExpandMOV32BitImm(MBB, MBBI);
979 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000980
Owen Anderson848b0c32011-03-29 16:45:53 +0000981 case ARM::VLDMQIA: {
982 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000983 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000984 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000985 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000986
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000987 // Grab the Q register destination.
988 bool DstIsDead = MI.getOperand(OpIdx).isDead();
989 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000990
991 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000992 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000993
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000994 // Copy the predicate operands.
995 MIB.addOperand(MI.getOperand(OpIdx++));
996 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000997
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000998 // Add the destination operands (D subregs).
999 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1000 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1001 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1002 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001003
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001004 // Add an implicit def for the super-register.
1005 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1006 TransferImpOps(MI, MIB, MIB);
1007 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001008 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001009 }
1010
Owen Anderson848b0c32011-03-29 16:45:53 +00001011 case ARM::VSTMQIA: {
1012 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001013 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001014 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001015 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001016
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001017 // Grab the Q register source.
1018 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1019 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001020
1021 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001022 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001023
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001024 // Copy the predicate operands.
1025 MIB.addOperand(MI.getOperand(OpIdx++));
1026 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001027
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001028 // Add the source operands (D subregs).
1029 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1030 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1031 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001032
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001033 if (SrcIsKill) // Add an implicit kill for the Q register.
1034 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001035
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001036 TransferImpOps(MI, MIB, MIB);
1037 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001038 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001039 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001040 case ARM::VDUPfqf:
1041 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001042 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1043 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001044 MachineInstrBuilder MIB =
1045 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1046 unsigned OpIdx = 0;
1047 unsigned SrcReg = MI.getOperand(1).getReg();
1048 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1049 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001050 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1051 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001052 // The lane is [0,1] for the containing DReg superregister.
1053 // Copy the dst/src register operands.
1054 MIB.addOperand(MI.getOperand(OpIdx++));
1055 MIB.addReg(DReg);
1056 ++OpIdx;
1057 // Add the lane select operand.
1058 MIB.addImm(Lane);
1059 // Add the predicate operands.
1060 MIB.addOperand(MI.getOperand(OpIdx++));
1061 MIB.addOperand(MI.getOperand(OpIdx++));
1062
1063 TransferImpOps(MI, MIB, MIB);
1064 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001065 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001066 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001067
Bob Wilsonffde0802010-09-02 16:00:54 +00001068 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001069 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001070 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001071 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00001072 case ARM::VLD1q8PseudoWB_register:
1073 case ARM::VLD1q16PseudoWB_register:
1074 case ARM::VLD1q32PseudoWB_register:
1075 case ARM::VLD1q64PseudoWB_register:
1076 case ARM::VLD1q8PseudoWB_fixed:
1077 case ARM::VLD1q16PseudoWB_fixed:
1078 case ARM::VLD1q32PseudoWB_fixed:
1079 case ARM::VLD1q64PseudoWB_fixed:
Bob Wilsonffde0802010-09-02 16:00:54 +00001080 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001081 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001082 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001083 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001084 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001085 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001086 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001087 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001088 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001089 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001090 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001091 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001092 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001093 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001094 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001095 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001096 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001097 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001098 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001099 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001100 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001102 case ARM::VLD3q8oddPseudo:
1103 case ARM::VLD3q16oddPseudo:
1104 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001106 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001107 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001108 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001109 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001110 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001111 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001112 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001113 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001114 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001115 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001116 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001117 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001118 case ARM::VLD4q8oddPseudo:
1119 case ARM::VLD4q16oddPseudo:
1120 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001121 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001122 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001123 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001124 case ARM::VLD1DUPq8Pseudo:
1125 case ARM::VLD1DUPq16Pseudo:
1126 case ARM::VLD1DUPq32Pseudo:
1127 case ARM::VLD1DUPq8Pseudo_UPD:
1128 case ARM::VLD1DUPq16Pseudo_UPD:
1129 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001130 case ARM::VLD2DUPd8Pseudo:
1131 case ARM::VLD2DUPd16Pseudo:
1132 case ARM::VLD2DUPd32Pseudo:
1133 case ARM::VLD2DUPd8Pseudo_UPD:
1134 case ARM::VLD2DUPd16Pseudo_UPD:
1135 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001136 case ARM::VLD3DUPd8Pseudo:
1137 case ARM::VLD3DUPd16Pseudo:
1138 case ARM::VLD3DUPd32Pseudo:
1139 case ARM::VLD3DUPd8Pseudo_UPD:
1140 case ARM::VLD3DUPd16Pseudo_UPD:
1141 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001142 case ARM::VLD4DUPd8Pseudo:
1143 case ARM::VLD4DUPd16Pseudo:
1144 case ARM::VLD4DUPd32Pseudo:
1145 case ARM::VLD4DUPd8Pseudo_UPD:
1146 case ARM::VLD4DUPd16Pseudo_UPD:
1147 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001148 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001149 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001150
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001151 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001152 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001153 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001154 case ARM::VST1q64Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001155 case ARM::VST1q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001156 case ARM::VST1q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001157 case ARM::VST1q32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001158 case ARM::VST1q64Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001159 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001161 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001162 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001163 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001164 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001165 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001166 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001167 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001168 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001169 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001171 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001172 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001173 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001174 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001175 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001176 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001177 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001178 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001179 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001180 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001181 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001182 case ARM::VST3q8oddPseudo:
1183 case ARM::VST3q16oddPseudo:
1184 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001185 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001186 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001187 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001188 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001189 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001190 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001191 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001192 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001193 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001194 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001195 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001196 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001197 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001198 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001199 case ARM::VST4q8oddPseudo:
1200 case ARM::VST4q16oddPseudo:
1201 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001202 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001203 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001204 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001205 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001206 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001207
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001208 case ARM::VLD1LNq8Pseudo:
1209 case ARM::VLD1LNq16Pseudo:
1210 case ARM::VLD1LNq32Pseudo:
1211 case ARM::VLD1LNq8Pseudo_UPD:
1212 case ARM::VLD1LNq16Pseudo_UPD:
1213 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001214 case ARM::VLD2LNd8Pseudo:
1215 case ARM::VLD2LNd16Pseudo:
1216 case ARM::VLD2LNd32Pseudo:
1217 case ARM::VLD2LNq16Pseudo:
1218 case ARM::VLD2LNq32Pseudo:
1219 case ARM::VLD2LNd8Pseudo_UPD:
1220 case ARM::VLD2LNd16Pseudo_UPD:
1221 case ARM::VLD2LNd32Pseudo_UPD:
1222 case ARM::VLD2LNq16Pseudo_UPD:
1223 case ARM::VLD2LNq32Pseudo_UPD:
1224 case ARM::VLD3LNd8Pseudo:
1225 case ARM::VLD3LNd16Pseudo:
1226 case ARM::VLD3LNd32Pseudo:
1227 case ARM::VLD3LNq16Pseudo:
1228 case ARM::VLD3LNq32Pseudo:
1229 case ARM::VLD3LNd8Pseudo_UPD:
1230 case ARM::VLD3LNd16Pseudo_UPD:
1231 case ARM::VLD3LNd32Pseudo_UPD:
1232 case ARM::VLD3LNq16Pseudo_UPD:
1233 case ARM::VLD3LNq32Pseudo_UPD:
1234 case ARM::VLD4LNd8Pseudo:
1235 case ARM::VLD4LNd16Pseudo:
1236 case ARM::VLD4LNd32Pseudo:
1237 case ARM::VLD4LNq16Pseudo:
1238 case ARM::VLD4LNq32Pseudo:
1239 case ARM::VLD4LNd8Pseudo_UPD:
1240 case ARM::VLD4LNd16Pseudo_UPD:
1241 case ARM::VLD4LNd32Pseudo_UPD:
1242 case ARM::VLD4LNq16Pseudo_UPD:
1243 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001244 case ARM::VST1LNq8Pseudo:
1245 case ARM::VST1LNq16Pseudo:
1246 case ARM::VST1LNq32Pseudo:
1247 case ARM::VST1LNq8Pseudo_UPD:
1248 case ARM::VST1LNq16Pseudo_UPD:
1249 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001250 case ARM::VST2LNd8Pseudo:
1251 case ARM::VST2LNd16Pseudo:
1252 case ARM::VST2LNd32Pseudo:
1253 case ARM::VST2LNq16Pseudo:
1254 case ARM::VST2LNq32Pseudo:
1255 case ARM::VST2LNd8Pseudo_UPD:
1256 case ARM::VST2LNd16Pseudo_UPD:
1257 case ARM::VST2LNd32Pseudo_UPD:
1258 case ARM::VST2LNq16Pseudo_UPD:
1259 case ARM::VST2LNq32Pseudo_UPD:
1260 case ARM::VST3LNd8Pseudo:
1261 case ARM::VST3LNd16Pseudo:
1262 case ARM::VST3LNd32Pseudo:
1263 case ARM::VST3LNq16Pseudo:
1264 case ARM::VST3LNq32Pseudo:
1265 case ARM::VST3LNd8Pseudo_UPD:
1266 case ARM::VST3LNd16Pseudo_UPD:
1267 case ARM::VST3LNd32Pseudo_UPD:
1268 case ARM::VST3LNq16Pseudo_UPD:
1269 case ARM::VST3LNq32Pseudo_UPD:
1270 case ARM::VST4LNd8Pseudo:
1271 case ARM::VST4LNd16Pseudo:
1272 case ARM::VST4LNd32Pseudo:
1273 case ARM::VST4LNq16Pseudo:
1274 case ARM::VST4LNq32Pseudo:
1275 case ARM::VST4LNd8Pseudo_UPD:
1276 case ARM::VST4LNd16Pseudo_UPD:
1277 case ARM::VST4LNd32Pseudo_UPD:
1278 case ARM::VST4LNq16Pseudo_UPD:
1279 case ARM::VST4LNq32Pseudo_UPD:
1280 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001281 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001282
Evan Cheng9fe20092011-01-20 08:34:58 +00001283 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1284 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1285 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1286 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1287 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1288 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1289 }
Bob Wilson709d5922010-08-25 23:27:42 +00001290
Evan Cheng9fe20092011-01-20 08:34:58 +00001291 return false;
1292}
1293
1294bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1295 bool Modified = false;
1296
1297 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1298 while (MBBI != E) {
1299 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1300 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001301 MBBI = NMBBI;
1302 }
1303
1304 return Modified;
1305}
1306
1307bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001308 const TargetMachine &TM = MF.getTarget();
1309 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1310 TRI = TM.getRegisterInfo();
1311 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001312 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001313
1314 bool Modified = false;
1315 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1316 ++MFI)
1317 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001318 if (VerifyARMPseudo)
1319 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001320 return Modified;
1321}
1322
1323/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1324/// expansion pass.
1325FunctionPass *llvm::createARMExpandPseudoPass() {
1326 return new ARMExpandPseudo();
1327}