blob: 7b0a3ac42ab87fd3664929963833fa837e1644e0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000184def HasNEON : Predicate<"Subtarget->hasNEON()">,
185 AssemblerPredicate<"FeatureNEON">;
186def HasFP16 : Predicate<"Subtarget->hasFP16()">,
187 AssemblerPredicate<"FeatureFP16">;
188def HasDivide : Predicate<"Subtarget->hasDivide()">,
189 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000190def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000192def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000196def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000198def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000199def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000200def IsThumb : Predicate<"Subtarget->isThumb()">,
201 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
204 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000205def IsMClass : Predicate<"Subtarget->isMClass()">,
206 AssemblerPredicate<"FeatureMClass">;
207def IsARClass : Predicate<"!Subtarget->isMClass()">,
208 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000209def IsARM : Predicate<"!Subtarget->isThumb()">,
210 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000211def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
212def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000213def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Evan Chengbee78fe2012-04-11 05:33:07 +0000220// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
221// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000222// Do not use them for Darwin platforms.
223def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
224 "!Subtarget->isTargetDarwin()">;
225def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
226 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000227
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000228//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000229// ARM Flag Definitions.
230
231class RegConstraint<string C> {
232 string Constraints = C;
233}
234
235//===----------------------------------------------------------------------===//
236// ARM specific transformation functions and pattern fragments.
237//
238
Evan Chenga8e29892007-01-19 07:51:42 +0000239// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
240// so_imm_neg def below.
241def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000243}]>;
244
245// so_imm_not_XFORM - Return a so_imm value packed into the format described for
246// so_imm_not def below.
247def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Evan Chenga8e29892007-01-19 07:51:42 +0000251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000256def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
257def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000258 int64_t Value = -(int)N->getZExtValue();
259 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000260 }], so_imm_neg_XFORM> {
261 let ParserMatchClass = so_imm_neg_asmoperand;
262}
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Jim Grosbache70ec842011-10-28 22:50:54 +0000264// Note: this pattern doesn't require an encoder method and such, as it's
265// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000266// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000267def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000268def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000269 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000270 }], so_imm_not_XFORM> {
271 let ParserMatchClass = so_imm_not_asmoperand;
272}
Evan Chenga8e29892007-01-19 07:51:42 +0000273
274// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
275def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000276 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000277}]>;
278
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000279/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000280def hi16 : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
282}]>;
283
284def lo16AllZero : PatLeaf<(i32 imm), [{
285 // Returns true if all low 16-bits are 0.
286 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000287}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000288
Evan Cheng342e3162011-08-30 01:34:54 +0000289class BinOpWithFlagFrag<dag res> :
290 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
292class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Chengc4af4632010-11-17 20:13:28 +0000294// An 'and' node with a single use.
295def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
299// An 'xor' node with a single use.
300def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
301 return N->hasOneUse();
302}]>;
303
Evan Cheng48575f62010-12-05 22:04:16 +0000304// An 'fmul' node with a single use.
305def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
306 return N->hasOneUse();
307}]>;
308
309// An 'fadd' node which checks for single non-hazardous use.
310def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
314// An 'fsub' node which checks for single non-hazardous use.
315def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
316 return hasNoVMLxHazardUse(N);
317}]>;
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319//===----------------------------------------------------------------------===//
320// Operand Definitions.
321//
322
Jim Grosbach9588c102011-11-12 00:58:43 +0000323// Immediate operands with a shared generic asm render method.
324class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000328def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000329 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000335def uncondbrtarget : Operand<OtherVT> {
336 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Branch target for ARM. Handles conditional/unconditional
341def br_target : Operand<OtherVT> {
342 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000344}
345
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000347// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000348def bltarget : Operand<i32> {
349 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000350 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000351 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000352}
353
Jason W Kim685c3502011-02-04 19:47:15 +0000354// Call target for ARM. Handles conditional/unconditional
355// FIXME: rename bl_target to t2_bltarget?
356def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000357 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000358 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000359}
360
Owen Andersonf1eab592011-08-26 23:32:08 +0000361def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000478 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000479 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000480}
481
Jim Grosbache8606dc2011-07-13 17:50:29 +0000482// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000483def shift_so_reg_imm : Operand<i32>, // reg reg imm
484 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000485 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000486 let EncoderMethod = "getSORegImmOpValue";
487 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000489 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000490 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Owen Anderson152d4a42011-07-21 23:38:37 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000495// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000496def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000497def so_imm : Operand<i32>, ImmLeaf<i32, [{
498 return ARM_AM::getSOImmVal(Imm) != -1;
499 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000501 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000502 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000503}
504
Evan Chengc70d1842007-03-20 08:11:30 +0000505// Break so_imm's up into two pieces. This handles immediates with up to 16
506// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
507// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000508def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000509 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000510}]>;
511
512/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
513///
514def arm_i32imm : PatLeaf<(imm), [{
515 if (Subtarget->hasV6T2Ops())
516 return true;
517 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
518}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000519
Jim Grosbach587f5062011-12-02 23:34:39 +0000520/// imm0_1 predicate - Immediate in the range [0,1].
521def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
522def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
523
524/// imm0_3 predicate - Immediate in the range [0,3].
525def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
526def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
527
Jim Grosbachb2756af2011-08-01 21:55:12 +0000528/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000529def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000530def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm < 8;
532}]> {
533 let ParserMatchClass = Imm0_7AsmOperand;
534}
535
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000536/// imm8 predicate - Immediate is exactly 8.
537def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
538def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
539 let ParserMatchClass = Imm8AsmOperand;
540}
541
542/// imm16 predicate - Immediate is exactly 16.
543def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
544def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
545 let ParserMatchClass = Imm16AsmOperand;
546}
547
548/// imm32 predicate - Immediate is exactly 32.
549def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
550def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
551 let ParserMatchClass = Imm32AsmOperand;
552}
553
554/// imm1_7 predicate - Immediate in the range [1,7].
555def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
556def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
557 let ParserMatchClass = Imm1_7AsmOperand;
558}
559
560/// imm1_15 predicate - Immediate in the range [1,15].
561def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
562def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
563 let ParserMatchClass = Imm1_15AsmOperand;
564}
565
566/// imm1_31 predicate - Immediate in the range [1,31].
567def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
568def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
569 let ParserMatchClass = Imm1_31AsmOperand;
570}
571
Jim Grosbachb2756af2011-08-01 21:55:12 +0000572/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000573def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000574def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
575 return Imm >= 0 && Imm < 16;
576}]> {
577 let ParserMatchClass = Imm0_15AsmOperand;
578}
579
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000580/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000581def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
583 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000584}]> {
585 let ParserMatchClass = Imm0_31AsmOperand;
586}
Evan Chenga8e29892007-01-19 07:51:42 +0000587
Jim Grosbachee10ff82011-11-10 19:18:01 +0000588/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000589def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000590def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
591 return Imm >= 0 && Imm < 32;
592}]> {
593 let ParserMatchClass = Imm0_32AsmOperand;
594}
595
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000596/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
597def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
598def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
599 return Imm >= 0 && Imm < 64;
600}]> {
601 let ParserMatchClass = Imm0_63AsmOperand;
602}
603
Jim Grosbach02c84602011-08-01 22:02:20 +0000604/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000605def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000606def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
607 let ParserMatchClass = Imm0_255AsmOperand;
608}
609
Jim Grosbach9588c102011-11-12 00:58:43 +0000610/// imm0_65535 - An immediate is in the range [0.65535].
611def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
612def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
613 return Imm >= 0 && Imm < 65536;
614}]> {
615 let ParserMatchClass = Imm0_65535AsmOperand;
616}
617
Jim Grosbachffa32252011-07-19 19:13:28 +0000618// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
619// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000620//
Jim Grosbachffa32252011-07-19 19:13:28 +0000621// FIXME: This really needs a Thumb version separate from the ARM version.
622// While the range is the same, and can thus use the same match class,
623// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000624def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000625def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000626 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000627 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000628}
629
Jim Grosbached838482011-07-26 16:24:27 +0000630/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000631def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000632def imm24b : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm <= 0xffffff;
634}]> {
635 let ParserMatchClass = Imm24bitAsmOperand;
636}
637
638
Evan Chenga9688c42010-12-11 04:11:38 +0000639/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
640/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000641def BitfieldAsmOperand : AsmOperandClass {
642 let Name = "Bitfield";
643 let ParserMethod = "parseBitfield";
644}
Richard Bartondb9ca592012-03-20 10:50:35 +0000645
Evan Chenga9688c42010-12-11 04:11:38 +0000646def bf_inv_mask_imm : Operand<i32>,
647 PatLeaf<(imm), [{
648 return ARM::isBitFieldInvertedMask(N->getZExtValue());
649}] > {
650 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
651 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000653 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000654}
655
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000656def imm1_32_XFORM: SDNodeXForm<imm, [{
657 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
658}]>;
659def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000660def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
661 uint64_t Imm = N->getZExtValue();
662 return Imm > 0 && Imm <= 32;
663 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000664 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000665 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000666 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000667}
668
Jim Grosbachf4943352011-07-25 23:09:14 +0000669def imm1_16_XFORM: SDNodeXForm<imm, [{
670 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
671}]>;
672def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
673def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
674 imm1_16_XFORM> {
675 let PrintMethod = "printImmPlusOneOperand";
676 let ParserMatchClass = Imm1_16AsmOperand;
677}
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000680// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000681//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000683def addrmode_imm12 : Operand<i32>,
684 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000685 // 12-bit immediate operand. Note that instructions using this encode
686 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
687 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000688
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000690 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000693 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000694}
Jim Grosbach3e556122010-10-26 22:37:02 +0000695// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000696//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000697def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000698def ldst_so_reg : Operand<i32>,
699 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000701 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000702 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000704 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000705 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000706}
707
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708// postidx_imm8 := +/- [0,255]
709//
710// 9 bit value:
711// {8} 1 is imm8 is non-negative. 0 otherwise.
712// {7-0} [0,255] imm8 value.
713def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
714def postidx_imm8 : Operand<i32> {
715 let PrintMethod = "printPostIdxImm8Operand";
716 let ParserMatchClass = PostIdxImm8AsmOperand;
717 let MIOperandInfo = (ops i32imm);
718}
719
Owen Anderson154c41d2011-08-04 18:24:14 +0000720// postidx_imm8s4 := +/- [0,1020]
721//
722// 9 bit value:
723// {8} 1 is imm8 is non-negative. 0 otherwise.
724// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000725def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000726def postidx_imm8s4 : Operand<i32> {
727 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000728 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000729 let MIOperandInfo = (ops i32imm);
730}
731
732
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// postidx_reg := +/- reg
734//
735def PostIdxRegAsmOperand : AsmOperandClass {
736 let Name = "PostIdxReg";
737 let ParserMethod = "parsePostIdxReg";
738}
739def postidx_reg : Operand<i32> {
740 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000742 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000743 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000744 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745}
746
747
Jim Grosbach3e556122010-10-26 22:37:02 +0000748// addrmode2 := reg +/- imm12
749// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000750//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751// FIXME: addrmode2 should be refactored the rest of the way to always
752// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
753def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode2 : Operand<i32>,
755 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000756 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000757 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000759 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
760}
761
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000762def PostIdxRegShiftedAsmOperand : AsmOperandClass {
763 let Name = "PostIdxRegShifted";
764 let ParserMethod = "parsePostIdxReg";
765}
Owen Anderson793e7962011-07-26 20:54:26 +0000766def am2offset_reg : Operand<i32>,
767 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000768 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000769 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000771 // When using this for assembly, it's always as a post-index offset.
772 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000773 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000774}
775
Jim Grosbach039c2e12011-08-04 23:01:30 +0000776// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
777// the GPR is purely vestigal at this point.
778def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000779def am2offset_imm : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
781 [], [SDNPWantRoot]> {
782 let EncoderMethod = "getAddrMode2OffsetOpValue";
783 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000784 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000785 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000786}
787
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789// addrmode3 := reg +/- reg
790// addrmode3 := reg +/- imm8
791//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792// FIXME: split into imm vs. reg versions.
793def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000794def addrmode3 : Operand<i32>,
795 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000796 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000797 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000799 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
800}
801
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000802// FIXME: split into imm vs. reg versions.
803// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000804def AM3OffsetAsmOperand : AsmOperandClass {
805 let Name = "AM3Offset";
806 let ParserMethod = "parseAM3Offset";
807}
Evan Chenga8e29892007-01-19 07:51:42 +0000808def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000809 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
810 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000811 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000812 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000813 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000814 let MIOperandInfo = (ops GPR, i32imm);
815}
816
Jim Grosbache6913602010-11-03 01:01:43 +0000817// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000818//
Jim Grosbache6913602010-11-03 01:01:43 +0000819def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000820 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000821 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000822}
823
824// addrmode5 := reg +/- imm8*4
825//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000827def addrmode5 : Operand<i32>,
828 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
829 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000830 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832 let ParserMatchClass = AddrMode5AsmOperand;
833 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000834}
835
Bob Wilsond3a07652011-02-07 17:43:09 +0000836// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000837//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000838def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000839def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000840 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000841 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000842 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000845 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000846}
847
Bob Wilsonda525062011-02-25 06:42:42 +0000848def am6offset : Operand<i32>,
849 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
850 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000851 let PrintMethod = "printAddrMode6OffsetOperand";
852 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000853 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000855}
856
Mon P Wang183c6272011-05-09 17:47:27 +0000857// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
858// (single element from one lane) for size 32.
859def addrmode6oneL32 : Operand<i32>,
860 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
861 let PrintMethod = "printAddrMode6Operand";
862 let MIOperandInfo = (ops GPR:$addr, i32imm);
863 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
864}
865
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000866// Special version of addrmode6 to handle alignment encoding for VLD-dup
867// instructions, specifically VLD4-dup.
868def addrmode6dup : Operand<i32>,
869 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
870 let PrintMethod = "printAddrMode6Operand";
871 let MIOperandInfo = (ops GPR:$addr, i32imm);
872 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000873 // FIXME: This is close, but not quite right. The alignment specifier is
874 // different.
875 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000876}
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878// addrmodepc := pc + reg
879//
880def addrmodepc : Operand<i32>,
881 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
882 let PrintMethod = "printAddrModePCOperand";
883 let MIOperandInfo = (ops GPR, i32imm);
884}
885
Jim Grosbache39389a2011-08-02 18:07:32 +0000886// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000888def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000889def addr_offset_none : Operand<i32>,
890 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000891 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000893 let ParserMatchClass = MemNoOffsetAsmOperand;
894 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000895}
896
Bob Wilson4f38b382009-08-21 21:58:55 +0000897def nohash_imm : Operand<i32> {
898 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000899}
900
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000901def CoprocNumAsmOperand : AsmOperandClass {
902 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000903 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000904}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905def p_imm : Operand<i32> {
906 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909}
910
Silviu Barangae546c4c2012-04-18 13:02:55 +0000911def pf_imm : Operand<i32> {
912 let PrintMethod = "printPImmediate";
913 let ParserMatchClass = CoprocNumAsmOperand;
914}
915
Jim Grosbach1610a702011-07-25 20:06:30 +0000916def CoprocRegAsmOperand : AsmOperandClass {
917 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000918 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000919}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000920def c_imm : Operand<i32> {
921 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000922 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000923}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000924def CoprocOptionAsmOperand : AsmOperandClass {
925 let Name = "CoprocOption";
926 let ParserMethod = "parseCoprocOptionOperand";
927}
928def coproc_option_imm : Operand<i32> {
929 let PrintMethod = "printCoprocOptionImm";
930 let ParserMatchClass = CoprocOptionAsmOperand;
931}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000932
Evan Chenga8e29892007-01-19 07:51:42 +0000933//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000934
Evan Cheng37f25d92008-08-28 23:39:26 +0000935include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000936
937//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000938// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000939//
940
Evan Cheng3924f782008-08-29 07:36:24 +0000941/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000942/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000943multiclass AsI1_bin_irs<bits<4> opcod, string opc,
944 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000945 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000946 // The register-immediate version is re-materializable. This is useful
947 // in particular for taking the address of a local.
948 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000949 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
950 iii, opc, "\t$Rd, $Rn, $imm",
951 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
952 bits<4> Rd;
953 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000954 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000956 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000957 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000958 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000959 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000960 }
Jim Grosbach62547262010-10-11 18:51:51 +0000961 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
962 iir, opc, "\t$Rd, $Rn, $Rm",
963 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000964 bits<4> Rd;
965 bits<4> Rn;
966 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000968 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000969 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000970 let Inst{15-12} = Rd;
971 let Inst{11-4} = 0b00000000;
972 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000973 }
Owen Anderson92a20222011-07-21 18:54:16 +0000974
975 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000976 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000977 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000978 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000979 bits<4> Rd;
980 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000981 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000982 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000983 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000984 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000985 let Inst{11-5} = shift{11-5};
986 let Inst{4} = 0;
987 let Inst{3-0} = shift{3-0};
988 }
989
990 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000991 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000992 iis, opc, "\t$Rd, $Rn, $shift",
993 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
994 bits<4> Rd;
995 bits<4> Rn;
996 bits<12> shift;
997 let Inst{25} = 0;
998 let Inst{19-16} = Rn;
999 let Inst{15-12} = Rd;
1000 let Inst{11-8} = shift{11-8};
1001 let Inst{7} = 0;
1002 let Inst{6-5} = shift{6-5};
1003 let Inst{4} = 1;
1004 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001005 }
Jim Grosbach0ff92202011-06-27 19:09:15 +00001006
1007 // Assembly aliases for optional destination operand when it's the same
1008 // as the source operand.
1009 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1010 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1011 so_imm:$imm, pred:$p,
1012 cc_out:$s)>,
1013 Requires<[IsARM]>;
1014 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1015 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1016 GPR:$Rm, pred:$p,
1017 cc_out:$s)>,
1018 Requires<[IsARM]>;
1019 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001020 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1021 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +00001022 cc_out:$s)>,
1023 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001024 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1025 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1026 so_reg_reg:$shift, pred:$p,
1027 cc_out:$s)>,
1028 Requires<[IsARM]>;
1029
Evan Chenga8e29892007-01-19 07:51:42 +00001030}
1031
Evan Cheng342e3162011-08-30 01:34:54 +00001032/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1033/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1034/// it is equivalent to the AsI1_bin_irs counterpart.
1035multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1036 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1037 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1038 // The register-immediate version is re-materializable. This is useful
1039 // in particular for taking the address of a local.
1040 let isReMaterializable = 1 in {
1041 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1042 iii, opc, "\t$Rd, $Rn, $imm",
1043 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1044 bits<4> Rd;
1045 bits<4> Rn;
1046 bits<12> imm;
1047 let Inst{25} = 1;
1048 let Inst{19-16} = Rn;
1049 let Inst{15-12} = Rd;
1050 let Inst{11-0} = imm;
1051 }
1052 }
1053 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1054 iir, opc, "\t$Rd, $Rn, $Rm",
1055 [/* pattern left blank */]> {
1056 bits<4> Rd;
1057 bits<4> Rn;
1058 bits<4> Rm;
1059 let Inst{11-4} = 0b00000000;
1060 let Inst{25} = 0;
1061 let Inst{3-0} = Rm;
1062 let Inst{15-12} = Rd;
1063 let Inst{19-16} = Rn;
1064 }
1065
1066 def rsi : AsI1<opcod, (outs GPR:$Rd),
1067 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1068 iis, opc, "\t$Rd, $Rn, $shift",
1069 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1070 bits<4> Rd;
1071 bits<4> Rn;
1072 bits<12> shift;
1073 let Inst{25} = 0;
1074 let Inst{19-16} = Rn;
1075 let Inst{15-12} = Rd;
1076 let Inst{11-5} = shift{11-5};
1077 let Inst{4} = 0;
1078 let Inst{3-0} = shift{3-0};
1079 }
1080
1081 def rsr : AsI1<opcod, (outs GPR:$Rd),
1082 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1083 iis, opc, "\t$Rd, $Rn, $shift",
1084 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1085 bits<4> Rd;
1086 bits<4> Rn;
1087 bits<12> shift;
1088 let Inst{25} = 0;
1089 let Inst{19-16} = Rn;
1090 let Inst{15-12} = Rd;
1091 let Inst{11-8} = shift{11-8};
1092 let Inst{7} = 0;
1093 let Inst{6-5} = shift{6-5};
1094 let Inst{4} = 1;
1095 let Inst{3-0} = shift{3-0};
1096 }
1097
1098 // Assembly aliases for optional destination operand when it's the same
1099 // as the source operand.
1100 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1101 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1102 so_imm:$imm, pred:$p,
1103 cc_out:$s)>,
1104 Requires<[IsARM]>;
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1107 GPR:$Rm, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1112 so_reg_imm:$shift, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1116 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1117 so_reg_reg:$shift, pred:$p,
1118 cc_out:$s)>,
1119 Requires<[IsARM]>;
1120
1121}
1122
Evan Cheng4a517082011-09-06 18:52:20 +00001123/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001124///
1125/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001126/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1127let hasPostISelHook = 1, Defs = [CPSR] in {
1128multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1129 InstrItinClass iis, PatFrag opnode,
1130 bit Commutable = 0> {
1131 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1132 4, iii,
1133 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001134
Andrew Trick90b7b122011-10-18 19:18:52 +00001135 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1136 4, iir,
1137 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1138 let isCommutable = Commutable;
1139 }
1140 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1141 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1142 4, iis,
1143 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1144 so_reg_imm:$shift))]>;
1145
1146 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1147 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1148 4, iis,
1149 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1150 so_reg_reg:$shift))]>;
1151}
1152}
1153
1154/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1155/// operands are reversed.
1156let hasPostISelHook = 1, Defs = [CPSR] in {
1157multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1158 InstrItinClass iis, PatFrag opnode,
1159 bit Commutable = 0> {
1160 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1161 4, iii,
1162 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1163
1164 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1165 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1166 4, iis,
1167 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1168 GPR:$Rn))]>;
1169
1170 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1171 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1172 4, iis,
1173 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1174 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001175}
Evan Chengc85e8322007-07-05 07:13:32 +00001176}
1177
1178/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001179/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001180/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001181let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001182multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1183 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1184 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001185 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1186 opc, "\t$Rn, $imm",
1187 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001188 bits<4> Rn;
1189 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001190 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001191 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001192 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001193 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001194 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001195
1196 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001197 }
1198 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1199 opc, "\t$Rn, $Rm",
1200 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001201 bits<4> Rn;
1202 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001203 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001204 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001205 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001206 let Inst{19-16} = Rn;
1207 let Inst{15-12} = 0b0000;
1208 let Inst{11-4} = 0b00000000;
1209 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001210
1211 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001212 }
Owen Anderson92a20222011-07-21 18:54:16 +00001213 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001214 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001215 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001216 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001217 bits<4> Rn;
1218 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001219 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001220 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001221 let Inst{19-16} = Rn;
1222 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001223 let Inst{11-5} = shift{11-5};
1224 let Inst{4} = 0;
1225 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001226
1227 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001228 }
Owen Anderson92a20222011-07-21 18:54:16 +00001229 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001230 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001231 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001232 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001233 bits<4> Rn;
1234 bits<12> shift;
1235 let Inst{25} = 0;
1236 let Inst{20} = 1;
1237 let Inst{19-16} = Rn;
1238 let Inst{15-12} = 0b0000;
1239 let Inst{11-8} = shift{11-8};
1240 let Inst{7} = 0;
1241 let Inst{6-5} = shift{6-5};
1242 let Inst{4} = 1;
1243 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001244
1245 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001246 }
1247
Evan Cheng071a2792007-09-11 19:55:27 +00001248}
Evan Chenga8e29892007-01-19 07:51:42 +00001249}
1250
Evan Cheng576a3962010-09-25 00:49:35 +00001251/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001252/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001253/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001254class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001255 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001256 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001257 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001258 Requires<[IsARM, HasV6]> {
1259 bits<4> Rd;
1260 bits<4> Rm;
1261 bits<2> rot;
1262 let Inst{19-16} = 0b1111;
1263 let Inst{15-12} = Rd;
1264 let Inst{11-10} = rot;
1265 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001266}
1267
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001268class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001269 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001270 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1271 Requires<[IsARM, HasV6]> {
1272 bits<2> rot;
1273 let Inst{19-16} = 0b1111;
1274 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001275}
1276
Evan Cheng576a3962010-09-25 00:49:35 +00001277/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001278/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001279class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001280 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001281 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001282 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1283 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001284 Requires<[IsARM, HasV6]> {
1285 bits<4> Rd;
1286 bits<4> Rm;
1287 bits<4> Rn;
1288 bits<2> rot;
1289 let Inst{19-16} = Rn;
1290 let Inst{15-12} = Rd;
1291 let Inst{11-10} = rot;
1292 let Inst{9-4} = 0b000111;
1293 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001294}
1295
Jim Grosbach70327412011-07-27 17:48:13 +00001296class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001297 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001298 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1299 Requires<[IsARM, HasV6]> {
1300 bits<4> Rn;
1301 bits<2> rot;
1302 let Inst{19-16} = Rn;
1303 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001304}
1305
Evan Cheng62674222009-06-25 23:34:10 +00001306/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001307multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001308 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001309 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001310 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1311 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001312 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001313 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001314 bits<4> Rd;
1315 bits<4> Rn;
1316 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001317 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001318 let Inst{15-12} = Rd;
1319 let Inst{19-16} = Rn;
1320 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001321 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001322 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1323 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001324 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001325 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001326 bits<4> Rd;
1327 bits<4> Rn;
1328 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001329 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001330 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001331 let isCommutable = Commutable;
1332 let Inst{3-0} = Rm;
1333 let Inst{15-12} = Rd;
1334 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001335 }
Owen Anderson92a20222011-07-21 18:54:16 +00001336 def rsi : AsI1<opcod, (outs GPR:$Rd),
1337 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001338 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001339 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001340 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001341 bits<4> Rd;
1342 bits<4> Rn;
1343 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001344 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001345 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001346 let Inst{15-12} = Rd;
1347 let Inst{11-5} = shift{11-5};
1348 let Inst{4} = 0;
1349 let Inst{3-0} = shift{3-0};
1350 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001351 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1352 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001353 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Silviu Baranga1c012492012-04-05 16:19:29 +00001354 [(set GPRnopc:$Rd, CPSR, (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001355 Requires<[IsARM]> {
1356 bits<4> Rd;
1357 bits<4> Rn;
1358 bits<12> shift;
1359 let Inst{25} = 0;
1360 let Inst{19-16} = Rn;
1361 let Inst{15-12} = Rd;
1362 let Inst{11-8} = shift{11-8};
1363 let Inst{7} = 0;
1364 let Inst{6-5} = shift{6-5};
1365 let Inst{4} = 1;
1366 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001367 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001368 }
Evan Cheng342e3162011-08-30 01:34:54 +00001369
Jim Grosbach37ee4642011-07-13 17:57:17 +00001370 // Assembly aliases for optional destination operand when it's the same
1371 // as the source operand.
1372 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1373 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1374 so_imm:$imm, pred:$p,
1375 cc_out:$s)>,
1376 Requires<[IsARM]>;
1377 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1378 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1379 GPR:$Rm, pred:$p,
1380 cc_out:$s)>,
1381 Requires<[IsARM]>;
1382 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001383 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1384 so_reg_imm:$shift, pred:$p,
1385 cc_out:$s)>,
1386 Requires<[IsARM]>;
1387 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Silviu Baranga1c012492012-04-05 16:19:29 +00001388 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPRnopc:$Rdn, GPRnopc:$Rdn,
Owen Anderson92a20222011-07-21 18:54:16 +00001389 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001390 cc_out:$s)>,
1391 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001392}
1393
Evan Cheng342e3162011-08-30 01:34:54 +00001394/// AI1_rsc_irs - Define instructions and patterns for rsc
1395multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1396 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001397 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001398 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1399 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1400 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1401 Requires<[IsARM]> {
1402 bits<4> Rd;
1403 bits<4> Rn;
1404 bits<12> imm;
1405 let Inst{25} = 1;
1406 let Inst{15-12} = Rd;
1407 let Inst{19-16} = Rn;
1408 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001409 }
Evan Cheng342e3162011-08-30 01:34:54 +00001410 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1411 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1412 [/* pattern left blank */]> {
1413 bits<4> Rd;
1414 bits<4> Rn;
1415 bits<4> Rm;
1416 let Inst{11-4} = 0b00000000;
1417 let Inst{25} = 0;
1418 let Inst{3-0} = Rm;
1419 let Inst{15-12} = Rd;
1420 let Inst{19-16} = Rn;
1421 }
1422 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1423 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1424 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1425 Requires<[IsARM]> {
1426 bits<4> Rd;
1427 bits<4> Rn;
1428 bits<12> shift;
1429 let Inst{25} = 0;
1430 let Inst{19-16} = Rn;
1431 let Inst{15-12} = Rd;
1432 let Inst{11-5} = shift{11-5};
1433 let Inst{4} = 0;
1434 let Inst{3-0} = shift{3-0};
1435 }
1436 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1437 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1438 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1439 Requires<[IsARM]> {
1440 bits<4> Rd;
1441 bits<4> Rn;
1442 bits<12> shift;
1443 let Inst{25} = 0;
1444 let Inst{19-16} = Rn;
1445 let Inst{15-12} = Rd;
1446 let Inst{11-8} = shift{11-8};
1447 let Inst{7} = 0;
1448 let Inst{6-5} = shift{6-5};
1449 let Inst{4} = 1;
1450 let Inst{3-0} = shift{3-0};
1451 }
1452 }
1453
1454 // Assembly aliases for optional destination operand when it's the same
1455 // as the source operand.
1456 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1457 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1458 so_imm:$imm, pred:$p,
1459 cc_out:$s)>,
1460 Requires<[IsARM]>;
1461 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1462 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1463 GPR:$Rm, pred:$p,
1464 cc_out:$s)>,
1465 Requires<[IsARM]>;
1466 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1467 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1468 so_reg_imm:$shift, pred:$p,
1469 cc_out:$s)>,
1470 Requires<[IsARM]>;
1471 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1472 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1473 so_reg_reg:$shift, pred:$p,
1474 cc_out:$s)>,
1475 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001476}
1477
Jim Grosbach3e556122010-10-26 22:37:02 +00001478let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001479multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001480 InstrItinClass iir, PatFrag opnode> {
1481 // Note: We use the complex addrmode_imm12 rather than just an input
1482 // GPR and a constrained immediate so that we can use this to match
1483 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001484 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001485 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1486 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001487 bits<4> Rt;
1488 bits<17> addr;
1489 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1490 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001491 let Inst{15-12} = Rt;
1492 let Inst{11-0} = addr{11-0}; // imm12
1493 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001494 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001495 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1496 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001497 bits<4> Rt;
1498 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001499 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001500 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1501 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001502 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001503 let Inst{11-0} = shift{11-0};
1504 }
1505}
1506}
1507
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001508let canFoldAsLoad = 1, isReMaterializable = 1 in {
1509multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1510 InstrItinClass iir, PatFrag opnode> {
1511 // Note: We use the complex addrmode_imm12 rather than just an input
1512 // GPR and a constrained immediate so that we can use this to match
1513 // frame index references and avoid matching constant pool references.
1514 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1515 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1516 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1517 bits<4> Rt;
1518 bits<17> addr;
1519 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1520 let Inst{19-16} = addr{16-13}; // Rn
1521 let Inst{15-12} = Rt;
1522 let Inst{11-0} = addr{11-0}; // imm12
1523 }
1524 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1525 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1526 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1527 bits<4> Rt;
1528 bits<17> shift;
1529 let shift{4} = 0; // Inst{4} = 0
1530 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1531 let Inst{19-16} = shift{16-13}; // Rn
1532 let Inst{15-12} = Rt;
1533 let Inst{11-0} = shift{11-0};
1534 }
1535}
1536}
1537
1538
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001539multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001540 InstrItinClass iir, PatFrag opnode> {
1541 // Note: We use the complex addrmode_imm12 rather than just an input
1542 // GPR and a constrained immediate so that we can use this to match
1543 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001544 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001545 (ins GPR:$Rt, addrmode_imm12:$addr),
1546 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1547 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1548 bits<4> Rt;
1549 bits<17> addr;
1550 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1551 let Inst{19-16} = addr{16-13}; // Rn
1552 let Inst{15-12} = Rt;
1553 let Inst{11-0} = addr{11-0}; // imm12
1554 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001555 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001556 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1557 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1558 bits<4> Rt;
1559 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001560 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001561 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1562 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001563 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001564 let Inst{11-0} = shift{11-0};
1565 }
1566}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001567
1568multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1569 InstrItinClass iir, PatFrag opnode> {
1570 // Note: We use the complex addrmode_imm12 rather than just an input
1571 // GPR and a constrained immediate so that we can use this to match
1572 // frame index references and avoid matching constant pool references.
1573 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1574 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1575 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1576 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1577 bits<4> Rt;
1578 bits<17> addr;
1579 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1580 let Inst{19-16} = addr{16-13}; // Rn
1581 let Inst{15-12} = Rt;
1582 let Inst{11-0} = addr{11-0}; // imm12
1583 }
1584 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1585 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1586 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1587 bits<4> Rt;
1588 bits<17> shift;
1589 let shift{4} = 0; // Inst{4} = 0
1590 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1591 let Inst{19-16} = shift{16-13}; // Rn
1592 let Inst{15-12} = Rt;
1593 let Inst{11-0} = shift{11-0};
1594 }
1595}
1596
1597
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001598//===----------------------------------------------------------------------===//
1599// Instructions
1600//===----------------------------------------------------------------------===//
1601
Evan Chenga8e29892007-01-19 07:51:42 +00001602//===----------------------------------------------------------------------===//
1603// Miscellaneous Instructions.
1604//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001605
Evan Chenga8e29892007-01-19 07:51:42 +00001606/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1607/// the function. The first operand is the ID# for this instruction, the second
1608/// is the index into the MachineConstantPool that this is, the third is the
1609/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001610let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001611def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001612PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001613 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001614
Jim Grosbach4642ad32010-02-22 23:10:38 +00001615// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1616// from removing one half of the matched pairs. That breaks PEI, which assumes
1617// these will always be in pairs, and asserts if it finds otherwise. Better way?
1618let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001619def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001620PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001621 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001622
Jim Grosbach64171712010-02-16 21:07:46 +00001623def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001624PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001625 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001626}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001627
Eli Friedman2bdffe42011-08-31 00:31:29 +00001628// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001629// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001630let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001631def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1632 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1633 NoItinerary, []>;
1634def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1635 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1636 NoItinerary, []>;
1637def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1638 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1639 NoItinerary, []>;
1640def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1641 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1642 NoItinerary, []>;
1643def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1644 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1645 NoItinerary, []>;
1646def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1647 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1648 NoItinerary, []>;
1649def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1650 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1651 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001652def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1653 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1654 GPR:$set1, GPR:$set2),
1655 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001656}
1657
Jim Grosbachd30970f2011-08-11 22:30:30 +00001658def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001659 Requires<[IsARM, HasV6T2]> {
1660 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001661 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001662 let Inst{7-0} = 0b00000000;
1663}
1664
Jim Grosbachd30970f2011-08-11 22:30:30 +00001665def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001666 Requires<[IsARM, HasV6T2]> {
1667 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001668 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001669 let Inst{7-0} = 0b00000001;
1670}
1671
Jim Grosbachd30970f2011-08-11 22:30:30 +00001672def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001673 Requires<[IsARM, HasV6T2]> {
1674 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001675 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001676 let Inst{7-0} = 0b00000010;
1677}
1678
Jim Grosbachd30970f2011-08-11 22:30:30 +00001679def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001680 Requires<[IsARM, HasV6T2]> {
1681 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001682 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001683 let Inst{7-0} = 0b00000011;
1684}
1685
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001686def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1687 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001688 bits<4> Rd;
1689 bits<4> Rn;
1690 bits<4> Rm;
1691 let Inst{3-0} = Rm;
1692 let Inst{15-12} = Rd;
1693 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001694 let Inst{27-20} = 0b01101000;
1695 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001696 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001697}
1698
Johnny Chenf4d81052010-02-12 22:53:19 +00001699def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001700 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001701 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001702 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001703 let Inst{7-0} = 0b00000100;
1704}
1705
Johnny Chenc6f7b272010-02-11 18:12:29 +00001706// The i32imm operand $val can be used by a debugger to store more information
1707// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001708def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1709 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001710 bits<16> val;
1711 let Inst{3-0} = val{3-0};
1712 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001713 let Inst{27-20} = 0b00010010;
1714 let Inst{7-4} = 0b0111;
1715}
1716
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001717// Change Processor State
1718// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001719class CPS<dag iops, string asm_ops>
1720 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001721 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001722 bits<2> imod;
1723 bits<3> iflags;
1724 bits<5> mode;
1725 bit M;
1726
Johnny Chenb98e1602010-02-12 18:55:33 +00001727 let Inst{31-28} = 0b1111;
1728 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001729 let Inst{19-18} = imod;
1730 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001731 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001732 let Inst{8-6} = iflags;
1733 let Inst{5} = 0;
1734 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001735}
1736
Owen Anderson35008c22011-08-09 23:05:39 +00001737let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001738let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001739 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001740 "$imod\t$iflags, $mode">;
1741let mode = 0, M = 0 in
1742 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1743
1744let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001745 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001746}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001747
Johnny Chenb92a23f2010-02-21 04:42:01 +00001748// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001749multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001750
Evan Chengdfed19f2010-11-03 06:34:55 +00001751 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001752 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001753 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001754 bits<4> Rt;
1755 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001756 let Inst{31-26} = 0b111101;
1757 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001758 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001759 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001760 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001761 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001762 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001763 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001764 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001765 }
1766
Evan Chengdfed19f2010-11-03 06:34:55 +00001767 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001768 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001769 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001770 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001771 let Inst{31-26} = 0b111101;
1772 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001773 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001774 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001775 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001776 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001777 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001778 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001779 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001780 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001781 }
1782}
1783
Evan Cheng416941d2010-11-04 05:19:35 +00001784defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1785defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1786defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001787
Jim Grosbach53a89d62011-07-22 17:46:13 +00001788def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001789 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001790 bits<1> end;
1791 let Inst{31-10} = 0b1111000100000001000000;
1792 let Inst{9} = end;
1793 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001794}
1795
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001796def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1797 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001798 bits<4> opt;
1799 let Inst{27-4} = 0b001100100000111100001111;
1800 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001801}
1802
Johnny Chenba6e0332010-02-11 17:14:31 +00001803// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001804let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001805def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001806 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001807 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001808 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001809}
1810
Evan Cheng12c3a532008-11-06 17:48:05 +00001811// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001812let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001813def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001814 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001815 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001816
Evan Cheng325474e2008-01-07 23:56:57 +00001817let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001818def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001819 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001820 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001821
Jim Grosbach53694262010-11-18 01:15:56 +00001822def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001823 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001824 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001825
Jim Grosbach53694262010-11-18 01:15:56 +00001826def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001827 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001828 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001829
Jim Grosbach53694262010-11-18 01:15:56 +00001830def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001831 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001832 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001833
Jim Grosbach53694262010-11-18 01:15:56 +00001834def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001835 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001836 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001837}
Chris Lattner13c63102008-01-06 05:55:01 +00001838let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001839def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001840 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001841
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001842def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001843 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001844 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001845
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001846def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001847 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001848}
Evan Cheng12c3a532008-11-06 17:48:05 +00001849} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001850
Evan Chenge07715c2009-06-23 05:25:29 +00001851
1852// LEApcrel - Load a pc-relative address into a register without offending the
1853// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001854let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001855// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001856// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1857// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001858def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001859 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001860 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001861 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001862 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001863 let Inst{24} = 0;
1864 let Inst{23-22} = label{13-12};
1865 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001866 let Inst{20} = 0;
1867 let Inst{19-16} = 0b1111;
1868 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001869 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001870}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001871def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001872 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001873
1874def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1875 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001876 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001877
Evan Chenga8e29892007-01-19 07:51:42 +00001878//===----------------------------------------------------------------------===//
1879// Control Flow Instructions.
1880//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001881
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001882let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1883 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001884 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001885 "bx", "\tlr", [(ARMretflag)]>,
1886 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001887 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001888 }
1889
1890 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001891 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001892 "mov", "\tpc, lr", [(ARMretflag)]>,
1893 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001894 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001895 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001896}
Rafael Espindola27185192006-09-29 21:20:16 +00001897
Bob Wilson04ea6e52009-10-28 00:37:03 +00001898// Indirect branches
1899let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001900 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001901 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001902 [(brind GPR:$dst)]>,
1903 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001904 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001905 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001906 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001907 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001908
Jim Grosbachd447ac62011-07-13 20:21:31 +00001909 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1910 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001911 Requires<[IsARM, HasV4T]> {
1912 bits<4> dst;
1913 let Inst{27-4} = 0b000100101111111111110001;
1914 let Inst{3-0} = dst;
1915 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001916}
1917
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001918// SP is marked as a use to prevent stack-pointer assignments that appear
1919// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001920let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001921 // FIXME: Do we really need a non-predicated version? If so, it should
1922 // at least be a pseudo instruction expanding to the predicated version
1923 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001924 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001925 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001926 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001927 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001928 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001929 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001930 bits<24> func;
1931 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001932 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001933 }
Evan Cheng277f0742007-06-19 21:05:09 +00001934
Jason W Kim685c3502011-02-04 19:47:15 +00001935 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001936 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001937 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001938 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001939 bits<24> func;
1940 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001941 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001942 }
Evan Cheng277f0742007-06-19 21:05:09 +00001943
Evan Chenga8e29892007-01-19 07:51:42 +00001944 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001945 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001946 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001947 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001948 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001949 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001950 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001951 let Inst{3-0} = func;
1952 }
1953
1954 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1955 IIC_Br, "blx", "\t$func",
1956 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001957 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001958 bits<4> func;
1959 let Inst{27-4} = 0b000100101111111111110011;
1960 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001961 }
1962
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001963 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001964 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001965 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001966 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001967 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001968
1969 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001970 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001971 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001972 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001973
1974 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1975 // return stack predictor.
1976 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1977 (ins bl_target:$func, variable_ops),
1978 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001979 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001980}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001981
David Goodwin1a8f36e2009-08-12 18:31:53 +00001982let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001983 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1984 // a two-value operand where a dag node expects two operands. :(
1985 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1986 IIC_Br, "b", "\t$target",
1987 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1988 bits<24> target;
1989 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001990 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001991 }
1992
Evan Chengaeafca02007-05-16 07:45:54 +00001993 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001994 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001995 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001996 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1997 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001998 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001999 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002000 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00002001
Jim Grosbach2dc77682010-11-29 18:37:44 +00002002 let isNotDuplicable = 1, isIndirectBranch = 1 in {
2003 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002004 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002005 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00002006 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00002007 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
2008 // into i12 and rs suffixed versions.
2009 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002010 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002011 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002012 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002013 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00002014 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00002015 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00002016 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00002017 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00002018 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00002019 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00002020 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00002021
Rafael Espindola1ed3af12006-08-01 18:53:10 +00002022}
Rafael Espindola84b19be2006-07-16 01:02:57 +00002023
Jim Grosbachcf121c32011-07-28 21:57:55 +00002024// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00002025def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00002026 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00002027 Requires<[IsARM, HasV5T]> {
2028 let Inst{31-25} = 0b1111101;
2029 bits<25> target;
2030 let Inst{23-0} = target{24-1};
2031 let Inst{24} = target{0};
2032}
2033
Jim Grosbach898e7e22011-07-13 20:25:01 +00002034// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00002035def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00002036 [/* pattern left blank */]> {
2037 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00002038 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002039 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00002040 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00002041 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00002042}
2043
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002044// Tail calls.
2045
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002046let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
2047 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2048 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002049
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002050 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2051 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002052
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002053 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
2054 4, IIC_Br, [],
2055 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2056 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002057
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00002058 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
2059 4, IIC_Br, [],
2060 (BX GPR:$dst)>,
2061 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002062}
2063
Jim Grosbachd30970f2011-08-11 22:30:30 +00002064// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002065def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2066 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002067 bits<4> opt;
2068 let Inst{23-4} = 0b01100000000000000111;
2069 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002070}
2071
Jim Grosbached838482011-07-26 16:24:27 +00002072// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002073let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002074def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002075 bits<24> svc;
2076 let Inst{23-0} = svc;
2077}
Johnny Chen85d5a892010-02-10 18:02:25 +00002078}
2079
Jim Grosbach5a287482011-07-29 17:51:39 +00002080// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002081class SRSI<bit wb, string asm>
2082 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2083 NoItinerary, asm, "", []> {
2084 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002085 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002086 let Inst{27-25} = 0b100;
2087 let Inst{22} = 1;
2088 let Inst{21} = wb;
2089 let Inst{20} = 0;
2090 let Inst{19-16} = 0b1101; // SP
2091 let Inst{15-5} = 0b00000101000;
2092 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002093}
2094
Jim Grosbache1cf5902011-07-29 20:26:09 +00002095def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2096 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002097}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002098def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2099 let Inst{24-23} = 0;
2100}
2101def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2102 let Inst{24-23} = 0b10;
2103}
2104def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2105 let Inst{24-23} = 0b10;
2106}
2107def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2108 let Inst{24-23} = 0b01;
2109}
2110def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2111 let Inst{24-23} = 0b01;
2112}
2113def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2114 let Inst{24-23} = 0b11;
2115}
2116def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2117 let Inst{24-23} = 0b11;
2118}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002119
Jim Grosbach5a287482011-07-29 17:51:39 +00002120// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002121class RFEI<bit wb, string asm>
2122 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2123 NoItinerary, asm, "", []> {
2124 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002125 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002126 let Inst{27-25} = 0b100;
2127 let Inst{22} = 0;
2128 let Inst{21} = wb;
2129 let Inst{20} = 1;
2130 let Inst{19-16} = Rn;
2131 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002132}
2133
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002134def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2135 let Inst{24-23} = 0;
2136}
2137def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2138 let Inst{24-23} = 0;
2139}
2140def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2141 let Inst{24-23} = 0b10;
2142}
2143def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2144 let Inst{24-23} = 0b10;
2145}
2146def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2147 let Inst{24-23} = 0b01;
2148}
2149def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2150 let Inst{24-23} = 0b01;
2151}
2152def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2153 let Inst{24-23} = 0b11;
2154}
2155def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2156 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002157}
2158
Evan Chenga8e29892007-01-19 07:51:42 +00002159//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002160// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002161//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002162
Evan Chenga8e29892007-01-19 07:51:42 +00002163// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002164
2165
Evan Cheng7e2fe912010-10-28 06:47:08 +00002166defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002167 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002168defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002169 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002170defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002171 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002172defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002173 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002174
Evan Chengfa775d02007-03-19 07:20:03 +00002175// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002176let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002177 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002178def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002179 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2180 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002181 bits<4> Rt;
2182 bits<17> addr;
2183 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2184 let Inst{19-16} = 0b1111;
2185 let Inst{15-12} = Rt;
2186 let Inst{11-0} = addr{11-0}; // imm12
2187}
Evan Chengfa775d02007-03-19 07:20:03 +00002188
Evan Chenga8e29892007-01-19 07:51:42 +00002189// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002190def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002191 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2192 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002193
Evan Chenga8e29892007-01-19 07:51:42 +00002194// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002195def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002196 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2197 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002198
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002199def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002200 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2201 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002202
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002203let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002204// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002205def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2206 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002207 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002208 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002209}
Rafael Espindolac391d162006-10-23 20:34:27 +00002210
Evan Chenga8e29892007-01-19 07:51:42 +00002211// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002212multiclass AI2_ldridx<bit isByte, string opc,
2213 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002214 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002215 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002216 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002217 bits<17> addr;
2218 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002219 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002220 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002221 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002222 let DecoderMethod = "DecodeLDRPreImm";
2223 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2224 }
2225
2226 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002227 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002228 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2229 bits<17> addr;
2230 let Inst{25} = 1;
2231 let Inst{23} = addr{12};
2232 let Inst{19-16} = addr{16-13};
2233 let Inst{11-0} = addr{11-0};
2234 let Inst{4} = 0;
2235 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002236 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002237 }
Owen Anderson793e7962011-07-26 20:54:26 +00002238
2239 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002240 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002241 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002242 opc, "\t$Rt, $addr, $offset",
2243 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002244 // {12} isAdd
2245 // {11-0} imm12/Rm
2246 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002247 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002248 let Inst{25} = 1;
2249 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002250 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002251 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002252
2253 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002254 }
2255
2256 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002257 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002258 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002259 opc, "\t$Rt, $addr, $offset",
2260 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002261 // {12} isAdd
2262 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002263 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002264 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002265 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002266 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002267 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002268 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002269
2270 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002271 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002273}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002274
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002275let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002276// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2277// IIC_iLoad_siu depending on whether it the offset register is shifted.
2278defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2279defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002280}
Rafael Espindola450856d2006-12-12 00:37:38 +00002281
Jim Grosbach45251b32011-08-11 20:41:13 +00002282multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2283 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002284 (ins addrmode3:$addr), IndexModePre,
2285 LdMiscFrm, itin,
2286 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2287 bits<14> addr;
2288 let Inst{23} = addr{8}; // U bit
2289 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2290 let Inst{19-16} = addr{12-9}; // Rn
2291 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2292 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002293 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002294 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002295 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002296 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002297 (ins addr_offset_none:$addr, am3offset:$offset),
2298 IndexModePost, LdMiscFrm, itin,
2299 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2300 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002301 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002302 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002303 let Inst{23} = offset{8}; // U bit
2304 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002305 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002306 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2307 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002308 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002309 }
2310}
Rafael Espindola4e307642006-09-08 16:59:47 +00002311
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002312let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002313defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2314defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2315defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002316let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002317def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002318 (ins addrmode3:$addr), IndexModePre,
2319 LdMiscFrm, IIC_iLoad_d_ru,
2320 "ldrd", "\t$Rt, $Rt2, $addr!",
2321 "$addr.base = $Rn_wb", []> {
2322 bits<14> addr;
2323 let Inst{23} = addr{8}; // U bit
2324 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2325 let Inst{19-16} = addr{12-9}; // Rn
2326 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2327 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002328 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002329 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002330}
Jim Grosbach45251b32011-08-11 20:41:13 +00002331def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002332 (ins addr_offset_none:$addr, am3offset:$offset),
2333 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2334 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2335 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002336 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002337 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002338 let Inst{23} = offset{8}; // U bit
2339 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002340 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002341 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2342 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002343 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002344}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002345} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002346} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002347
Jim Grosbach89958d52011-08-11 21:41:59 +00002348// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002349let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002350def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2351 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2352 IndexModePost, LdFrm, IIC_iLoad_ru,
2353 "ldrt", "\t$Rt, $addr, $offset",
2354 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002355 // {12} isAdd
2356 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002357 bits<14> offset;
2358 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002359 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002360 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002362 let Inst{19-16} = addr;
2363 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002365 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002366 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2367}
Jim Grosbach59999262011-08-10 23:43:54 +00002368
2369def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2370 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002371 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002372 "ldrt", "\t$Rt, $addr, $offset",
2373 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002374 // {12} isAdd
2375 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002376 bits<14> offset;
2377 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002379 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002380 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002381 let Inst{19-16} = addr;
2382 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002383 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002384}
Jim Grosbach3148a652011-08-08 23:28:47 +00002385
2386def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2387 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2388 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2389 "ldrbt", "\t$Rt, $addr, $offset",
2390 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002391 // {12} isAdd
2392 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002393 bits<14> offset;
2394 bits<4> addr;
2395 let Inst{25} = 1;
2396 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002397 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002398 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002399 let Inst{11-5} = offset{11-5};
2400 let Inst{4} = 0;
2401 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002402 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002403}
2404
2405def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2406 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2407 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2408 "ldrbt", "\t$Rt, $addr, $offset",
2409 "$addr.base = $Rn_wb", []> {
2410 // {12} isAdd
2411 // {11-0} imm12/Rm
2412 bits<14> offset;
2413 bits<4> addr;
2414 let Inst{25} = 0;
2415 let Inst{23} = offset{12};
2416 let Inst{21} = 1; // overwrite
2417 let Inst{19-16} = addr;
2418 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002420}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002421
2422multiclass AI3ldrT<bits<4> op, string opc> {
2423 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2424 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2425 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2426 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2427 bits<9> offset;
2428 let Inst{23} = offset{8};
2429 let Inst{22} = 1;
2430 let Inst{11-8} = offset{7-4};
2431 let Inst{3-0} = offset{3-0};
2432 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2433 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002434 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002435 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2436 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2437 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2438 bits<5> Rm;
2439 let Inst{23} = Rm{4};
2440 let Inst{22} = 0;
2441 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002442 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002443 let Inst{3-0} = Rm{3-0};
2444 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002445 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002446 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002447}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002448
2449defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2450defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2451defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002452}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002453
Evan Chenga8e29892007-01-19 07:51:42 +00002454// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002455
2456// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002457def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002458 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2459 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002460
Evan Chenga8e29892007-01-19 07:51:42 +00002461// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002462let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2463def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002464 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002465 "strd", "\t$Rt, $src2, $addr", []>,
2466 Requires<[IsARM, HasV5TE]> {
2467 let Inst{21} = 0;
2468}
Evan Chenga8e29892007-01-19 07:51:42 +00002469
2470// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002471multiclass AI2_stridx<bit isByte, string opc,
2472 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002473 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2474 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002475 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002476 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2477 bits<17> addr;
2478 let Inst{25} = 0;
2479 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2480 let Inst{19-16} = addr{16-13}; // Rn
2481 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002482 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002483 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002484 }
Evan Chenga8e29892007-01-19 07:51:42 +00002485
Jim Grosbach19dec202011-08-05 20:35:44 +00002486 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002487 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002488 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002489 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2490 bits<17> addr;
2491 let Inst{25} = 1;
2492 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2493 let Inst{19-16} = addr{16-13}; // Rn
2494 let Inst{11-0} = addr{11-0};
2495 let Inst{4} = 0; // Inst{4} = 0
2496 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002497 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002498 }
2499 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2500 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002501 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002502 opc, "\t$Rt, $addr, $offset",
2503 "$addr.base = $Rn_wb", []> {
2504 // {12} isAdd
2505 // {11-0} imm12/Rm
2506 bits<14> offset;
2507 bits<4> addr;
2508 let Inst{25} = 1;
2509 let Inst{23} = offset{12};
2510 let Inst{19-16} = addr;
2511 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512
2513 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002514 }
Owen Anderson793e7962011-07-26 20:54:26 +00002515
Jim Grosbach19dec202011-08-05 20:35:44 +00002516 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2517 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002518 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002519 opc, "\t$Rt, $addr, $offset",
2520 "$addr.base = $Rn_wb", []> {
2521 // {12} isAdd
2522 // {11-0} imm12/Rm
2523 bits<14> offset;
2524 bits<4> addr;
2525 let Inst{25} = 0;
2526 let Inst{23} = offset{12};
2527 let Inst{19-16} = addr;
2528 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002529
2530 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002531 }
2532}
Owen Anderson793e7962011-07-26 20:54:26 +00002533
Jim Grosbach19dec202011-08-05 20:35:44 +00002534let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002535// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2536// IIC_iStore_siu depending on whether it the offset register is shifted.
2537defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2538defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002539}
Evan Chenga8e29892007-01-19 07:51:42 +00002540
Jim Grosbach19dec202011-08-05 20:35:44 +00002541def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2542 am2offset_reg:$offset),
2543 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2544 am2offset_reg:$offset)>;
2545def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2546 am2offset_imm:$offset),
2547 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2548 am2offset_imm:$offset)>;
2549def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2550 am2offset_reg:$offset),
2551 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2552 am2offset_reg:$offset)>;
2553def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2554 am2offset_imm:$offset),
2555 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2556 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002557
Jim Grosbach19dec202011-08-05 20:35:44 +00002558// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2559// put the patterns on the instruction definitions directly as ISel wants
2560// the address base and offset to be separate operands, not a single
2561// complex operand like we represent the instructions themselves. The
2562// pseudos map between the two.
2563let usesCustomInserter = 1,
2564 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2565def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2566 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2567 4, IIC_iStore_ru,
2568 [(set GPR:$Rn_wb,
2569 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2570def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2571 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2572 4, IIC_iStore_ru,
2573 [(set GPR:$Rn_wb,
2574 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2575def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2576 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2577 4, IIC_iStore_ru,
2578 [(set GPR:$Rn_wb,
2579 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2580def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2581 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2582 4, IIC_iStore_ru,
2583 [(set GPR:$Rn_wb,
2584 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002585def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2586 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2587 4, IIC_iStore_ru,
2588 [(set GPR:$Rn_wb,
2589 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002590}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002591
Evan Chenga8e29892007-01-19 07:51:42 +00002592
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002593
2594def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2595 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2596 StMiscFrm, IIC_iStore_bh_ru,
2597 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2598 bits<14> addr;
2599 let Inst{23} = addr{8}; // U bit
2600 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2601 let Inst{19-16} = addr{12-9}; // Rn
2602 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2603 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2604 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002605 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002606}
2607
2608def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2609 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2610 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2611 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2612 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2613 addr_offset_none:$addr,
2614 am3offset:$offset))]> {
2615 bits<10> offset;
2616 bits<4> addr;
2617 let Inst{23} = offset{8}; // U bit
2618 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2619 let Inst{19-16} = addr;
2620 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2621 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002622 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002623}
Evan Chenga8e29892007-01-19 07:51:42 +00002624
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002625let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002626def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002627 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2628 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2629 "strd", "\t$Rt, $Rt2, $addr!",
2630 "$addr.base = $Rn_wb", []> {
2631 bits<14> addr;
2632 let Inst{23} = addr{8}; // U bit
2633 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2634 let Inst{19-16} = addr{12-9}; // Rn
2635 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2636 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002637 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002638 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002639}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002640
Jim Grosbach45251b32011-08-11 20:41:13 +00002641def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002642 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2643 am3offset:$offset),
2644 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2645 "strd", "\t$Rt, $Rt2, $addr, $offset",
2646 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002647 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002648 bits<4> addr;
2649 let Inst{23} = offset{8}; // U bit
2650 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2651 let Inst{19-16} = addr;
2652 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2653 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002654 let DecoderMethod = "DecodeAddrMode3Instruction";
2655}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002656} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002657
Jim Grosbach7ce05792011-08-03 23:50:40 +00002658// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002659
Jim Grosbach10348e72011-08-11 20:04:56 +00002660def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2661 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2662 IndexModePost, StFrm, IIC_iStore_bh_ru,
2663 "strbt", "\t$Rt, $addr, $offset",
2664 "$addr.base = $Rn_wb", []> {
2665 // {12} isAdd
2666 // {11-0} imm12/Rm
2667 bits<14> offset;
2668 bits<4> addr;
2669 let Inst{25} = 1;
2670 let Inst{23} = offset{12};
2671 let Inst{21} = 1; // overwrite
2672 let Inst{19-16} = addr;
2673 let Inst{11-5} = offset{11-5};
2674 let Inst{4} = 0;
2675 let Inst{3-0} = offset{3-0};
2676 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2677}
2678
2679def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2680 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2681 IndexModePost, StFrm, IIC_iStore_bh_ru,
2682 "strbt", "\t$Rt, $addr, $offset",
2683 "$addr.base = $Rn_wb", []> {
2684 // {12} isAdd
2685 // {11-0} imm12/Rm
2686 bits<14> offset;
2687 bits<4> addr;
2688 let Inst{25} = 0;
2689 let Inst{23} = offset{12};
2690 let Inst{21} = 1; // overwrite
2691 let Inst{19-16} = addr;
2692 let Inst{11-0} = offset{11-0};
2693 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2694}
2695
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696let mayStore = 1, neverHasSideEffects = 1 in {
2697def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2698 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2699 IndexModePost, StFrm, IIC_iStore_ru,
2700 "strt", "\t$Rt, $addr, $offset",
2701 "$addr.base = $Rn_wb", []> {
2702 // {12} isAdd
2703 // {11-0} imm12/Rm
2704 bits<14> offset;
2705 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002706 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002707 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002708 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002709 let Inst{19-16} = addr;
2710 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002711 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002712 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002713 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002714}
2715
Jim Grosbach342ebd52011-08-11 22:18:00 +00002716def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2717 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2718 IndexModePost, StFrm, IIC_iStore_ru,
2719 "strt", "\t$Rt, $addr, $offset",
2720 "$addr.base = $Rn_wb", []> {
2721 // {12} isAdd
2722 // {11-0} imm12/Rm
2723 bits<14> offset;
2724 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002725 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002726 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002727 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002728 let Inst{19-16} = addr;
2729 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002730 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002731}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002732}
2733
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002734
Jim Grosbach7ce05792011-08-03 23:50:40 +00002735multiclass AI3strT<bits<4> op, string opc> {
2736 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2737 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2738 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2739 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2740 bits<9> offset;
2741 let Inst{23} = offset{8};
2742 let Inst{22} = 1;
2743 let Inst{11-8} = offset{7-4};
2744 let Inst{3-0} = offset{3-0};
2745 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2746 }
2747 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2748 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2749 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2750 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2751 bits<5> Rm;
2752 let Inst{23} = Rm{4};
2753 let Inst{22} = 0;
2754 let Inst{11-8} = 0;
2755 let Inst{3-0} = Rm{3-0};
2756 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2757 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002758}
2759
Jim Grosbach7ce05792011-08-03 23:50:40 +00002760
2761defm STRHT : AI3strT<0b1011, "strht">;
2762
2763
Evan Chenga8e29892007-01-19 07:51:42 +00002764//===----------------------------------------------------------------------===//
2765// Load / store multiple Instructions.
2766//
2767
Jim Grosbach27debd62011-12-13 21:48:29 +00002768multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002769 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002770 // IA is the default, so no need for an explicit suffix on the
2771 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002772 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002773 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2774 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002775 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002776 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002777 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002778 let Inst{21} = 0; // No writeback
2779 let Inst{20} = L_bit;
2780 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002781 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002782 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2783 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002784 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002785 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002786 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002787 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002788 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002789
2790 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002791 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002792 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002793 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2794 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002795 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002796 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002797 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002798 let Inst{21} = 0; // No writeback
2799 let Inst{20} = L_bit;
2800 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002801 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002802 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2803 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002804 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002805 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002806 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002807 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002808 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002809
2810 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002811 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002812 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002813 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2814 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002815 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002816 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002817 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002818 let Inst{21} = 0; // No writeback
2819 let Inst{20} = L_bit;
2820 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002821 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002822 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2823 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002824 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002825 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002826 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002827 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002828 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002829
2830 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002831 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002832 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002833 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2834 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002835 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002836 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002837 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002838 let Inst{21} = 0; // No writeback
2839 let Inst{20} = L_bit;
2840 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002841 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002842 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2843 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002844 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002845 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002846 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002847 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002848 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002849
2850 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002851 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002852}
Bill Wendling6c470b82010-11-13 09:09:38 +00002853
Bill Wendlingc93989a2010-11-13 11:20:05 +00002854let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002855
2856let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002857defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2858 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002859
2860let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002861defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2862 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002863
2864} // neverHasSideEffects
2865
Bill Wendling73fe34a2010-11-16 01:16:36 +00002866// FIXME: remove when we have a way to marking a MI with these properties.
2867// FIXME: Should pc be an implicit operand like PICADD, etc?
2868let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2869 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002870def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2871 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002872 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002873 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002874 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002875
Jim Grosbach27debd62011-12-13 21:48:29 +00002876let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2877defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2878 IIC_iLoad_mu>;
2879
2880let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2881defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2882 IIC_iStore_mu>;
2883
2884
2885
Evan Chenga8e29892007-01-19 07:51:42 +00002886//===----------------------------------------------------------------------===//
2887// Move Instructions.
2888//
2889
Evan Chengcd799b92009-06-12 20:46:18 +00002890let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002891def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2892 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2893 bits<4> Rd;
2894 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002895
Johnny Chen103bf952011-04-01 23:30:25 +00002896 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002897 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002898 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002899 let Inst{3-0} = Rm;
2900 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002901}
2902
Andrew Trick90b7b122011-10-18 19:18:52 +00002903def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002904 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2905
Dale Johannesen38d5f042010-06-15 22:24:08 +00002906// A version for the smaller set of tail call registers.
2907let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002908def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002909 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2910 bits<4> Rd;
2911 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002912
Dale Johannesen38d5f042010-06-15 22:24:08 +00002913 let Inst{11-4} = 0b00000000;
2914 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002915 let Inst{3-0} = Rm;
2916 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002917}
2918
Owen Andersonde317f42011-08-09 23:33:27 +00002919def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002920 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002921 "mov", "\t$Rd, $src",
2922 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002923 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002924 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002925 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002926 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002927 let Inst{11-8} = src{11-8};
2928 let Inst{7} = 0;
2929 let Inst{6-5} = src{6-5};
2930 let Inst{4} = 1;
2931 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002932 let Inst{25} = 0;
2933}
Evan Chenga2515702007-03-19 07:09:02 +00002934
Owen Anderson152d4a42011-07-21 23:38:37 +00002935def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2936 DPSoRegImmFrm, IIC_iMOVsr,
2937 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2938 UnaryDP {
2939 bits<4> Rd;
2940 bits<12> src;
2941 let Inst{15-12} = Rd;
2942 let Inst{19-16} = 0b0000;
2943 let Inst{11-5} = src{11-5};
2944 let Inst{4} = 0;
2945 let Inst{3-0} = src{3-0};
2946 let Inst{25} = 0;
2947}
2948
Evan Chengc4af4632010-11-17 20:13:28 +00002949let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002950def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2951 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002952 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002953 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002954 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002955 let Inst{15-12} = Rd;
2956 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002957 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002958}
2959
Evan Chengc4af4632010-11-17 20:13:28 +00002960let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002961def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002962 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002963 "movw", "\t$Rd, $imm",
2964 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002965 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002966 bits<4> Rd;
2967 bits<16> imm;
2968 let Inst{15-12} = Rd;
2969 let Inst{11-0} = imm{11-0};
2970 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002971 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002972 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002973 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002974}
2975
Jim Grosbachffa32252011-07-19 19:13:28 +00002976def : InstAlias<"mov${p} $Rd, $imm",
2977 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2978 Requires<[IsARM]>;
2979
Evan Cheng53519f02011-01-21 18:55:51 +00002980def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2981 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002982
2983let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002984def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2985 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002986 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002987 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002988 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002989 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002990 lo16AllZero:$imm))]>, UnaryDP,
2991 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002992 bits<4> Rd;
2993 bits<16> imm;
2994 let Inst{15-12} = Rd;
2995 let Inst{11-0} = imm{11-0};
2996 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002997 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002998 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002999 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00003000}
Evan Cheng13ab0202007-07-10 18:08:01 +00003001
Evan Cheng53519f02011-01-21 18:55:51 +00003002def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
3003 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003004
3005} // Constraints
3006
Evan Cheng20956592009-10-21 08:15:52 +00003007def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
3008 Requires<[IsARM, HasV6T2]>;
3009
David Goodwinca01a8d2009-09-01 18:32:09 +00003010let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003011def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003012 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
3013 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003014
3015// These aren't really mov instructions, but we have to define them this way
3016// due to flag operands.
3017
Evan Cheng071a2792007-09-11 19:55:27 +00003018let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00003019def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003020 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
3021 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00003022def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00003023 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
3024 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003025}
Evan Chenga8e29892007-01-19 07:51:42 +00003026
Evan Chenga8e29892007-01-19 07:51:42 +00003027//===----------------------------------------------------------------------===//
3028// Extend Instructions.
3029//
3030
3031// Sign extenders
3032
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003033def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00003034 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003035def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00003036 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003037
Jim Grosbach70327412011-07-27 17:48:13 +00003038def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00003039 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003040def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00003041 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003042
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003043def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003044
Jim Grosbach70327412011-07-27 17:48:13 +00003045def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00003046
3047// Zero extenders
3048
3049let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003050def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00003051 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003052def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00003053 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003054def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00003055 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003056
Jim Grosbach542f6422010-07-28 23:25:44 +00003057// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
3058// The transformation should probably be done as a combiner action
3059// instead so we can include a check for masking back in the upper
3060// eight bits of the source into the lower eight bits of the result.
3061//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003062// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003063def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003064 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
Jim Grosbach70327412011-07-27 17:48:13 +00003066def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003067 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003068def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003069 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003070}
3071
Evan Chenga8e29892007-01-19 07:51:42 +00003072// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003073def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003074
Evan Chenga8e29892007-01-19 07:51:42 +00003075
Owen Anderson33e57512011-08-10 00:03:03 +00003076def SBFX : I<(outs GPRnopc:$Rd),
3077 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003078 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003079 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003080 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003081 bits<4> Rd;
3082 bits<4> Rn;
3083 bits<5> lsb;
3084 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003085 let Inst{27-21} = 0b0111101;
3086 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003087 let Inst{20-16} = width;
3088 let Inst{15-12} = Rd;
3089 let Inst{11-7} = lsb;
3090 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003091}
3092
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003093def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003094 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003095 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003096 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003097 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003098 bits<4> Rd;
3099 bits<4> Rn;
3100 bits<5> lsb;
3101 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003102 let Inst{27-21} = 0b0111111;
3103 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003104 let Inst{20-16} = width;
3105 let Inst{15-12} = Rd;
3106 let Inst{11-7} = lsb;
3107 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003108}
3109
Evan Chenga8e29892007-01-19 07:51:42 +00003110//===----------------------------------------------------------------------===//
3111// Arithmetic Instructions.
3112//
3113
Jim Grosbach26421962008-10-14 20:36:24 +00003114defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003115 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003116 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003117defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003118 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003119 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003120
Evan Chengc85e8322007-07-05 07:13:32 +00003121// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003122//
Andrew Trick90b7b122011-10-18 19:18:52 +00003123// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3124// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003125// AdjustInstrPostInstrSelection where we determine whether or not to
3126// set the "s" bit based on CPSR liveness.
3127//
Andrew Trick90b7b122011-10-18 19:18:52 +00003128// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003129// support for an optional CPSR definition that corresponds to the DAG
3130// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003131defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3132 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3133defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3134 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003135
Evan Cheng62674222009-06-25 23:34:10 +00003136defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003137 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003138 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003139defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003140 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003141 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003142
Evan Cheng342e3162011-08-30 01:34:54 +00003143defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3144 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3145 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003146
3147// FIXME: Eliminate them if we can write def : Pat patterns which defines
3148// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003149defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3150 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003151
Evan Cheng342e3162011-08-30 01:34:54 +00003152defm RSC : AI1_rsc_irs<0b0111, "rsc",
3153 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3154 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003155
Evan Chenga8e29892007-01-19 07:51:42 +00003156// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003157// The assume-no-carry-in form uses the negation of the input since add/sub
3158// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3159// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3160// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003161def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3162 (SUBri GPR:$src, so_imm_neg:$imm)>;
3163def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3164 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3165
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003166// The with-carry-in form matches bitwise not instead of the negation.
3167// Effectively, the inverse interpretation of the carry flag already accounts
3168// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003169def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3170 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003171
3172// Note: These are implemented in C++ code, because they have to generate
3173// ADD/SUBrs instructions, which use a complex pattern that a xform function
3174// cannot produce.
3175// (mul X, 2^n+1) -> (add (X << n), X)
3176// (mul X, 2^n-1) -> (rsb X, (X << n))
3177
Jim Grosbach7931df32011-07-22 18:06:01 +00003178// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003179// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003180class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003181 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003182 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3183 string asm = "\t$Rd, $Rn, $Rm">
3184 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003185 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003186 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003187 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003188 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003189 let Inst{11-4} = op11_4;
3190 let Inst{19-16} = Rn;
3191 let Inst{15-12} = Rd;
3192 let Inst{3-0} = Rm;
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003193
3194 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003195}
3196
Jim Grosbach7931df32011-07-22 18:06:01 +00003197// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003198
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003199def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003200 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3201 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003202def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003203 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3204 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3205def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3206 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003207 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003208def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3209 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003210 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003211
3212def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3213def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3214def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3215def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3216def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3217def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3218def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3219def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3220def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3221def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3222def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3223def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003224
Jim Grosbach7931df32011-07-22 18:06:01 +00003225// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003226
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003227def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3228def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3229def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3230def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3231def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3232def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3233def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3234def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3235def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3236def USAX : AAI<0b01100101, 0b11110101, "usax">;
3237def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3238def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003239
Jim Grosbach7931df32011-07-22 18:06:01 +00003240// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003242def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3243def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3244def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3245def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3246def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3247def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3248def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3249def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3250def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3251def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3252def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3253def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003254
Jim Grosbachd30970f2011-08-11 22:30:30 +00003255// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003256
Jim Grosbach70987fb2010-10-18 23:35:38 +00003257def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003258 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003259 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003260 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<4> Rn;
3263 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003264 let Inst{27-20} = 0b01111000;
3265 let Inst{15-12} = 0b1111;
3266 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 let Inst{19-16} = Rd;
3268 let Inst{11-8} = Rm;
3269 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003270}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003271def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003272 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003273 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003274 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003275 bits<4> Rd;
3276 bits<4> Rn;
3277 bits<4> Rm;
3278 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003279 let Inst{27-20} = 0b01111000;
3280 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 let Inst{19-16} = Rd;
3282 let Inst{15-12} = Ra;
3283 let Inst{11-8} = Rm;
3284 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003285}
3286
Jim Grosbachd30970f2011-08-11 22:30:30 +00003287// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003288
Owen Anderson33e57512011-08-10 00:03:03 +00003289def SSAT : AI<(outs GPRnopc:$Rd),
3290 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003291 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003292 bits<4> Rd;
3293 bits<5> sat_imm;
3294 bits<4> Rn;
3295 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003296 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003297 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003298 let Inst{20-16} = sat_imm;
3299 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003300 let Inst{11-7} = sh{4-0};
3301 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003302 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003303}
3304
Owen Anderson33e57512011-08-10 00:03:03 +00003305def SSAT16 : AI<(outs GPRnopc:$Rd),
3306 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003307 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003308 bits<4> Rd;
3309 bits<4> sat_imm;
3310 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003311 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003312 let Inst{11-4} = 0b11110011;
3313 let Inst{15-12} = Rd;
3314 let Inst{19-16} = sat_imm;
3315 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003316}
3317
Owen Anderson33e57512011-08-10 00:03:03 +00003318def USAT : AI<(outs GPRnopc:$Rd),
3319 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003320 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003321 bits<4> Rd;
3322 bits<5> sat_imm;
3323 bits<4> Rn;
3324 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003325 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003326 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003327 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003328 let Inst{11-7} = sh{4-0};
3329 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003330 let Inst{20-16} = sat_imm;
3331 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003332}
3333
Owen Anderson33e57512011-08-10 00:03:03 +00003334def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003335 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003336 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003337 bits<4> Rd;
3338 bits<4> sat_imm;
3339 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003340 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003341 let Inst{11-4} = 0b11110011;
3342 let Inst{15-12} = Rd;
3343 let Inst{19-16} = sat_imm;
3344 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003345}
Evan Chenga8e29892007-01-19 07:51:42 +00003346
Owen Anderson33e57512011-08-10 00:03:03 +00003347def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3348 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3349def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3350 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003351
Evan Chenga8e29892007-01-19 07:51:42 +00003352//===----------------------------------------------------------------------===//
3353// Bitwise Instructions.
3354//
3355
Jim Grosbach26421962008-10-14 20:36:24 +00003356defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003357 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003358 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003359defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003360 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003361 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003362defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003363 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003364 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003365defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003366 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003367 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003368
Jim Grosbachc29769b2011-07-28 19:46:12 +00003369// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3370// like in the actual instruction encoding. The complexity of mapping the mask
3371// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3372// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003373def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003374 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003375 "bfc", "\t$Rd, $imm", "$src = $Rd",
3376 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003377 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003378 bits<4> Rd;
3379 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003380 let Inst{27-21} = 0b0111110;
3381 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003382 let Inst{15-12} = Rd;
3383 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003384 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003385}
3386
Johnny Chenb2503c02010-02-17 06:31:48 +00003387// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003388def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3389 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3390 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3391 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3392 bf_inv_mask_imm:$imm))]>,
3393 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003394 bits<4> Rd;
3395 bits<4> Rn;
3396 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003397 let Inst{27-21} = 0b0111110;
3398 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003399 let Inst{15-12} = Rd;
3400 let Inst{11-7} = imm{4-0}; // lsb
3401 let Inst{20-16} = imm{9-5}; // width
3402 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003403}
3404
Jim Grosbach36860462010-10-21 22:19:32 +00003405def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3406 "mvn", "\t$Rd, $Rm",
3407 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3408 bits<4> Rd;
3409 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003410 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003411 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003412 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003413 let Inst{15-12} = Rd;
3414 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003415}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003416def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3417 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003418 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003419 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003420 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003421 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003422 let Inst{19-16} = 0b0000;
3423 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003424 let Inst{11-5} = shift{11-5};
3425 let Inst{4} = 0;
3426 let Inst{3-0} = shift{3-0};
3427}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003428def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3429 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003430 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3431 bits<4> Rd;
3432 bits<12> shift;
3433 let Inst{25} = 0;
3434 let Inst{19-16} = 0b0000;
3435 let Inst{15-12} = Rd;
3436 let Inst{11-8} = shift{11-8};
3437 let Inst{7} = 0;
3438 let Inst{6-5} = shift{6-5};
3439 let Inst{4} = 1;
3440 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003441}
Evan Chengc4af4632010-11-17 20:13:28 +00003442let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003443def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3444 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3445 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3446 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003447 bits<12> imm;
3448 let Inst{25} = 1;
3449 let Inst{19-16} = 0b0000;
3450 let Inst{15-12} = Rd;
3451 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003452}
Evan Chenga8e29892007-01-19 07:51:42 +00003453
3454def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3455 (BICri GPR:$src, so_imm_not:$imm)>;
3456
3457//===----------------------------------------------------------------------===//
3458// Multiply Instructions.
3459//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003460class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3461 string opc, string asm, list<dag> pattern>
3462 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3463 bits<4> Rd;
3464 bits<4> Rm;
3465 bits<4> Rn;
3466 let Inst{19-16} = Rd;
3467 let Inst{11-8} = Rm;
3468 let Inst{3-0} = Rn;
3469}
3470class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3471 string opc, string asm, list<dag> pattern>
3472 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3473 bits<4> RdLo;
3474 bits<4> RdHi;
3475 bits<4> Rm;
3476 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003477 let Inst{19-16} = RdHi;
3478 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003479 let Inst{11-8} = Rm;
3480 let Inst{3-0} = Rn;
3481}
Evan Chenga8e29892007-01-19 07:51:42 +00003482
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003483// FIXME: The v5 pseudos are only necessary for the additional Constraint
3484// property. Remove them when it's possible to add those properties
3485// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003486let isCommutable = 1 in {
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003487def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003488 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003489 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003490 Requires<[IsARM, HasV6]> {
3491 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003492 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003493}
Evan Chenga8e29892007-01-19 07:51:42 +00003494
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003495let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003496def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003497 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003498 4, IIC_iMUL32,
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003499 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3500 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003501 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003502}
3503
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003504def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3505 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003506 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3507 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003508 bits<4> Ra;
3509 let Inst{15-12} = Ra;
3510}
Evan Chenga8e29892007-01-19 07:51:42 +00003511
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003512let Constraints = "@earlyclobber $Rd" in
3513def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3514 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003515 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003516 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3517 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3518 Requires<[IsARM, NoV6]>;
3519
Jim Grosbach65711012010-11-19 22:22:37 +00003520def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3521 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3522 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003523 Requires<[IsARM, HasV6T2]> {
3524 bits<4> Rd;
3525 bits<4> Rm;
3526 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003527 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003528 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003529 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003530 let Inst{11-8} = Rm;
3531 let Inst{3-0} = Rn;
3532}
Evan Chengedcbada2009-07-06 22:05:45 +00003533
Evan Chenga8e29892007-01-19 07:51:42 +00003534// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003535let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003536let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003537def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003538 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003539 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3540 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003541
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003542def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003543 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003544 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3545 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003546
3547let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3548def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3549 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003550 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003551 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3552 Requires<[IsARM, NoV6]>;
3553
3554def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3555 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003556 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003557 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3558 Requires<[IsARM, NoV6]>;
3559}
Evan Cheng8de898a2009-06-26 00:19:44 +00003560}
Evan Chenga8e29892007-01-19 07:51:42 +00003561
3562// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003563def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3564 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003565 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3566 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003567def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3568 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003569 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3570 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003571
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003572def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3573 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3574 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3575 Requires<[IsARM, HasV6]> {
3576 bits<4> RdLo;
3577 bits<4> RdHi;
3578 bits<4> Rm;
3579 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003580 let Inst{19-16} = RdHi;
3581 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003582 let Inst{11-8} = Rm;
3583 let Inst{3-0} = Rn;
3584}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003585
3586let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3587def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3588 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003589 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003590 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3591 Requires<[IsARM, NoV6]>;
3592def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3593 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003594 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003595 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3596 Requires<[IsARM, NoV6]>;
3597def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3598 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003599 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003600 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3601 Requires<[IsARM, NoV6]>;
3602}
3603
Evan Chengcd799b92009-06-12 20:46:18 +00003604} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003605
3606// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003607def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3608 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3609 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003610 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003611 let Inst{15-12} = 0b1111;
3612}
Evan Cheng13ab0202007-07-10 18:08:01 +00003613
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003614def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003615 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003616 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003617 let Inst{15-12} = 0b1111;
3618}
3619
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003620def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3621 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3622 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3623 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3624 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003625
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003626def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3627 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003628 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003629 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003630
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003631def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3632 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3633 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3634 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3635 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003636
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003637def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3638 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003639 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003640 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003641
Raul Herbster37fb5b12007-08-30 23:25:47 +00003642multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003643 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3644 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3645 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3646 (sext_inreg GPR:$Rm, i16)))]>,
3647 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003648
Jim Grosbach3870b752010-10-22 18:35:16 +00003649 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3650 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3651 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3652 (sra GPR:$Rm, (i32 16))))]>,
3653 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003654
Jim Grosbach3870b752010-10-22 18:35:16 +00003655 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3656 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3657 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3658 (sext_inreg GPR:$Rm, i16)))]>,
3659 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003660
Jim Grosbach3870b752010-10-22 18:35:16 +00003661 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3662 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3663 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3664 (sra GPR:$Rm, (i32 16))))]>,
3665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003666
Jim Grosbach3870b752010-10-22 18:35:16 +00003667 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3668 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3669 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3670 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003672
Jim Grosbach3870b752010-10-22 18:35:16 +00003673 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3674 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3675 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3676 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3677 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003678}
3679
Raul Herbster37fb5b12007-08-30 23:25:47 +00003680
3681multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003682 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003685 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003686 [(set GPRnopc:$Rd, (add GPR:$Ra,
3687 (opnode (sext_inreg GPRnopc:$Rn, i16),
3688 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003693 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003694 [(set GPRnopc:$Rd,
3695 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3696 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003697 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003698
Owen Anderson33e57512011-08-10 00:03:03 +00003699 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3700 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003701 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003702 [(set GPRnopc:$Rd,
3703 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3704 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003705 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003706
Owen Anderson33e57512011-08-10 00:03:03 +00003707 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3708 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003709 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003710 [(set GPRnopc:$Rd,
3711 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3712 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003713 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003714
Owen Anderson33e57512011-08-10 00:03:03 +00003715 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3716 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003717 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003718 [(set GPRnopc:$Rd,
3719 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3720 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003721 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003722
Owen Anderson33e57512011-08-10 00:03:03 +00003723 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3724 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003725 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003726 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003727 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3728 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003729 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003730 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003731}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003732
Raul Herbster37fb5b12007-08-30 23:25:47 +00003733defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3734defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003735
Jim Grosbachd30970f2011-08-11 22:30:30 +00003736// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003737def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3738 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003739 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003740 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003741
Owen Anderson33e57512011-08-10 00:03:03 +00003742def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3743 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003744 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003745 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003746
Owen Anderson33e57512011-08-10 00:03:03 +00003747def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3748 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003749 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003750 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003751
Owen Anderson33e57512011-08-10 00:03:03 +00003752def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3753 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003754 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003755 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003756
Jim Grosbachd30970f2011-08-11 22:30:30 +00003757// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003758class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3759 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003760 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003761 bits<4> Rn;
3762 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003763 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003764 let Inst{22} = long;
3765 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003766 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003767 let Inst{7} = 0;
3768 let Inst{6} = sub;
3769 let Inst{5} = swap;
3770 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003771 let Inst{3-0} = Rn;
3772}
3773class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3774 InstrItinClass itin, string opc, string asm>
3775 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3776 bits<4> Rd;
3777 let Inst{15-12} = 0b1111;
3778 let Inst{19-16} = Rd;
3779}
3780class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3781 InstrItinClass itin, string opc, string asm>
3782 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3783 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003784 bits<4> Rd;
3785 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003786 let Inst{15-12} = Ra;
3787}
3788class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3789 InstrItinClass itin, string opc, string asm>
3790 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3791 bits<4> RdLo;
3792 bits<4> RdHi;
3793 let Inst{19-16} = RdHi;
3794 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003795}
3796
3797multiclass AI_smld<bit sub, string opc> {
3798
Owen Anderson33e57512011-08-10 00:03:03 +00003799 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3800 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003801 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003802
Owen Anderson33e57512011-08-10 00:03:03 +00003803 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3804 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003805 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003806
Owen Anderson33e57512011-08-10 00:03:03 +00003807 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3808 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003809 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003810
Owen Anderson33e57512011-08-10 00:03:03 +00003811 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3812 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003813 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003814
3815}
3816
3817defm SMLA : AI_smld<0, "smla">;
3818defm SMLS : AI_smld<1, "smls">;
3819
Johnny Chen2ec5e492010-02-22 21:50:40 +00003820multiclass AI_sdml<bit sub, string opc> {
3821
Jim Grosbache15defc2011-08-10 23:23:47 +00003822 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3823 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3824 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3825 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003826}
3827
3828defm SMUA : AI_sdml<0, "smua">;
3829defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003830
Evan Chenga8e29892007-01-19 07:51:42 +00003831//===----------------------------------------------------------------------===//
3832// Misc. Arithmetic Instructions.
3833//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003834
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003835def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3836 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3837 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003838
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003839def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3840 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3841 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3842 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003843
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003844def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3845 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3846 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003847
Evan Cheng9568e5c2011-06-21 06:01:08 +00003848let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003849def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3850 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003851 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003852 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003853
Evan Cheng9568e5c2011-06-21 06:01:08 +00003854let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003855def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3856 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003857 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003858 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003859
Evan Chengf60ceac2011-06-15 17:17:48 +00003860def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3861 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3862 (REVSH GPR:$Rm)>;
3863
Jim Grosbache1d58a62011-09-14 22:52:14 +00003864def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3865 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003866 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003867 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3868 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3869 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003870 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003871
Evan Chenga8e29892007-01-19 07:51:42 +00003872// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003873def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3874 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3875def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3876 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003877
Bob Wilsondc66eda2010-08-16 22:26:55 +00003878// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3879// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003880def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3881 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003882 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003883 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3884 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3885 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003886 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003887
Evan Chenga8e29892007-01-19 07:51:42 +00003888// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3889// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003890def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3891 (srl GPRnopc:$src2, imm16_31:$sh)),
3892 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3893def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3894 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3895 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003896
Evan Chenga8e29892007-01-19 07:51:42 +00003897//===----------------------------------------------------------------------===//
3898// Comparison Instructions...
3899//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003900
Jim Grosbach26421962008-10-14 20:36:24 +00003901defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003902 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003903 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003904
Jim Grosbach97a884d2010-12-07 20:41:06 +00003905// ARMcmpZ can re-use the above instruction definitions.
3906def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3907 (CMPri GPR:$src, so_imm:$imm)>;
3908def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3909 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003910def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3911 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3912def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3913 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003914
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003915// FIXME: We have to be careful when using the CMN instruction and comparison
3916// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003917// results:
3918//
3919// rsbs r1, r1, 0
3920// cmp r0, r1
3921// mov r0, #0
3922// it ls
3923// mov r0, #1
3924//
3925// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003926//
Bill Wendling6165e872010-08-26 18:33:51 +00003927// cmn r0, r1
3928// mov r0, #0
3929// it ls
3930// mov r0, #1
3931//
3932// However, the CMN gives the *opposite* result when r1 is 0. This is because
3933// the carry flag is set in the CMP case but not in the CMN case. In short, the
3934// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3935// value of r0 and the carry bit (because the "carry bit" parameter to
3936// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3937// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3938// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3939// parameter to AddWithCarry is defined as 0).
3940//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003941// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003942//
3943// x = 0
3944// ~x = 0xFFFF FFFF
3945// ~x + 1 = 0x1 0000 0000
3946// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3947//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003948// Therefore, we should disable CMN when comparing against zero, until we can
3949// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3950// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003951//
3952// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3953//
3954// This is related to <rdar://problem/7569620>.
3955//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003956//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3957// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003958
Evan Chenga8e29892007-01-19 07:51:42 +00003959// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003960defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003961 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003962 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003963defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003964 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003965 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003966
David Goodwinc0309b42009-06-29 15:33:01 +00003967defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003968 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003969 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003970
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003971//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3972// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003973
David Goodwinc0309b42009-06-29 15:33:01 +00003974def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003975 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003976
Evan Cheng218977b2010-07-13 19:27:42 +00003977// Pseudo i64 compares for some floating point compares.
3978let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3979 Defs = [CPSR] in {
3980def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003981 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003982 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003983 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3984
3985def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003986 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003987 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3988} // usesCustomInserter
3989
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003990
Evan Chenga8e29892007-01-19 07:51:42 +00003991// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003992// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003993// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003994let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003995
3996let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003997def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003998 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003999 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
4000 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00004001
Owen Anderson92a20222011-07-21 18:54:16 +00004002def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
4003 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004004 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004005 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
4006 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00004007 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00004008def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
4009 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
4010 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00004011 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
4012 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00004013 RegConstraint<"$false = $Rd">;
4014
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00004015
Evan Chengc4af4632010-11-17 20:13:28 +00004016let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004017def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00004018 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004019 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00004020 []>,
4021 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00004022
Evan Chengc4af4632010-11-17 20:13:28 +00004023let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00004024def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
4025 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004026 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00004027 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00004028 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00004029
Evan Cheng63f35442010-11-13 02:25:14 +00004030// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00004031let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00004032def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
4033 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004034 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00004035
Evan Chengc4af4632010-11-17 20:13:28 +00004036let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00004037def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
4038 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00004039 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00004040 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00004041 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00004042
Evan Chengc892aeb2012-02-23 01:19:06 +00004043// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00004044multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
4045 Instruction irsr,
4046 InstrItinClass iii, InstrItinClass iir,
4047 InstrItinClass iis> {
4048 def ri : ARMPseudoExpand<(outs GPR:$Rd),
4049 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
4050 4, iii, [],
4051 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
4052 RegConstraint<"$Rn = $Rd">;
4053 def rr : ARMPseudoExpand<(outs GPR:$Rd),
4054 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
4055 4, iir, [],
4056 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
4057 RegConstraint<"$Rn = $Rd">;
4058 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
4059 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
4060 4, iis, [],
4061 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
4062 RegConstraint<"$Rn = $Rd">;
4063 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
4064 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
4065 4, iis, [],
4066 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
4067 RegConstraint<"$Rn = $Rd">;
4068}
Evan Chengc892aeb2012-02-23 01:19:06 +00004069
Evan Cheng03a18522012-03-20 21:28:05 +00004070defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
4071 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4072defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
4073 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
4074defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
4075 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00004076
Owen Andersonf523e472010-09-23 23:45:25 +00004077} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00004078
Evan Cheng03a18522012-03-20 21:28:05 +00004079
Jim Grosbach3728e962009-12-10 00:11:09 +00004080//===----------------------------------------------------------------------===//
4081// Atomic operations intrinsics
4082//
4083
Jim Grosbach5f6c1332011-07-25 20:38:18 +00004084def MemBarrierOptOperand : AsmOperandClass {
4085 let Name = "MemBarrierOpt";
4086 let ParserMethod = "parseMemBarrierOptOperand";
4087}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004088def memb_opt : Operand<i32> {
4089 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004090 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004091 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004092}
Jim Grosbach3728e962009-12-10 00:11:09 +00004093
Bob Wilsonf74a4292010-10-30 00:54:37 +00004094// memory barriers protect the atomic sequences
4095let hasSideEffects = 1 in {
4096def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4097 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4098 Requires<[IsARM, HasDB]> {
4099 bits<4> opt;
4100 let Inst{31-4} = 0xf57ff05;
4101 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004102}
Jim Grosbach3728e962009-12-10 00:11:09 +00004103}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004104
Bob Wilsonf74a4292010-10-30 00:54:37 +00004105def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004106 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004107 Requires<[IsARM, HasDB]> {
4108 bits<4> opt;
4109 let Inst{31-4} = 0xf57ff04;
4110 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004111}
4112
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004113// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004114def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4115 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004116 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004117 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004118 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004119 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004120}
4121
Chad Rosier3f5966b2012-04-17 21:48:36 +00004122// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004123// to implement integer ABS
4124let usesCustomInserter = 1, Defs = [CPSR] in {
4125def ABS : ARMPseudoInst<
4126 (outs GPR:$dst), (ins GPR:$src),
4127 8, NoItinerary, []>;
4128}
4129
Jim Grosbach66869102009-12-11 18:52:41 +00004130let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004131 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004132 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004133 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004134 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4135 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004136 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004137 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4138 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4141 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4144 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4147 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004148 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004149 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004150 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4151 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4152 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4153 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4154 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4155 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4156 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4157 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004158 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004159 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4160 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004161 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004162 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004163 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004164 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4165 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004166 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004167 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4168 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004169 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004170 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4171 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004172 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004173 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4174 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004175 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004176 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4177 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004178 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004179 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004180 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4181 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4182 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4183 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4184 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4185 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4186 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4187 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004188 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004189 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4190 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004191 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004192 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004193 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004194 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4195 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004196 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004197 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4198 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004199 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004200 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4201 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004202 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004203 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4204 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004206 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4207 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004209 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004210 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4212 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4213 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4214 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4215 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4216 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4217 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004218 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004219 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4220 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004221 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004222
4223 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004224 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004225 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4226 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004227 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004228 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4229 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004230 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004231 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4232
Jim Grosbache801dc42009-12-12 01:40:06 +00004233 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004235 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4236 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004238 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4239 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004241 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4242}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004243}
4244
4245let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004246def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4247 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004248 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004249def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4250 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004251def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4252 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004253let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004254def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004255 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004256 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004257}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004258}
4259
Jim Grosbach86875a22010-10-29 19:58:57 +00004260let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004261def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004262 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004263def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004264 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004265def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004266 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004267let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004268def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004269 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004270 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004271 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004272}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004273}
4274
Jim Grosbach5278eb82009-12-11 01:42:04 +00004275
Jim Grosbachd30970f2011-08-11 22:30:30 +00004276def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004277 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004278 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004279}
4280
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004281// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004282let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004283def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4284 "swp", []>;
4285def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4286 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004287}
4288
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004289//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004290// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004291//
4292
Jim Grosbach83ab0702011-07-13 22:01:08 +00004293def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4294 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004295 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004296 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4297 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004298 bits<4> opc1;
4299 bits<4> CRn;
4300 bits<4> CRd;
4301 bits<4> cop;
4302 bits<3> opc2;
4303 bits<4> CRm;
4304
4305 let Inst{3-0} = CRm;
4306 let Inst{4} = 0;
4307 let Inst{7-5} = opc2;
4308 let Inst{11-8} = cop;
4309 let Inst{15-12} = CRd;
4310 let Inst{19-16} = CRn;
4311 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004312}
4313
Silviu Barangae546c4c2012-04-18 13:02:55 +00004314def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004315 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004316 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004317 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4318 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004319 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004320 bits<4> opc1;
4321 bits<4> CRn;
4322 bits<4> CRd;
4323 bits<4> cop;
4324 bits<3> opc2;
4325 bits<4> CRm;
4326
4327 let Inst{3-0} = CRm;
4328 let Inst{4} = 0;
4329 let Inst{7-5} = opc2;
4330 let Inst{11-8} = cop;
4331 let Inst{15-12} = CRd;
4332 let Inst{19-16} = CRn;
4333 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004334}
4335
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004336class ACI<dag oops, dag iops, string opc, string asm,
4337 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004338 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4339 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004340 let Inst{27-25} = 0b110;
4341}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004342class ACInoP<dag oops, dag iops, string opc, string asm,
4343 IndexMode im = IndexModeNone>
4344 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4345 opc, asm, "", []> {
4346 let Inst{31-28} = 0b1111;
4347 let Inst{27-25} = 0b110;
4348}
4349multiclass LdStCop<bit load, bit Dbit, string asm> {
4350 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4351 asm, "\t$cop, $CRd, $addr"> {
4352 bits<13> addr;
4353 bits<4> cop;
4354 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004355 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004356 let Inst{23} = addr{8};
4357 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004358 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004359 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004360 let Inst{19-16} = addr{12-9};
4361 let Inst{15-12} = CRd;
4362 let Inst{11-8} = cop;
4363 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004364 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004365 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004366 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4367 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4368 bits<13> addr;
4369 bits<4> cop;
4370 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004371 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004372 let Inst{23} = addr{8};
4373 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004374 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004375 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004376 let Inst{19-16} = addr{12-9};
4377 let Inst{15-12} = CRd;
4378 let Inst{11-8} = cop;
4379 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004380 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004381 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004382 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4383 postidx_imm8s4:$offset),
4384 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4385 bits<9> offset;
4386 bits<4> addr;
4387 bits<4> cop;
4388 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004389 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 let Inst{23} = offset{8};
4391 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004392 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004393 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004394 let Inst{19-16} = addr;
4395 let Inst{15-12} = CRd;
4396 let Inst{11-8} = cop;
4397 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004398 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004399 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004400 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004401 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004402 coproc_option_imm:$option),
4403 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004404 bits<8> option;
4405 bits<4> addr;
4406 bits<4> cop;
4407 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004408 let Inst{24} = 0; // P = 0
4409 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004410 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004411 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004412 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004413 let Inst{19-16} = addr;
4414 let Inst{15-12} = CRd;
4415 let Inst{11-8} = cop;
4416 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004417 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004418 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004419}
4420multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4421 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4422 asm, "\t$cop, $CRd, $addr"> {
4423 bits<13> addr;
4424 bits<4> cop;
4425 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004426 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004427 let Inst{23} = addr{8};
4428 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004429 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004430 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004431 let Inst{19-16} = addr{12-9};
4432 let Inst{15-12} = CRd;
4433 let Inst{11-8} = cop;
4434 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004435 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004436 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004437 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4438 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4439 bits<13> addr;
4440 bits<4> cop;
4441 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004442 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004443 let Inst{23} = addr{8};
4444 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004445 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004446 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004447 let Inst{19-16} = addr{12-9};
4448 let Inst{15-12} = CRd;
4449 let Inst{11-8} = cop;
4450 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004451 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004452 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004453 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4454 postidx_imm8s4:$offset),
4455 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4456 bits<9> offset;
4457 bits<4> addr;
4458 bits<4> cop;
4459 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004460 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004461 let Inst{23} = offset{8};
4462 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004463 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004464 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004465 let Inst{19-16} = addr;
4466 let Inst{15-12} = CRd;
4467 let Inst{11-8} = cop;
4468 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004469 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004470 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004471 def _OPTION : ACInoP<(outs),
4472 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004473 coproc_option_imm:$option),
4474 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004475 bits<8> option;
4476 bits<4> addr;
4477 bits<4> cop;
4478 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004479 let Inst{24} = 0; // P = 0
4480 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004481 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004482 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004483 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004484 let Inst{19-16} = addr;
4485 let Inst{15-12} = CRd;
4486 let Inst{11-8} = cop;
4487 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004488 let DecoderMethod = "DecodeCopMemInstruction";
4489 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004490}
4491
Jim Grosbach2bd01182011-10-11 21:55:36 +00004492defm LDC : LdStCop <1, 0, "ldc">;
4493defm LDCL : LdStCop <1, 1, "ldcl">;
4494defm STC : LdStCop <0, 0, "stc">;
4495defm STCL : LdStCop <0, 1, "stcl">;
4496defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4497defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4498defm STC2 : LdSt2Cop<0, 0, "stc2">;
4499defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004500
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004501//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004502// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004503//
4504
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004505class MovRCopro<string opc, bit direction, dag oops, dag iops,
4506 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004507 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004508 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004509 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004510 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004511
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004512 bits<4> Rt;
4513 bits<4> cop;
4514 bits<3> opc1;
4515 bits<3> opc2;
4516 bits<4> CRm;
4517 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 let Inst{15-12} = Rt;
4520 let Inst{11-8} = cop;
4521 let Inst{23-21} = opc1;
4522 let Inst{7-5} = opc2;
4523 let Inst{3-0} = CRm;
4524 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004525}
4526
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004527def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004528 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004529 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4530 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004531 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4532 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004533def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4534 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4535 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004536def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004537 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004538 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4539 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004540def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4541 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4542 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004543
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004544def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4545 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4546
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004547class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4548 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004549 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004550 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004551 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004552 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004553 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004554
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004555 bits<4> Rt;
4556 bits<4> cop;
4557 bits<3> opc1;
4558 bits<3> opc2;
4559 bits<4> CRm;
4560 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004561
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004562 let Inst{15-12} = Rt;
4563 let Inst{11-8} = cop;
4564 let Inst{23-21} = opc1;
4565 let Inst{7-5} = opc2;
4566 let Inst{3-0} = CRm;
4567 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004568}
4569
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004570def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004571 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004572 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4573 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004574 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4575 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004576def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4577 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4578 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004579def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004580 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004581 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4582 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004583def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4584 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4585 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004586
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004587def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4588 imm:$CRm, imm:$opc2),
4589 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4590
Jim Grosbachd30970f2011-08-11 22:30:30 +00004591class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004592 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004593 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004594 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004595 let Inst{23-21} = 0b010;
4596 let Inst{20} = direction;
4597
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004598 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004599 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004600 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004601 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004602 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004604 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004605 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004606 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004607 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004608 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004609}
4610
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004611def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004612 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt, GPRnopc:$Rt2,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004613 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004614def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4615
Jim Grosbachd30970f2011-08-11 22:30:30 +00004616class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004617 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004618 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004619 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004620 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004621 let Inst{23-21} = 0b010;
4622 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004623
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004624 bits<4> Rt;
4625 bits<4> Rt2;
4626 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004627 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004628 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004629
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004630 let Inst{15-12} = Rt;
4631 let Inst{19-16} = Rt2;
4632 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004633 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004634 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004635
4636 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004637}
4638
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004639def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004640 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt, GPRnopc:$Rt2,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004641 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004642def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004643
Johnny Chenb98e1602010-02-12 18:55:33 +00004644//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004645// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004646//
4647
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004648// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004649def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4650 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004651 bits<4> Rd;
4652 let Inst{23-16} = 0b00001111;
4653 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004654 let Inst{7-4} = 0b0000;
4655}
4656
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004657def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4658
4659def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4660 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004661 bits<4> Rd;
4662 let Inst{23-16} = 0b01001111;
4663 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004664 let Inst{7-4} = 0b0000;
4665}
4666
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004667// Move from ARM core register to Special Register
4668//
4669// No need to have both system and application versions, the encodings are the
4670// same and the assembly parser has no way to distinguish between them. The mask
4671// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4672// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004673def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4674 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004675 bits<5> mask;
4676 bits<4> Rn;
4677
4678 let Inst{23} = 0;
4679 let Inst{22} = mask{4}; // R bit
4680 let Inst{21-20} = 0b10;
4681 let Inst{19-16} = mask{3-0};
4682 let Inst{15-12} = 0b1111;
4683 let Inst{11-4} = 0b00000000;
4684 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004685}
4686
Owen Andersoncd20c582011-10-20 22:23:58 +00004687def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4688 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004689 bits<5> mask;
4690 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004691
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004692 let Inst{23} = 0;
4693 let Inst{22} = mask{4}; // R bit
4694 let Inst{21-20} = 0b10;
4695 let Inst{19-16} = mask{3-0};
4696 let Inst{15-12} = 0b1111;
4697 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004698}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004699
4700//===----------------------------------------------------------------------===//
4701// TLS Instructions
4702//
4703
4704// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004705// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004706// complete with fixup for the aeabi_read_tp function.
4707let isCall = 1,
4708 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4709 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4710 [(set R0, ARMthread_pointer)]>;
4711}
4712
4713//===----------------------------------------------------------------------===//
4714// SJLJ Exception handling intrinsics
4715// eh_sjlj_setjmp() is an instruction sequence to store the return
4716// address and save #0 in R0 for the non-longjmp case.
4717// Since by its nature we may be coming from some other function to get
4718// here, and we're using the stack frame for the containing function to
4719// save/restore registers, we can't keep anything live in regs across
4720// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004721// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004722// except for our own input by listing the relevant registers in Defs. By
4723// doing so, we also cause the prologue/epilogue code to actively preserve
4724// all of the callee-saved resgisters, which is exactly what we want.
4725// A constant value is passed in $val, and we use the location as a scratch.
4726//
4727// These are pseudo-instructions and are lowered to individual MC-insts, so
4728// no encoding information is necessary.
4729let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004730 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004731 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4732 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004733 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4734 NoItinerary,
4735 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4736 Requires<[IsARM, HasVFP2]>;
4737}
4738
4739let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004740 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004741 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004742 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4743 NoItinerary,
4744 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4745 Requires<[IsARM, NoVFP]>;
4746}
4747
Evan Chengafff9412011-12-20 18:26:50 +00004748// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004749let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4750 Defs = [ R7, LR, SP ] in {
4751def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4752 NoItinerary,
4753 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004754 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004755}
4756
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004757// eh.sjlj.dispatchsetup pseudo-instructions.
4758// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004759// handled when the pseudo is expanded (which happens before any passes
4760// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004761let Defs =
4762 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004763 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4764 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004765def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4766
4767let Defs =
4768 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4769 isBarrier = 1 in
4770def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4771
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004772
4773//===----------------------------------------------------------------------===//
4774// Non-Instruction Patterns
4775//
4776
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004777// ARMv4 indirect branch using (MOVr PC, dst)
4778let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4779 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004780 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004781 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4782 Requires<[IsARM, NoV4T]>;
4783
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004784// Large immediate handling.
4785
4786// 32-bit immediate using two piece so_imms or movw + movt.
4787// This is a single pseudo instruction, the benefit is that it can be remat'd
4788// as a single unit instead of having to handle reg inputs.
4789// FIXME: Remove this when we can do generalized remat.
4790let isReMaterializable = 1, isMoveImm = 1 in
4791def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4792 [(set GPR:$dst, (arm_i32imm:$src))]>,
4793 Requires<[IsARM]>;
4794
4795// Pseudo instruction that combines movw + movt + add pc (if PIC).
4796// It also makes it possible to rematerialize the instructions.
4797// FIXME: Remove this when we can do generalized remat and when machine licm
4798// can properly the instructions.
4799let isReMaterializable = 1 in {
4800def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4801 IIC_iMOVix2addpc,
4802 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4803 Requires<[IsARM, UseMovt]>;
4804
4805def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4806 IIC_iMOVix2,
4807 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4808 Requires<[IsARM, UseMovt]>;
4809
4810let AddedComplexity = 10 in
4811def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4812 IIC_iMOVix2ld,
4813 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4814 Requires<[IsARM, UseMovt]>;
4815} // isReMaterializable
4816
4817// ConstantPool, GlobalAddress, and JumpTable
4818def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4819 Requires<[IsARM, DontUseMovt]>;
4820def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4821def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4822 Requires<[IsARM, UseMovt]>;
4823def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4824 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4825
4826// TODO: add,sub,and, 3-instr forms?
4827
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004828// Tail calls. These patterns also apply to Thumb mode.
4829def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4830def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4831def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004832
4833// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004834def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004835def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004836 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004837
4838// zextload i1 -> zextload i8
4839def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4840def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4841
4842// extload -> zextload
4843def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4844def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4845def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4846def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4847
4848def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4849
4850def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4851def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4852
4853// smul* and smla*
4854def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4855 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4856 (SMULBB GPR:$a, GPR:$b)>;
4857def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4858 (SMULBB GPR:$a, GPR:$b)>;
4859def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4860 (sra GPR:$b, (i32 16))),
4861 (SMULBT GPR:$a, GPR:$b)>;
4862def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4863 (SMULBT GPR:$a, GPR:$b)>;
4864def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4865 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4866 (SMULTB GPR:$a, GPR:$b)>;
4867def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4868 (SMULTB GPR:$a, GPR:$b)>;
4869def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4870 (i32 16)),
4871 (SMULWB GPR:$a, GPR:$b)>;
4872def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4873 (SMULWB GPR:$a, GPR:$b)>;
4874
4875def : ARMV5TEPat<(add GPR:$acc,
4876 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4877 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4878 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4879def : ARMV5TEPat<(add GPR:$acc,
4880 (mul sext_16_node:$a, sext_16_node:$b)),
4881 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4882def : ARMV5TEPat<(add GPR:$acc,
4883 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4884 (sra GPR:$b, (i32 16)))),
4885 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4886def : ARMV5TEPat<(add GPR:$acc,
4887 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4888 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4889def : ARMV5TEPat<(add GPR:$acc,
4890 (mul (sra GPR:$a, (i32 16)),
4891 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4892 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4893def : ARMV5TEPat<(add GPR:$acc,
4894 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4895 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4896def : ARMV5TEPat<(add GPR:$acc,
4897 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4898 (i32 16))),
4899 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4900def : ARMV5TEPat<(add GPR:$acc,
4901 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4902 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4903
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004904
4905// Pre-v7 uses MCR for synchronization barriers.
4906def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4907 Requires<[IsARM, HasV6]>;
4908
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004909// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004910let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004911def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4912def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004913def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004914def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4915 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4916def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4917 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4918}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004919
4920def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4921def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004922
Owen Anderson33e57512011-08-10 00:03:03 +00004923def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4924 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4925def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4926 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004927
Eli Friedman069e2ed2011-08-26 02:59:24 +00004928// Atomic load/store patterns
4929def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4930 (LDRBrs ldst_so_reg:$src)>;
4931def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4932 (LDRBi12 addrmode_imm12:$src)>;
4933def : ARMPat<(atomic_load_16 addrmode3:$src),
4934 (LDRH addrmode3:$src)>;
4935def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4936 (LDRrs ldst_so_reg:$src)>;
4937def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4938 (LDRi12 addrmode_imm12:$src)>;
4939def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4940 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4941def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4942 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4943def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4944 (STRH GPR:$val, addrmode3:$ptr)>;
4945def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4946 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4947def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4948 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4949
4950
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004951//===----------------------------------------------------------------------===//
4952// Thumb Support
4953//
4954
4955include "ARMInstrThumb.td"
4956
4957//===----------------------------------------------------------------------===//
4958// Thumb2 Support
4959//
4960
4961include "ARMInstrThumb2.td"
4962
4963//===----------------------------------------------------------------------===//
4964// Floating Point Support
4965//
4966
4967include "ARMInstrVFP.td"
4968
4969//===----------------------------------------------------------------------===//
4970// Advanced SIMD (NEON) Support
4971//
4972
4973include "ARMInstrNEON.td"
4974
Jim Grosbachc83d5042011-07-14 19:47:47 +00004975//===----------------------------------------------------------------------===//
4976// Assembler aliases
4977//
4978
4979// Memory barriers
4980def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4981def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4982def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4983
4984// System instructions
4985def : MnemonicAlias<"swi", "svc">;
4986
4987// Load / Store Multiple
4988def : MnemonicAlias<"ldmfd", "ldm">;
4989def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004990def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004991def : MnemonicAlias<"stmfd", "stmdb">;
4992def : MnemonicAlias<"stmia", "stm">;
4993def : MnemonicAlias<"stmea", "stm">;
4994
Jim Grosbachf6c05252011-07-21 17:23:04 +00004995// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4996// shift amount is zero (i.e., unspecified).
4997def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004998 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004999 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00005000def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00005001 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005002 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00005003
5004// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005005def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
5006def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00005007
Jim Grosbachaddec772011-07-27 22:34:17 +00005008// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005009def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005010 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005011def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00005012 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005013
5014
5015// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005016def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005017 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005018def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005019 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005020def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005021 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005022def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005023 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005024def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005025 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005026def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005027 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00005028
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005029def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005030 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005031def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005032 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005033def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005034 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005035def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005036 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005037def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005038 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00005039def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00005040 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00005041
5042
5043// RFE aliases
5044def : MnemonicAlias<"rfefa", "rfeda">;
5045def : MnemonicAlias<"rfeea", "rfedb">;
5046def : MnemonicAlias<"rfefd", "rfeia">;
5047def : MnemonicAlias<"rfeed", "rfeib">;
5048def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00005049
5050// SRS aliases
5051def : MnemonicAlias<"srsfa", "srsda">;
5052def : MnemonicAlias<"srsea", "srsdb">;
5053def : MnemonicAlias<"srsfd", "srsia">;
5054def : MnemonicAlias<"srsed", "srsib">;
5055def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00005056
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005057// QSAX == QSUBADDX
5058def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00005059// SASX == SADDSUBX
5060def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00005061// SHASX == SHADDSUBX
5062def : MnemonicAlias<"shaddsubx", "shasx">;
5063// SHSAX == SHSUBADDX
5064def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00005065// SSAX == SSUBADDX
5066def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00005067// UASX == UADDSUBX
5068def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00005069// UHASX == UHADDSUBX
5070def : MnemonicAlias<"uhaddsubx", "uhasx">;
5071// UHSAX == UHSUBADDX
5072def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00005073// UQASX == UQADDSUBX
5074def : MnemonicAlias<"uqaddsubx", "uqasx">;
5075// UQSAX == UQSUBADDX
5076def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005077// USAX == USUBADDX
5078def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005079
Jim Grosbache70ec842011-10-28 22:50:54 +00005080// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5081// for isel.
5082def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5083 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005084def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5085 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005086// Same for AND <--> BIC
5087def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5088 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5089 pred:$p, cc_out:$s)>;
5090def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5091 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5092 pred:$p, cc_out:$s)>;
5093def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5094 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5095 pred:$p, cc_out:$s)>;
5096def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5097 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5098 pred:$p, cc_out:$s)>;
5099
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005100// Likewise, "add Rd, so_imm_neg" -> sub
5101def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5102 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5103def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5104 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005105// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005106def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005107 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005108def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005109 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005110
5111// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5112// LSR, ROR, and RRX instructions.
5113// FIXME: We need C++ parser hooks to map the alias to the MOV
5114// encoding. It seems we should be able to do that sort of thing
5115// in tblgen, but it could get ugly.
5116def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005117 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5118 cc_out:$s)>;
5119def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5120 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5121 cc_out:$s)>;
5122def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5123 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5124 cc_out:$s)>;
5125def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5126 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005127 cc_out:$s)>;
Jim Grosbach48b368b2011-11-16 19:05:59 +00005128def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5129 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach23f22072011-11-16 18:31:45 +00005130def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5131 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5132 cc_out:$s)>;
5133def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5134 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5135 cc_out:$s)>;
5136def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5137 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5138 cc_out:$s)>;
5139def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5140 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5141 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005142// shifter instructions also support a two-operand form.
5143def : ARMInstAlias<"asr${s}${p} $Rm, $imm",
5144 (ASRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5145def : ARMInstAlias<"lsr${s}${p} $Rm, $imm",
5146 (LSRi GPR:$Rm, GPR:$Rm, imm0_32:$imm, pred:$p, cc_out:$s)>;
5147def : ARMInstAlias<"lsl${s}${p} $Rm, $imm",
5148 (LSLi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
5149def : ARMInstAlias<"ror${s}${p} $Rm, $imm",
5150 (RORi GPR:$Rm, GPR:$Rm, imm0_31:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachb598b042011-11-16 19:12:24 +00005151def : ARMInstAlias<"asr${s}${p} $Rn, $Rm",
5152 (ASRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5153 cc_out:$s)>;
5154def : ARMInstAlias<"lsr${s}${p} $Rn, $Rm",
5155 (LSRr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5156 cc_out:$s)>;
5157def : ARMInstAlias<"lsl${s}${p} $Rn, $Rm",
5158 (LSLr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5159 cc_out:$s)>;
5160def : ARMInstAlias<"ror${s}${p} $Rn, $Rm",
5161 (RORr GPRnopc:$Rn, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5162 cc_out:$s)>;
Jim Grosbach9f302c42011-11-15 22:27:54 +00005163
Jim Grosbachd2586da2011-11-15 20:02:06 +00005164
5165// 'mul' instruction can be specified with only two operands.
5166def : ARMInstAlias<"mul${s}${p} $Rn, $Rm",
Jim Grosbach23261af2011-12-06 05:28:00 +00005167 (MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p, cc_out:$s)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005168
5169// "neg" is and alias for "rsb rd, rn, #0"
5170def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5171 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005172
Jim Grosbach0104dd32012-03-07 00:52:41 +00005173// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5174def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5175 Requires<[IsARM, NoV6]>;
5176
Jim Grosbach05d88f42012-03-07 01:09:17 +00005177// UMULL/SMULL are available on all arches, but the instruction definitions
5178// need difference constraints pre-v6. Use these aliases for the assembly
5179// parsing on pre-v6.
5180def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5181 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5182 Requires<[IsARM, NoV6]>;
5183def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5184 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5185 Requires<[IsARM, NoV6]>;
5186
Jim Grosbach74423e32012-01-25 19:52:01 +00005187// 'it' blocks in ARM mode just validate the predicates. The IT itself
5188// is discarded.
5189def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;