blob: 5abeb7c1b879934090947b09656f04cf38ad5ac4 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocSimple.cpp - A simple generic register allocator ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a simple register allocator. *Very* simple: It immediate
11// spills every value right after it is computed, and it reloads all used
12// operands from the spill area to temporary registers before each instruction.
13// It does not keep values in registers across instructions.
14//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "regalloc"
18#include "llvm/CodeGen/Passes.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
20#include "llvm/CodeGen/MachineInstr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/RegAllocRegistry.h"
24#include "llvm/Target/TargetInstrInfo.h"
25#include "llvm/Target/TargetMachine.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Support/Compiler.h"
Bill Wendling540f0b72009-08-22 20:40:21 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/ADT/Statistic.h"
30#include "llvm/ADT/STLExtras.h"
Dan Gohman249ddbf2008-03-21 23:51:57 +000031#include <map>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032using namespace llvm;
33
34STATISTIC(NumStores, "Number of stores added");
35STATISTIC(NumLoads , "Number of loads added");
36
37namespace {
38 static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000039 simpleRegAlloc("simple", "simple register allocator",
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040 createSimpleRegisterAllocator);
41
42 class VISIBILITY_HIDDEN RegAllocSimple : public MachineFunctionPass {
43 public:
44 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000045 RegAllocSimple() : MachineFunctionPass(&ID) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046 private:
47 MachineFunction *MF;
48 const TargetMachine *TM;
Dan Gohman1e57df32008-02-10 18:45:23 +000049 const TargetRegisterInfo *TRI;
Dan Gohmanef83bfc2008-07-09 19:56:01 +000050 const TargetInstrInfo *TII;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
52 // StackSlotForVirtReg - Maps SSA Regs => frame index on the stack where
53 // these values are spilled
54 std::map<unsigned, int> StackSlotForVirtReg;
55
56 // RegsUsed - Keep track of what registers are currently in use. This is a
57 // bitset.
58 std::vector<bool> RegsUsed;
59
60 // RegClassIdx - Maps RegClass => which index we can take a register
61 // from. Since this is a simple register allocator, when we need a register
62 // of a certain class, we just take the next available one.
63 std::map<const TargetRegisterClass*, unsigned> RegClassIdx;
64
65 public:
66 virtual const char *getPassName() const {
67 return "Simple Register Allocator";
68 }
69
70 /// runOnMachineFunction - Register allocate the whole function
71 bool runOnMachineFunction(MachineFunction &Fn);
72
73 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +000074 AU.setPreservesCFG();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075 AU.addRequiredID(PHIEliminationID); // Eliminate PHI nodes
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
78 private:
79 /// AllocateBasicBlock - Register allocate the specified basic block.
80 void AllocateBasicBlock(MachineBasicBlock &MBB);
81
82 /// getStackSpaceFor - This returns the offset of the specified virtual
83 /// register on the stack, allocating space if necessary.
84 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
85
86 /// Given a virtual register, return a compatible physical register that is
87 /// currently unused.
88 ///
89 /// Side effect: marks that register as being used until manually cleared
90 ///
91 unsigned getFreeReg(unsigned virtualReg);
92
93 /// Moves value from memory into that register
94 unsigned reloadVirtReg(MachineBasicBlock &MBB,
95 MachineBasicBlock::iterator I, unsigned VirtReg);
96
97 /// Saves reg value on the stack (maps virtual register to stack value)
98 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
99 unsigned VirtReg, unsigned PhysReg);
100 };
101 char RegAllocSimple::ID = 0;
102}
103
104/// getStackSpaceFor - This allocates space for the specified virtual
105/// register to be held on the stack.
106int RegAllocSimple::getStackSpaceFor(unsigned VirtReg,
107 const TargetRegisterClass *RC) {
108 // Find the location VirtReg would belong...
Dan Gohman7fb3d542008-07-09 19:51:00 +0000109 std::map<unsigned, int>::iterator I = StackSlotForVirtReg.find(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110
Dan Gohman7fb3d542008-07-09 19:51:00 +0000111 if (I != StackSlotForVirtReg.end())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000112 return I->second; // Already has space allocated?
113
114 // Allocate a new stack object for this spill location...
115 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
116 RC->getAlignment());
117
118 // Assign the slot...
119 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
120
121 return FrameIdx;
122}
123
124unsigned RegAllocSimple::getFreeReg(unsigned virtualReg) {
Chris Lattner1b989192007-12-31 04:13:23 +0000125 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtualReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
Devang Patele71304c2008-12-23 21:55:04 +0000127#ifndef NDEBUG
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Devang Patele71304c2008-12-23 21:55:04 +0000129#endif
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000130
131 while (1) {
132 unsigned regIdx = RegClassIdx[RC]++;
133 assert(RI+regIdx != RE && "Not enough registers!");
134 unsigned PhysReg = *(RI+regIdx);
135
136 if (!RegsUsed[PhysReg]) {
Chris Lattner1b989192007-12-31 04:13:23 +0000137 MF->getRegInfo().setPhysRegUsed(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 return PhysReg;
139 }
140 }
141}
142
143unsigned RegAllocSimple::reloadVirtReg(MachineBasicBlock &MBB,
144 MachineBasicBlock::iterator I,
145 unsigned VirtReg) {
Chris Lattner1b989192007-12-31 04:13:23 +0000146 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000147 int FrameIdx = getStackSpaceFor(VirtReg, RC);
148 unsigned PhysReg = getFreeReg(VirtReg);
149
150 // Add move instruction(s)
151 ++NumLoads;
Owen Anderson81875432008-01-01 21:11:32 +0000152 TII->loadRegFromStackSlot(MBB, I, PhysReg, FrameIdx, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153 return PhysReg;
154}
155
156void RegAllocSimple::spillVirtReg(MachineBasicBlock &MBB,
157 MachineBasicBlock::iterator I,
158 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner1b989192007-12-31 04:13:23 +0000159 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(VirtReg);
Owen Anderson81875432008-01-01 21:11:32 +0000160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 int FrameIdx = getStackSpaceFor(VirtReg, RC);
162
163 // Add move instruction(s)
164 ++NumStores;
Owen Anderson81875432008-01-01 21:11:32 +0000165 TII->storeRegToStackSlot(MBB, I, PhysReg, true, FrameIdx, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166}
167
168
169void RegAllocSimple::AllocateBasicBlock(MachineBasicBlock &MBB) {
170 // loop over each instruction
171 for (MachineBasicBlock::iterator MI = MBB.begin(); MI != MBB.end(); ++MI) {
172 // Made to combat the incorrect allocation of r2 = add r1, r1
173 std::map<unsigned, unsigned> Virt2PhysRegMap;
174
Dan Gohman1e57df32008-02-10 18:45:23 +0000175 RegsUsed.resize(TRI->getNumRegs());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176
177 // This is a preliminary pass that will invalidate any registers that are
178 // used by the instruction (including implicit uses).
Chris Lattner5b930372008-01-07 07:27:27 +0000179 const TargetInstrDesc &Desc = MI->getDesc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180 const unsigned *Regs;
181 if (Desc.ImplicitUses) {
182 for (Regs = Desc.ImplicitUses; *Regs; ++Regs)
183 RegsUsed[*Regs] = true;
184 }
185
186 if (Desc.ImplicitDefs) {
187 for (Regs = Desc.ImplicitDefs; *Regs; ++Regs) {
188 RegsUsed[*Regs] = true;
Chris Lattner1b989192007-12-31 04:13:23 +0000189 MF->getRegInfo().setPhysRegUsed(*Regs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 }
191 }
192
193 // Loop over uses, move from memory into registers.
194 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
Dan Gohman7f31037a2008-07-09 20:12:26 +0000195 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000197 if (MO.isReg() && MO.getReg() &&
Dan Gohman7f31037a2008-07-09 20:12:26 +0000198 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
199 unsigned virtualReg = (unsigned) MO.getReg();
Bill Wendling540f0b72009-08-22 20:40:21 +0000200 DEBUG({
201 errs() << "op: " << MO << "\n" << "\t inst[" << i << "]: ";
202 MI->print(errs(), TM);
203 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204
205 // make sure the same virtual register maps to the same physical
206 // register in any given instruction
207 unsigned physReg = Virt2PhysRegMap[virtualReg];
208 if (physReg == 0) {
Dan Gohman7f31037a2008-07-09 20:12:26 +0000209 if (MO.isDef()) {
Bob Wilsonaded9952009-04-09 17:16:43 +0000210 unsigned TiedOp;
211 if (!MI->isRegTiedToUseOperand(i, &TiedOp)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 physReg = getFreeReg(virtualReg);
213 } else {
214 // must be same register number as the source operand that is
215 // tied to. This maps a = b + c into b = b + c, and saves b into
216 // a's spot.
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000217 assert(MI->getOperand(TiedOp).isReg() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 MI->getOperand(TiedOp).getReg() &&
219 MI->getOperand(TiedOp).isUse() &&
220 "Two address instruction invalid!");
221
222 physReg = MI->getOperand(TiedOp).getReg();
223 }
224 spillVirtReg(MBB, next(MI), virtualReg, physReg);
225 } else {
226 physReg = reloadVirtReg(MBB, MI, virtualReg);
227 Virt2PhysRegMap[virtualReg] = physReg;
228 }
229 }
Dan Gohman7f31037a2008-07-09 20:12:26 +0000230 MO.setReg(physReg);
Bill Wendling540f0b72009-08-22 20:40:21 +0000231 DEBUG(errs() << "virt: " << virtualReg
232 << ", phys: " << MO.getReg() << "\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 }
234 }
235 RegClassIdx.clear();
236 RegsUsed.clear();
237 }
238}
239
240
241/// runOnMachineFunction - Register allocate the whole function
242///
243bool RegAllocSimple::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendling540f0b72009-08-22 20:40:21 +0000244 DEBUG(errs() << "Machine Function\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245 MF = &Fn;
246 TM = &MF->getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +0000247 TRI = TM->getRegisterInfo();
Dan Gohmanef83bfc2008-07-09 19:56:01 +0000248 TII = TM->getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249
250 // Loop over all of the basic blocks, eliminating virtual register references
251 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
252 MBB != MBBe; ++MBB)
253 AllocateBasicBlock(*MBB);
254
255 StackSlotForVirtReg.clear();
256 return true;
257}
258
259FunctionPass *llvm::createSimpleRegisterAllocator() {
260 return new RegAllocSimple();
261}