blob: c560d99f5734b3b02d1f70c42f1262fc4d829dc5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
Evan Chenga8e29892007-01-19 07:51:42 +0000202/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
203def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
207/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
208def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
Jim Grosbach64171712010-02-16 21:07:46 +0000212def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000213 PatLeaf<(imm), [{
214 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
215 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Chenga2515702007-03-19 07:09:02 +0000217def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
220 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
222// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
223def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000224 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000225}]>;
226
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000227/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
228/// e.g., 0xf000ffff
229def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000230 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000231 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000232}] > {
233 let PrintMethod = "printBitfieldInvMaskImmOperand";
234}
235
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000237def hi16 : SDNodeXForm<imm, [{
238 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
239}]>;
240
241def lo16AllZero : PatLeaf<(i32 imm), [{
242 // Returns true if all low 16-bits are 0.
243 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000244}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000245
Jim Grosbach64171712010-02-16 21:07:46 +0000246/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247/// [0.65535].
248def imm0_65535 : PatLeaf<(i32 imm), [{
249 return (uint32_t)N->getZExtValue() < 65536;
250}]>;
251
Evan Cheng37f25d92008-08-28 23:39:26 +0000252class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
253class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000254
Jim Grosbach0a145f32010-02-16 20:17:57 +0000255/// adde and sube predicates - True based on whether the carry flag output
256/// will be needed or not.
257def adde_dead_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return !N->hasAnyUseOfValue(1);}]>;
260def sube_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def adde_live_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return N->hasAnyUseOfValue(1);}]>;
266def sube_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269
Evan Chenga8e29892007-01-19 07:51:42 +0000270//===----------------------------------------------------------------------===//
271// Operand Definitions.
272//
273
274// Branch target.
275def brtarget : Operand<OtherVT>;
276
Evan Chenga8e29892007-01-19 07:51:42 +0000277// A list of registers separated by comma. Used by load/store multiple.
278def reglist : Operand<i32> {
279 let PrintMethod = "printRegisterList";
280}
281
282// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
283def cpinst_operand : Operand<i32> {
284 let PrintMethod = "printCPInstOperand";
285}
286
287def jtblock_operand : Operand<i32> {
288 let PrintMethod = "printJTBlockOperand";
289}
Evan Cheng66ac5312009-07-25 00:33:29 +0000290def jt2block_operand : Operand<i32> {
291 let PrintMethod = "printJT2BlockOperand";
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
294// Local PC labels.
295def pclabel : Operand<i32> {
296 let PrintMethod = "printPCLabel";
297}
298
Jim Grosbachb35ad412010-10-13 19:56:10 +0000299// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
300def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
301 int32_t v = (int32_t)N->getZExtValue();
302 return v == 8 || v == 16 || v == 24; }]> {
303 string EncoderMethod = "getRotImmOpValue";
304}
305
Bob Wilson22f5dc72010-08-16 18:27:34 +0000306// shift_imm: An integer that encodes a shift amount and the type of shift
307// (currently either asr or lsl) using the same encoding used for the
308// immediates in so_reg operands.
309def shift_imm : Operand<i32> {
310 let PrintMethod = "printShiftImmOperand";
311}
312
Evan Chenga8e29892007-01-19 07:51:42 +0000313// shifter_operand operands: so_reg and so_imm.
314def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000315 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000316 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000317 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000318 let PrintMethod = "printSORegOperand";
319 let MIOperandInfo = (ops GPR, GPR, i32imm);
320}
321
322// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
323// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
324// represented in the imm field in the same 12-bit form that they are encoded
325// into so_imm instructions: the 8-bit immediate is the least significant bits
326// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000327def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000328 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000329 let PrintMethod = "printSOImmOperand";
330}
331
Evan Chengc70d1842007-03-20 08:11:30 +0000332// Break so_imm's up into two pieces. This handles immediates with up to 16
333// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
334// get the first/second pieces.
335def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000336 PatLeaf<(imm), [{
337 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
338 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000339 let PrintMethod = "printSOImm2PartOperand";
340}
341
342def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000343 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000345}]>;
346
347def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000348 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000350}]>;
351
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000352def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
353 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
354 }]> {
355 let PrintMethod = "printSOImm2PartOperand";
356}
357
358def so_neg_imm2part_1 : SDNodeXForm<imm, [{
359 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
360 return CurDAG->getTargetConstant(V, MVT::i32);
361}]>;
362
363def so_neg_imm2part_2 : SDNodeXForm<imm, [{
364 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
365 return CurDAG->getTargetConstant(V, MVT::i32);
366}]>;
367
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000368/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
369def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
370 return (int32_t)N->getZExtValue() < 32;
371}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
373// Define ARM specific addressing modes.
374
Jim Grosbach82891622010-09-29 19:03:54 +0000375// addrmode2base := reg +/- imm12
376//
377def addrmode2base : Operand<i32>,
378 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
379 let PrintMethod = "printAddrMode2Operand";
380 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
381}
382// addrmode2shop := reg +/- reg shop imm
383//
384def addrmode2shop : Operand<i32>,
385 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
386 let PrintMethod = "printAddrMode2Operand";
387 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
388}
389
390// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000391//
392def addrmode2 : Operand<i32>,
393 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
394 let PrintMethod = "printAddrMode2Operand";
395 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
396}
397
398def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000399 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
400 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 let PrintMethod = "printAddrMode2OffsetOperand";
402 let MIOperandInfo = (ops GPR, i32imm);
403}
404
405// addrmode3 := reg +/- reg
406// addrmode3 := reg +/- imm8
407//
408def addrmode3 : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
410 let PrintMethod = "printAddrMode3Operand";
411 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
412}
413
414def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000415 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
416 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printAddrMode3OffsetOperand";
418 let MIOperandInfo = (ops GPR, i32imm);
419}
420
421// addrmode4 := reg, <mode|W>
422//
423def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000424 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000425 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000426 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
428
429// addrmode5 := reg +/- imm8*4
430//
431def addrmode5 : Operand<i32>,
432 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
433 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000434 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000435}
436
Bob Wilson8b024a52009-07-01 23:16:05 +0000437// addrmode6 := reg with optional writeback
438//
439def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000440 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000441 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000442 let MIOperandInfo = (ops GPR:$addr, i32imm);
443}
444
445def am6offset : Operand<i32> {
446 let PrintMethod = "printAddrMode6OffsetOperand";
447 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000448}
449
Evan Chenga8e29892007-01-19 07:51:42 +0000450// addrmodepc := pc + reg
451//
452def addrmodepc : Operand<i32>,
453 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
454 let PrintMethod = "printAddrModePCOperand";
455 let MIOperandInfo = (ops GPR, i32imm);
456}
457
Bob Wilson4f38b382009-08-21 21:58:55 +0000458def nohash_imm : Operand<i32> {
459 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000460}
461
Evan Chenga8e29892007-01-19 07:51:42 +0000462//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000463
Evan Cheng37f25d92008-08-28 23:39:26 +0000464include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000465
466//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000467// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000468//
469
Evan Cheng3924f782008-08-29 07:36:24 +0000470/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000471/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000472multiclass AsI1_bin_irs<bits<4> opcod, string opc,
473 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
474 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000475 // The register-immediate version is re-materializable. This is useful
476 // in particular for taking the address of a local.
477 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000478 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
479 iii, opc, "\t$Rd, $Rn, $imm",
480 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
481 bits<4> Rd;
482 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000483 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000484 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000485 let Inst{15-12} = Rd;
486 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000487 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000489 }
Jim Grosbach62547262010-10-11 18:51:51 +0000490 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
491 iir, opc, "\t$Rd, $Rn, $Rm",
492 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000493 bits<4> Rd;
494 bits<4> Rn;
495 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000496 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000497 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000499 let Inst{3-0} = Rm;
500 let Inst{15-12} = Rd;
501 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000502 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000503 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
504 iis, opc, "\t$Rd, $Rn, $shift",
505 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000506 bits<4> Rd;
507 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000508 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000509 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000510 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000511 let Inst{15-12} = Rd;
512 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000513 }
Evan Chenga8e29892007-01-19 07:51:42 +0000514}
515
Evan Cheng1e249e32009-06-25 20:59:23 +0000516/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000517/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000518let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000519multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
520 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
521 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000522 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
523 iii, opc, "\t$Rd, $Rn, $imm",
524 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
525 bits<4> Rd;
526 bits<4> Rn;
527 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000528 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000529 let Inst{15-12} = Rd;
530 let Inst{19-16} = Rn;
531 let Inst{11-0} = imm;
532 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000534 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
535 iir, opc, "\t$Rd, $Rn, $Rm",
536 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
537 bits<4> Rd;
538 bits<4> Rn;
539 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000540 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000541 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000542 let isCommutable = Commutable;
543 let Inst{3-0} = Rm;
544 let Inst{15-12} = Rd;
545 let Inst{19-16} = Rn;
546 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000547 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000548 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
549 iis, opc, "\t$Rd, $Rn, $shift",
550 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
551 bits<4> Rd;
552 bits<4> Rn;
553 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000555 let Inst{11-0} = shift;
556 let Inst{15-12} = Rd;
557 let Inst{19-16} = Rn;
558 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000559 }
Evan Cheng071a2792007-09-11 19:55:27 +0000560}
Evan Chengc85e8322007-07-05 07:13:32 +0000561}
562
563/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000564/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000565/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000566let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000567multiclass AI1_cmp_irs<bits<4> opcod, string opc,
568 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
569 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000570 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
571 opc, "\t$Rn, $imm",
572 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000573 bits<4> Rn;
574 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000576 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let Inst{19-16} = Rn;
578 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000579 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000580 let Inst{20} = 1;
581 }
582 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
583 opc, "\t$Rn, $Rm",
584 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 bits<4> Rn;
586 bits<4> Rm;
587 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000588 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000589 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000590 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000591 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000593 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000594 }
595 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
596 opc, "\t$Rn, $shift",
597 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000598 bits<4> Rn;
599 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000600 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000601 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000602 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000603 let Inst{19-16} = Rn;
604 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000605 }
Evan Cheng071a2792007-09-11 19:55:27 +0000606}
Evan Chenga8e29892007-01-19 07:51:42 +0000607}
608
Evan Cheng576a3962010-09-25 00:49:35 +0000609/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000610/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000611/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000612multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000613 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
614 IIC_iEXTr, opc, "\t$Rd, $Rm",
615 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000616 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000617 let Inst{11-10} = 0b00;
618 let Inst{19-16} = 0b1111;
619 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000620 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
621 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
622 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000623 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000624 bits<2> rot;
625 let Inst{11-10} = rot;
Johnny Chen76b39e82009-10-27 18:44:24 +0000626 let Inst{19-16} = 0b1111;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628}
629
Evan Cheng576a3962010-09-25 00:49:35 +0000630multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000631 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
632 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000633 [/* For disassembly only; pattern left blank */]>,
634 Requires<[IsARM, HasV6]> {
635 let Inst{11-10} = 0b00;
636 let Inst{19-16} = 0b1111;
637 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000638 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
639 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000640 [/* For disassembly only; pattern left blank */]>,
641 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000642 bits<2> rot;
643 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000644 let Inst{19-16} = 0b1111;
645 }
646}
647
Evan Cheng576a3962010-09-25 00:49:35 +0000648/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000649/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000650multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000651 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
652 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
653 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000654 Requires<[IsARM, HasV6]> {
655 let Inst{11-10} = 0b00;
656 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
658 rot_imm:$rot),
659 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
660 [(set GPR:$Rd, (opnode GPR:$Rn,
661 (rotr GPR:$Rm, rot_imm:$rot)))]>,
662 Requires<[IsARM, HasV6]> {
663 bits<4> Rn;
664 bits<2> rot;
665 let Inst{19-16} = Rn;
666 let Inst{11-10} = rot;
667 }
Evan Chenga8e29892007-01-19 07:51:42 +0000668}
669
Johnny Chen2ec5e492010-02-22 21:50:40 +0000670// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000671multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000672 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
673 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000674 [/* For disassembly only; pattern left blank */]>,
675 Requires<[IsARM, HasV6]> {
676 let Inst{11-10} = 0b00;
677 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000678 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
679 rot_imm:$rot),
680 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 Requires<[IsARM, HasV6]> {
683 bits<4> Rn;
684 bits<2> rot;
685 let Inst{19-16} = Rn;
686 let Inst{11-10} = rot;
687 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000688}
689
Evan Cheng62674222009-06-25 23:34:10 +0000690/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
691let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000692multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
693 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000694 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
695 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
696 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000697 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000698 bits<4> Rd;
699 bits<4> Rn;
700 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000702 let Inst{15-12} = Rd;
703 let Inst{19-16} = Rn;
704 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000705 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000706 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
707 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
708 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000709 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000710 bits<4> Rd;
711 bits<4> Rn;
712 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000713 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000714 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000715 let isCommutable = Commutable;
716 let Inst{3-0} = Rm;
717 let Inst{15-12} = Rd;
718 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000720 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
721 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
722 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000723 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000724 bits<4> Rd;
725 bits<4> Rn;
726 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000728 let Inst{11-0} = shift;
729 let Inst{15-12} = Rd;
730 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Jim Grosbache5165492009-11-09 00:11:35 +0000732}
733// Carry setting variants
734let Defs = [CPSR] in {
735multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
736 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000737 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
738 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
739 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000740 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000741 bits<4> Rd;
742 bits<4> Rn;
743 bits<12> imm;
744 let Inst{15-12} = Rd;
745 let Inst{19-16} = Rn;
746 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000747 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000748 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000758 let isCommutable = Commutable;
759 let Inst{3-0} = Rm;
760 let Inst{15-12} = Rd;
761 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000762 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000764 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000765 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
766 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000768 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> shift;
772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000775 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000777 }
Evan Cheng071a2792007-09-11 19:55:27 +0000778}
Evan Chengc85e8322007-07-05 07:13:32 +0000779}
Jim Grosbache5165492009-11-09 00:11:35 +0000780}
Evan Chengc85e8322007-07-05 07:13:32 +0000781
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000782//===----------------------------------------------------------------------===//
783// Instructions
784//===----------------------------------------------------------------------===//
785
Evan Chenga8e29892007-01-19 07:51:42 +0000786//===----------------------------------------------------------------------===//
787// Miscellaneous Instructions.
788//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000789
Evan Chenga8e29892007-01-19 07:51:42 +0000790/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
791/// the function. The first operand is the ID# for this instruction, the second
792/// is the index into the MachineConstantPool that this is, the third is the
793/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000794let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000795def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000796PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000797 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000798
Jim Grosbach4642ad32010-02-22 23:10:38 +0000799// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
800// from removing one half of the matched pairs. That breaks PEI, which assumes
801// these will always be in pairs, and asserts if it finds otherwise. Better way?
802let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000803def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000804PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000805 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000806
Jim Grosbach64171712010-02-16 21:07:46 +0000807def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000808PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000809 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000810}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000811
Johnny Chenf4d81052010-02-12 22:53:19 +0000812def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000813 [/* For disassembly only; pattern left blank */]>,
814 Requires<[IsARM, HasV6T2]> {
815 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000816 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000817 let Inst{7-0} = 0b00000000;
818}
819
Johnny Chenf4d81052010-02-12 22:53:19 +0000820def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
821 [/* For disassembly only; pattern left blank */]>,
822 Requires<[IsARM, HasV6T2]> {
823 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000824 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000825 let Inst{7-0} = 0b00000001;
826}
827
828def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
829 [/* For disassembly only; pattern left blank */]>,
830 Requires<[IsARM, HasV6T2]> {
831 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000832 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000833 let Inst{7-0} = 0b00000010;
834}
835
836def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV6T2]> {
839 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000840 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000841 let Inst{7-0} = 0b00000011;
842}
843
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
845 "\t$dst, $a, $b",
846 [/* For disassembly only; pattern left blank */]>,
847 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000848 bits<4> Rd;
849 bits<4> Rn;
850 bits<4> Rm;
851 let Inst{3-0} = Rm;
852 let Inst{15-12} = Rd;
853 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000854 let Inst{27-20} = 0b01101000;
855 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000856 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000857}
858
Johnny Chenf4d81052010-02-12 22:53:19 +0000859def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
860 [/* For disassembly only; pattern left blank */]>,
861 Requires<[IsARM, HasV6T2]> {
862 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000863 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000864 let Inst{7-0} = 0b00000100;
865}
866
Johnny Chenc6f7b272010-02-11 18:12:29 +0000867// The i32imm operand $val can be used by a debugger to store more information
868// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000869def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000870 [/* For disassembly only; pattern left blank */]>,
871 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000872 bits<16> val;
873 let Inst{3-0} = val{3-0};
874 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000875 let Inst{27-20} = 0b00010010;
876 let Inst{7-4} = 0b0111;
877}
878
Johnny Chenb98e1602010-02-12 18:55:33 +0000879// Change Processor State is a system instruction -- for disassembly only.
880// The singleton $opt operand contains the following information:
881// opt{4-0} = mode from Inst{4-0}
882// opt{5} = changemode from Inst{17}
883// opt{8-6} = AIF from Inst{8-6}
884// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000885def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000886 [/* For disassembly only; pattern left blank */]>,
887 Requires<[IsARM]> {
888 let Inst{31-28} = 0b1111;
889 let Inst{27-20} = 0b00010000;
890 let Inst{16} = 0;
891 let Inst{5} = 0;
892}
893
Johnny Chenb92a23f2010-02-21 04:42:01 +0000894// Preload signals the memory system of possible future data/instruction access.
895// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000896//
897// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
898// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000899multiclass APreLoad<bit data, bit read, string opc> {
900
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000901 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000902 !strconcat(opc, "\t[$base, $imm]"), []> {
903 let Inst{31-26} = 0b111101;
904 let Inst{25} = 0; // 0 for immediate form
905 let Inst{24} = data;
906 let Inst{22} = read;
907 let Inst{21-20} = 0b01;
908 }
909
910 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
911 !strconcat(opc, "\t$addr"), []> {
912 let Inst{31-26} = 0b111101;
913 let Inst{25} = 1; // 1 for register form
914 let Inst{24} = data;
915 let Inst{22} = read;
916 let Inst{21-20} = 0b01;
917 let Inst{4} = 0;
918 }
919}
920
921defm PLD : APreLoad<1, 1, "pld">;
922defm PLDW : APreLoad<1, 0, "pldw">;
923defm PLI : APreLoad<0, 1, "pli">;
924
Johnny Chena1e76212010-02-13 02:51:09 +0000925def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
926 [/* For disassembly only; pattern left blank */]>,
927 Requires<[IsARM]> {
928 let Inst{31-28} = 0b1111;
929 let Inst{27-20} = 0b00010000;
930 let Inst{16} = 1;
931 let Inst{9} = 1;
932 let Inst{7-4} = 0b0000;
933}
934
935def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
936 [/* For disassembly only; pattern left blank */]>,
937 Requires<[IsARM]> {
938 let Inst{31-28} = 0b1111;
939 let Inst{27-20} = 0b00010000;
940 let Inst{16} = 1;
941 let Inst{9} = 0;
942 let Inst{7-4} = 0b0000;
943}
944
Johnny Chenf4d81052010-02-12 22:53:19 +0000945def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000946 [/* For disassembly only; pattern left blank */]>,
947 Requires<[IsARM, HasV7]> {
948 let Inst{27-16} = 0b001100100000;
949 let Inst{7-4} = 0b1111;
950}
951
Johnny Chenba6e0332010-02-11 17:14:31 +0000952// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000953let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000954def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000955 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000956 Requires<[IsARM]> {
957 let Inst{27-25} = 0b011;
958 let Inst{24-20} = 0b11111;
959 let Inst{7-5} = 0b111;
960 let Inst{4} = 0b1;
961}
962
Evan Cheng12c3a532008-11-06 17:48:05 +0000963// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000964let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000965def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000966 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000967 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000968
Evan Cheng325474e2008-01-07 23:56:57 +0000969let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000970def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000971 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000972 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000973
Evan Chengd87293c2008-11-06 08:47:38 +0000974def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000975 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000976 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
977
Evan Chengd87293c2008-11-06 08:47:38 +0000978def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000979 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000980 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
981
Evan Chengd87293c2008-11-06 08:47:38 +0000982def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000983 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000984 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
985
Evan Chengd87293c2008-11-06 08:47:38 +0000986def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000987 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000988 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
989}
Chris Lattner13c63102008-01-06 05:55:01 +0000990let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000991def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000992 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000993 [(store GPR:$src, addrmodepc:$addr)]>;
994
Evan Chengd87293c2008-11-06 08:47:38 +0000995def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000996 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000997 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
998
Evan Chengd87293c2008-11-06 08:47:38 +0000999def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001000 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001001 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1002}
Evan Cheng12c3a532008-11-06 17:48:05 +00001003} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001004
Evan Chenge07715c2009-06-23 05:25:29 +00001005
1006// LEApcrel - Load a pc-relative address into a register without offending the
1007// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001008let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001009let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001010def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001011 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001012 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001013
Jim Grosbacha967d112010-06-21 21:27:27 +00001014} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001015def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001016 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001017 Pseudo, IIC_iALUi,
1018 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001019 let Inst{25} = 1;
1020}
Evan Chenge07715c2009-06-23 05:25:29 +00001021
Evan Chenga8e29892007-01-19 07:51:42 +00001022//===----------------------------------------------------------------------===//
1023// Control Flow Instructions.
1024//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001025
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001026let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1027 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001028 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001029 "bx", "\tlr", [(ARMretflag)]>,
1030 Requires<[IsARM, HasV4T]> {
1031 let Inst{3-0} = 0b1110;
1032 let Inst{7-4} = 0b0001;
1033 let Inst{19-8} = 0b111111111111;
1034 let Inst{27-20} = 0b00010010;
1035 }
1036
1037 // ARMV4 only
1038 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
1039 "mov", "\tpc, lr", [(ARMretflag)]>,
1040 Requires<[IsARM, NoV4T]> {
1041 let Inst{11-0} = 0b000000001110;
1042 let Inst{15-12} = 0b1111;
1043 let Inst{19-16} = 0b0000;
1044 let Inst{27-20} = 0b00011010;
1045 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001046}
Rafael Espindola27185192006-09-29 21:20:16 +00001047
Bob Wilson04ea6e52009-10-28 00:37:03 +00001048// Indirect branches
1049let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001050 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001051 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001052 [(brind GPR:$dst)]>,
1053 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001054 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001055 let Inst{7-4} = 0b0001;
1056 let Inst{19-8} = 0b111111111111;
1057 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +00001058 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001059 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001060 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001061
1062 // ARMV4 only
1063 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1064 [(brind GPR:$dst)]>,
1065 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001066 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001067 let Inst{11-4} = 0b00000000;
1068 let Inst{15-12} = 0b1111;
1069 let Inst{19-16} = 0b0000;
1070 let Inst{27-20} = 0b00011010;
1071 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +00001072 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001073 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001074}
1075
Evan Chenga8e29892007-01-19 07:51:42 +00001076// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001077// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001078let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1079 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001080 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1081 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001082 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001083 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001084 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001085
Bob Wilson54fc1242009-06-22 21:01:46 +00001086// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001087let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001088 Defs = [R0, R1, R2, R3, R12, LR,
1089 D0, D1, D2, D3, D4, D5, D6, D7,
1090 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001091 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001092 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001093 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001094 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001095 Requires<[IsARM, IsNotDarwin]> {
1096 let Inst{31-28} = 0b1110;
1097 }
Evan Cheng277f0742007-06-19 21:05:09 +00001098
Evan Cheng12c3a532008-11-06 17:48:05 +00001099 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001100 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001101 [(ARMcall_pred tglobaladdr:$func)]>,
1102 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001103
Evan Chenga8e29892007-01-19 07:51:42 +00001104 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001105 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001106 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001107 [(ARMcall GPR:$func)]>,
1108 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001109 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001110 let Inst{7-4} = 0b0011;
1111 let Inst{19-8} = 0b111111111111;
1112 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001113 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001114 }
1115
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001116 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001117 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1118 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001119 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001120 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001121 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001122 let Inst{7-4} = 0b0001;
1123 let Inst{19-8} = 0b111111111111;
1124 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001125 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001126
1127 // ARMv4
1128 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1129 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1130 [(ARMcall_nolink tGPR:$func)]>,
1131 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1132 let Inst{11-4} = 0b00000000;
1133 let Inst{15-12} = 0b1111;
1134 let Inst{19-16} = 0b0000;
1135 let Inst{27-20} = 0b00011010;
1136 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001137}
1138
1139// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001140let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001141 Defs = [R0, R1, R2, R3, R9, R12, LR,
1142 D0, D1, D2, D3, D4, D5, D6, D7,
1143 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001144 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001145 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001146 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001147 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1148 let Inst{31-28} = 0b1110;
1149 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001150
1151 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001152 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001153 [(ARMcall_pred tglobaladdr:$func)]>,
1154 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001155
1156 // ARMv5T and above
1157 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001158 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001159 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1160 let Inst{7-4} = 0b0011;
1161 let Inst{19-8} = 0b111111111111;
1162 let Inst{27-20} = 0b00010010;
1163 }
1164
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001165 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001166 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1167 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001168 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001169 [(ARMcall_nolink tGPR:$func)]>,
1170 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001171 let Inst{7-4} = 0b0001;
1172 let Inst{19-8} = 0b111111111111;
1173 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001174 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001175
1176 // ARMv4
1177 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1178 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1179 [(ARMcall_nolink tGPR:$func)]>,
1180 Requires<[IsARM, NoV4T, IsDarwin]> {
1181 let Inst{11-4} = 0b00000000;
1182 let Inst{15-12} = 0b1111;
1183 let Inst{19-16} = 0b0000;
1184 let Inst{27-20} = 0b00011010;
1185 }
Rafael Espindola35574632006-07-18 17:00:30 +00001186}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001187
Dale Johannesen51e28e62010-06-03 21:09:53 +00001188// Tail calls.
1189
1190let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1191 // Darwin versions.
1192 let Defs = [R0, R1, R2, R3, R9, R12,
1193 D0, D1, D2, D3, D4, D5, D6, D7,
1194 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1195 D27, D28, D29, D30, D31, PC],
1196 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001197 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1198 Pseudo, IIC_Br,
1199 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001200
Evan Cheng6523d2f2010-06-19 00:11:54 +00001201 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1202 Pseudo, IIC_Br,
1203 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001204
Evan Cheng6523d2f2010-06-19 00:11:54 +00001205 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001206 IIC_Br, "b\t$dst @ TAILCALL",
1207 []>, Requires<[IsDarwin]>;
1208
1209 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001210 IIC_Br, "b.w\t$dst @ TAILCALL",
1211 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001212
Evan Cheng6523d2f2010-06-19 00:11:54 +00001213 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1214 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1215 []>, Requires<[IsDarwin]> {
1216 let Inst{7-4} = 0b0001;
1217 let Inst{19-8} = 0b111111111111;
1218 let Inst{27-20} = 0b00010010;
1219 let Inst{31-28} = 0b1110;
1220 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001221 }
1222
1223 // Non-Darwin versions (the difference is R9).
1224 let Defs = [R0, R1, R2, R3, R12,
1225 D0, D1, D2, D3, D4, D5, D6, D7,
1226 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1227 D27, D28, D29, D30, D31, PC],
1228 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001229 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1230 Pseudo, IIC_Br,
1231 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001232
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001233 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001234 Pseudo, IIC_Br,
1235 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001236
Evan Cheng6523d2f2010-06-19 00:11:54 +00001237 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1238 IIC_Br, "b\t$dst @ TAILCALL",
1239 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001240
Evan Cheng6523d2f2010-06-19 00:11:54 +00001241 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1242 IIC_Br, "b.w\t$dst @ TAILCALL",
1243 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001244
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001245 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001246 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1247 []>, Requires<[IsNotDarwin]> {
1248 let Inst{7-4} = 0b0001;
1249 let Inst{19-8} = 0b111111111111;
1250 let Inst{27-20} = 0b00010010;
1251 let Inst{31-28} = 0b1110;
1252 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001253 }
1254}
1255
David Goodwin1a8f36e2009-08-12 18:31:53 +00001256let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001257 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001258 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001259 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001260 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001261 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001262
Owen Anderson20ab2902007-11-12 07:39:39 +00001263 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001264 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001265 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001266 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001267 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001268 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001269 let Inst{20} = 0; // S Bit
1270 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001271 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001272 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001273 def BR_JTm : JTI<(outs),
1274 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001275 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001276 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1277 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001278 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001279 let Inst{20} = 1; // L bit
1280 let Inst{21} = 0; // W bit
1281 let Inst{22} = 0; // B bit
1282 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001283 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001284 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001285 def BR_JTadd : JTI<(outs),
1286 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001287 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001288 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1289 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001290 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001291 let Inst{20} = 0; // S bit
1292 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001293 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001294 }
1295 } // isNotDuplicable = 1, isIndirectBranch = 1
1296 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001297
Evan Chengc85e8322007-07-05 07:13:32 +00001298 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001299 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001300 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001301 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001302 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001303}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001304
Johnny Chena1e76212010-02-13 02:51:09 +00001305// Branch and Exchange Jazelle -- for disassembly only
1306def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1307 [/* For disassembly only; pattern left blank */]> {
1308 let Inst{23-20} = 0b0010;
1309 //let Inst{19-8} = 0xfff;
1310 let Inst{7-4} = 0b0010;
1311}
1312
Johnny Chen0296f3e2010-02-16 21:59:54 +00001313// Secure Monitor Call is a system instruction -- for disassembly only
1314def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1315 [/* For disassembly only; pattern left blank */]> {
1316 let Inst{23-20} = 0b0110;
1317 let Inst{7-4} = 0b0111;
1318}
1319
Johnny Chen64dfb782010-02-16 20:04:27 +00001320// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001321let isCall = 1 in {
1322def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1323 [/* For disassembly only; pattern left blank */]>;
1324}
1325
Johnny Chenfb566792010-02-17 21:39:10 +00001326// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001327def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1328 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001329 [/* For disassembly only; pattern left blank */]> {
1330 let Inst{31-28} = 0b1111;
1331 let Inst{22-20} = 0b110; // W = 1
1332}
1333
1334def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1335 NoItinerary, "srs${addr:submode}\tsp, $mode",
1336 [/* For disassembly only; pattern left blank */]> {
1337 let Inst{31-28} = 0b1111;
1338 let Inst{22-20} = 0b100; // W = 0
1339}
1340
Johnny Chenfb566792010-02-17 21:39:10 +00001341// Return From Exception is a system instruction -- for disassembly only
1342def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1343 NoItinerary, "rfe${addr:submode}\t$base!",
1344 [/* For disassembly only; pattern left blank */]> {
1345 let Inst{31-28} = 0b1111;
1346 let Inst{22-20} = 0b011; // W = 1
1347}
1348
1349def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1350 NoItinerary, "rfe${addr:submode}\t$base",
1351 [/* For disassembly only; pattern left blank */]> {
1352 let Inst{31-28} = 0b1111;
1353 let Inst{22-20} = 0b001; // W = 0
1354}
1355
Evan Chenga8e29892007-01-19 07:51:42 +00001356//===----------------------------------------------------------------------===//
1357// Load / store Instructions.
1358//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001359
Evan Chenga8e29892007-01-19 07:51:42 +00001360// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001361let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001363 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001364 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001365
Evan Chengfa775d02007-03-19 07:20:03 +00001366// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001367let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1368 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001370 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001371
Evan Chenga8e29892007-01-19 07:51:42 +00001372// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001373def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001375 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001376
Jim Grosbach64171712010-02-16 21:07:46 +00001377def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001378 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001379 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001380
Evan Chenga8e29892007-01-19 07:51:42 +00001381// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001382def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001384 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001385
David Goodwin5d598aa2009-08-19 18:00:44 +00001386def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001388 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001389
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001390let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001391// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001392def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001394 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001395
Evan Chenga8e29892007-01-19 07:51:42 +00001396// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001397def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001398 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001399 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001400
Evan Chengd87293c2008-11-06 08:47:38 +00001401def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001403 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001404
Evan Chengd87293c2008-11-06 08:47:38 +00001405def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001406 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001407 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001408
Evan Chengd87293c2008-11-06 08:47:38 +00001409def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001410 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001411 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001412
Evan Chengd87293c2008-11-06 08:47:38 +00001413def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001415 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001416
Evan Chengd87293c2008-11-06 08:47:38 +00001417def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001418 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001419 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001420
Evan Chengd87293c2008-11-06 08:47:38 +00001421def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001422 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001423 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001424
Evan Chengd87293c2008-11-06 08:47:38 +00001425def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001426 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001427 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001428
Evan Chengd87293c2008-11-06 08:47:38 +00001429def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001431 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001432
Evan Chengd87293c2008-11-06 08:47:38 +00001433def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001435 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001436
1437// For disassembly only
1438def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001440 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1441 Requires<[IsARM, HasV5TE]>;
1442
1443// For disassembly only
1444def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001445 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001446 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1447 Requires<[IsARM, HasV5TE]>;
1448
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001449} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001450
Johnny Chenadb561d2010-02-18 03:27:42 +00001451// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001452
1453def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001454 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001455 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1456 let Inst{21} = 1; // overwrite
1457}
1458
1459def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001461 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1462 let Inst{21} = 1; // overwrite
1463}
1464
1465def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001466 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001467 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1468 let Inst{21} = 1; // overwrite
1469}
1470
1471def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001472 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001473 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1474 let Inst{21} = 1; // overwrite
1475}
1476
1477def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001479 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001480 let Inst{21} = 1; // overwrite
1481}
1482
Evan Chenga8e29892007-01-19 07:51:42 +00001483// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001485 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001486 [(store GPR:$src, addrmode2:$addr)]>;
1487
1488// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001489def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001491 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1492
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1494 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001495 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1496
1497// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001498let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001499def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001500 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001501 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001502
1503// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001504def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001505 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001506 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001507 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001508 [(set GPR:$base_wb,
1509 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1510
Evan Chengd87293c2008-11-06 08:47:38 +00001511def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001512 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001514 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001515 [(set GPR:$base_wb,
1516 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1517
Evan Chengd87293c2008-11-06 08:47:38 +00001518def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001519 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001520 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001521 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001522 [(set GPR:$base_wb,
1523 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1524
Evan Chengd87293c2008-11-06 08:47:38 +00001525def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001526 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001527 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001528 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001529 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1530 GPR:$base, am3offset:$offset))]>;
1531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001533 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001534 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001535 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001536 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1537 GPR:$base, am2offset:$offset))]>;
1538
Evan Chengd87293c2008-11-06 08:47:38 +00001539def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001540 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001543 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1544 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001545
Johnny Chen39a4bb32010-02-18 22:31:18 +00001546// For disassembly only
1547def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1548 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001549 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001550 "strd", "\t$src1, $src2, [$base, $offset]!",
1551 "$base = $base_wb", []>;
1552
1553// For disassembly only
1554def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1555 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001556 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001557 "strd", "\t$src1, $src2, [$base], $offset",
1558 "$base = $base_wb", []>;
1559
Johnny Chenad4df4c2010-03-01 19:22:00 +00001560// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001561
1562def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001563 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001564 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001565 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{21} = 1; // overwrite
1568}
1569
1570def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001571 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001572 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001573 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1574 [/* For disassembly only; pattern left blank */]> {
1575 let Inst{21} = 1; // overwrite
1576}
1577
Johnny Chenad4df4c2010-03-01 19:22:00 +00001578def STRHT: AI3sthpo<(outs GPR:$base_wb),
1579 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001580 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001581 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1582 [/* For disassembly only; pattern left blank */]> {
1583 let Inst{21} = 1; // overwrite
1584}
1585
Evan Chenga8e29892007-01-19 07:51:42 +00001586//===----------------------------------------------------------------------===//
1587// Load / store multiple Instructions.
1588//
1589
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001590let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001591def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001592 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001593 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001594 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001595
Bob Wilson815baeb2010-03-13 01:08:20 +00001596def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1597 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001598 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001599 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001600 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001601} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001602
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001603let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001604def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001605 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001606 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001607 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1608
1609def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1610 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001611 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001612 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001613 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001614} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001615
1616//===----------------------------------------------------------------------===//
1617// Move Instructions.
1618//
1619
Evan Chengcd799b92009-06-12 20:46:18 +00001620let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001621def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1622 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1623 bits<4> Rd;
1624 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001625
Johnny Chen04301522009-11-07 00:54:36 +00001626 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001627 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001628 let Inst{3-0} = Rm;
1629 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001630}
1631
Dale Johannesen38d5f042010-06-15 22:24:08 +00001632// A version for the smaller set of tail call registers.
1633let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001634def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
1635 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1636 bits<4> Rd;
1637 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001638
Dale Johannesen38d5f042010-06-15 22:24:08 +00001639 let Inst{11-4} = 0b00000000;
1640 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001641 let Inst{3-0} = Rm;
1642 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001643}
1644
Jim Grosbachf59818b2010-10-12 18:09:12 +00001645def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001646 DPSoRegFrm, IIC_iMOVsr,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001647 "mov", "\t$Rd, $src", [(set GPR:$Rd, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001648 let Inst{25} = 0;
1649}
Evan Chenga2515702007-03-19 07:09:02 +00001650
Evan Chengb3379fb2009-02-05 08:42:55 +00001651let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001652def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1653 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001654 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001655 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001656 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001657 let Inst{15-12} = Rd;
1658 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001659 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001660}
1661
1662let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001663def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001664 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001665 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001666 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001667 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001668 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001669 let Inst{25} = 1;
1670}
1671
Evan Cheng5adb66a2009-09-28 09:14:39 +00001672let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001673def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1674 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001675 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001676 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001677 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001678 lo16AllZero:$imm))]>, UnaryDP,
1679 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001680 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001681 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001682}
Evan Cheng13ab0202007-07-10 18:08:01 +00001683
Evan Cheng20956592009-10-21 08:15:52 +00001684def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1685 Requires<[IsARM, HasV6T2]>;
1686
David Goodwinca01a8d2009-09-01 18:32:09 +00001687let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001688def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001689 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001690 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001691
1692// These aren't really mov instructions, but we have to define them this way
1693// due to flag operands.
1694
Evan Cheng071a2792007-09-11 19:55:27 +00001695let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001696def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001697 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001698 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001699def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001700 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001701 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001702}
Evan Chenga8e29892007-01-19 07:51:42 +00001703
Evan Chenga8e29892007-01-19 07:51:42 +00001704//===----------------------------------------------------------------------===//
1705// Extend Instructions.
1706//
1707
1708// Sign extenders
1709
Evan Cheng576a3962010-09-25 00:49:35 +00001710defm SXTB : AI_ext_rrot<0b01101010,
1711 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1712defm SXTH : AI_ext_rrot<0b01101011,
1713 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001714
Evan Cheng576a3962010-09-25 00:49:35 +00001715defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001716 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001717defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001718 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001719
Johnny Chen2ec5e492010-02-22 21:50:40 +00001720// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001721defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001722
1723// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001724defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
1726// Zero extenders
1727
1728let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001729defm UXTB : AI_ext_rrot<0b01101110,
1730 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1731defm UXTH : AI_ext_rrot<0b01101111,
1732 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1733defm UXTB16 : AI_ext_rrot<0b01101100,
1734 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001735
Jim Grosbach542f6422010-07-28 23:25:44 +00001736// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1737// The transformation should probably be done as a combiner action
1738// instead so we can include a check for masking back in the upper
1739// eight bits of the source into the lower eight bits of the result.
1740//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1741// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001742def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001743 (UXTB16r_rot GPR:$Src, 8)>;
1744
Evan Cheng576a3962010-09-25 00:49:35 +00001745defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001746 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001747defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001748 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001749}
1750
Evan Chenga8e29892007-01-19 07:51:42 +00001751// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001752// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001753defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001754
Evan Chenga8e29892007-01-19 07:51:42 +00001755
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001756def SBFX : I<(outs GPR:$dst),
1757 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001758 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001759 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001760 Requires<[IsARM, HasV6T2]> {
1761 let Inst{27-21} = 0b0111101;
1762 let Inst{6-4} = 0b101;
1763}
1764
1765def UBFX : I<(outs GPR:$dst),
1766 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001767 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001768 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001769 Requires<[IsARM, HasV6T2]> {
1770 let Inst{27-21} = 0b0111111;
1771 let Inst{6-4} = 0b101;
1772}
1773
Evan Chenga8e29892007-01-19 07:51:42 +00001774//===----------------------------------------------------------------------===//
1775// Arithmetic Instructions.
1776//
1777
Jim Grosbach26421962008-10-14 20:36:24 +00001778defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001779 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001780 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001781defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001782 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001783 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001784
Evan Chengc85e8322007-07-05 07:13:32 +00001785// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001786defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001787 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001788 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1789defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001790 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001791 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001792
Evan Cheng62674222009-06-25 23:34:10 +00001793defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001794 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001795defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001796 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001797defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001798 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001799defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001800 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001801
Evan Chengedda31c2008-11-05 18:35:52 +00001802def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001803 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1804 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001805 let Inst{25} = 1;
1806}
Evan Cheng13ab0202007-07-10 18:08:01 +00001807
Bob Wilsoncff71782010-08-05 18:23:43 +00001808// The reg/reg form is only defined for the disassembler; for codegen it is
1809// equivalent to SUBrr.
1810def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001811 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1812 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001813 let Inst{25} = 0;
1814 let Inst{11-4} = 0b00000000;
1815}
1816
Evan Chengedda31c2008-11-05 18:35:52 +00001817def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001818 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1819 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001820 let Inst{25} = 0;
1821}
Evan Chengc85e8322007-07-05 07:13:32 +00001822
1823// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001824let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001825def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001826 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001827 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001828 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001829 let Inst{25} = 1;
1830}
Evan Chengedda31c2008-11-05 18:35:52 +00001831def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001832 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001833 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001834 let Inst{20} = 1;
1835 let Inst{25} = 0;
1836}
Evan Cheng071a2792007-09-11 19:55:27 +00001837}
Evan Chengc85e8322007-07-05 07:13:32 +00001838
Evan Cheng62674222009-06-25 23:34:10 +00001839let Uses = [CPSR] in {
1840def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001841 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001842 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1843 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001844 let Inst{25} = 1;
1845}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001846// The reg/reg form is only defined for the disassembler; for codegen it is
1847// equivalent to SUBrr.
1848def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1849 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1850 [/* For disassembly only; pattern left blank */]> {
1851 let Inst{25} = 0;
1852 let Inst{11-4} = 0b00000000;
1853}
Evan Cheng62674222009-06-25 23:34:10 +00001854def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001855 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001856 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1857 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001858 let Inst{25} = 0;
1859}
Evan Cheng62674222009-06-25 23:34:10 +00001860}
1861
1862// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001863let Defs = [CPSR], Uses = [CPSR] in {
1864def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001865 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001866 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1867 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001868 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001869 let Inst{25} = 1;
1870}
Evan Cheng1e249e32009-06-25 20:59:23 +00001871def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001872 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001873 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1874 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001875 let Inst{20} = 1;
1876 let Inst{25} = 0;
1877}
Evan Cheng071a2792007-09-11 19:55:27 +00001878}
Evan Cheng2c614c52007-06-06 10:17:05 +00001879
Evan Chenga8e29892007-01-19 07:51:42 +00001880// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001881// The assume-no-carry-in form uses the negation of the input since add/sub
1882// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1883// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1884// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001885def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1886 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001887def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1888 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1889// The with-carry-in form matches bitwise not instead of the negation.
1890// Effectively, the inverse interpretation of the carry flag already accounts
1891// for part of the negation.
1892def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1893 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001894
1895// Note: These are implemented in C++ code, because they have to generate
1896// ADD/SUBrs instructions, which use a complex pattern that a xform function
1897// cannot produce.
1898// (mul X, 2^n+1) -> (add (X << n), X)
1899// (mul X, 2^n-1) -> (rsb X, (X << n))
1900
Johnny Chen667d1272010-02-22 18:50:54 +00001901// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001902// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001903class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1904 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001905 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001906 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001907 let Inst{27-20} = op27_20;
1908 let Inst{7-4} = op7_4;
1909}
1910
Johnny Chen667d1272010-02-22 18:50:54 +00001911// Saturating add/subtract -- for disassembly only
1912
Nate Begeman692433b2010-07-29 17:56:55 +00001913def QADD : AAI<0b00010000, 0b0101, "qadd",
1914 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001915def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1916def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1917def QASX : AAI<0b01100010, 0b0011, "qasx">;
1918def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1919def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1920def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001921def QSUB : AAI<0b00010010, 0b0101, "qsub",
1922 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001923def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1924def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1925def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1926def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1927def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1928def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1929def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1930def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1931
1932// Signed/Unsigned add/subtract -- for disassembly only
1933
1934def SASX : AAI<0b01100001, 0b0011, "sasx">;
1935def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1936def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1937def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1938def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1939def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1940def UASX : AAI<0b01100101, 0b0011, "uasx">;
1941def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1942def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1943def USAX : AAI<0b01100101, 0b0101, "usax">;
1944def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1945def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1946
1947// Signed/Unsigned halving add/subtract -- for disassembly only
1948
1949def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1950def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1951def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1952def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1953def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1954def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1955def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1956def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1957def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1958def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1959def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1960def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1961
Johnny Chenadc77332010-02-26 22:04:29 +00001962// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001963
Johnny Chenadc77332010-02-26 22:04:29 +00001964def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001965 MulFrm /* for convenience */, NoItinerary, "usad8",
1966 "\t$dst, $a, $b", []>,
1967 Requires<[IsARM, HasV6]> {
1968 let Inst{27-20} = 0b01111000;
1969 let Inst{15-12} = 0b1111;
1970 let Inst{7-4} = 0b0001;
1971}
1972def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1973 MulFrm /* for convenience */, NoItinerary, "usada8",
1974 "\t$dst, $a, $b, $acc", []>,
1975 Requires<[IsARM, HasV6]> {
1976 let Inst{27-20} = 0b01111000;
1977 let Inst{7-4} = 0b0001;
1978}
1979
1980// Signed/Unsigned saturate -- for disassembly only
1981
Bob Wilson22f5dc72010-08-16 18:27:34 +00001982def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001983 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1984 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001985 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001986 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001987}
1988
Bob Wilson9a1c1892010-08-11 00:01:18 +00001989def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001990 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1991 [/* For disassembly only; pattern left blank */]> {
1992 let Inst{27-20} = 0b01101010;
1993 let Inst{7-4} = 0b0011;
1994}
1995
Bob Wilson22f5dc72010-08-16 18:27:34 +00001996def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001997 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1998 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001999 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002000 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00002001}
2002
Bob Wilson9a1c1892010-08-11 00:01:18 +00002003def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00002004 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
2005 [/* For disassembly only; pattern left blank */]> {
2006 let Inst{27-20} = 0b01101110;
2007 let Inst{7-4} = 0b0011;
2008}
Evan Chenga8e29892007-01-19 07:51:42 +00002009
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002010def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2011def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002012
Evan Chenga8e29892007-01-19 07:51:42 +00002013//===----------------------------------------------------------------------===//
2014// Bitwise Instructions.
2015//
2016
Jim Grosbach26421962008-10-14 20:36:24 +00002017defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002018 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002019 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00002020defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002021 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00002022 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002023defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002024 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002025 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002026defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002027 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002028 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002029defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002030 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002031 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002032
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002033def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002034 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00002035 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002036 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
2037 Requires<[IsARM, HasV6T2]> {
2038 let Inst{27-21} = 0b0111110;
2039 let Inst{6-0} = 0b0011111;
2040}
2041
Johnny Chenb2503c02010-02-17 06:31:48 +00002042// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002043def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002044 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002045 "bfi", "\t$dst, $val, $imm", "$src = $dst",
2046 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
2047 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002048 Requires<[IsARM, HasV6T2]> {
2049 let Inst{27-21} = 0b0111110;
2050 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2051}
2052
Evan Cheng5d42c562010-09-29 00:49:25 +00002053def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00002054 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00002055 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002056 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00002057 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002058}
Evan Chengedda31c2008-11-05 18:35:52 +00002059def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002060 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002061 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
2062 let Inst{25} = 0;
2063}
Evan Chengb3379fb2009-02-05 08:42:55 +00002064let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002065def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00002066 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00002067 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
2068 let Inst{25} = 1;
2069}
Evan Chenga8e29892007-01-19 07:51:42 +00002070
2071def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2072 (BICri GPR:$src, so_imm_not:$imm)>;
2073
2074//===----------------------------------------------------------------------===//
2075// Multiply Instructions.
2076//
2077
Evan Cheng8de898a2009-06-26 00:19:44 +00002078let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00002079def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002080 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00002081 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002082
Evan Chengfbc9d412008-11-06 01:21:28 +00002083def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002084 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00002085 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002086
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002087def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002088 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002089 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
2090 Requires<[IsARM, HasV6T2]>;
2091
Evan Chenga8e29892007-01-19 07:51:42 +00002092// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002093let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002094let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00002095def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002096 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002097 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Evan Chengfbc9d412008-11-06 01:21:28 +00002099def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002100 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00002101 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002102}
Evan Chenga8e29892007-01-19 07:51:42 +00002103
2104// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00002105def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002106 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002107 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002108
Evan Chengfbc9d412008-11-06 01:21:28 +00002109def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002110 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002111 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002112
Evan Chengfbc9d412008-11-06 01:21:28 +00002113def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002114 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002115 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002116 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002117} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002118
2119// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002120def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002121 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002122 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002123 Requires<[IsARM, HasV6]> {
2124 let Inst{7-4} = 0b0001;
2125 let Inst{15-12} = 0b1111;
2126}
Evan Cheng13ab0202007-07-10 18:08:01 +00002127
Johnny Chen2ec5e492010-02-22 21:50:40 +00002128def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2129 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2130 [/* For disassembly only; pattern left blank */]>,
2131 Requires<[IsARM, HasV6]> {
2132 let Inst{7-4} = 0b0011; // R = 1
2133 let Inst{15-12} = 0b1111;
2134}
2135
Evan Chengfbc9d412008-11-06 01:21:28 +00002136def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002137 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002138 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002139 Requires<[IsARM, HasV6]> {
2140 let Inst{7-4} = 0b0001;
2141}
Evan Chenga8e29892007-01-19 07:51:42 +00002142
Johnny Chen2ec5e492010-02-22 21:50:40 +00002143def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2144 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2145 [/* For disassembly only; pattern left blank */]>,
2146 Requires<[IsARM, HasV6]> {
2147 let Inst{7-4} = 0b0011; // R = 1
2148}
Evan Chenga8e29892007-01-19 07:51:42 +00002149
Evan Chengfbc9d412008-11-06 01:21:28 +00002150def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002151 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002152 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002153 Requires<[IsARM, HasV6]> {
2154 let Inst{7-4} = 0b1101;
2155}
Evan Chenga8e29892007-01-19 07:51:42 +00002156
Johnny Chen2ec5e492010-02-22 21:50:40 +00002157def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2158 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2159 [/* For disassembly only; pattern left blank */]>,
2160 Requires<[IsARM, HasV6]> {
2161 let Inst{7-4} = 0b1111; // R = 1
2162}
2163
Raul Herbster37fb5b12007-08-30 23:25:47 +00002164multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002165 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002166 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002167 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2168 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002169 Requires<[IsARM, HasV5TE]> {
2170 let Inst{5} = 0;
2171 let Inst{6} = 0;
2172 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002173
Evan Chengeb4f52e2008-11-06 03:35:07 +00002174 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002175 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002176 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002177 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002178 Requires<[IsARM, HasV5TE]> {
2179 let Inst{5} = 0;
2180 let Inst{6} = 1;
2181 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002182
Evan Chengeb4f52e2008-11-06 03:35:07 +00002183 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002184 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002185 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002186 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002187 Requires<[IsARM, HasV5TE]> {
2188 let Inst{5} = 1;
2189 let Inst{6} = 0;
2190 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002191
Evan Chengeb4f52e2008-11-06 03:35:07 +00002192 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002193 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002194 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2195 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002196 Requires<[IsARM, HasV5TE]> {
2197 let Inst{5} = 1;
2198 let Inst{6} = 1;
2199 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002200
Evan Chengeb4f52e2008-11-06 03:35:07 +00002201 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002202 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002203 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002204 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002205 Requires<[IsARM, HasV5TE]> {
2206 let Inst{5} = 1;
2207 let Inst{6} = 0;
2208 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002209
Evan Chengeb4f52e2008-11-06 03:35:07 +00002210 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002211 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002212 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002213 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002214 Requires<[IsARM, HasV5TE]> {
2215 let Inst{5} = 1;
2216 let Inst{6} = 1;
2217 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002218}
2219
Raul Herbster37fb5b12007-08-30 23:25:47 +00002220
2221multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002222 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002223 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002224 [(set GPR:$dst, (add GPR:$acc,
2225 (opnode (sext_inreg GPR:$a, i16),
2226 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002227 Requires<[IsARM, HasV5TE]> {
2228 let Inst{5} = 0;
2229 let Inst{6} = 0;
2230 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002231
Evan Chengeb4f52e2008-11-06 03:35:07 +00002232 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002233 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002234 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002235 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002236 Requires<[IsARM, HasV5TE]> {
2237 let Inst{5} = 0;
2238 let Inst{6} = 1;
2239 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002240
Evan Chengeb4f52e2008-11-06 03:35:07 +00002241 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002242 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002243 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002244 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002245 Requires<[IsARM, HasV5TE]> {
2246 let Inst{5} = 1;
2247 let Inst{6} = 0;
2248 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002249
Evan Chengeb4f52e2008-11-06 03:35:07 +00002250 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002251 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2252 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2253 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002254 Requires<[IsARM, HasV5TE]> {
2255 let Inst{5} = 1;
2256 let Inst{6} = 1;
2257 }
Evan Chenga8e29892007-01-19 07:51:42 +00002258
Evan Chengeb4f52e2008-11-06 03:35:07 +00002259 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002260 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002261 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002262 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002263 Requires<[IsARM, HasV5TE]> {
2264 let Inst{5} = 0;
2265 let Inst{6} = 0;
2266 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002267
Evan Chengeb4f52e2008-11-06 03:35:07 +00002268 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002269 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002270 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002271 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002272 Requires<[IsARM, HasV5TE]> {
2273 let Inst{5} = 0;
2274 let Inst{6} = 1;
2275 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002276}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002277
Raul Herbster37fb5b12007-08-30 23:25:47 +00002278defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2279defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002280
Johnny Chen83498e52010-02-12 21:59:23 +00002281// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2282def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2283 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2284 [/* For disassembly only; pattern left blank */]>,
2285 Requires<[IsARM, HasV5TE]> {
2286 let Inst{5} = 0;
2287 let Inst{6} = 0;
2288}
2289
2290def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2291 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2292 [/* For disassembly only; pattern left blank */]>,
2293 Requires<[IsARM, HasV5TE]> {
2294 let Inst{5} = 0;
2295 let Inst{6} = 1;
2296}
2297
2298def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2299 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2300 [/* For disassembly only; pattern left blank */]>,
2301 Requires<[IsARM, HasV5TE]> {
2302 let Inst{5} = 1;
2303 let Inst{6} = 0;
2304}
2305
2306def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2307 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2308 [/* For disassembly only; pattern left blank */]>,
2309 Requires<[IsARM, HasV5TE]> {
2310 let Inst{5} = 1;
2311 let Inst{6} = 1;
2312}
2313
Johnny Chen667d1272010-02-22 18:50:54 +00002314// Helper class for AI_smld -- for disassembly only
2315class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2316 InstrItinClass itin, string opc, string asm>
2317 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2318 let Inst{4} = 1;
2319 let Inst{5} = swap;
2320 let Inst{6} = sub;
2321 let Inst{7} = 0;
2322 let Inst{21-20} = 0b00;
2323 let Inst{22} = long;
2324 let Inst{27-23} = 0b01110;
2325}
2326
2327multiclass AI_smld<bit sub, string opc> {
2328
2329 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2330 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2331
2332 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2333 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2334
2335 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2336 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2337
2338 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2339 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2340
2341}
2342
2343defm SMLA : AI_smld<0, "smla">;
2344defm SMLS : AI_smld<1, "smls">;
2345
Johnny Chen2ec5e492010-02-22 21:50:40 +00002346multiclass AI_sdml<bit sub, string opc> {
2347
2348 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2349 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2350 let Inst{15-12} = 0b1111;
2351 }
2352
2353 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2354 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2355 let Inst{15-12} = 0b1111;
2356 }
2357
2358}
2359
2360defm SMUA : AI_sdml<0, "smua">;
2361defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002362
Evan Chenga8e29892007-01-19 07:51:42 +00002363//===----------------------------------------------------------------------===//
2364// Misc. Arithmetic Instructions.
2365//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002366
David Goodwin5d598aa2009-08-19 18:00:44 +00002367def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002368 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002369 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2370 let Inst{7-4} = 0b0001;
2371 let Inst{11-8} = 0b1111;
2372 let Inst{19-16} = 0b1111;
2373}
Rafael Espindola199dd672006-10-17 13:13:23 +00002374
Jim Grosbach3482c802010-01-18 19:58:49 +00002375def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002376 "rbit", "\t$dst, $src",
2377 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2378 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002379 let Inst{7-4} = 0b0011;
2380 let Inst{11-8} = 0b1111;
2381 let Inst{19-16} = 0b1111;
2382}
2383
David Goodwin5d598aa2009-08-19 18:00:44 +00002384def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002385 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002386 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2387 let Inst{7-4} = 0b0011;
2388 let Inst{11-8} = 0b1111;
2389 let Inst{19-16} = 0b1111;
2390}
Rafael Espindola199dd672006-10-17 13:13:23 +00002391
David Goodwin5d598aa2009-08-19 18:00:44 +00002392def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002393 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002394 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002395 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2396 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2397 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2398 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002399 Requires<[IsARM, HasV6]> {
2400 let Inst{7-4} = 0b1011;
2401 let Inst{11-8} = 0b1111;
2402 let Inst{19-16} = 0b1111;
2403}
Rafael Espindola27185192006-09-29 21:20:16 +00002404
David Goodwin5d598aa2009-08-19 18:00:44 +00002405def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002406 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002407 [(set GPR:$dst,
2408 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002409 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2410 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002411 Requires<[IsARM, HasV6]> {
2412 let Inst{7-4} = 0b1011;
2413 let Inst{11-8} = 0b1111;
2414 let Inst{19-16} = 0b1111;
2415}
Rafael Espindola27185192006-09-29 21:20:16 +00002416
Bob Wilsonf955f292010-08-17 17:23:19 +00002417def lsl_shift_imm : SDNodeXForm<imm, [{
2418 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2419 return CurDAG->getTargetConstant(Sh, MVT::i32);
2420}]>;
2421
2422def lsl_amt : PatLeaf<(i32 imm), [{
2423 return (N->getZExtValue() < 32);
2424}], lsl_shift_imm>;
2425
Evan Cheng8b59db32008-11-07 01:41:35 +00002426def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002427 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2428 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002429 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002430 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002431 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002432 Requires<[IsARM, HasV6]> {
2433 let Inst{6-4} = 0b001;
2434}
Rafael Espindola27185192006-09-29 21:20:16 +00002435
Evan Chenga8e29892007-01-19 07:51:42 +00002436// Alternate cases for PKHBT where identities eliminate some nodes.
2437def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2438 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002439def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2440 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002441
Bob Wilsonf955f292010-08-17 17:23:19 +00002442def asr_shift_imm : SDNodeXForm<imm, [{
2443 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2444 return CurDAG->getTargetConstant(Sh, MVT::i32);
2445}]>;
2446
2447def asr_amt : PatLeaf<(i32 imm), [{
2448 return (N->getZExtValue() <= 32);
2449}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002450
Bob Wilsondc66eda2010-08-16 22:26:55 +00002451// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2452// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002453def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002454 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002455 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002456 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002457 (and (sra GPR:$src2, asr_amt:$sh),
2458 0xFFFF)))]>,
2459 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002460 let Inst{6-4} = 0b101;
2461}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002462
Evan Chenga8e29892007-01-19 07:51:42 +00002463// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2464// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002465def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002466 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002467def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002468 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2469 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002470
Evan Chenga8e29892007-01-19 07:51:42 +00002471//===----------------------------------------------------------------------===//
2472// Comparison Instructions...
2473//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002474
Jim Grosbach26421962008-10-14 20:36:24 +00002475defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002476 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002477 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002478
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002479// FIXME: We have to be careful when using the CMN instruction and comparison
2480// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002481// results:
2482//
2483// rsbs r1, r1, 0
2484// cmp r0, r1
2485// mov r0, #0
2486// it ls
2487// mov r0, #1
2488//
2489// and:
2490//
2491// cmn r0, r1
2492// mov r0, #0
2493// it ls
2494// mov r0, #1
2495//
2496// However, the CMN gives the *opposite* result when r1 is 0. This is because
2497// the carry flag is set in the CMP case but not in the CMN case. In short, the
2498// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2499// value of r0 and the carry bit (because the "carry bit" parameter to
2500// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2501// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2502// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2503// parameter to AddWithCarry is defined as 0).
2504//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002505// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002506//
2507// x = 0
2508// ~x = 0xFFFF FFFF
2509// ~x + 1 = 0x1 0000 0000
2510// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2511//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002512// Therefore, we should disable CMN when comparing against zero, until we can
2513// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2514// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002515//
2516// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2517//
2518// This is related to <rdar://problem/7569620>.
2519//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002520//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2521// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002522
Evan Chenga8e29892007-01-19 07:51:42 +00002523// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002524defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002525 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002526 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002527defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002528 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002529 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002530
David Goodwinc0309b42009-06-29 15:33:01 +00002531defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002532 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002533 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2534defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002535 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002536 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002537
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002538//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2539// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002540
David Goodwinc0309b42009-06-29 15:33:01 +00002541def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002542 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002543
Evan Cheng218977b2010-07-13 19:27:42 +00002544// Pseudo i64 compares for some floating point compares.
2545let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2546 Defs = [CPSR] in {
2547def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002548 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002549 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002550 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2551
2552def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002553 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002554 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2555} // usesCustomInserter
2556
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002557
Evan Chenga8e29892007-01-19 07:51:42 +00002558// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002559// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002560// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002561// FIXME: These should all be pseudo-instructions that get expanded to
2562// the normal MOV instructions. That would fix the dependency on
2563// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002564let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002565def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2566 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2567 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2568 RegConstraint<"$false = $Rd">, UnaryDP {
2569 bits<4> Rd;
2570 bits<4> Rm;
2571
2572 let Inst{11-4} = 0b00000000;
2573 let Inst{25} = 0;
2574 let Inst{3-0} = Rm;
2575 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002576 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002577 let Inst{25} = 0;
2578}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002579
Evan Chengd87293c2008-11-06 08:47:38 +00002580def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002581 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002582 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002583 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002584 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002585 let Inst{25} = 0;
2586}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002587
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002588def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2589 DPFrm, IIC_iMOVi,
2590 "movw", "\t$dst, $src",
2591 []>,
2592 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2593 UnaryDP {
2594 let Inst{20} = 0;
2595 let Inst{25} = 1;
2596}
2597
Evan Chengd87293c2008-11-06 08:47:38 +00002598def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002599 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002600 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002601 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002602 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002603 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002604}
Owen Andersonf523e472010-09-23 23:45:25 +00002605} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002606
Jim Grosbach3728e962009-12-10 00:11:09 +00002607//===----------------------------------------------------------------------===//
2608// Atomic operations intrinsics
2609//
2610
2611// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002612let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002613def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002614 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002615 let Inst{31-4} = 0xf57ff05;
2616 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002617 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002618 let Inst{3-0} = 0b1111;
2619}
Jim Grosbach3728e962009-12-10 00:11:09 +00002620
Johnny Chen7def14f2010-08-11 23:35:12 +00002621def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002622 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002623 let Inst{31-4} = 0xf57ff04;
2624 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002625 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002626 let Inst{3-0} = 0b1111;
2627}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002628
Johnny Chen7def14f2010-08-11 23:35:12 +00002629def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002630 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002631 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002632 Requires<[IsARM, HasV6]> {
2633 // FIXME: add support for options other than a full system DMB
2634 // FIXME: add encoding
2635}
2636
Johnny Chen7def14f2010-08-11 23:35:12 +00002637def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002638 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002639 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002640 Requires<[IsARM, HasV6]> {
2641 // FIXME: add support for options other than a full system DSB
2642 // FIXME: add encoding
2643}
Jim Grosbach3728e962009-12-10 00:11:09 +00002644}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002645
Johnny Chen1adc40c2010-08-12 20:46:17 +00002646// Memory Barrier Operations Variants -- for disassembly only
2647
2648def memb_opt : Operand<i32> {
2649 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002650}
2651
Johnny Chen1adc40c2010-08-12 20:46:17 +00002652class AMBI<bits<4> op7_4, string opc>
2653 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2654 [/* For disassembly only; pattern left blank */]>,
2655 Requires<[IsARM, HasDB]> {
2656 let Inst{31-8} = 0xf57ff0;
2657 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002658}
2659
2660// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002661def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002662
2663// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002664def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002665
2666// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002667def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2668 Requires<[IsARM, HasDB]> {
2669 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002670 let Inst{3-0} = 0b1111;
2671}
2672
Jim Grosbach66869102009-12-11 18:52:41 +00002673let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002674 let Uses = [CPSR] in {
2675 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002676 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002677 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2678 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002680 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2681 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002683 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2684 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002685 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002686 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2687 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002688 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002689 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2690 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002692 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2693 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002695 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2696 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002698 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2699 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002701 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2702 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002704 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2705 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002706 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002707 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2708 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002709 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002710 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2711 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002712 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002713 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2714 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002715 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002716 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2717 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002718 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002719 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2720 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002721 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002722 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2723 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002724 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002725 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2726 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002727 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002728 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2729
2730 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002731 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002732 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2733 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002735 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2736 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002738 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2739
Jim Grosbache801dc42009-12-12 01:40:06 +00002740 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002741 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002742 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2743 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002744 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002745 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2746 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002747 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002748 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2749}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002750}
2751
2752let mayLoad = 1 in {
2753def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2754 "ldrexb", "\t$dest, [$ptr]",
2755 []>;
2756def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2757 "ldrexh", "\t$dest, [$ptr]",
2758 []>;
2759def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2760 "ldrex", "\t$dest, [$ptr]",
2761 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002762def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002763 NoItinerary,
2764 "ldrexd", "\t$dest, $dest2, [$ptr]",
2765 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002766}
2767
Jim Grosbach587b0722009-12-16 19:44:06 +00002768let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002769def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002770 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002771 "strexb", "\t$success, $src, [$ptr]",
2772 []>;
2773def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2774 NoItinerary,
2775 "strexh", "\t$success, $src, [$ptr]",
2776 []>;
2777def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002778 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002779 "strex", "\t$success, $src, [$ptr]",
2780 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002781def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002782 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2783 NoItinerary,
2784 "strexd", "\t$success, $src, $src2, [$ptr]",
2785 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002786}
2787
Johnny Chenb9436272010-02-17 22:37:58 +00002788// Clear-Exclusive is for disassembly only.
2789def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2790 [/* For disassembly only; pattern left blank */]>,
2791 Requires<[IsARM, HasV7]> {
2792 let Inst{31-20} = 0xf57;
2793 let Inst{7-4} = 0b0001;
2794}
2795
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002796// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2797let mayLoad = 1 in {
2798def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2799 "swp", "\t$dst, $src, [$ptr]",
2800 [/* For disassembly only; pattern left blank */]> {
2801 let Inst{27-23} = 0b00010;
2802 let Inst{22} = 0; // B = 0
2803 let Inst{21-20} = 0b00;
2804 let Inst{7-4} = 0b1001;
2805}
2806
2807def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2808 "swpb", "\t$dst, $src, [$ptr]",
2809 [/* For disassembly only; pattern left blank */]> {
2810 let Inst{27-23} = 0b00010;
2811 let Inst{22} = 1; // B = 1
2812 let Inst{21-20} = 0b00;
2813 let Inst{7-4} = 0b1001;
2814}
2815}
2816
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002817//===----------------------------------------------------------------------===//
2818// TLS Instructions
2819//
2820
2821// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002822let isCall = 1,
2823 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002824 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002825 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002826 [(set R0, ARMthread_pointer)]>;
2827}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002828
Evan Chenga8e29892007-01-19 07:51:42 +00002829//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002830// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002831// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002832// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002833// Since by its nature we may be coming from some other function to get
2834// here, and we're using the stack frame for the containing function to
2835// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002836// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002837// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002838// except for our own input by listing the relevant registers in Defs. By
2839// doing so, we also cause the prologue/epilogue code to actively preserve
2840// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002841// A constant value is passed in $val, and we use the location as a scratch.
2842let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002843 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2844 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002845 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002846 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002847 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002848 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002849 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002850 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2851 Requires<[IsARM, HasVFP2]>;
2852}
2853
2854let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002855 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2856 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002857 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2858 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002859 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002860 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2861 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002862}
2863
Jim Grosbach5eb19512010-05-22 01:06:18 +00002864// FIXME: Non-Darwin version(s)
2865let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2866 Defs = [ R7, LR, SP ] in {
2867def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2868 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002869 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002870 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2871 Requires<[IsARM, IsDarwin]>;
2872}
2873
Jim Grosbach0e0da732009-05-12 23:59:14 +00002874//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002875// Non-Instruction Patterns
2876//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002877
Evan Chenga8e29892007-01-19 07:51:42 +00002878// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002879
Evan Chenga8e29892007-01-19 07:51:42 +00002880// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002881// FIXME: Expand this in ARMExpandPseudoInsts.
2882// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002883let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002884def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002885 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002886 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002887 [(set GPR:$dst, so_imm2part:$src)]>,
2888 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002889
Evan Chenga8e29892007-01-19 07:51:42 +00002890def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002891 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2892 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002893def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002894 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2895 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002896def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2897 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2898 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002899def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2900 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2901 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002902
Evan Cheng5adb66a2009-09-28 09:14:39 +00002903// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002904// This is a single pseudo instruction, the benefit is that it can be remat'd
2905// as a single unit instead of having to handle reg inputs.
2906// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002907let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002908def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2909 [(set GPR:$dst, (i32 imm:$src))]>,
2910 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002911
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002912// ConstantPool, GlobalAddress, and JumpTable
2913def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2914 Requires<[IsARM, DontUseMovt]>;
2915def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2916def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2917 Requires<[IsARM, UseMovt]>;
2918def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2919 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2920
Evan Chenga8e29892007-01-19 07:51:42 +00002921// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002922
Dale Johannesen51e28e62010-06-03 21:09:53 +00002923// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002924def : ARMPat<(ARMtcret tcGPR:$dst),
2925 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002926
2927def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2928 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2929
2930def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2931 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2932
Dale Johannesen38d5f042010-06-15 22:24:08 +00002933def : ARMPat<(ARMtcret tcGPR:$dst),
2934 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002935
2936def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2937 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2938
2939def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2940 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002941
Evan Chenga8e29892007-01-19 07:51:42 +00002942// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002943def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002944 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002945def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002946 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002947
Evan Chenga8e29892007-01-19 07:51:42 +00002948// zextload i1 -> zextload i8
2949def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002950
Evan Chenga8e29892007-01-19 07:51:42 +00002951// extload -> zextload
2952def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2953def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2954def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002955
Evan Cheng83b5cf02008-11-05 23:22:34 +00002956def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2957def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2958
Evan Cheng34b12d22007-01-19 20:27:35 +00002959// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002960def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2961 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002962 (SMULBB GPR:$a, GPR:$b)>;
2963def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2964 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002965def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2966 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002967 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002968def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002969 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002970def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2971 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002972 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002973def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002974 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002975def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2976 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002977 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002978def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002979 (SMULWB GPR:$a, GPR:$b)>;
2980
2981def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002982 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2983 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002984 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2985def : ARMV5TEPat<(add GPR:$acc,
2986 (mul sext_16_node:$a, sext_16_node:$b)),
2987 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2988def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002989 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2990 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002991 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2992def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002993 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002994 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2995def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002996 (mul (sra GPR:$a, (i32 16)),
2997 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002998 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2999def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003000 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003001 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3002def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003003 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3004 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003005 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3006def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003007 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003008 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3009
Evan Chenga8e29892007-01-19 07:51:42 +00003010//===----------------------------------------------------------------------===//
3011// Thumb Support
3012//
3013
3014include "ARMInstrThumb.td"
3015
3016//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003017// Thumb2 Support
3018//
3019
3020include "ARMInstrThumb2.td"
3021
3022//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003023// Floating Point Support
3024//
3025
3026include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003027
3028//===----------------------------------------------------------------------===//
3029// Advanced SIMD (NEON) Support
3030//
3031
3032include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003033
3034//===----------------------------------------------------------------------===//
3035// Coprocessor Instructions. For disassembly only.
3036//
3037
3038def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3039 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3040 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3041 [/* For disassembly only; pattern left blank */]> {
3042 let Inst{4} = 0;
3043}
3044
3045def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3046 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3047 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3048 [/* For disassembly only; pattern left blank */]> {
3049 let Inst{31-28} = 0b1111;
3050 let Inst{4} = 0;
3051}
3052
Johnny Chen64dfb782010-02-16 20:04:27 +00003053class ACI<dag oops, dag iops, string opc, string asm>
3054 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3055 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3056 let Inst{27-25} = 0b110;
3057}
3058
3059multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3060
3061 def _OFFSET : ACI<(outs),
3062 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3063 opc, "\tp$cop, cr$CRd, $addr"> {
3064 let Inst{31-28} = op31_28;
3065 let Inst{24} = 1; // P = 1
3066 let Inst{21} = 0; // W = 0
3067 let Inst{22} = 0; // D = 0
3068 let Inst{20} = load;
3069 }
3070
3071 def _PRE : ACI<(outs),
3072 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3073 opc, "\tp$cop, cr$CRd, $addr!"> {
3074 let Inst{31-28} = op31_28;
3075 let Inst{24} = 1; // P = 1
3076 let Inst{21} = 1; // W = 1
3077 let Inst{22} = 0; // D = 0
3078 let Inst{20} = load;
3079 }
3080
3081 def _POST : ACI<(outs),
3082 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3083 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3084 let Inst{31-28} = op31_28;
3085 let Inst{24} = 0; // P = 0
3086 let Inst{21} = 1; // W = 1
3087 let Inst{22} = 0; // D = 0
3088 let Inst{20} = load;
3089 }
3090
3091 def _OPTION : ACI<(outs),
3092 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3093 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3094 let Inst{31-28} = op31_28;
3095 let Inst{24} = 0; // P = 0
3096 let Inst{23} = 1; // U = 1
3097 let Inst{21} = 0; // W = 0
3098 let Inst{22} = 0; // D = 0
3099 let Inst{20} = load;
3100 }
3101
3102 def L_OFFSET : ACI<(outs),
3103 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003104 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003105 let Inst{31-28} = op31_28;
3106 let Inst{24} = 1; // P = 1
3107 let Inst{21} = 0; // W = 0
3108 let Inst{22} = 1; // D = 1
3109 let Inst{20} = load;
3110 }
3111
3112 def L_PRE : ACI<(outs),
3113 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003114 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003115 let Inst{31-28} = op31_28;
3116 let Inst{24} = 1; // P = 1
3117 let Inst{21} = 1; // W = 1
3118 let Inst{22} = 1; // D = 1
3119 let Inst{20} = load;
3120 }
3121
3122 def L_POST : ACI<(outs),
3123 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003124 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003125 let Inst{31-28} = op31_28;
3126 let Inst{24} = 0; // P = 0
3127 let Inst{21} = 1; // W = 1
3128 let Inst{22} = 1; // D = 1
3129 let Inst{20} = load;
3130 }
3131
3132 def L_OPTION : ACI<(outs),
3133 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003134 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003135 let Inst{31-28} = op31_28;
3136 let Inst{24} = 0; // P = 0
3137 let Inst{23} = 1; // U = 1
3138 let Inst{21} = 0; // W = 0
3139 let Inst{22} = 1; // D = 1
3140 let Inst{20} = load;
3141 }
3142}
3143
3144defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3145defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3146defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3147defm STC2 : LdStCop<0b1111, 0, "stc2">;
3148
Johnny Chen906d57f2010-02-12 01:44:23 +00003149def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3150 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3151 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3152 [/* For disassembly only; pattern left blank */]> {
3153 let Inst{20} = 0;
3154 let Inst{4} = 1;
3155}
3156
3157def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3158 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3159 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3160 [/* For disassembly only; pattern left blank */]> {
3161 let Inst{31-28} = 0b1111;
3162 let Inst{20} = 0;
3163 let Inst{4} = 1;
3164}
3165
3166def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3167 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3168 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3169 [/* For disassembly only; pattern left blank */]> {
3170 let Inst{20} = 1;
3171 let Inst{4} = 1;
3172}
3173
3174def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3175 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3176 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3177 [/* For disassembly only; pattern left blank */]> {
3178 let Inst{31-28} = 0b1111;
3179 let Inst{20} = 1;
3180 let Inst{4} = 1;
3181}
3182
3183def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3184 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3185 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3186 [/* For disassembly only; pattern left blank */]> {
3187 let Inst{23-20} = 0b0100;
3188}
3189
3190def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3191 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3192 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3193 [/* For disassembly only; pattern left blank */]> {
3194 let Inst{31-28} = 0b1111;
3195 let Inst{23-20} = 0b0100;
3196}
3197
3198def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3199 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3200 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3201 [/* For disassembly only; pattern left blank */]> {
3202 let Inst{23-20} = 0b0101;
3203}
3204
3205def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3206 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3207 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3208 [/* For disassembly only; pattern left blank */]> {
3209 let Inst{31-28} = 0b1111;
3210 let Inst{23-20} = 0b0101;
3211}
3212
Johnny Chenb98e1602010-02-12 18:55:33 +00003213//===----------------------------------------------------------------------===//
3214// Move between special register and ARM core register -- for disassembly only
3215//
3216
3217def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3218 [/* For disassembly only; pattern left blank */]> {
3219 let Inst{23-20} = 0b0000;
3220 let Inst{7-4} = 0b0000;
3221}
3222
3223def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3224 [/* For disassembly only; pattern left blank */]> {
3225 let Inst{23-20} = 0b0100;
3226 let Inst{7-4} = 0b0000;
3227}
3228
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003229def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3230 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003231 [/* For disassembly only; pattern left blank */]> {
3232 let Inst{23-20} = 0b0010;
3233 let Inst{7-4} = 0b0000;
3234}
3235
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003236def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3237 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003238 [/* For disassembly only; pattern left blank */]> {
3239 let Inst{23-20} = 0b0010;
3240 let Inst{7-4} = 0b0000;
3241}
3242
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003243def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3244 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003245 [/* For disassembly only; pattern left blank */]> {
3246 let Inst{23-20} = 0b0110;
3247 let Inst{7-4} = 0b0000;
3248}
3249
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003250def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3251 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003252 [/* For disassembly only; pattern left blank */]> {
3253 let Inst{23-20} = 0b0110;
3254 let Inst{7-4} = 0b0000;
3255}