blob: ff9f2bf4430120e626b7063f2800e32db00f6cbc [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000052 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000116
117 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000153 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000155 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000298
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
301 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
302 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
303 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000304 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
306 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
309 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
310 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
311 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000313 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
315 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
316 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
319 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
320 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Evan Chengd2cde682008-03-10 19:38:10 +0000323 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000325
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328
Mon P Wang63307c32008-05-05 19:05:59 +0000329 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
331 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
336 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000339
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000340 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
342 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
343 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000348 }
349
Dan Gohman7f460202008-06-30 20:59:49 +0000350 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000352 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000353 if (!Subtarget->isTargetDarwin() &&
354 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000355 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
357 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000358 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
361 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000364 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000365 setExceptionPointerRegister(X86::RAX);
366 setExceptionSelectorRegister(X86::RDX);
367 } else {
368 setExceptionPointerRegister(X86::EAX);
369 setExceptionSelectorRegister(X86::EDX);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
372 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000373
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000377
Nate Begemanacc398c2006-01-25 18:21:52 +0000378 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::VASTART , MVT::Other, Custom);
380 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000381 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::VAARG , MVT::Other, Custom);
383 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000384 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::VAARG , MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000387 }
Evan Chengae642192007-03-02 23:16:35 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
390 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000393 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000397
Evan Chengc7ce29b2009-02-13 22:36:38 +0000398 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000399 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
402 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403
Evan Cheng223547a2006-01-31 22:28:30 +0000404 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FABS , MVT::f64, Custom);
406 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000407
408 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::FNEG , MVT::f64, Custom);
410 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000411
Evan Cheng68c47cb2007-01-05 07:55:56 +0000412 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
414 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000415
Evan Chengd25e9e82006-02-02 00:28:23 +0000416 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::FSIN , MVT::f64, Expand);
418 setOperationAction(ISD::FCOS , MVT::f64, Expand);
419 setOperationAction(ISD::FSIN , MVT::f32, Expand);
420 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421
Chris Lattnera54aa942006-01-29 06:26:08 +0000422 // Expand FP immediates into loads from the stack, except for the special
423 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0)); // xorpd
425 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // Use SSE for f32, x87 for f64.
428 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431
432 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434
435 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000439
440 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443
444 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447
Nate Begemane1795842008-02-14 08:57:00 +0000448 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
454
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000459 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
463 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
466 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000469
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
472 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000473 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000485 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
487 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
488 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 {
490 bool ignored;
491 APFloat TmpFlt(+0.0);
492 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
493 &ignored);
494 addLegalFPImmediate(TmpFlt); // FLD0
495 TmpFlt.changeSign();
496 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
497 APFloat TmpFlt2(+1.0);
498 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
499 &ignored);
500 addLegalFPImmediate(TmpFlt2); // FLD1
501 TmpFlt2.changeSign();
502 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
507 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000509 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
513 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
514 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000515
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::FLOG, MVT::f80, Expand);
517 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
518 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
519 setOperationAction(ISD::FEXP, MVT::f80, Expand);
520 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521
Mon P Wangf007a8b2008-11-06 05:31:54 +0000522 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000523 // (for widening) or expand (for scalarization). Then we will selectively
524 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
526 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
527 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
542 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000575 }
576
Evan Chengc7ce29b2009-02-13 22:36:38 +0000577 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
578 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000579 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
589 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
592 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
593 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
594 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
597 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::AND, MVT::v8i8, Promote);
600 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
601 setOperationAction(ISD::AND, MVT::v4i16, Promote);
602 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
603 setOperationAction(ISD::AND, MVT::v2i32, Promote);
604 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::OR, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::OR, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::OR, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
631 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
652 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
657 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
752 if (!VT.is128BitVector()) {
753 continue;
754 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000777 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
779 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000780 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Nate Begeman14d12ca2008-02-11 04:19:36 +0000783 if (Subtarget->hasSSE41()) {
784 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786
787 // i8 and i16 vectors are custom , because the source register and source
788 // source memory operand types are not the same width. f32 vectors are
789 // custom since the immediate controlling the insert encodes additional
790 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
798 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000800
801 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
803 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 }
805 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000806
Nate Begeman30a0de92008-07-17 16:51:19 +0000807 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000809 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
David Greene9b9838d2009-06-29 16:47:10 +0000811 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
814 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
815 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
818 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
819 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
820 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
821 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
827 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
828 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
829 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
830 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
831 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000832
833 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
835 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
836 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
837 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
838 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
839 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
840 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
841 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
842 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
843 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
844 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
845 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
846 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
847 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
850 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
851 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
852 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
855 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
856 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
861 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
862 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
867#if 0
868 // Not sure we want to do this since there are no 256-bit integer
869 // operations in AVX
870
871 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
872 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000875
876 // Do not attempt to custom lower non-power-of-2 vectors
877 if (!isPowerOf2_32(VT.getVectorNumElements()))
878 continue;
879
880 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
882 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
883 }
884
885 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000888 }
889#endif
890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
896 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 if (!VT.is256BitVector()) {
901 continue;
902 }
903 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000905 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000907 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000909 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000911 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000913 }
914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000916#endif
917 }
918
Evan Cheng6be2c582006-04-05 23:38:46 +0000919 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000921
Bill Wendling74c37652008-12-09 22:08:41 +0000922 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::SADDO, MVT::i32, Custom);
924 setOperationAction(ISD::SADDO, MVT::i64, Custom);
925 setOperationAction(ISD::UADDO, MVT::i32, Custom);
926 setOperationAction(ISD::UADDO, MVT::i64, Custom);
927 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
928 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
929 setOperationAction(ISD::USUBO, MVT::i32, Custom);
930 setOperationAction(ISD::USUBO, MVT::i64, Custom);
931 setOperationAction(ISD::SMULO, MVT::i32, Custom);
932 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000933
Evan Chengd54f2d52009-03-31 19:38:51 +0000934 if (!Subtarget->is64Bit()) {
935 // These libcalls are not available in 32-bit.
936 setLibcallName(RTLIB::SHL_I128, 0);
937 setLibcallName(RTLIB::SRL_I128, 0);
938 setLibcallName(RTLIB::SRA_I128, 0);
939 }
940
Evan Cheng206ee9d2006-07-07 08:33:52 +0000941 // We have target-specific dag combine patterns for the following nodes:
942 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000943 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000944 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000945 setTargetDAGCombine(ISD::SHL);
946 setTargetDAGCombine(ISD::SRA);
947 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000948 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000949 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000950 if (Subtarget->is64Bit())
951 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000953 computeRegisterProperties();
954
Evan Cheng87ed7162006-02-14 08:25:08 +0000955 // FIXME: These should be based on subtarget info. Plus, the values should
956 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000957 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
958 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
959 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000960 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000961 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000962}
963
Scott Michel5b8f82e2008-03-10 15:42:14 +0000964
Owen Anderson825b72b2009-08-11 20:47:22 +0000965MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
966 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000967}
968
969
Evan Cheng29286502008-01-23 23:17:41 +0000970/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
971/// the desired ByVal argument alignment.
972static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
973 if (MaxAlign == 16)
974 return;
975 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
976 if (VTy->getBitWidth() == 128)
977 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000978 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
979 unsigned EltAlign = 0;
980 getMaxByValAlign(ATy->getElementType(), EltAlign);
981 if (EltAlign > MaxAlign)
982 MaxAlign = EltAlign;
983 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
984 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
985 unsigned EltAlign = 0;
986 getMaxByValAlign(STy->getElementType(i), EltAlign);
987 if (EltAlign > MaxAlign)
988 MaxAlign = EltAlign;
989 if (MaxAlign == 16)
990 break;
991 }
992 }
993 return;
994}
995
996/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
997/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000998/// that contain SSE vectors are placed at 16-byte boundaries while the rest
999/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001000unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001001 if (Subtarget->is64Bit()) {
1002 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001003 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001004 if (TyAlign > 8)
1005 return TyAlign;
1006 return 8;
1007 }
1008
Evan Cheng29286502008-01-23 23:17:41 +00001009 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001010 if (Subtarget->hasSSE1())
1011 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001012 return Align;
1013}
Chris Lattner2b02a442007-02-25 08:29:00 +00001014
Evan Chengf0df0312008-05-15 08:39:06 +00001015/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001016/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001017/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001018/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001019EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001020X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001021 bool isSrcConst, bool isSrcStr,
1022 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001023 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1024 // linux. This is because the stack realignment code can't handle certain
1025 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001026 const Function *F = DAG.getMachineFunction().getFunction();
1027 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1028 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001029 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001030 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001031 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001033 }
Evan Chengf0df0312008-05-15 08:39:06 +00001034 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 return MVT::i64;
1036 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001037}
1038
Evan Chengcc415862007-11-09 01:32:10 +00001039/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1040/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001041SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001042 SelectionDAG &DAG) const {
1043 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001044 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001045 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001046 // This doesn't have DebugLoc associated with it, but is not really the
1047 // same as a Register.
1048 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1049 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001050 return Table;
1051}
1052
Bill Wendlingb4202b82009-07-01 18:50:55 +00001053/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001054unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1055 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1056}
1057
Chris Lattner2b02a442007-02-25 08:29:00 +00001058//===----------------------------------------------------------------------===//
1059// Return Value Calling Convention Implementation
1060//===----------------------------------------------------------------------===//
1061
Chris Lattner59ed56b2007-02-28 04:55:35 +00001062#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064SDValue
1065X86TargetLowering::LowerReturn(SDValue Chain,
1066 unsigned CallConv, bool isVarArg,
1067 const SmallVectorImpl<ISD::OutputArg> &Outs,
1068 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner9774c912007-02-27 05:28:59 +00001070 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001071 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1072 RVLocs, *DAG.getContext());
1073 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001074
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001075 // If this is the first return lowered for this function, add the regs to the
1076 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001077 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001078 for (unsigned i = 0; i != RVLocs.size(); ++i)
1079 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001080 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001084
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001086 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1087 // Operand #1 = Bytes To Pop
Owen Anderson825b72b2009-08-11 20:47:22 +00001088 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001090 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001091 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1092 CCValAssign &VA = RVLocs[i];
1093 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattner447ff682008-03-11 03:23:40 +00001096 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1097 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001098 if (VA.getLocReg() == X86::ST0 ||
1099 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001100 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1101 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001102 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001103 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001104 RetOps.push_back(ValToCopy);
1105 // Don't emit a copytoreg.
1106 continue;
1107 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001108
Evan Cheng242b38b2009-02-23 09:03:22 +00001109 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1110 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001111 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001112 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001113 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001115 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001117 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001118 }
1119
Dale Johannesendd64c412009-02-04 00:33:20 +00001120 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001121 Flag = Chain.getValue(1);
1122 }
Dan Gohman61a92132008-04-21 23:59:07 +00001123
1124 // The x86-64 ABI for returning structs by value requires that we copy
1125 // the sret argument into %rax for the return. We saved the argument into
1126 // a virtual register in the entry block, so now we copy the value out
1127 // and into %rax.
1128 if (Subtarget->is64Bit() &&
1129 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1130 MachineFunction &MF = DAG.getMachineFunction();
1131 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1132 unsigned Reg = FuncInfo->getSRetReturnReg();
1133 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001135 FuncInfo->setSRetReturnReg(Reg);
1136 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001137 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001138
Dale Johannesendd64c412009-02-04 00:33:20 +00001139 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001140 Flag = Chain.getValue(1);
1141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattner447ff682008-03-11 03:23:40 +00001143 RetOps[0] = Chain; // Update chain.
1144
1145 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001146 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001147 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001148
1149 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001151}
1152
Dan Gohman98ca4f22009-08-05 01:29:28 +00001153/// LowerCallResult - Lower the result values of a call into the
1154/// appropriate copies out of appropriate physical registers.
1155///
1156SDValue
1157X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1158 unsigned CallConv, bool isVarArg,
1159 const SmallVectorImpl<ISD::InputArg> &Ins,
1160 DebugLoc dl, SelectionDAG &DAG,
1161 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001162
Chris Lattnere32bbf62007-02-28 07:09:55 +00001163 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001164 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001165 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001167 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner3085e152007-02-25 08:59:22 +00001170 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001171 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001172 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001173 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Torok Edwin3f142c32009-02-01 18:15:56 +00001175 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001177 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001178 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001179 }
1180
Chris Lattner8e6da152008-03-10 21:08:41 +00001181 // If this is a call to a function that returns an fp value on the floating
1182 // point stack, but where we prefer to use the value in xmm registers, copy
1183 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001184 if ((VA.getLocReg() == X86::ST0 ||
1185 VA.getLocReg() == X86::ST1) &&
1186 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001188 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Evan Cheng79fb3b42009-02-20 20:43:02 +00001190 SDValue Val;
1191 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001192 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1193 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1194 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001196 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1198 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001199 } else {
1200 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001202 Val = Chain.getValue(0);
1203 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001204 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1205 } else {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 CopyVT, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001210 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001211
Dan Gohman37eed792009-02-04 17:28:58 +00001212 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001213 // Round the F80 the right size, which also moves to the appropriate xmm
1214 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001215 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001216 // This truncation won't change the value.
1217 DAG.getIntPtrConstant(1));
1218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001221 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001222
Dan Gohman98ca4f22009-08-05 01:29:28 +00001223 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001224}
1225
1226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001227//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001228// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001229//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001230// StdCall calling convention seems to be standard for many Windows' API
1231// routines and around. It differs from C calling convention just a little:
1232// callee should clean up the stack, not caller. Symbols should be also
1233// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001234// For info on fast calling convention see Fast Calling Convention (tail call)
1235// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001236
Dan Gohman98ca4f22009-08-05 01:29:28 +00001237/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001238/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1240 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001241 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001242
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001244}
1245
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001246/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001247/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001248static bool
1249ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1250 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001251 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001252
Dan Gohman98ca4f22009-08-05 01:29:28 +00001253 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001254}
1255
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001256/// IsCalleePop - Determines whether the callee is required to pop its
1257/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001258bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001259 if (IsVarArg)
1260 return false;
1261
Dan Gohman095cc292008-09-13 01:54:27 +00001262 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001263 default:
1264 return false;
1265 case CallingConv::X86_StdCall:
1266 return !Subtarget->is64Bit();
1267 case CallingConv::X86_FastCall:
1268 return !Subtarget->is64Bit();
1269 case CallingConv::Fast:
1270 return PerformTailCallOpt;
1271 }
1272}
1273
Dan Gohman095cc292008-09-13 01:54:27 +00001274/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1275/// given CallingConvention value.
1276CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001277 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001278 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001279 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001280 else
1281 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001282 }
1283
Gordon Henriksen86737662008-01-05 16:56:59 +00001284 if (CC == CallingConv::X86_FastCall)
1285 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001286 else if (CC == CallingConv::Fast)
1287 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001288 else
1289 return CC_X86_32_C;
1290}
1291
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292/// NameDecorationForCallConv - Selects the appropriate decoration to
1293/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001294NameDecorationStyle
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295X86TargetLowering::NameDecorationForCallConv(unsigned CallConv) {
1296 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001297 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001299 return StdCall;
1300 return None;
1301}
1302
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001303
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001304/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1305/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001306/// the specific parameter attribute. The copy will be passed as a byval
1307/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001308static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001309CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001310 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1311 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001313 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001314 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001315}
1316
Dan Gohman98ca4f22009-08-05 01:29:28 +00001317SDValue
1318X86TargetLowering::LowerMemArgument(SDValue Chain,
1319 unsigned CallConv,
1320 const SmallVectorImpl<ISD::InputArg> &Ins,
1321 DebugLoc dl, SelectionDAG &DAG,
1322 const CCValAssign &VA,
1323 MachineFrameInfo *MFI,
1324 unsigned i) {
1325
Rafael Espindola7effac52007-09-14 15:48:13 +00001326 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1328 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001329 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001330 EVT ValVT;
1331
1332 // If value is passed by pointer we have address passed instead of the value
1333 // itself.
1334 if (VA.getLocInfo() == CCValAssign::Indirect)
1335 ValVT = VA.getLocVT();
1336 else
1337 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001338
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001339 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001340 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001341 // In case of tail call optimization mark all arguments mutable. Since they
1342 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001343 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001344 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001345 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001346 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001347 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001348 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001349 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001350}
1351
Dan Gohman475871a2008-07-27 21:46:04 +00001352SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353X86TargetLowering::LowerFormalArguments(SDValue Chain,
1354 unsigned CallConv,
1355 bool isVarArg,
1356 const SmallVectorImpl<ISD::InputArg> &Ins,
1357 DebugLoc dl,
1358 SelectionDAG &DAG,
1359 SmallVectorImpl<SDValue> &InVals) {
1360
Evan Cheng1bc78042006-04-26 01:20:17 +00001361 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001363
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 const Function* Fn = MF.getFunction();
1365 if (Fn->hasExternalLinkage() &&
1366 Subtarget->isTargetCygMing() &&
1367 Fn->getName() == "main")
1368 FuncInfo->setForceFramePointer(true);
1369
1370 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001371 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001372
Evan Cheng1bc78042006-04-26 01:20:17 +00001373 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001374 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001375 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001378 "Var args not supported with calling convention fastcc");
1379
Chris Lattner638402b2007-02-28 07:00:42 +00001380 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001381 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1383 ArgLocs, *DAG.getContext());
1384 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Chris Lattnerf39f7712007-02-28 05:46:49 +00001386 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001387 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001388 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1389 CCValAssign &VA = ArgLocs[i];
1390 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1391 // places.
1392 assert(VA.getValNo() != LastVal &&
1393 "Don't support value assigned to multiple locs yet");
1394 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Chris Lattnerf39f7712007-02-28 05:46:49 +00001396 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001398 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001400 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001405 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001406 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001407 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001408 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001409 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1410 RC = X86::VR64RegisterClass;
1411 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001412 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001413
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001414 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001415 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Chris Lattnerf39f7712007-02-28 05:46:49 +00001417 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1418 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1419 // right size.
1420 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001421 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001422 DAG.getValueType(VA.getValVT()));
1423 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001424 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001425 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001426 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001427 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001428
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001429 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001430 // Handle MMX values passed in XMM regs.
1431 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1433 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001434 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1435 } else
1436 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001437 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001438 } else {
1439 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001441 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001442
1443 // If value is passed via pointer - do a load.
1444 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001445 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001448 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001449
Dan Gohman61a92132008-04-21 23:59:07 +00001450 // The x86-64 ABI for returning structs by value requires that we copy
1451 // the sret argument into %rax for the return. Save the argument into
1452 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001453 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001454 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1455 unsigned Reg = FuncInfo->getSRetReturnReg();
1456 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001458 FuncInfo->setSRetReturnReg(Reg);
1459 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001462 }
1463
Chris Lattnerf39f7712007-02-28 05:46:49 +00001464 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001465 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001467 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001468
Evan Cheng1bc78042006-04-26 01:20:17 +00001469 // If the function takes variable number of arguments, make a frame index for
1470 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001471 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001473 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1474 }
1475 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001476 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1477
1478 // FIXME: We should really autogenerate these arrays
1479 static const unsigned GPR64ArgRegsWin64[] = {
1480 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001482 static const unsigned XMMArgRegsWin64[] = {
1483 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1484 };
1485 static const unsigned GPR64ArgRegs64Bit[] = {
1486 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1487 };
1488 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001489 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1490 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1491 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001492 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1493
1494 if (IsWin64) {
1495 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1496 GPR64ArgRegs = GPR64ArgRegsWin64;
1497 XMMArgRegs = XMMArgRegsWin64;
1498 } else {
1499 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1500 GPR64ArgRegs = GPR64ArgRegs64Bit;
1501 XMMArgRegs = XMMArgRegs64Bit;
1502 }
1503 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1504 TotalNumIntRegs);
1505 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1506 TotalNumXMMRegs);
1507
Devang Patel578efa92009-06-05 21:57:13 +00001508 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001509 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001510 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001511 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001512 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001513 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001514 // Kernel mode asks for SSE to be disabled, so don't push them
1515 // on the stack.
1516 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001517
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 // For X86-64, if there are vararg parameters that are passed via
1519 // registers, then we must store them to their spots on the stack so they
1520 // may be loaded by deferencing the result of va_next.
1521 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001522 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1523 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1524 TotalNumXMMRegs * 16, 16);
1525
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001527 SmallVector<SDValue, 8> MemOps;
1528 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001529 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001530 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001531 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1532 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001533 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1534 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001536 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001537 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmand6708ea2009-08-15 01:38:56 +00001538 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
1539 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001540 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001541 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543
Dan Gohmand6708ea2009-08-15 01:38:56 +00001544 if (!MemOps.empty())
1545 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1546 &MemOps[0], MemOps.size());
1547
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 // Now store the XMM (fp + vector) parameter registers.
Dan Gohmand6708ea2009-08-15 01:38:56 +00001549 SmallVector<SDValue, 11> SaveXMMOps;
1550 SaveXMMOps.push_back(Chain);
1551
1552 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1553 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1554 SaveXMMOps.push_back(ALVal);
1555
1556 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1557 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
1558
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001560 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1561 X86::VR128RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001563 SaveXMMOps.push_back(Val);
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 }
Dan Gohmand6708ea2009-08-15 01:38:56 +00001565 Chain = DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, MVT::Other,
1566 &SaveXMMOps[0], SaveXMMOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001569
Gordon Henriksen86737662008-01-05 16:56:59 +00001570 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001573 BytesCallerReserves = 0;
1574 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001575 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001576 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001577 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001578 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001579 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001580 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001581
Gordon Henriksen86737662008-01-05 16:56:59 +00001582 if (!Is64Bit) {
1583 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001585 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1586 }
Evan Cheng25caf632006-05-23 21:06:34 +00001587
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001588 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001589
Dan Gohman98ca4f22009-08-05 01:29:28 +00001590 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001591}
1592
Dan Gohman475871a2008-07-27 21:46:04 +00001593SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1595 SDValue StackPtr, SDValue Arg,
1596 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001597 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001599 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001600 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001601 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001602 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001603 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001604 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001605 }
Dale Johannesenace16102009-02-03 19:33:06 +00001606 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001607 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001608}
1609
Bill Wendling64e87322009-01-16 19:25:27 +00001610/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001611/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001612SDValue
1613X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001614 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001615 SDValue Chain,
1616 bool IsTailCall,
1617 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001618 int FPDiff,
1619 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001620 if (!IsTailCall || FPDiff==0) return Chain;
1621
1622 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001623 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001624 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001625
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001626 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001627 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001628 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001629}
1630
1631/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1632/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001633static SDValue
1634EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001635 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001636 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001637 // Store the return address to the appropriate stack slot.
1638 if (!FPDiff) return Chain;
1639 // Calculate the new stack slot for the return address.
1640 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001641 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001646 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001647 return Chain;
1648}
1649
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650SDValue
1651X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1652 unsigned CallConv, bool isVarArg, bool isTailCall,
1653 const SmallVectorImpl<ISD::OutputArg> &Outs,
1654 const SmallVectorImpl<ISD::InputArg> &Ins,
1655 DebugLoc dl, SelectionDAG &DAG,
1656 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 MachineFunction &MF = DAG.getMachineFunction();
1659 bool Is64Bit = Subtarget->is64Bit();
1660 bool IsStructRet = CallIsStructReturn(Outs);
1661
1662 assert((!isTailCall ||
1663 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1664 "IsEligibleForTailCallOptimization missed a case!");
1665 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001666 "Var args not supported with calling convention fastcc");
1667
Chris Lattner638402b2007-02-28 07:00:42 +00001668 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001669 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1671 ArgLocs, *DAG.getContext());
1672 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001673
Chris Lattner423c5f42007-02-28 05:31:48 +00001674 // Get a count of how many bytes are to be pushed on the stack.
1675 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001677 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678
Gordon Henriksen86737662008-01-05 16:56:59 +00001679 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001681 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001682 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001683 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1684 FPDiff = NumBytesCallerPushed - NumBytes;
1685
1686 // Set the delta of movement of the returnaddr stackslot.
1687 // But only set if delta is greater than previous delta.
1688 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1689 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1690 }
1691
Chris Lattnere563bbc2008-10-11 22:08:30 +00001692 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman475871a2008-07-27 21:46:04 +00001694 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001695 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001697 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001698
Dan Gohman475871a2008-07-27 21:46:04 +00001699 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1700 SmallVector<SDValue, 8> MemOpChains;
1701 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001702
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001703 // Walk the register/memloc assignments, inserting copies/loads. In the case
1704 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1706 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001707 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 SDValue Arg = Outs[i].Val;
1709 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001710 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001711
Chris Lattner423c5f42007-02-28 05:31:48 +00001712 // Promote the value if needed.
1713 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 case CCValAssign::Full: break;
1716 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001717 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001718 break;
1719 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001720 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001721 break;
1722 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001723 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1724 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1726 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1727 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 } else
1729 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1730 break;
1731 case CCValAssign::BCvt:
1732 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001733 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001734 case CCValAssign::Indirect: {
1735 // Store the argument.
1736 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1737 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1738 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1739 PseudoSourceValue::getFixedStack(FI), 0);
1740 Arg = SpillSlot;
1741 break;
1742 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001743 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001744
Chris Lattner423c5f42007-02-28 05:31:48 +00001745 if (VA.isRegLoc()) {
1746 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1747 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001749 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001750 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001751 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1754 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001755 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001756 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001757 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001758
Evan Cheng32fe1032006-05-25 00:59:30 +00001759 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001760 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001761 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001762
Evan Cheng347d5f72006-04-28 21:29:37 +00001763 // Build a sequence of copy-to-reg nodes chained together with token chain
1764 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001766 // Tail call byval lowering might overwrite argument registers so in case of
1767 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001769 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001771 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001772 InFlag = Chain.getValue(1);
1773 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001774
Chris Lattner951bf7d2009-07-09 02:44:11 +00001775
Chris Lattner88e1fd52009-07-09 04:24:46 +00001776 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001777 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1778 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001780 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1781 DAG.getNode(X86ISD::GlobalBaseReg,
1782 DebugLoc::getUnknownLoc(),
1783 getPointerTy()),
1784 InFlag);
1785 InFlag = Chain.getValue(1);
1786 } else {
1787 // If we are tail calling and generating PIC/GOT style code load the
1788 // address of the callee into ECX. The value in ecx is used as target of
1789 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1790 // for tail calls on PIC/GOT architectures. Normally we would just put the
1791 // address of GOT into ebx and then call target@PLT. But for tail calls
1792 // ebx would be restored (since ebx is callee saved) before jumping to the
1793 // target@PLT.
1794
1795 // Note: The actual moving to ECX is done further down.
1796 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1797 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1798 !G->getGlobal()->hasProtectedVisibility())
1799 Callee = LowerGlobalAddress(Callee, DAG);
1800 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001801 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001802 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001803 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001804
Gordon Henriksen86737662008-01-05 16:56:59 +00001805 if (Is64Bit && isVarArg) {
1806 // From AMD64 ABI document:
1807 // For calls that may call functions that use varargs or stdargs
1808 // (prototype-less calls or calls to functions containing ellipsis (...) in
1809 // the declaration) %al is used as hidden argument to specify the number
1810 // of SSE registers used. The contents of %al do not need to match exactly
1811 // the number of registers, but must be an ubound on the number of SSE
1812 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001813
1814 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001815 // Count the number of XMM registers allocated.
1816 static const unsigned XMMArgRegs[] = {
1817 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1818 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1819 };
1820 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001821 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001822 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001823
Dale Johannesendd64c412009-02-04 00:33:20 +00001824 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001826 InFlag = Chain.getValue(1);
1827 }
1828
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001829
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001830 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 if (isTailCall) {
1832 // Force all the incoming stack arguments to be loaded from the stack
1833 // before any new outgoing arguments are stored to the stack, because the
1834 // outgoing stack slots may alias the incoming argument stack slots, and
1835 // the alias isn't otherwise explicit. This is slightly more conservative
1836 // than necessary, because it means that each store effectively depends
1837 // on every argument instead of just those arguments it would clobber.
1838 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1839
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SmallVector<SDValue, 8> MemOpChains2;
1841 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001843 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001844 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1846 CCValAssign &VA = ArgLocs[i];
1847 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 SDValue Arg = Outs[i].Val;
1850 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 // Create frame index.
1852 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001853 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001854 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001855 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001856
Duncan Sands276dcbd2008-03-21 09:14:45 +00001857 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001858 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001860 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001861 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001862 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001863 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1866 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001867 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001869 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001870 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001871 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001872 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001873 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001874 }
1875 }
1876
1877 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001879 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001880
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001881 // Copy arguments to their registers.
1882 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001884 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 InFlag = Chain.getValue(1);
1886 }
Dan Gohman475871a2008-07-27 21:46:04 +00001887 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001888
Gordon Henriksen86737662008-01-05 16:56:59 +00001889 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001891 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 }
1893
Evan Cheng32fe1032006-05-25 00:59:30 +00001894 // If the callee is a GlobalAddress node (quite common, every direct call is)
1895 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001896 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001897 // We should use extra load for direct calls to dllimported functions in
1898 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001899 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001900 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001901 unsigned char OpFlags = 0;
1902
1903 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1904 // external symbols most go through the PLT in PIC mode. If the symbol
1905 // has hidden or protected visibility, or if it is static or local, then
1906 // we don't need to use the PLT - we can directly call it.
1907 if (Subtarget->isTargetELF() &&
1908 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001909 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001910 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001911 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001912 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1913 Subtarget->getDarwinVers() < 9) {
1914 // PC-relative references to external symbols should go through $stub,
1915 // unless we're building with the leopard linker or later, which
1916 // automatically synthesizes these stubs.
1917 OpFlags = X86II::MO_DARWIN_STUB;
1918 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001919
Chris Lattner74e726e2009-07-09 05:27:35 +00001920 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001921 G->getOffset(), OpFlags);
1922 }
Bill Wendling056292f2008-09-16 21:48:12 +00001923 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001924 unsigned char OpFlags = 0;
1925
1926 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1927 // symbols should go through the PLT.
1928 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001929 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001930 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001931 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001932 Subtarget->getDarwinVers() < 9) {
1933 // PC-relative references to external symbols should go through $stub,
1934 // unless we're building with the leopard linker or later, which
1935 // automatically synthesizes these stubs.
1936 OpFlags = X86II::MO_DARWIN_STUB;
1937 }
1938
Chris Lattner48a7d022009-07-09 05:02:21 +00001939 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1940 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001942 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001943
Dale Johannesendd64c412009-02-04 00:33:20 +00001944 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001945 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001946 Callee,InFlag);
1947 Callee = DAG.getRegister(Opc, getPointerTy());
1948 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001949 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001950 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Chris Lattnerd96d0722007-02-25 06:40:16 +00001952 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001955
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001957 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1958 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001959 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001960 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001961
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001962 Ops.push_back(Chain);
1963 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001964
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001967
Gordon Henriksen86737662008-01-05 16:56:59 +00001968 // Add argument registers to the end of the list so that they are known live
1969 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001970 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1971 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1972 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001973
Evan Cheng586ccac2008-03-18 23:36:35 +00001974 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001976 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1977
1978 // Add an implicit use of AL for x86 vararg functions.
1979 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00001981
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001983 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001984
Dan Gohman98ca4f22009-08-05 01:29:28 +00001985 if (isTailCall) {
1986 // If this is the first return lowered for this function, add the regs
1987 // to the liveout set for the function.
1988 if (MF.getRegInfo().liveout_empty()) {
1989 SmallVector<CCValAssign, 16> RVLocs;
1990 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1991 *DAG.getContext());
1992 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1993 for (unsigned i = 0; i != RVLocs.size(); ++i)
1994 if (RVLocs[i].isRegLoc())
1995 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
1996 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001997
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 assert(((Callee.getOpcode() == ISD::Register &&
1999 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2000 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2001 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2002 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2003 "Expecting an global address, external symbol, or register");
2004
2005 return DAG.getNode(X86ISD::TC_RETURN, dl,
2006 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 }
2008
Dale Johannesenace16102009-02-03 19:33:06 +00002009 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002010 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002011
Chris Lattner2d297092006-05-23 18:50:38 +00002012 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002013 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002017 // If this is is a call to a struct-return function, the callee
2018 // pops the hidden struct pointer, so we have to push it back.
2019 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002020 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002021 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002022 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002023
Gordon Henriksenae636f82008-01-03 16:47:34 +00002024 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002025 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002026 DAG.getIntPtrConstant(NumBytes, true),
2027 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2028 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002029 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002030 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002031
Chris Lattner3085e152007-02-25 08:59:22 +00002032 // Handle result values, copying them out of physregs into vregs that we
2033 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2035 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036}
2037
Evan Cheng25ab6902006-09-08 06:48:29 +00002038
2039//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002040// Fast Calling Convention (tail call) implementation
2041//===----------------------------------------------------------------------===//
2042
2043// Like std call, callee cleans arguments, convention except that ECX is
2044// reserved for storing the tail called function address. Only 2 registers are
2045// free for argument passing (inreg). Tail call optimization is performed
2046// provided:
2047// * tailcallopt is enabled
2048// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002049// On X86_64 architecture with GOT-style position independent code only local
2050// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002051// To keep the stack aligned according to platform abi the function
2052// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2053// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002054// If a tail called function callee has more arguments than the caller the
2055// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002056// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002057// original REtADDR, but before the saved framepointer or the spilled registers
2058// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2059// stack layout:
2060// arg1
2061// arg2
2062// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002063// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002064// move area ]
2065// (possible EBP)
2066// ESI
2067// EDI
2068// local1 ..
2069
2070/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2071/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002072unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002073 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002074 MachineFunction &MF = DAG.getMachineFunction();
2075 const TargetMachine &TM = MF.getTarget();
2076 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2077 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002078 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002079 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002080 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002081 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2082 // Number smaller than 12 so just add the difference.
2083 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2084 } else {
2085 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002086 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002087 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002089 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002090}
2091
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2093/// for tail call optimization. Targets which want to do tail call
2094/// optimization should implement this function.
2095bool
2096X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2097 unsigned CalleeCC,
2098 bool isVarArg,
2099 const SmallVectorImpl<ISD::InputArg> &Ins,
2100 SelectionDAG& DAG) const {
2101 MachineFunction &MF = DAG.getMachineFunction();
2102 unsigned CallerCC = MF.getFunction()->getCallingConv();
2103 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104}
2105
Dan Gohman3df24e62008-09-03 23:12:08 +00002106FastISel *
2107X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002108 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002109 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002110 DenseMap<const Value *, unsigned> &vm,
2111 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002112 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002113 DenseMap<const AllocaInst *, int> &am
2114#ifndef NDEBUG
2115 , SmallSet<Instruction*, 8> &cil
2116#endif
2117 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002118 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002119#ifndef NDEBUG
2120 , cil
2121#endif
2122 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002123}
2124
2125
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002126//===----------------------------------------------------------------------===//
2127// Other Lowering Hooks
2128//===----------------------------------------------------------------------===//
2129
2130
Dan Gohman475871a2008-07-27 21:46:04 +00002131SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2134 int ReturnAddrIndex = FuncInfo->getRAIndex();
2135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002136 if (ReturnAddrIndex == 0) {
2137 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002138 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002139 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002140 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002141 }
2142
Evan Cheng25ab6902006-09-08 06:48:29 +00002143 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002144}
2145
2146
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002147bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2148 bool hasSymbolicDisplacement) {
2149 // Offset should fit into 32 bit immediate field.
2150 if (!isInt32(Offset))
2151 return false;
2152
2153 // If we don't have a symbolic displacement - we don't have any extra
2154 // restrictions.
2155 if (!hasSymbolicDisplacement)
2156 return true;
2157
2158 // FIXME: Some tweaks might be needed for medium code model.
2159 if (M != CodeModel::Small && M != CodeModel::Kernel)
2160 return false;
2161
2162 // For small code model we assume that latest object is 16MB before end of 31
2163 // bits boundary. We may also accept pretty large negative constants knowing
2164 // that all objects are in the positive half of address space.
2165 if (M == CodeModel::Small && Offset < 16*1024*1024)
2166 return true;
2167
2168 // For kernel code model we know that all object resist in the negative half
2169 // of 32bits address space. We may not accept negative offsets, since they may
2170 // be just off and we may accept pretty large positive ones.
2171 if (M == CodeModel::Kernel && Offset > 0)
2172 return true;
2173
2174 return false;
2175}
2176
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002177/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2178/// specific condition code, returning the condition code and the LHS/RHS of the
2179/// comparison to make.
2180static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2181 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002182 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002183 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2184 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2185 // X > -1 -> X == 0, jump !sign.
2186 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002187 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002188 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2189 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002190 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002191 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002192 // X < 1 -> X <= 0
2193 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002194 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002195 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002196 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002197
Evan Chengd9558e02006-01-06 00:43:03 +00002198 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002199 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002200 case ISD::SETEQ: return X86::COND_E;
2201 case ISD::SETGT: return X86::COND_G;
2202 case ISD::SETGE: return X86::COND_GE;
2203 case ISD::SETLT: return X86::COND_L;
2204 case ISD::SETLE: return X86::COND_LE;
2205 case ISD::SETNE: return X86::COND_NE;
2206 case ISD::SETULT: return X86::COND_B;
2207 case ISD::SETUGT: return X86::COND_A;
2208 case ISD::SETULE: return X86::COND_BE;
2209 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002210 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002212
Chris Lattner4c78e022008-12-23 23:42:27 +00002213 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002214
Chris Lattner4c78e022008-12-23 23:42:27 +00002215 // If LHS is a foldable load, but RHS is not, flip the condition.
2216 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2217 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2218 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2219 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002220 }
2221
Chris Lattner4c78e022008-12-23 23:42:27 +00002222 switch (SetCCOpcode) {
2223 default: break;
2224 case ISD::SETOLT:
2225 case ISD::SETOLE:
2226 case ISD::SETUGT:
2227 case ISD::SETUGE:
2228 std::swap(LHS, RHS);
2229 break;
2230 }
2231
2232 // On a floating point condition, the flags are set as follows:
2233 // ZF PF CF op
2234 // 0 | 0 | 0 | X > Y
2235 // 0 | 0 | 1 | X < Y
2236 // 1 | 0 | 0 | X == Y
2237 // 1 | 1 | 1 | unordered
2238 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002239 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002240 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002241 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 case ISD::SETOLT: // flipped
2243 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002245 case ISD::SETOLE: // flipped
2246 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002248 case ISD::SETUGT: // flipped
2249 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002250 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002251 case ISD::SETUGE: // flipped
2252 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002253 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002254 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002255 case ISD::SETNE: return X86::COND_NE;
2256 case ISD::SETUO: return X86::COND_P;
2257 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002258 }
Evan Chengd9558e02006-01-06 00:43:03 +00002259}
2260
Evan Cheng4a460802006-01-11 00:33:36 +00002261/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2262/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002263/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002264static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002265 switch (X86CC) {
2266 default:
2267 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002268 case X86::COND_B:
2269 case X86::COND_BE:
2270 case X86::COND_E:
2271 case X86::COND_P:
2272 case X86::COND_A:
2273 case X86::COND_AE:
2274 case X86::COND_NE:
2275 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002276 return true;
2277 }
2278}
2279
Nate Begeman9008ca62009-04-27 18:41:29 +00002280/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2281/// the specified range (L, H].
2282static bool isUndefOrInRange(int Val, int Low, int Hi) {
2283 return (Val < 0) || (Val >= Low && Val < Hi);
2284}
2285
2286/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2287/// specified value.
2288static bool isUndefOrEqual(int Val, int CmpVal) {
2289 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002290 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002291 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002292}
2293
Nate Begeman9008ca62009-04-27 18:41:29 +00002294/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2295/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2296/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002297static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002299 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002300 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002301 return (Mask[0] < 2 && Mask[1] < 2);
2302 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002303}
2304
Nate Begeman9008ca62009-04-27 18:41:29 +00002305bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2306 SmallVector<int, 8> M;
2307 N->getMask(M);
2308 return ::isPSHUFDMask(M, N->getValueType(0));
2309}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002310
Nate Begeman9008ca62009-04-27 18:41:29 +00002311/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2312/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002313static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002314 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002315 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002316
2317 // Lower quadword copied in order or undef.
2318 for (int i = 0; i != 4; ++i)
2319 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002320 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002321
Evan Cheng506d3df2006-03-29 23:07:14 +00002322 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002323 for (int i = 4; i != 8; ++i)
2324 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002325 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002326
Evan Cheng506d3df2006-03-29 23:07:14 +00002327 return true;
2328}
2329
Nate Begeman9008ca62009-04-27 18:41:29 +00002330bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2331 SmallVector<int, 8> M;
2332 N->getMask(M);
2333 return ::isPSHUFHWMask(M, N->getValueType(0));
2334}
Evan Cheng506d3df2006-03-29 23:07:14 +00002335
Nate Begeman9008ca62009-04-27 18:41:29 +00002336/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2337/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002338static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002340 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002341
Rafael Espindola15684b22009-04-24 12:40:33 +00002342 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002343 for (int i = 4; i != 8; ++i)
2344 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002345 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002346
Rafael Espindola15684b22009-04-24 12:40:33 +00002347 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002348 for (int i = 0; i != 4; ++i)
2349 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002350 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002351
Rafael Espindola15684b22009-04-24 12:40:33 +00002352 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002353}
2354
Nate Begeman9008ca62009-04-27 18:41:29 +00002355bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2356 SmallVector<int, 8> M;
2357 N->getMask(M);
2358 return ::isPSHUFLWMask(M, N->getValueType(0));
2359}
2360
Evan Cheng14aed5e2006-03-24 01:18:28 +00002361/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2362/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002363static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002364 int NumElems = VT.getVectorNumElements();
2365 if (NumElems != 2 && NumElems != 4)
2366 return false;
2367
2368 int Half = NumElems / 2;
2369 for (int i = 0; i < Half; ++i)
2370 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002371 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002372 for (int i = Half; i < NumElems; ++i)
2373 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002374 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002375
Evan Cheng14aed5e2006-03-24 01:18:28 +00002376 return true;
2377}
2378
Nate Begeman9008ca62009-04-27 18:41:29 +00002379bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2380 SmallVector<int, 8> M;
2381 N->getMask(M);
2382 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002383}
2384
Evan Cheng213d2cf2007-05-17 18:45:50 +00002385/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002386/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2387/// half elements to come from vector 1 (which would equal the dest.) and
2388/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002389static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 int NumElems = VT.getVectorNumElements();
2391
2392 if (NumElems != 2 && NumElems != 4)
2393 return false;
2394
2395 int Half = NumElems / 2;
2396 for (int i = 0; i < Half; ++i)
2397 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002398 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002399 for (int i = Half; i < NumElems; ++i)
2400 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002401 return false;
2402 return true;
2403}
2404
Nate Begeman9008ca62009-04-27 18:41:29 +00002405static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2406 SmallVector<int, 8> M;
2407 N->getMask(M);
2408 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002409}
2410
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002411/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2412/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002413bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2414 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002415 return false;
2416
Evan Cheng2064a2b2006-03-28 06:50:32 +00002417 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2419 isUndefOrEqual(N->getMaskElt(1), 7) &&
2420 isUndefOrEqual(N->getMaskElt(2), 2) &&
2421 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002422}
2423
Evan Cheng5ced1d82006-04-06 23:23:56 +00002424/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2425/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002426bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2427 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002428
Evan Cheng5ced1d82006-04-06 23:23:56 +00002429 if (NumElems != 2 && NumElems != 4)
2430 return false;
2431
Evan Chengc5cdff22006-04-07 21:53:05 +00002432 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002433 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002435
Evan Chengc5cdff22006-04-07 21:53:05 +00002436 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002437 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002438 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002439
2440 return true;
2441}
2442
2443/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002444/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2445/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002446bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2447 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002448
Evan Cheng5ced1d82006-04-06 23:23:56 +00002449 if (NumElems != 2 && NumElems != 4)
2450 return false;
2451
Evan Chengc5cdff22006-04-07 21:53:05 +00002452 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002453 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002455
Nate Begeman9008ca62009-04-27 18:41:29 +00002456 for (unsigned i = 0; i < NumElems/2; ++i)
2457 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002458 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002459
2460 return true;
2461}
2462
Nate Begeman9008ca62009-04-27 18:41:29 +00002463/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2464/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2465/// <2, 3, 2, 3>
2466bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2467 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2468
2469 if (NumElems != 4)
2470 return false;
2471
2472 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2473 isUndefOrEqual(N->getMaskElt(1), 3) &&
2474 isUndefOrEqual(N->getMaskElt(2), 2) &&
2475 isUndefOrEqual(N->getMaskElt(3), 3);
2476}
2477
Evan Cheng0038e592006-03-28 00:39:58 +00002478/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2479/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002480static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002481 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002483 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002484 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002485
2486 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2487 int BitI = Mask[i];
2488 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002489 if (!isUndefOrEqual(BitI, j))
2490 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002491 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002492 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002493 return false;
2494 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002495 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002496 return false;
2497 }
Evan Cheng0038e592006-03-28 00:39:58 +00002498 }
Evan Cheng0038e592006-03-28 00:39:58 +00002499 return true;
2500}
2501
Nate Begeman9008ca62009-04-27 18:41:29 +00002502bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2503 SmallVector<int, 8> M;
2504 N->getMask(M);
2505 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002506}
2507
Evan Cheng4fcb9222006-03-28 02:43:26 +00002508/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2509/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Owen Andersone50ed302009-08-10 22:56:29 +00002510static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002511 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002513 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002514 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002515
2516 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2517 int BitI = Mask[i];
2518 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002519 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002520 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002521 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002522 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002523 return false;
2524 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002525 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002526 return false;
2527 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002528 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002529 return true;
2530}
2531
Nate Begeman9008ca62009-04-27 18:41:29 +00002532bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2533 SmallVector<int, 8> M;
2534 N->getMask(M);
2535 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002536}
2537
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002538/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2539/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2540/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002541static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002542 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002543 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002544 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002545
2546 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2547 int BitI = Mask[i];
2548 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002549 if (!isUndefOrEqual(BitI, j))
2550 return false;
2551 if (!isUndefOrEqual(BitI1, j))
2552 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002553 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002554 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002555}
2556
Nate Begeman9008ca62009-04-27 18:41:29 +00002557bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2558 SmallVector<int, 8> M;
2559 N->getMask(M);
2560 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2561}
2562
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002563/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2564/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2565/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002566static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002568 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2569 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002570
2571 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2572 int BitI = Mask[i];
2573 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002574 if (!isUndefOrEqual(BitI, j))
2575 return false;
2576 if (!isUndefOrEqual(BitI1, j))
2577 return false;
2578 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002579 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002580}
2581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2583 SmallVector<int, 8> M;
2584 N->getMask(M);
2585 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2586}
2587
Evan Cheng017dcc62006-04-21 01:05:10 +00002588/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2589/// specifies a shuffle of elements that is suitable for input to MOVSS,
2590/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002591static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002592 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002593 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002594
2595 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002596
2597 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002598 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002599
2600 for (int i = 1; i < NumElts; ++i)
2601 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002602 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002603
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002604 return true;
2605}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002606
Nate Begeman9008ca62009-04-27 18:41:29 +00002607bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2608 SmallVector<int, 8> M;
2609 N->getMask(M);
2610 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002611}
2612
Evan Cheng017dcc62006-04-21 01:05:10 +00002613/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2614/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002615/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002616static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002617 bool V2IsSplat = false, bool V2IsUndef = false) {
2618 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002619 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002620 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002621
2622 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002623 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002624
2625 for (int i = 1; i < NumOps; ++i)
2626 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2627 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2628 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002629 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002630
Evan Cheng39623da2006-04-20 08:58:49 +00002631 return true;
2632}
2633
Nate Begeman9008ca62009-04-27 18:41:29 +00002634static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002635 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 SmallVector<int, 8> M;
2637 N->getMask(M);
2638 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002639}
2640
Evan Chengd9539472006-04-14 21:59:03 +00002641/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2642/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002643bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2644 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002645 return false;
2646
2647 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002648 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002649 int Elt = N->getMaskElt(i);
2650 if (Elt >= 0 && Elt != 1)
2651 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002652 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002653
2654 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002655 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002656 int Elt = N->getMaskElt(i);
2657 if (Elt >= 0 && Elt != 3)
2658 return false;
2659 if (Elt == 3)
2660 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002661 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002662 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002664 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002665}
2666
2667/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2668/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002669bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2670 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002671 return false;
2672
2673 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 for (unsigned i = 0; i < 2; ++i)
2675 if (N->getMaskElt(i) > 0)
2676 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002677
2678 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002679 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Elt = N->getMaskElt(i);
2681 if (Elt >= 0 && Elt != 2)
2682 return false;
2683 if (Elt == 2)
2684 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002685 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002687 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002688}
2689
Evan Cheng0b457f02008-09-25 20:50:48 +00002690/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2691/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002692bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2693 int e = N->getValueType(0).getVectorNumElements() / 2;
2694
2695 for (int i = 0; i < e; ++i)
2696 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002697 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (int i = 0; i < e; ++i)
2699 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002700 return false;
2701 return true;
2702}
2703
Evan Cheng63d33002006-03-22 08:01:21 +00002704/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2705/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2706/// instructions.
2707unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2709 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2710
Evan Chengb9df0ca2006-03-22 02:53:00 +00002711 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2712 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 for (int i = 0; i < NumOperands; ++i) {
2714 int Val = SVOp->getMaskElt(NumOperands-i-1);
2715 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002716 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002717 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002718 if (i != NumOperands - 1)
2719 Mask <<= Shift;
2720 }
Evan Cheng63d33002006-03-22 08:01:21 +00002721 return Mask;
2722}
2723
Evan Cheng506d3df2006-03-29 23:07:14 +00002724/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2725/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2726/// instructions.
2727unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002729 unsigned Mask = 0;
2730 // 8 nodes, but we only care about the last 4.
2731 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 int Val = SVOp->getMaskElt(i);
2733 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002734 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002735 if (i != 4)
2736 Mask <<= 2;
2737 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002738 return Mask;
2739}
2740
2741/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2742/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2743/// instructions.
2744unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002746 unsigned Mask = 0;
2747 // 8 nodes, but we only care about the first 4.
2748 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002749 int Val = SVOp->getMaskElt(i);
2750 if (Val >= 0)
2751 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002752 if (i != 0)
2753 Mask <<= 2;
2754 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002755 return Mask;
2756}
2757
Evan Cheng37b73872009-07-30 08:33:02 +00002758/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2759/// constant +0.0.
2760bool X86::isZeroNode(SDValue Elt) {
2761 return ((isa<ConstantSDNode>(Elt) &&
2762 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2763 (isa<ConstantFPSDNode>(Elt) &&
2764 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2765}
2766
Nate Begeman9008ca62009-04-27 18:41:29 +00002767/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2768/// their permute mask.
2769static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2770 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002771 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002772 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 SmallVector<int, 8> MaskVec;
2774
Nate Begeman5a5ca152009-04-29 05:20:52 +00002775 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 int idx = SVOp->getMaskElt(i);
2777 if (idx < 0)
2778 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002779 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002781 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2785 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002786}
2787
Evan Cheng779ccea2007-12-07 21:30:01 +00002788/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2789/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002790static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002791 unsigned NumElems = VT.getVectorNumElements();
2792 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 int idx = Mask[i];
2794 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002795 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002796 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002798 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002800 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002801}
2802
Evan Cheng533a0aa2006-04-19 20:35:22 +00002803/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2804/// match movhlps. The lower half elements should come from upper half of
2805/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002806/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002807static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2808 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002809 return false;
2810 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002812 return false;
2813 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002815 return false;
2816 return true;
2817}
2818
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002820/// is promoted to a vector. It also returns the LoadSDNode by reference if
2821/// required.
2822static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002823 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2824 return false;
2825 N = N->getOperand(0).getNode();
2826 if (!ISD::isNON_EXTLoad(N))
2827 return false;
2828 if (LD)
2829 *LD = cast<LoadSDNode>(N);
2830 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002831}
2832
Evan Cheng533a0aa2006-04-19 20:35:22 +00002833/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2834/// match movlp{s|d}. The lower half elements should come from lower half of
2835/// V1 (and in order), and the upper half elements should come from the upper
2836/// half of V2 (and in order). And since V1 will become the source of the
2837/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002838static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2839 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002840 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002841 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002842 // Is V2 is a vector load, don't do this transformation. We will try to use
2843 // load folding shufps op.
2844 if (ISD::isNON_EXTLoad(V2))
2845 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002846
Nate Begeman5a5ca152009-04-29 05:20:52 +00002847 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002848
Evan Cheng533a0aa2006-04-19 20:35:22 +00002849 if (NumElems != 2 && NumElems != 4)
2850 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002851 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002853 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002854 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002856 return false;
2857 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002858}
2859
Evan Cheng39623da2006-04-20 08:58:49 +00002860/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2861/// all the same.
2862static bool isSplatVector(SDNode *N) {
2863 if (N->getOpcode() != ISD::BUILD_VECTOR)
2864 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002865
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002867 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2868 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002869 return false;
2870 return true;
2871}
2872
Evan Cheng213d2cf2007-05-17 18:45:50 +00002873/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002874/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002875/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002876static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue V1 = N->getOperand(0);
2878 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002879 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2880 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002884 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2885 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002886 if (Opc != ISD::BUILD_VECTOR ||
2887 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 return false;
2889 } else if (Idx >= 0) {
2890 unsigned Opc = V1.getOpcode();
2891 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2892 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002893 if (Opc != ISD::BUILD_VECTOR ||
2894 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002895 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002896 }
2897 }
2898 return true;
2899}
2900
2901/// getZeroVector - Returns a vector of specified type with all zero elements.
2902///
Owen Andersone50ed302009-08-10 22:56:29 +00002903static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002904 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002905 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002906
Chris Lattner8a594482007-11-25 00:24:49 +00002907 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2908 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002909 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002910 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2912 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002913 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2915 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002916 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002917 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2918 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002919 }
Dale Johannesenace16102009-02-03 19:33:06 +00002920 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002921}
2922
Chris Lattner8a594482007-11-25 00:24:49 +00002923/// getOnesVector - Returns a vector of specified type with all bits set.
2924///
Owen Andersone50ed302009-08-10 22:56:29 +00002925static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002926 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002927
Chris Lattner8a594482007-11-25 00:24:49 +00002928 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2929 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002930 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002931 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002932 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002933 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002934 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002936 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002937}
2938
2939
Evan Cheng39623da2006-04-20 08:58:49 +00002940/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2941/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002942static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002943 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002945
Evan Cheng39623da2006-04-20 08:58:49 +00002946 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 SmallVector<int, 8> MaskVec;
2948 SVOp->getMask(MaskVec);
2949
Nate Begeman5a5ca152009-04-29 05:20:52 +00002950 for (unsigned i = 0; i != NumElems; ++i) {
2951 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 MaskVec[i] = NumElems;
2953 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002954 }
Evan Cheng39623da2006-04-20 08:58:49 +00002955 }
Evan Cheng39623da2006-04-20 08:58:49 +00002956 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2958 SVOp->getOperand(1), &MaskVec[0]);
2959 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002960}
2961
Evan Cheng017dcc62006-04-21 01:05:10 +00002962/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2963/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002964static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 SDValue V2) {
2966 unsigned NumElems = VT.getVectorNumElements();
2967 SmallVector<int, 8> Mask;
2968 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002969 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 Mask.push_back(i);
2971 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002972}
2973
Nate Begeman9008ca62009-04-27 18:41:29 +00002974/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002975static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002976 SDValue V2) {
2977 unsigned NumElems = VT.getVectorNumElements();
2978 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002979 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 Mask.push_back(i);
2981 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002982 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002984}
2985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002987static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 SDValue V2) {
2989 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002990 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002992 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 Mask.push_back(i + Half);
2994 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002995 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002996 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002997}
2998
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002999/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00003000static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
3001 bool HasSSE2) {
3002 if (SV->getValueType(0).getVectorNumElements() <= 4)
3003 return SDValue(SV, 0);
3004
Owen Anderson825b72b2009-08-11 20:47:22 +00003005 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003006 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 DebugLoc dl = SV->getDebugLoc();
3008 SDValue V1 = SV->getOperand(0);
3009 int NumElems = VT.getVectorNumElements();
3010 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003011
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 // unpack elements to the correct location
3013 while (NumElems > 4) {
3014 if (EltNo < NumElems/2) {
3015 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3016 } else {
3017 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3018 EltNo -= NumElems/2;
3019 }
3020 NumElems >>= 1;
3021 }
3022
3023 // Perform the splat.
3024 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003025 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003026 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3027 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003028}
3029
Evan Chengba05f722006-04-21 23:03:30 +00003030/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003031/// vector of zero or undef vector. This produces a shuffle where the low
3032/// element of V2 is swizzled into the zero/undef vector, landing at element
3033/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003034static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003035 bool isZero, bool HasSSE2,
3036 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003039 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3040 unsigned NumElems = VT.getVectorNumElements();
3041 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003042 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003043 // If this is the insertion idx, put the low elt of V2 here.
3044 MaskVec.push_back(i == Idx ? NumElems : i);
3045 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003046}
3047
Evan Chengf26ffe92008-05-29 08:22:04 +00003048/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3049/// a shuffle that is zero.
3050static
Nate Begeman9008ca62009-04-27 18:41:29 +00003051unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3052 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003053 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003055 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003056 int Idx = SVOp->getMaskElt(Index);
3057 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003058 ++NumZeros;
3059 continue;
3060 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003061 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003062 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003063 ++NumZeros;
3064 else
3065 break;
3066 }
3067 return NumZeros;
3068}
3069
3070/// isVectorShift - Returns true if the shuffle can be implemented as a
3071/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003072/// FIXME: split into pslldqi, psrldqi, palignr variants.
3073static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003074 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003076
3077 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003079 if (!NumZeros) {
3080 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003082 if (!NumZeros)
3083 return false;
3084 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003085 bool SeenV1 = false;
3086 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003087 for (int i = NumZeros; i < NumElems; ++i) {
3088 int Val = isLeft ? (i - NumZeros) : i;
3089 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3090 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003091 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003093 SeenV1 = true;
3094 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003095 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003096 SeenV2 = true;
3097 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003099 return false;
3100 }
3101 if (SeenV1 && SeenV2)
3102 return false;
3103
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003105 ShAmt = NumZeros;
3106 return true;
3107}
3108
3109
Evan Chengc78d3b42006-04-24 18:01:45 +00003110/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3111///
Dan Gohman475871a2008-07-27 21:46:04 +00003112static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003113 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003114 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003115 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003116 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003117
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003118 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003119 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003120 bool First = true;
3121 for (unsigned i = 0; i < 16; ++i) {
3122 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3123 if (ThisIsNonZero && First) {
3124 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003125 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003126 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003128 First = false;
3129 }
3130
3131 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003132 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003133 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3134 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003135 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003137 }
3138 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3140 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3141 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003142 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 } else
3145 ThisElt = LastElt;
3146
Gabor Greifba36cb52008-08-28 21:40:38 +00003147 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003149 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003150 }
3151 }
3152
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003154}
3155
Bill Wendlinga348c562007-03-22 18:42:45 +00003156/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003157///
Dan Gohman475871a2008-07-27 21:46:04 +00003158static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003159 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003160 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003161 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003162 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003163
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003164 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003165 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003166 bool First = true;
3167 for (unsigned i = 0; i < 8; ++i) {
3168 bool isNonZero = (NonZeros & (1 << i)) != 0;
3169 if (isNonZero) {
3170 if (First) {
3171 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003173 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003175 First = false;
3176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003177 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003179 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003180 }
3181 }
3182
3183 return V;
3184}
3185
Evan Chengf26ffe92008-05-29 08:22:04 +00003186/// getVShift - Return a vector logical shift node.
3187///
Owen Andersone50ed302009-08-10 22:56:29 +00003188static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 unsigned NumBits, SelectionDAG &DAG,
3190 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003191 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003192 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003193 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003194 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3195 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3196 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003197 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003198}
3199
Dan Gohman475871a2008-07-27 21:46:04 +00003200SDValue
3201X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003202 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003203 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003204 if (ISD::isBuildVectorAllZeros(Op.getNode())
3205 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003206 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3207 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3208 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003210 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003211
Gabor Greifba36cb52008-08-28 21:40:38 +00003212 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003213 return getOnesVector(Op.getValueType(), DAG, dl);
3214 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003215 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003216
Owen Andersone50ed302009-08-10 22:56:29 +00003217 EVT VT = Op.getValueType();
3218 EVT ExtVT = VT.getVectorElementType();
3219 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003220
3221 unsigned NumElems = Op.getNumOperands();
3222 unsigned NumZero = 0;
3223 unsigned NumNonZero = 0;
3224 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003225 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003226 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003227 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003228 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003229 if (Elt.getOpcode() == ISD::UNDEF)
3230 continue;
3231 Values.insert(Elt);
3232 if (Elt.getOpcode() != ISD::Constant &&
3233 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003234 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003235 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003236 NumZero++;
3237 else {
3238 NonZeros |= (1 << i);
3239 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003240 }
3241 }
3242
Dan Gohman7f321562007-06-25 16:23:39 +00003243 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003244 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003245 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003246 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003247
Chris Lattner67f453a2008-03-09 05:42:06 +00003248 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003249 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003250 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003251 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003252
Chris Lattner62098042008-03-09 01:05:04 +00003253 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3254 // the value are obviously zero, truncate the value to i32 and do the
3255 // insertion that way. Only do this if the value is non-constant or if the
3256 // value is a constant being inserted into element 0. It is cheaper to do
3257 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003259 (!IsAllConstants || Idx == 0)) {
3260 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3261 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3263 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003264
Chris Lattner62098042008-03-09 01:05:04 +00003265 // Truncate the value (which may itself be a constant) to i32, and
3266 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003268 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003269 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3270 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003271
Chris Lattner62098042008-03-09 01:05:04 +00003272 // Now we have our 32-bit value zero extended in the low element of
3273 // a vector. If Idx != 0, swizzle it into place.
3274 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003275 SmallVector<int, 4> Mask;
3276 Mask.push_back(Idx);
3277 for (unsigned i = 1; i != VecElts; ++i)
3278 Mask.push_back(i);
3279 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3280 DAG.getUNDEF(Item.getValueType()),
3281 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003282 }
Dale Johannesenace16102009-02-03 19:33:06 +00003283 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003284 }
3285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003286
Chris Lattner19f79692008-03-08 22:59:52 +00003287 // If we have a constant or non-constant insertion into the low element of
3288 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3289 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003290 // depending on what the source datatype is.
3291 if (Idx == 0) {
3292 if (NumZero == 0) {
3293 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3295 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003296 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3297 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3298 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3299 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3301 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3302 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003303 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3304 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3305 Subtarget->hasSSE2(), DAG);
3306 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3307 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003308 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003309
3310 // Is it a vector logical left shift?
3311 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003312 X86::isZeroNode(Op.getOperand(0)) &&
3313 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003314 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003315 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003316 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003317 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003318 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003319 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003320
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003321 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003322 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003323
Chris Lattner19f79692008-03-08 22:59:52 +00003324 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3325 // is a non-constant being inserted into an element other than the low one,
3326 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3327 // movd/movss) to move this into the low element, then shuffle it into
3328 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003329 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003330 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003331
Evan Cheng0db9fe62006-04-25 20:13:52 +00003332 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003333 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3334 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003336 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003337 MaskVec.push_back(i == Idx ? 0 : 1);
3338 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003339 }
3340 }
3341
Chris Lattner67f453a2008-03-09 05:42:06 +00003342 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3343 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003344 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003345
Dan Gohmana3941172007-07-24 22:55:08 +00003346 // A vector full of immediates; various special cases are already
3347 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003348 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003349 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003350
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003351 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003352 if (EVTBits == 64) {
3353 if (NumNonZero == 1) {
3354 // One half is zero or undef.
3355 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003356 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003357 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003358 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3359 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003360 }
Dan Gohman475871a2008-07-27 21:46:04 +00003361 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003362 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363
3364 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003365 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003367 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003368 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 }
3370
Bill Wendling826f36f2007-03-28 00:57:11 +00003371 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003373 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003374 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003375 }
3376
3377 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003378 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003379 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380 if (NumElems == 4 && NumZero > 0) {
3381 for (unsigned i = 0; i < 4; ++i) {
3382 bool isZero = !(NonZeros & (1 << i));
3383 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003384 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003385 else
Dale Johannesenace16102009-02-03 19:33:06 +00003386 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003387 }
3388
3389 for (unsigned i = 0; i < 2; ++i) {
3390 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3391 default: break;
3392 case 0:
3393 V[i] = V[i*2]; // Must be a zero vector.
3394 break;
3395 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 break;
3398 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003399 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003400 break;
3401 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003402 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003403 break;
3404 }
3405 }
3406
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003408 bool Reverse = (NonZeros & 0x3) == 2;
3409 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003410 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003411 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3412 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003413 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3414 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003415 }
3416
3417 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003418 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3419 // values to be inserted is equal to the number of elements, in which case
3420 // use the unpack code below in the hopes of matching the consecutive elts
3421 // load merge pattern for shuffles.
3422 // FIXME: We could probably just check that here directly.
3423 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3424 getSubtarget()->hasSSE41()) {
3425 V[0] = DAG.getUNDEF(VT);
3426 for (unsigned i = 0; i < NumElems; ++i)
3427 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3428 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3429 Op.getOperand(i), DAG.getIntPtrConstant(i));
3430 return V[0];
3431 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003432 // Expand into a number of unpckl*.
3433 // e.g. for v4f32
3434 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3435 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3436 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003438 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003439 NumElems >>= 1;
3440 while (NumElems != 0) {
3441 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443 NumElems >>= 1;
3444 }
3445 return V[0];
3446 }
3447
Dan Gohman475871a2008-07-27 21:46:04 +00003448 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003449}
3450
Nate Begemanb9a47b82009-02-23 08:49:38 +00003451// v8i16 shuffles - Prefer shuffles in the following order:
3452// 1. [all] pshuflw, pshufhw, optional move
3453// 2. [ssse3] 1 x pshufb
3454// 3. [ssse3] 2 x pshufb + 1 x por
3455// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003456static
Nate Begeman9008ca62009-04-27 18:41:29 +00003457SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3458 SelectionDAG &DAG, X86TargetLowering &TLI) {
3459 SDValue V1 = SVOp->getOperand(0);
3460 SDValue V2 = SVOp->getOperand(1);
3461 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003462 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003463
Nate Begemanb9a47b82009-02-23 08:49:38 +00003464 // Determine if more than 1 of the words in each of the low and high quadwords
3465 // of the result come from the same quadword of one of the two inputs. Undef
3466 // mask values count as coming from any quadword, for better codegen.
3467 SmallVector<unsigned, 4> LoQuad(4);
3468 SmallVector<unsigned, 4> HiQuad(4);
3469 BitVector InputQuads(4);
3470 for (unsigned i = 0; i < 8; ++i) {
3471 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003472 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003473 MaskVals.push_back(EltIdx);
3474 if (EltIdx < 0) {
3475 ++Quad[0];
3476 ++Quad[1];
3477 ++Quad[2];
3478 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003479 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003480 }
3481 ++Quad[EltIdx / 4];
3482 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003483 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003484
Nate Begemanb9a47b82009-02-23 08:49:38 +00003485 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003486 unsigned MaxQuad = 1;
3487 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 if (LoQuad[i] > MaxQuad) {
3489 BestLoQuad = i;
3490 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003491 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003492 }
3493
Nate Begemanb9a47b82009-02-23 08:49:38 +00003494 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003495 MaxQuad = 1;
3496 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 if (HiQuad[i] > MaxQuad) {
3498 BestHiQuad = i;
3499 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003500 }
3501 }
3502
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3504 // of the two input vectors, shuffle them into one input vector so only a
3505 // single pshufb instruction is necessary. If There are more than 2 input
3506 // quads, disable the next transformation since it does not help SSSE3.
3507 bool V1Used = InputQuads[0] || InputQuads[1];
3508 bool V2Used = InputQuads[2] || InputQuads[3];
3509 if (TLI.getSubtarget()->hasSSSE3()) {
3510 if (InputQuads.count() == 2 && V1Used && V2Used) {
3511 BestLoQuad = InputQuads.find_first();
3512 BestHiQuad = InputQuads.find_next(BestLoQuad);
3513 }
3514 if (InputQuads.count() > 2) {
3515 BestLoQuad = -1;
3516 BestHiQuad = -1;
3517 }
3518 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003519
Nate Begemanb9a47b82009-02-23 08:49:38 +00003520 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3521 // the shuffle mask. If a quad is scored as -1, that means that it contains
3522 // words from all 4 input quadwords.
3523 SDValue NewV;
3524 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 SmallVector<int, 8> MaskV;
3526 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3527 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3529 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3530 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3531 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003532
Nate Begemanb9a47b82009-02-23 08:49:38 +00003533 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3534 // source words for the shuffle, to aid later transformations.
3535 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003536 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003537 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003538 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003539 if (idx != (int)i)
3540 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003541 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003542 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003543 AllWordsInNewV = false;
3544 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003545 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003546
Nate Begemanb9a47b82009-02-23 08:49:38 +00003547 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3548 if (AllWordsInNewV) {
3549 for (int i = 0; i != 8; ++i) {
3550 int idx = MaskVals[i];
3551 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003552 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003553 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3554 if ((idx != i) && idx < 4)
3555 pshufhw = false;
3556 if ((idx != i) && idx > 3)
3557 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003558 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559 V1 = NewV;
3560 V2Used = false;
3561 BestLoQuad = 0;
3562 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003563 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003564
Nate Begemanb9a47b82009-02-23 08:49:38 +00003565 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3566 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003567 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003568 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3569 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003570 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003571 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572
3573 // If we have SSSE3, and all words of the result are from 1 input vector,
3574 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3575 // is present, fall back to case 4.
3576 if (TLI.getSubtarget()->hasSSSE3()) {
3577 SmallVector<SDValue,16> pshufbMask;
3578
3579 // If we have elements from both input vectors, set the high bit of the
3580 // shuffle mask element to zero out elements that come from V2 in the V1
3581 // mask, and elements that come from V1 in the V2 mask, so that the two
3582 // results can be OR'd together.
3583 bool TwoInputs = V1Used && V2Used;
3584 for (unsigned i = 0; i != 8; ++i) {
3585 int EltIdx = MaskVals[i] * 2;
3586 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3588 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 continue;
3590 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3592 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3595 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003596 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600
3601 // Calculate the shuffle mask for the second input, shuffle it, and
3602 // OR it with the first shuffled input.
3603 pshufbMask.clear();
3604 for (unsigned i = 0; i != 8; ++i) {
3605 int EltIdx = MaskVals[i] * 2;
3606 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3608 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003609 continue;
3610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3612 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3615 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003616 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 MVT::v16i8, &pshufbMask[0], 16));
3618 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3619 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 }
3621
3622 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3623 // and update MaskVals with new element order.
3624 BitVector InOrder(8);
3625 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003626 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 for (int i = 0; i != 4; ++i) {
3628 int idx = MaskVals[i];
3629 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 InOrder.set(i);
3632 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003634 InOrder.set(i);
3635 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003637 }
3638 }
3639 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 }
3644
3645 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3646 // and update MaskVals with the new element order.
3647 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 for (unsigned i = 4; i != 8; ++i) {
3652 int idx = MaskVals[i];
3653 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 InOrder.set(i);
3656 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003658 InOrder.set(i);
3659 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003660 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003661 }
3662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003664 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003665 }
3666
3667 // In case BestHi & BestLo were both -1, which means each quadword has a word
3668 // from each of the four input quadwords, calculate the InOrder bitvector now
3669 // before falling through to the insert/extract cleanup.
3670 if (BestLoQuad == -1 && BestHiQuad == -1) {
3671 NewV = V1;
3672 for (int i = 0; i != 8; ++i)
3673 if (MaskVals[i] < 0 || MaskVals[i] == i)
3674 InOrder.set(i);
3675 }
3676
3677 // The other elements are put in the right place using pextrw and pinsrw.
3678 for (unsigned i = 0; i != 8; ++i) {
3679 if (InOrder[i])
3680 continue;
3681 int EltIdx = MaskVals[i];
3682 if (EltIdx < 0)
3683 continue;
3684 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003686 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003688 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003690 DAG.getIntPtrConstant(i));
3691 }
3692 return NewV;
3693}
3694
3695// v16i8 shuffles - Prefer shuffles in the following order:
3696// 1. [ssse3] 1 x pshufb
3697// 2. [ssse3] 2 x pshufb + 1 x por
3698// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3699static
Nate Begeman9008ca62009-04-27 18:41:29 +00003700SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3701 SelectionDAG &DAG, X86TargetLowering &TLI) {
3702 SDValue V1 = SVOp->getOperand(0);
3703 SDValue V2 = SVOp->getOperand(1);
3704 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003705 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003706 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003707
3708 // If we have SSSE3, case 1 is generated when all result bytes come from
3709 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3710 // present, fall back to case 3.
3711 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3712 bool V1Only = true;
3713 bool V2Only = true;
3714 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003716 if (EltIdx < 0)
3717 continue;
3718 if (EltIdx < 16)
3719 V2Only = false;
3720 else
3721 V1Only = false;
3722 }
3723
3724 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3725 if (TLI.getSubtarget()->hasSSSE3()) {
3726 SmallVector<SDValue,16> pshufbMask;
3727
3728 // If all result elements are from one input vector, then only translate
3729 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3730 //
3731 // Otherwise, we have elements from both input vectors, and must zero out
3732 // elements that come from V2 in the first mask, and V1 in the second mask
3733 // so that we can OR them together.
3734 bool TwoInputs = !(V1Only || V2Only);
3735 for (unsigned i = 0; i != 16; ++i) {
3736 int EltIdx = MaskVals[i];
3737 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003739 continue;
3740 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 }
3743 // If all the elements are from V2, assign it to V1 and return after
3744 // building the first pshufb.
3745 if (V2Only)
3746 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003748 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 if (!TwoInputs)
3751 return V1;
3752
3753 // Calculate the shuffle mask for the second input, shuffle it, and
3754 // OR it with the first shuffled input.
3755 pshufbMask.clear();
3756 for (unsigned i = 0; i != 16; ++i) {
3757 int EltIdx = MaskVals[i];
3758 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003759 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003760 continue;
3761 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003763 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003765 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 MVT::v16i8, &pshufbMask[0], 16));
3767 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768 }
3769
3770 // No SSSE3 - Calculate in place words and then fix all out of place words
3771 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3772 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3774 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 SDValue NewV = V2Only ? V2 : V1;
3776 for (int i = 0; i != 8; ++i) {
3777 int Elt0 = MaskVals[i*2];
3778 int Elt1 = MaskVals[i*2+1];
3779
3780 // This word of the result is all undef, skip it.
3781 if (Elt0 < 0 && Elt1 < 0)
3782 continue;
3783
3784 // This word of the result is already in the correct place, skip it.
3785 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3786 continue;
3787 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3788 continue;
3789
3790 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3791 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3792 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003793
3794 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3795 // using a single extract together, load it and store it.
3796 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003798 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003800 DAG.getIntPtrConstant(i));
3801 continue;
3802 }
3803
Nate Begemanb9a47b82009-02-23 08:49:38 +00003804 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003805 // source byte is not also odd, shift the extracted word left 8 bits
3806 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003809 DAG.getIntPtrConstant(Elt1 / 2));
3810 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003812 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003813 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3815 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003816 }
3817 // If Elt0 is defined, extract it from the appropriate source. If the
3818 // source byte is not also even, shift the extracted word right 8 bits. If
3819 // Elt1 was also defined, OR the extracted values together before
3820 // inserting them in the result.
3821 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3824 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003826 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003827 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3829 DAG.getConstant(0x00FF, MVT::i16));
3830 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003831 : InsElt0;
3832 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 DAG.getIntPtrConstant(i));
3835 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003837}
3838
Evan Cheng7a831ce2007-12-15 03:00:47 +00003839/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3840/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3841/// done when every pair / quad of shuffle mask elements point to elements in
3842/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003843/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3844static
Nate Begeman9008ca62009-04-27 18:41:29 +00003845SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3846 SelectionDAG &DAG,
3847 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003848 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 SDValue V1 = SVOp->getOperand(0);
3850 SDValue V2 = SVOp->getOperand(1);
3851 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003852 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003854 EVT MaskEltVT = MaskVT.getVectorElementType();
3855 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003857 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 case MVT::v4f32: NewVT = MVT::v2f64; break;
3859 case MVT::v4i32: NewVT = MVT::v2i64; break;
3860 case MVT::v8i16: NewVT = MVT::v4i32; break;
3861 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003862 }
3863
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003864 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003865 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003867 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003869 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 int Scale = NumElems / NewWidth;
3871 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003872 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003873 int StartIdx = -1;
3874 for (int j = 0; j < Scale; ++j) {
3875 int EltIdx = SVOp->getMaskElt(i+j);
3876 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003877 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003879 StartIdx = EltIdx - (EltIdx % Scale);
3880 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003881 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003882 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 if (StartIdx == -1)
3884 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003885 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003887 }
3888
Dale Johannesenace16102009-02-03 19:33:06 +00003889 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3890 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003892}
3893
Evan Chengd880b972008-05-09 21:53:03 +00003894/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003895///
Owen Andersone50ed302009-08-10 22:56:29 +00003896static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 SDValue SrcOp, SelectionDAG &DAG,
3898 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003900 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003901 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003902 LD = dyn_cast<LoadSDNode>(SrcOp);
3903 if (!LD) {
3904 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3905 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003906 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3907 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003908 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3909 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003910 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003911 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003913 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3914 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3915 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3916 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003917 SrcOp.getOperand(0)
3918 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003919 }
3920 }
3921 }
3922
Dale Johannesenace16102009-02-03 19:33:06 +00003923 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3924 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003925 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003926 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003927}
3928
Evan Chengace3c172008-07-22 21:13:36 +00003929/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3930/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003931static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003932LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3933 SDValue V1 = SVOp->getOperand(0);
3934 SDValue V2 = SVOp->getOperand(1);
3935 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003936 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003937
Evan Chengace3c172008-07-22 21:13:36 +00003938 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003939 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 SmallVector<int, 8> Mask1(4U, -1);
3941 SmallVector<int, 8> PermMask;
3942 SVOp->getMask(PermMask);
3943
Evan Chengace3c172008-07-22 21:13:36 +00003944 unsigned NumHi = 0;
3945 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003946 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 int Idx = PermMask[i];
3948 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003949 Locs[i] = std::make_pair(-1, -1);
3950 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003951 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3952 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003953 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003954 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003955 NumLo++;
3956 } else {
3957 Locs[i] = std::make_pair(1, NumHi);
3958 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003960 NumHi++;
3961 }
3962 }
3963 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003964
Evan Chengace3c172008-07-22 21:13:36 +00003965 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003966 // If no more than two elements come from either vector. This can be
3967 // implemented with two shuffles. First shuffle gather the elements.
3968 // The second shuffle, which takes the first shuffle as both of its
3969 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003971
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 SmallVector<int, 8> Mask2(4U, -1);
3973
Evan Chengace3c172008-07-22 21:13:36 +00003974 for (unsigned i = 0; i != 4; ++i) {
3975 if (Locs[i].first == -1)
3976 continue;
3977 else {
3978 unsigned Idx = (i < 2) ? 0 : 4;
3979 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003981 }
3982 }
3983
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003985 } else if (NumLo == 3 || NumHi == 3) {
3986 // Otherwise, we must have three elements from one vector, call it X, and
3987 // one element from the other, call it Y. First, use a shufps to build an
3988 // intermediate vector with the one element from Y and the element from X
3989 // that will be in the same half in the final destination (the indexes don't
3990 // matter). Then, use a shufps to build the final vector, taking the half
3991 // containing the element from Y from the intermediate, and the other half
3992 // from X.
3993 if (NumHi == 3) {
3994 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003996 std::swap(V1, V2);
3997 }
3998
3999 // Find the element from V2.
4000 unsigned HiIndex;
4001 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 int Val = PermMask[HiIndex];
4003 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004004 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004005 if (Val >= 4)
4006 break;
4007 }
4008
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 Mask1[0] = PermMask[HiIndex];
4010 Mask1[1] = -1;
4011 Mask1[2] = PermMask[HiIndex^1];
4012 Mask1[3] = -1;
4013 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004014
4015 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 Mask1[0] = PermMask[0];
4017 Mask1[1] = PermMask[1];
4018 Mask1[2] = HiIndex & 1 ? 6 : 4;
4019 Mask1[3] = HiIndex & 1 ? 4 : 6;
4020 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004021 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004022 Mask1[0] = HiIndex & 1 ? 2 : 0;
4023 Mask1[1] = HiIndex & 1 ? 0 : 2;
4024 Mask1[2] = PermMask[2];
4025 Mask1[3] = PermMask[3];
4026 if (Mask1[2] >= 0)
4027 Mask1[2] += 4;
4028 if (Mask1[3] >= 0)
4029 Mask1[3] += 4;
4030 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004031 }
Evan Chengace3c172008-07-22 21:13:36 +00004032 }
4033
4034 // Break it into (shuffle shuffle_hi, shuffle_lo).
4035 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 SmallVector<int,8> LoMask(4U, -1);
4037 SmallVector<int,8> HiMask(4U, -1);
4038
4039 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004040 unsigned MaskIdx = 0;
4041 unsigned LoIdx = 0;
4042 unsigned HiIdx = 2;
4043 for (unsigned i = 0; i != 4; ++i) {
4044 if (i == 2) {
4045 MaskPtr = &HiMask;
4046 MaskIdx = 1;
4047 LoIdx = 0;
4048 HiIdx = 2;
4049 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 int Idx = PermMask[i];
4051 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004052 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004054 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004055 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004056 LoIdx++;
4057 } else {
4058 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004059 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004060 HiIdx++;
4061 }
4062 }
4063
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4065 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4066 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004067 for (unsigned i = 0; i != 4; ++i) {
4068 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004070 } else {
4071 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004073 }
4074 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004076}
4077
Dan Gohman475871a2008-07-27 21:46:04 +00004078SDValue
4079X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004081 SDValue V1 = Op.getOperand(0);
4082 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004083 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004084 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004086 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004087 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4088 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004089 bool V1IsSplat = false;
4090 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004091
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004093 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004094
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 // Promote splats to v4f32.
4096 if (SVOp->isSplat()) {
4097 if (isMMX || NumElems < 4)
4098 return Op;
4099 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004100 }
4101
Evan Cheng7a831ce2007-12-15 03:00:47 +00004102 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4103 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004106 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004107 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004108 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004110 // FIXME: Figure out a cleaner way to do this.
4111 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004112 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004114 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4116 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4117 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004118 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004119 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4121 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004122 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004124 }
4125 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004126
4127 if (X86::isPSHUFDMask(SVOp))
4128 return Op;
4129
Evan Chengf26ffe92008-05-29 08:22:04 +00004130 // Check if this can be converted into a logical shift.
4131 bool isLeft = false;
4132 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004133 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004134 bool isShift = getSubtarget()->hasSSE2() &&
4135 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004136 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004137 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004138 // v_set0 + movlhps or movhlps, etc.
Owen Andersone50ed302009-08-10 22:56:29 +00004139 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004140 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004141 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004142 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004143
4144 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004145 if (V1IsUndef)
4146 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004147 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004148 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004149 if (!isMMX)
4150 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004151 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004152
4153 // FIXME: fold these into legal mask.
4154 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4155 X86::isMOVSLDUPMask(SVOp) ||
4156 X86::isMOVHLPSMask(SVOp) ||
4157 X86::isMOVHPMask(SVOp) ||
4158 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004159 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004160
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 if (ShouldXformToMOVHLPS(SVOp) ||
4162 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4163 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004164
Evan Chengf26ffe92008-05-29 08:22:04 +00004165 if (isShift) {
4166 // No better options. Use a vshl / vsrl.
Owen Andersone50ed302009-08-10 22:56:29 +00004167 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004168 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004169 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004170 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004171
Evan Cheng9eca5e82006-10-25 21:49:50 +00004172 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004173 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4174 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004175 V1IsSplat = isSplatVector(V1.getNode());
4176 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004177
Chris Lattner8a594482007-11-25 00:24:49 +00004178 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004179 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 Op = CommuteVectorShuffle(SVOp, DAG);
4181 SVOp = cast<ShuffleVectorSDNode>(Op);
4182 V1 = SVOp->getOperand(0);
4183 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004184 std::swap(V1IsSplat, V2IsSplat);
4185 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004186 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004187 }
4188
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4190 // Shuffling low element of v1 into undef, just return v1.
4191 if (V2IsUndef)
4192 return V1;
4193 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4194 // the instruction selector will not match, so get a canonical MOVL with
4195 // swapped operands to undo the commute.
4196 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004197 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004198
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4200 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4201 X86::isUNPCKLMask(SVOp) ||
4202 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004203 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004204
Evan Cheng9bbbb982006-10-25 20:48:19 +00004205 if (V2IsSplat) {
4206 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004207 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004208 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 SDValue NewMask = NormalizeMask(SVOp, DAG);
4210 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4211 if (NSVOp != SVOp) {
4212 if (X86::isUNPCKLMask(NSVOp, true)) {
4213 return NewMask;
4214 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4215 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004216 }
4217 }
4218 }
4219
Evan Cheng9eca5e82006-10-25 21:49:50 +00004220 if (Commuted) {
4221 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 // FIXME: this seems wrong.
4223 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4224 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4225 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4226 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4227 X86::isUNPCKLMask(NewSVOp) ||
4228 X86::isUNPCKHMask(NewSVOp))
4229 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004230 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004231
Nate Begemanb9a47b82009-02-23 08:49:38 +00004232 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004233
4234 // Normalize the node to match x86 shuffle ops if needed
4235 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4236 return CommuteVectorShuffle(SVOp, DAG);
4237
4238 // Check for legal shuffle and return?
4239 SmallVector<int, 16> PermMask;
4240 SVOp->getMask(PermMask);
4241 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004242 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004243
Evan Cheng14b32e12007-12-11 01:46:18 +00004244 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004247 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004248 return NewOp;
4249 }
4250
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 if (NewOp.getNode())
4254 return NewOp;
4255 }
4256
Evan Chengace3c172008-07-22 21:13:36 +00004257 // Handle all 4 wide cases with a number of shuffles except for MMX.
4258 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004260
Dan Gohman475871a2008-07-27 21:46:04 +00004261 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262}
4263
Dan Gohman475871a2008-07-27 21:46:04 +00004264SDValue
4265X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004266 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004267 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004268 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004271 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004273 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004274 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004275 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004276 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4277 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4278 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4280 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004281 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004283 Op.getOperand(0)),
4284 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004286 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004288 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004289 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004291 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4292 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004293 // result has a single use which is a store or a bitcast to i32. And in
4294 // the case of a store, it's not worth it if the index is a constant 0,
4295 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004296 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004297 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004298 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004299 if ((User->getOpcode() != ISD::STORE ||
4300 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4301 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004302 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004304 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4306 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004307 Op.getOperand(0)),
4308 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4310 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004311 // ExtractPS works with constant index.
4312 if (isa<ConstantSDNode>(Op.getOperand(1)))
4313 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004314 }
Dan Gohman475871a2008-07-27 21:46:04 +00004315 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004316}
4317
4318
Dan Gohman475871a2008-07-27 21:46:04 +00004319SDValue
4320X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004322 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004323
Evan Cheng62a3f152008-03-24 21:52:23 +00004324 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004326 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004327 return Res;
4328 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004329
Owen Andersone50ed302009-08-10 22:56:29 +00004330 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004331 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004332 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004333 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004334 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004335 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004336 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4338 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004339 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004340 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004341 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004342 // Transform it so it match pextrw which produces a 32-bit result.
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 EVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004344 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004346 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004347 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004348 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004349 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004350 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351 if (Idx == 0)
4352 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004353
Evan Cheng0db9fe62006-04-25 20:13:52 +00004354 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004356 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4358 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004359 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004360 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004361 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004362 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4363 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4364 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004365 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004366 if (Idx == 0)
4367 return Op;
4368
4369 // UNPCKHPD the element to the lowest double word, then movsd.
4370 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4371 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004373 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004374 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4375 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004376 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004377 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 }
4379
Dan Gohman475871a2008-07-27 21:46:04 +00004380 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004381}
4382
Dan Gohman475871a2008-07-27 21:46:04 +00004383SDValue
4384X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004385 EVT VT = Op.getValueType();
4386 EVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004387 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004388
Dan Gohman475871a2008-07-27 21:46:04 +00004389 SDValue N0 = Op.getOperand(0);
4390 SDValue N1 = Op.getOperand(1);
4391 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004392
Dan Gohmanef521f12008-08-14 22:53:18 +00004393 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4394 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004395 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004397 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4398 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 if (N1.getValueType() != MVT::i32)
4400 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4401 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004402 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004403 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004405 // Bits [7:6] of the constant are the source select. This will always be
4406 // zero here. The DAG Combiner may combine an extract_elt index into these
4407 // bits. For example (insert (extract, 3), 2) could be matched by putting
4408 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004409 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004410 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004411 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004412 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004413 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004414 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004416 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004417 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004418 // PINSR* works with constant index.
4419 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004420 }
Dan Gohman475871a2008-07-27 21:46:04 +00004421 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004422}
4423
Dan Gohman475871a2008-07-27 21:46:04 +00004424SDValue
4425X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004426 EVT VT = Op.getValueType();
4427 EVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004428
4429 if (Subtarget->hasSSE41())
4430 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4431
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004433 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004434
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004435 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue N0 = Op.getOperand(0);
4437 SDValue N1 = Op.getOperand(1);
4438 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004439
Eli Friedman30e71eb2009-06-06 06:32:50 +00004440 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004441 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4442 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 if (N1.getValueType() != MVT::i32)
4444 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4445 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004446 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004447 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004448 }
Dan Gohman475871a2008-07-27 21:46:04 +00004449 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004450}
4451
Dan Gohman475871a2008-07-27 21:46:04 +00004452SDValue
4453X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004454 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 if (Op.getValueType() == MVT::v2f32)
4456 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4457 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4458 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004459 Op.getOperand(0))));
4460
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4462 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004463
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4465 EVT VT = MVT::v2i32;
4466 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004467 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 case MVT::v16i8:
4469 case MVT::v8i16:
4470 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004471 break;
4472 }
Dale Johannesenace16102009-02-03 19:33:06 +00004473 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4474 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475}
4476
Bill Wendling056292f2008-09-16 21:48:12 +00004477// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4478// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4479// one of the above mentioned nodes. It has to be wrapped because otherwise
4480// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4481// be used to form addressing mode. These wrapped nodes will be selected
4482// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004483SDValue
4484X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004485 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004486
4487 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4488 // global base reg.
4489 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004490 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004491 CodeModel::Model M = getTargetMachine().getCodeModel();
4492
Chris Lattner4f066492009-07-11 20:29:19 +00004493 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004494 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004495 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004496 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004497 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004498 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004499 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004500
Evan Cheng1606e8e2009-03-13 07:51:59 +00004501 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004502 CP->getAlignment(),
4503 CP->getOffset(), OpFlag);
4504 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004505 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004506 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004507 if (OpFlag) {
4508 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004509 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004510 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004511 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004512 }
4513
4514 return Result;
4515}
4516
Chris Lattner18c59872009-06-27 04:16:01 +00004517SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4518 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4519
4520 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4521 // global base reg.
4522 unsigned char OpFlag = 0;
4523 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004524 CodeModel::Model M = getTargetMachine().getCodeModel();
4525
Chris Lattner4f066492009-07-11 20:29:19 +00004526 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004527 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004528 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004529 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004530 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004531 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004532 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004533
4534 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4535 OpFlag);
4536 DebugLoc DL = JT->getDebugLoc();
4537 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4538
4539 // With PIC, the address is actually $g + Offset.
4540 if (OpFlag) {
4541 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4542 DAG.getNode(X86ISD::GlobalBaseReg,
4543 DebugLoc::getUnknownLoc(), getPointerTy()),
4544 Result);
4545 }
4546
4547 return Result;
4548}
4549
4550SDValue
4551X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4552 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4553
4554 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4555 // global base reg.
4556 unsigned char OpFlag = 0;
4557 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004558 CodeModel::Model M = getTargetMachine().getCodeModel();
4559
Chris Lattner4f066492009-07-11 20:29:19 +00004560 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004561 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004562 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004563 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004564 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004565 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004566 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004567
4568 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4569
4570 DebugLoc DL = Op.getDebugLoc();
4571 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4572
4573
4574 // With PIC, the address is actually $g + Offset.
4575 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004576 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004577 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4578 DAG.getNode(X86ISD::GlobalBaseReg,
4579 DebugLoc::getUnknownLoc(),
4580 getPointerTy()),
4581 Result);
4582 }
4583
4584 return Result;
4585}
4586
Dan Gohman475871a2008-07-27 21:46:04 +00004587SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004588X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004589 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004590 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004591 // Create the TargetGlobalAddress node, folding in the constant
4592 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004593 unsigned char OpFlags =
4594 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004595 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004596 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004597 if (OpFlags == X86II::MO_NO_FLAG &&
4598 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004599 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004600 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004601 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004602 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004603 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004604 }
4605
Chris Lattner4f066492009-07-11 20:29:19 +00004606 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004607 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004608 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4609 else
4610 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004611
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004612 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004613 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004614 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4615 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004616 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004617 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004618
Chris Lattner36c25012009-07-10 07:34:39 +00004619 // For globals that require a load from a stub to get the address, emit the
4620 // load.
4621 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004622 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004623 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004624
Dan Gohman6520e202008-10-18 02:06:02 +00004625 // If there was a non-zero offset that we didn't fold, create an explicit
4626 // addition for it.
4627 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004628 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004629 DAG.getConstant(Offset, getPointerTy()));
4630
Evan Cheng0db9fe62006-04-25 20:13:52 +00004631 return Result;
4632}
4633
Evan Chengda43bcf2008-09-24 00:05:32 +00004634SDValue
4635X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4636 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004637 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004638 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004639}
4640
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004641static SDValue
4642GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004643 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004644 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004645 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004646 DebugLoc dl = GA->getDebugLoc();
4647 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4648 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004649 GA->getOffset(),
4650 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004651 if (InFlag) {
4652 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004653 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004654 } else {
4655 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004656 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004657 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004658 SDValue Flag = Chain.getValue(1);
4659 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004660}
4661
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004662// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004663static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004664LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004665 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004666 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004667 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4668 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004669 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004670 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004671 PtrVT), InFlag);
4672 InFlag = Chain.getValue(1);
4673
Chris Lattnerb903bed2009-06-26 21:20:29 +00004674 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004675}
4676
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004677// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004678static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004679LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004680 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004681 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4682 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004683}
4684
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004685// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4686// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004687static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004688 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004689 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004690 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004691 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004692 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4693 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004694 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004696
4697 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4698 NULL, 0);
4699
Chris Lattnerb903bed2009-06-26 21:20:29 +00004700 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004701 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4702 // initialexec.
4703 unsigned WrapperKind = X86ISD::Wrapper;
4704 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004705 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004706 } else if (is64Bit) {
4707 assert(model == TLSModel::InitialExec);
4708 OperandFlags = X86II::MO_GOTTPOFF;
4709 WrapperKind = X86ISD::WrapperRIP;
4710 } else {
4711 assert(model == TLSModel::InitialExec);
4712 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004713 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004714
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004715 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4716 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004717 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004718 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004719 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004720
Rafael Espindola9a580232009-02-27 13:37:18 +00004721 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004722 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004723 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004724
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004725 // The address of the thread local variable is the add of the thread
4726 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004727 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004728}
4729
Dan Gohman475871a2008-07-27 21:46:04 +00004730SDValue
4731X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004732 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004733 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004734 assert(Subtarget->isTargetELF() &&
4735 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004736 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004737 const GlobalValue *GV = GA->getGlobal();
4738
4739 // If GV is an alias then use the aliasee for determining
4740 // thread-localness.
4741 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4742 GV = GA->resolveAliasedGlobal(false);
4743
4744 TLSModel::Model model = getTLSModel(GV,
4745 getTargetMachine().getRelocationModel());
4746
4747 switch (model) {
4748 case TLSModel::GeneralDynamic:
4749 case TLSModel::LocalDynamic: // not implemented
4750 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004751 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004752 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4753
4754 case TLSModel::InitialExec:
4755 case TLSModel::LocalExec:
4756 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4757 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004758 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004759
Torok Edwinc23197a2009-07-14 16:55:14 +00004760 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004761 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004762}
4763
Evan Cheng0db9fe62006-04-25 20:13:52 +00004764
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004765/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004766/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004767SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004768 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004769 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004770 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004771 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004772 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue ShOpLo = Op.getOperand(0);
4774 SDValue ShOpHi = Op.getOperand(1);
4775 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004776 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004778 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004779
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004781 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004782 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4783 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004784 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004785 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4786 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004787 }
Evan Chenge3413162006-01-09 18:33:28 +00004788
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4790 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004791 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004793
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004796 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4797 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004798
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004799 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004800 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4801 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004802 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004803 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4804 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004805 }
4806
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004808 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004809}
Evan Chenga3195e82006-01-12 22:54:21 +00004810
Dan Gohman475871a2008-07-27 21:46:04 +00004811SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004812 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004813
4814 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004816 return Op;
4817 }
4818 return SDValue();
4819 }
4820
Owen Anderson825b72b2009-08-11 20:47:22 +00004821 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004822 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004823
Eli Friedman36df4992009-05-27 00:47:34 +00004824 // These are really Legal; return the operand so the caller accepts it as
4825 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004827 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004829 Subtarget->is64Bit()) {
4830 return Op;
4831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004832
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004833 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004834 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004835 MachineFunction &MF = DAG.getMachineFunction();
4836 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004837 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004838 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004839 StackSlot,
4840 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004841 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4842}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004843
Owen Andersone50ed302009-08-10 22:56:29 +00004844SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004845 SDValue StackSlot,
4846 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004847 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004848 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004849 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004850 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004851 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004852 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004853 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004854 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004855 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004856 Ops.push_back(Chain);
4857 Ops.push_back(StackSlot);
4858 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004859 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004860 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004862 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004863 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004864 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004865
4866 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4867 // shouldn't be necessary except that RFP cannot be live across
4868 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004869 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004870 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004871 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004873 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004874 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004876 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877 Ops.push_back(DAG.getValueType(Op.getValueType()));
4878 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004879 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4880 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004881 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004882 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004883
Evan Cheng0db9fe62006-04-25 20:13:52 +00004884 return Result;
4885}
4886
Bill Wendling8b8a6362009-01-17 03:56:04 +00004887// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4888SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4889 // This algorithm is not obvious. Here it is in C code, more or less:
4890 /*
4891 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4892 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4893 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004894
Bill Wendling8b8a6362009-01-17 03:56:04 +00004895 // Copy ints to xmm registers.
4896 __m128i xh = _mm_cvtsi32_si128( hi );
4897 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004898
Bill Wendling8b8a6362009-01-17 03:56:04 +00004899 // Combine into low half of a single xmm register.
4900 __m128i x = _mm_unpacklo_epi32( xh, xl );
4901 __m128d d;
4902 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004903
Bill Wendling8b8a6362009-01-17 03:56:04 +00004904 // Merge in appropriate exponents to give the integer bits the right
4905 // magnitude.
4906 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004907
Bill Wendling8b8a6362009-01-17 03:56:04 +00004908 // Subtract away the biases to deal with the IEEE-754 double precision
4909 // implicit 1.
4910 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004911
Bill Wendling8b8a6362009-01-17 03:56:04 +00004912 // All conversions up to here are exact. The correctly rounded result is
4913 // calculated using the current rounding mode using the following
4914 // horizontal add.
4915 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4916 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4917 // store doesn't really need to be here (except
4918 // maybe to zero the other double)
4919 return sd;
4920 }
4921 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004922
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004923 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004924 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004925
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004926 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004927 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004928 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4929 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4930 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4931 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004932 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004933 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004934
Bill Wendling8b8a6362009-01-17 03:56:04 +00004935 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004936 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004937 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004938 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004939 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004940 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004941 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004942
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4944 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004945 Op.getOperand(0),
4946 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004947 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4948 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004949 Op.getOperand(0),
4950 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4952 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004953 PseudoSourceValue::getConstantPool(), 0,
4954 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4956 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4957 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004958 PseudoSourceValue::getConstantPool(), 0,
4959 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004960 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004961
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004962 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004963 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4965 DAG.getUNDEF(MVT::v2f64), ShufMask);
4966 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4967 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004968 DAG.getIntPtrConstant(0));
4969}
4970
Bill Wendling8b8a6362009-01-17 03:56:04 +00004971// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4972SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004973 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004974 // FP constant to bias correct the final result.
4975 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00004976 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004977
4978 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00004979 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4980 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004981 Op.getOperand(0),
4982 DAG.getIntPtrConstant(0)));
4983
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4985 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004986 DAG.getIntPtrConstant(0));
4987
4988 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4990 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004991 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 MVT::v2f64, Load)),
4993 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004994 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 MVT::v2f64, Bias)));
4996 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004998 DAG.getIntPtrConstant(0));
4999
5000 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005002
5003 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005004 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005005
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005007 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005008 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005010 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005011 }
5012
5013 // Handle final rounding.
5014 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015}
5016
5017SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005018 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005019 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005020
Evan Chenga06ec9e2009-01-19 08:08:22 +00005021 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5022 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5023 // the optimization here.
5024 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005025 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005026
Owen Andersone50ed302009-08-10 22:56:29 +00005027 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005029 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005030 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005031 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005032
Bill Wendling8b8a6362009-01-17 03:56:04 +00005033 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005034 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005035 return LowerUINT_TO_FP_i32(Op, DAG);
5036 }
5037
Owen Anderson825b72b2009-08-11 20:47:22 +00005038 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005039
5040 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005042 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5043 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5044 getPointerTy(), StackSlot, WordOff);
5045 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5046 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005048 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005049 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005050}
5051
Dan Gohman475871a2008-07-27 21:46:04 +00005052std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005053FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005054 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005055
Owen Andersone50ed302009-08-10 22:56:29 +00005056 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005057
5058 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005059 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5060 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005061 }
5062
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5064 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005067 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005069 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005070 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005071 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005073 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005074 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005075
Evan Cheng87c89352007-10-15 20:11:21 +00005076 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5077 // stack slot.
5078 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005079 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005080 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005081 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005082
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005085 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5087 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5088 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005090
Dan Gohman475871a2008-07-27 21:46:04 +00005091 SDValue Chain = DAG.getEntryNode();
5092 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005093 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005094 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005095 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005096 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005099 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5100 };
Dale Johannesenace16102009-02-03 19:33:06 +00005101 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102 Chain = Value.getValue(1);
5103 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5104 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5105 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005106
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005108 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005109 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005110
Chris Lattner27a6c732007-11-24 07:07:01 +00005111 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005112}
5113
Dan Gohman475871a2008-07-27 21:46:04 +00005114SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005115 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 if (Op.getValueType() == MVT::v2i32 &&
5117 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005118 return Op;
5119 }
5120 return SDValue();
5121 }
5122
Eli Friedman948e95a2009-05-23 09:59:16 +00005123 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005124 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005125 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5126 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005127
Chris Lattner27a6c732007-11-24 07:07:01 +00005128 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005129 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005130 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005131}
5132
Eli Friedman948e95a2009-05-23 09:59:16 +00005133SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5134 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5135 SDValue FIST = Vals.first, StackSlot = Vals.second;
5136 assert(FIST.getNode() && "Unexpected failure");
5137
5138 // Load the result.
5139 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5140 FIST, StackSlot, NULL, 0);
5141}
5142
Dan Gohman475871a2008-07-27 21:46:04 +00005143SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005144 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005145 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005146 EVT VT = Op.getValueType();
5147 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005148 if (VT.isVector())
5149 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005152 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005153 CV.push_back(C);
5154 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005156 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005157 CV.push_back(C);
5158 CV.push_back(C);
5159 CV.push_back(C);
5160 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005162 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005163 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005164 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005165 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005166 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005167 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168}
5169
Dan Gohman475871a2008-07-27 21:46:04 +00005170SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005171 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005172 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005173 EVT VT = Op.getValueType();
5174 EVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005175 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005176 if (VT.isVector()) {
5177 EltVT = VT.getVectorElementType();
5178 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005179 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005182 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005183 CV.push_back(C);
5184 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005186 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005187 CV.push_back(C);
5188 CV.push_back(C);
5189 CV.push_back(C);
5190 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005192 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005193 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005194 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005195 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005196 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005197 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005198 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005199 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5200 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005201 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005203 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005204 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005205 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206}
5207
Dan Gohman475871a2008-07-27 21:46:04 +00005208SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005209 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue Op0 = Op.getOperand(0);
5211 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005212 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005213 EVT VT = Op.getValueType();
5214 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005215
5216 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005217 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005218 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005219 SrcVT = VT;
5220 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005221 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005222 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005223 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005224 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005225 }
5226
5227 // At this point the operands and the result should have the same
5228 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005229
Evan Cheng68c47cb2007-01-05 07:55:56 +00005230 // First get the sign bit of second operand.
5231 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005233 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5234 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005235 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005236 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5237 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5238 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5239 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005240 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005241 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005242 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005243 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005244 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005245 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005246 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005247
5248 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005249 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 // Op0 is MVT::f32, Op1 is MVT::f64.
5251 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5252 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5253 DAG.getConstant(32, MVT::i32));
5254 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5255 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005256 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005257 }
5258
Evan Cheng73d6cf12007-01-05 21:37:56 +00005259 // Clear first operand sign bit.
5260 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005262 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5263 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005264 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005265 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5266 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5267 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5268 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005269 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005270 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005271 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005272 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005273 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005274 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005275 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005276
5277 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005278 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005279}
5280
Dan Gohman076aee32009-03-04 19:44:21 +00005281/// Emit nodes that will be selected as "test Op0,Op0", or something
5282/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005283SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5284 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005285 DebugLoc dl = Op.getDebugLoc();
5286
Dan Gohman31125812009-03-07 01:58:32 +00005287 // CF and OF aren't always set the way we want. Determine which
5288 // of these we need.
5289 bool NeedCF = false;
5290 bool NeedOF = false;
5291 switch (X86CC) {
5292 case X86::COND_A: case X86::COND_AE:
5293 case X86::COND_B: case X86::COND_BE:
5294 NeedCF = true;
5295 break;
5296 case X86::COND_G: case X86::COND_GE:
5297 case X86::COND_L: case X86::COND_LE:
5298 case X86::COND_O: case X86::COND_NO:
5299 NeedOF = true;
5300 break;
5301 default: break;
5302 }
5303
Dan Gohman076aee32009-03-04 19:44:21 +00005304 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005305 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5306 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5307 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005308 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005309 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005310 switch (Op.getNode()->getOpcode()) {
5311 case ISD::ADD:
5312 // Due to an isel shortcoming, be conservative if this add is likely to
5313 // be selected as part of a load-modify-store instruction. When the root
5314 // node in a match is a store, isel doesn't know how to remap non-chain
5315 // non-flag uses of other nodes in the match, such as the ADD in this
5316 // case. This leads to the ADD being left around and reselected, with
5317 // the result being two adds in the output.
5318 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5319 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5320 if (UI->getOpcode() == ISD::STORE)
5321 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005322 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005323 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5324 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005325 if (C->getAPIntValue() == 1) {
5326 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005327 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005328 break;
5329 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005330 // An add of negative one (subtract of one) will be selected as a DEC.
5331 if (C->getAPIntValue().isAllOnesValue()) {
5332 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005333 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005334 break;
5335 }
5336 }
Dan Gohman076aee32009-03-04 19:44:21 +00005337 // Otherwise use a regular EFLAGS-setting add.
5338 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005339 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005340 break;
5341 case ISD::SUB:
5342 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5343 // likely to be selected as part of a load-modify-store instruction.
5344 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5345 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5346 if (UI->getOpcode() == ISD::STORE)
5347 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005348 // Otherwise use a regular EFLAGS-setting sub.
5349 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005350 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005351 break;
5352 case X86ISD::ADD:
5353 case X86ISD::SUB:
5354 case X86ISD::INC:
5355 case X86ISD::DEC:
5356 return SDValue(Op.getNode(), 1);
5357 default:
5358 default_case:
5359 break;
5360 }
5361 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005363 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005364 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005365 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005366 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005367 DAG.ReplaceAllUsesWith(Op, New);
5368 return SDValue(New.getNode(), 1);
5369 }
5370 }
5371
5372 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005374 DAG.getConstant(0, Op.getValueType()));
5375}
5376
5377/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5378/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005379SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5380 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5382 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005383 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005384
5385 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005387}
5388
Dan Gohman475871a2008-07-27 21:46:04 +00005389SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005390 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005391 SDValue Op0 = Op.getOperand(0);
5392 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005393 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005394 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005395
Dan Gohmane5af2d32009-01-29 01:59:02 +00005396 // Lower (X & (1 << N)) == 0 to BT(X, N).
5397 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5398 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005399 if (Op0.getOpcode() == ISD::AND &&
5400 Op0.hasOneUse() &&
5401 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005402 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005403 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005404 SDValue LHS, RHS;
5405 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5406 if (ConstantSDNode *Op010C =
5407 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5408 if (Op010C->getZExtValue() == 1) {
5409 LHS = Op0.getOperand(0);
5410 RHS = Op0.getOperand(1).getOperand(1);
5411 }
5412 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5413 if (ConstantSDNode *Op000C =
5414 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5415 if (Op000C->getZExtValue() == 1) {
5416 LHS = Op0.getOperand(1);
5417 RHS = Op0.getOperand(0).getOperand(1);
5418 }
5419 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5420 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5421 SDValue AndLHS = Op0.getOperand(0);
5422 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5423 LHS = AndLHS.getOperand(0);
5424 RHS = AndLHS.getOperand(1);
5425 }
5426 }
Evan Cheng0488db92007-09-25 01:57:46 +00005427
Dan Gohmane5af2d32009-01-29 01:59:02 +00005428 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005429 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5430 // instruction. Since the shift amount is in-range-or-undefined, we know
5431 // that doing a bittest on the i16 value is ok. We extend to i32 because
5432 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005433 if (LHS.getValueType() == MVT::i8)
5434 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005435
5436 // If the operand types disagree, extend the shift amount to match. Since
5437 // BT ignores high bits (like shifts) we can use anyextend.
5438 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005439 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005440
Owen Anderson825b72b2009-08-11 20:47:22 +00005441 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005442 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5444 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005445 }
5446 }
5447
5448 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5449 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Dan Gohman31125812009-03-07 01:58:32 +00005451 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5453 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005454}
5455
Dan Gohman475871a2008-07-27 21:46:04 +00005456SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5457 SDValue Cond;
5458 SDValue Op0 = Op.getOperand(0);
5459 SDValue Op1 = Op.getOperand(1);
5460 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005461 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005462 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5463 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005464 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005465
5466 if (isFP) {
5467 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005468 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5470 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005471 bool Swap = false;
5472
5473 switch (SetCCOpcode) {
5474 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005475 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005476 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005477 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005478 case ISD::SETGT: Swap = true; // Fallthrough
5479 case ISD::SETLT:
5480 case ISD::SETOLT: SSECC = 1; break;
5481 case ISD::SETOGE:
5482 case ISD::SETGE: Swap = true; // Fallthrough
5483 case ISD::SETLE:
5484 case ISD::SETOLE: SSECC = 2; break;
5485 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005486 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005487 case ISD::SETNE: SSECC = 4; break;
5488 case ISD::SETULE: Swap = true;
5489 case ISD::SETUGE: SSECC = 5; break;
5490 case ISD::SETULT: Swap = true;
5491 case ISD::SETUGT: SSECC = 6; break;
5492 case ISD::SETO: SSECC = 7; break;
5493 }
5494 if (Swap)
5495 std::swap(Op0, Op1);
5496
Nate Begemanfb8ead02008-07-25 19:05:58 +00005497 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005498 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005499 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5502 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005503 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005504 }
5505 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005506 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5508 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005509 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005510 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005511 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005512 }
5513 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Nate Begeman30a0de92008-07-17 16:51:19 +00005517 // We are handling one of the integer comparisons here. Since SSE only has
5518 // GT and EQ comparisons for integer, swapping operands and multiple
5519 // operations may be required for some comparisons.
5520 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5521 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005522
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005524 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 case MVT::v8i8:
5526 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5527 case MVT::v4i16:
5528 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5529 case MVT::v2i32:
5530 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5531 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005533
Nate Begeman30a0de92008-07-17 16:51:19 +00005534 switch (SetCCOpcode) {
5535 default: break;
5536 case ISD::SETNE: Invert = true;
5537 case ISD::SETEQ: Opc = EQOpc; break;
5538 case ISD::SETLT: Swap = true;
5539 case ISD::SETGT: Opc = GTOpc; break;
5540 case ISD::SETGE: Swap = true;
5541 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5542 case ISD::SETULT: Swap = true;
5543 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5544 case ISD::SETUGE: Swap = true;
5545 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5546 }
5547 if (Swap)
5548 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005549
Nate Begeman30a0de92008-07-17 16:51:19 +00005550 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5551 // bits of the inputs before performing those operations.
5552 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005553 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005554 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5555 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005556 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005557 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5558 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005559 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5560 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005561 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005562
Dale Johannesenace16102009-02-03 19:33:06 +00005563 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005564
5565 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005566 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005567 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005568
Nate Begeman30a0de92008-07-17 16:51:19 +00005569 return Result;
5570}
Evan Cheng0488db92007-09-25 01:57:46 +00005571
Evan Cheng370e5342008-12-03 08:38:43 +00005572// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005573static bool isX86LogicalCmp(SDValue Op) {
5574 unsigned Opc = Op.getNode()->getOpcode();
5575 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5576 return true;
5577 if (Op.getResNo() == 1 &&
5578 (Opc == X86ISD::ADD ||
5579 Opc == X86ISD::SUB ||
5580 Opc == X86ISD::SMUL ||
5581 Opc == X86ISD::UMUL ||
5582 Opc == X86ISD::INC ||
5583 Opc == X86ISD::DEC))
5584 return true;
5585
5586 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005587}
5588
Dan Gohman475871a2008-07-27 21:46:04 +00005589SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005590 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005591 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005592 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005593 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005594
Evan Cheng734503b2006-09-11 02:19:56 +00005595 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005596 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005597
Evan Cheng3f41d662007-10-08 22:16:29 +00005598 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5599 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005600 if (Cond.getOpcode() == X86ISD::SETCC) {
5601 CC = Cond.getOperand(0);
5602
Dan Gohman475871a2008-07-27 21:46:04 +00005603 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005604 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005605 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005606
Evan Cheng3f41d662007-10-08 22:16:29 +00005607 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005608 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005609 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005610 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005611
Chris Lattnerd1980a52009-03-12 06:52:53 +00005612 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5613 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005614 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005615 addTest = false;
5616 }
5617 }
5618
5619 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005621 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005622 }
5623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005625 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005626 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5627 // condition is true.
5628 Ops.push_back(Op.getOperand(2));
5629 Ops.push_back(Op.getOperand(1));
5630 Ops.push_back(CC);
5631 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005632 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005633}
5634
Evan Cheng370e5342008-12-03 08:38:43 +00005635// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5636// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5637// from the AND / OR.
5638static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5639 Opc = Op.getOpcode();
5640 if (Opc != ISD::OR && Opc != ISD::AND)
5641 return false;
5642 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5643 Op.getOperand(0).hasOneUse() &&
5644 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5645 Op.getOperand(1).hasOneUse());
5646}
5647
Evan Cheng961d6d42009-02-02 08:19:07 +00005648// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5649// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005650static bool isXor1OfSetCC(SDValue Op) {
5651 if (Op.getOpcode() != ISD::XOR)
5652 return false;
5653 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5654 if (N1C && N1C->getAPIntValue() == 1) {
5655 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5656 Op.getOperand(0).hasOneUse();
5657 }
5658 return false;
5659}
5660
Dan Gohman475871a2008-07-27 21:46:04 +00005661SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005662 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005663 SDValue Chain = Op.getOperand(0);
5664 SDValue Cond = Op.getOperand(1);
5665 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005666 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005668
Evan Cheng0db9fe62006-04-25 20:13:52 +00005669 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005670 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005671#if 0
5672 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005673 else if (Cond.getOpcode() == X86ISD::ADD ||
5674 Cond.getOpcode() == X86ISD::SUB ||
5675 Cond.getOpcode() == X86ISD::SMUL ||
5676 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005677 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005678#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005679
Evan Cheng3f41d662007-10-08 22:16:29 +00005680 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5681 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005682 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005683 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005684
Dan Gohman475871a2008-07-27 21:46:04 +00005685 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005686 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005687 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005688 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005689 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005690 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005691 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005692 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005693 default: break;
5694 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005695 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005696 // These can only come from an arithmetic instruction with overflow,
5697 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005698 Cond = Cond.getNode()->getOperand(1);
5699 addTest = false;
5700 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005701 }
Evan Cheng0488db92007-09-25 01:57:46 +00005702 }
Evan Cheng370e5342008-12-03 08:38:43 +00005703 } else {
5704 unsigned CondOpc;
5705 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5706 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005707 if (CondOpc == ISD::OR) {
5708 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5709 // two branches instead of an explicit OR instruction with a
5710 // separate test.
5711 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005712 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005713 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005714 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005715 Chain, Dest, CC, Cmp);
5716 CC = Cond.getOperand(1).getOperand(0);
5717 Cond = Cmp;
5718 addTest = false;
5719 }
5720 } else { // ISD::AND
5721 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5722 // two branches instead of an explicit AND instruction with a
5723 // separate test. However, we only do this if this block doesn't
5724 // have a fall-through edge, because this requires an explicit
5725 // jmp when the condition is false.
5726 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005727 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005728 Op.getNode()->hasOneUse()) {
5729 X86::CondCode CCode =
5730 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5731 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005733 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5734 // Look for an unconditional branch following this conditional branch.
5735 // We need this because we need to reverse the successors in order
5736 // to implement FCMP_OEQ.
5737 if (User.getOpcode() == ISD::BR) {
5738 SDValue FalseBB = User.getOperand(1);
5739 SDValue NewBR =
5740 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5741 assert(NewBR == User);
5742 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005743
Dale Johannesene4d209d2009-02-03 20:21:25 +00005744 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005745 Chain, Dest, CC, Cmp);
5746 X86::CondCode CCode =
5747 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5748 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005750 Cond = Cmp;
5751 addTest = false;
5752 }
5753 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005754 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005755 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5756 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5757 // It should be transformed during dag combiner except when the condition
5758 // is set by a arithmetics with overflow node.
5759 X86::CondCode CCode =
5760 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5761 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005763 Cond = Cond.getOperand(0).getOperand(1);
5764 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005765 }
Evan Cheng0488db92007-09-25 01:57:46 +00005766 }
5767
5768 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005769 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005770 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005771 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005772 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005773 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005774}
5775
Anton Korobeynikove060b532007-04-17 19:34:00 +00005776
5777// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5778// Calls to _alloca is needed to probe the stack when allocating more than 4k
5779// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5780// that the guard pages used by the OS virtual memory manager are allocated in
5781// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005782SDValue
5783X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005784 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005785 assert(Subtarget->isTargetCygMing() &&
5786 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005787 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005788
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005789 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005790 SDValue Chain = Op.getOperand(0);
5791 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005792 // FIXME: Ensure alignment here
5793
Dan Gohman475871a2008-07-27 21:46:04 +00005794 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005795
Owen Andersone50ed302009-08-10 22:56:29 +00005796 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005798
Chris Lattnere563bbc2008-10-11 22:08:30 +00005799 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005800
Dale Johannesendd64c412009-02-04 00:33:20 +00005801 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005802 Flag = Chain.getValue(1);
5803
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005805 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005806 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005807 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005808 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005809 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005810 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005811 Flag = Chain.getValue(1);
5812
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005813 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005814 DAG.getIntPtrConstant(0, true),
5815 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005816 Flag);
5817
Dale Johannesendd64c412009-02-04 00:33:20 +00005818 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005819
Dan Gohman475871a2008-07-27 21:46:04 +00005820 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005821 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005822}
5823
Dan Gohman475871a2008-07-27 21:46:04 +00005824SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005825X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005826 SDValue Chain,
5827 SDValue Dst, SDValue Src,
5828 SDValue Size, unsigned Align,
5829 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005830 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005831 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005832
Bill Wendling6f287b22008-09-30 21:22:07 +00005833 // If not DWORD aligned or size is more than the threshold, call the library.
5834 // The libc version is likely to be faster for these cases. It can use the
5835 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005836 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005837 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005838 ConstantSize->getZExtValue() >
5839 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005841
5842 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005843 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005844
Bill Wendling6158d842008-10-01 00:59:58 +00005845 if (const char *bzeroEntry = V &&
5846 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005847 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005848 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005849 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005850 TargetLowering::ArgListEntry Entry;
5851 Entry.Node = Dst;
5852 Entry.Ty = IntPtrTy;
5853 Args.push_back(Entry);
5854 Entry.Node = Size;
5855 Args.push_back(Entry);
5856 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005857 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5858 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005859 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005860 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005861 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005862 }
5863
Dan Gohman707e0182008-04-12 04:36:06 +00005864 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005865 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005866 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005867
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005868 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005869 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005870 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005871 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005872 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 unsigned BytesLeft = 0;
5874 bool TwoRepStos = false;
5875 if (ValC) {
5876 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005877 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005878
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879 // If the value is a constant, then we can potentially use larger sets.
5880 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005881 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005883 ValReg = X86::AX;
5884 Val = (Val << 8) | Val;
5885 break;
5886 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005888 ValReg = X86::EAX;
5889 Val = (Val << 8) | Val;
5890 Val = (Val << 16) | Val;
5891 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005893 ValReg = X86::RAX;
5894 Val = (Val << 32) | Val;
5895 }
5896 break;
5897 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005899 ValReg = X86::AL;
5900 Count = DAG.getIntPtrConstant(SizeVal);
5901 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005902 }
5903
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005905 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005906 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5907 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005908 }
5909
Dale Johannesen0f502f62009-02-03 22:26:09 +00005910 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 InFlag);
5912 InFlag = Chain.getValue(1);
5913 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005914 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005915 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005916 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005918 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005919
Scott Michelfdc40a02009-02-17 22:15:04 +00005920 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005921 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005922 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005923 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005924 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005925 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005926 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005928
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005930 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005931 Ops.push_back(Chain);
5932 Ops.push_back(DAG.getValueType(AVT));
5933 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005934 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005935
Evan Cheng0db9fe62006-04-25 20:13:52 +00005936 if (TwoRepStos) {
5937 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005938 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005939 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005940 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5942 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005943 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005944 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005945 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005946 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005947 Ops.clear();
5948 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005950 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005951 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005952 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005953 // Handle the last 1 - 7 bytes.
5954 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00005955 EVT AddrVT = Dst.getValueType();
5956 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005957
Dale Johannesen0f502f62009-02-03 22:26:09 +00005958 Chain = DAG.getMemset(Chain, dl,
5959 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005960 DAG.getConstant(Offset, AddrVT)),
5961 Src,
5962 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005963 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005964 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005965
Dan Gohman707e0182008-04-12 04:36:06 +00005966 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005967 return Chain;
5968}
Evan Cheng11e15b32006-04-03 20:53:28 +00005969
Dan Gohman475871a2008-07-27 21:46:04 +00005970SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005971X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005972 SDValue Chain, SDValue Dst, SDValue Src,
5973 SDValue Size, unsigned Align,
5974 bool AlwaysInline,
5975 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005976 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005977 // This requires the copy size to be a constant, preferrably
5978 // within a subtarget-specific limit.
5979 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5980 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005981 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005982 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005983 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005984 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005985
Evan Cheng1887c1c2008-08-21 21:00:15 +00005986 /// If not DWORD aligned, call the library.
5987 if ((Align & 3) != 0)
5988 return SDValue();
5989
5990 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005991 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005992 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005993 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005994
Duncan Sands83ec4b62008-06-06 12:08:01 +00005995 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005996 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005997 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005998 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005999
Dan Gohman475871a2008-07-27 21:46:04 +00006000 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006001 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006002 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006003 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006004 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006005 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006006 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006007 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006009 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006010 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006011 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006012 InFlag = Chain.getValue(1);
6013
Owen Anderson825b72b2009-08-11 20:47:22 +00006014 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006015 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006016 Ops.push_back(Chain);
6017 Ops.push_back(DAG.getValueType(AVT));
6018 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006019 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020
Dan Gohman475871a2008-07-27 21:46:04 +00006021 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006022 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006023 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006024 // Handle the last 1 - 7 bytes.
6025 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006026 EVT DstVT = Dst.getValueType();
6027 EVT SrcVT = Src.getValueType();
6028 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006029 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006030 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006031 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006032 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006033 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006034 DAG.getConstant(BytesLeft, SizeVT),
6035 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006036 DstSV, DstSVOff + Offset,
6037 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006038 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006039
Owen Anderson825b72b2009-08-11 20:47:22 +00006040 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006041 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006042}
6043
Dan Gohman475871a2008-07-27 21:46:04 +00006044SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006045 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006046 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006047
Evan Cheng25ab6902006-09-08 06:48:29 +00006048 if (!Subtarget->is64Bit()) {
6049 // vastart just stores the address of the VarArgsFrameIndex slot into the
6050 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006051 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006052 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006053 }
6054
6055 // __va_list_tag:
6056 // gp_offset (0 - 6 * 8)
6057 // fp_offset (48 - 48 + 8 * 16)
6058 // overflow_arg_area (point to parameters coming in memory).
6059 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006060 SmallVector<SDValue, 8> MemOps;
6061 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006062 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006063 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006064 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006065 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006066 MemOps.push_back(Store);
6067
6068 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006069 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006070 FIN, DAG.getIntPtrConstant(4));
6071 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006073 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006074 MemOps.push_back(Store);
6075
6076 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006077 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006078 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006079 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006080 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006081 MemOps.push_back(Store);
6082
6083 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006084 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006085 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006086 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006087 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006088 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006089 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006090 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006091}
6092
Dan Gohman475871a2008-07-27 21:46:04 +00006093SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006094 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6095 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006096 SDValue Chain = Op.getOperand(0);
6097 SDValue SrcPtr = Op.getOperand(1);
6098 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006099
Torok Edwindac237e2009-07-08 20:53:28 +00006100 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006101 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006102}
6103
Dan Gohman475871a2008-07-27 21:46:04 +00006104SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006105 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006106 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006107 SDValue Chain = Op.getOperand(0);
6108 SDValue DstPtr = Op.getOperand(1);
6109 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006110 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6111 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006112 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006113
Dale Johannesendd64c412009-02-04 00:33:20 +00006114 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006115 DAG.getIntPtrConstant(24), 8, false,
6116 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006117}
6118
Dan Gohman475871a2008-07-27 21:46:04 +00006119SDValue
6120X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006121 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006122 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006124 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006125 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 case Intrinsic::x86_sse_comieq_ss:
6127 case Intrinsic::x86_sse_comilt_ss:
6128 case Intrinsic::x86_sse_comile_ss:
6129 case Intrinsic::x86_sse_comigt_ss:
6130 case Intrinsic::x86_sse_comige_ss:
6131 case Intrinsic::x86_sse_comineq_ss:
6132 case Intrinsic::x86_sse_ucomieq_ss:
6133 case Intrinsic::x86_sse_ucomilt_ss:
6134 case Intrinsic::x86_sse_ucomile_ss:
6135 case Intrinsic::x86_sse_ucomigt_ss:
6136 case Intrinsic::x86_sse_ucomige_ss:
6137 case Intrinsic::x86_sse_ucomineq_ss:
6138 case Intrinsic::x86_sse2_comieq_sd:
6139 case Intrinsic::x86_sse2_comilt_sd:
6140 case Intrinsic::x86_sse2_comile_sd:
6141 case Intrinsic::x86_sse2_comigt_sd:
6142 case Intrinsic::x86_sse2_comige_sd:
6143 case Intrinsic::x86_sse2_comineq_sd:
6144 case Intrinsic::x86_sse2_ucomieq_sd:
6145 case Intrinsic::x86_sse2_ucomilt_sd:
6146 case Intrinsic::x86_sse2_ucomile_sd:
6147 case Intrinsic::x86_sse2_ucomigt_sd:
6148 case Intrinsic::x86_sse2_ucomige_sd:
6149 case Intrinsic::x86_sse2_ucomineq_sd: {
6150 unsigned Opc = 0;
6151 ISD::CondCode CC = ISD::SETCC_INVALID;
6152 switch (IntNo) {
6153 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006154 case Intrinsic::x86_sse_comieq_ss:
6155 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006156 Opc = X86ISD::COMI;
6157 CC = ISD::SETEQ;
6158 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006159 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006160 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006161 Opc = X86ISD::COMI;
6162 CC = ISD::SETLT;
6163 break;
6164 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006165 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006166 Opc = X86ISD::COMI;
6167 CC = ISD::SETLE;
6168 break;
6169 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006170 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006171 Opc = X86ISD::COMI;
6172 CC = ISD::SETGT;
6173 break;
6174 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006175 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006176 Opc = X86ISD::COMI;
6177 CC = ISD::SETGE;
6178 break;
6179 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006180 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006181 Opc = X86ISD::COMI;
6182 CC = ISD::SETNE;
6183 break;
6184 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006185 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006186 Opc = X86ISD::UCOMI;
6187 CC = ISD::SETEQ;
6188 break;
6189 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006190 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006191 Opc = X86ISD::UCOMI;
6192 CC = ISD::SETLT;
6193 break;
6194 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006195 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006196 Opc = X86ISD::UCOMI;
6197 CC = ISD::SETLE;
6198 break;
6199 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006200 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006201 Opc = X86ISD::UCOMI;
6202 CC = ISD::SETGT;
6203 break;
6204 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006205 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006206 Opc = X86ISD::UCOMI;
6207 CC = ISD::SETGE;
6208 break;
6209 case Intrinsic::x86_sse_ucomineq_ss:
6210 case Intrinsic::x86_sse2_ucomineq_sd:
6211 Opc = X86ISD::UCOMI;
6212 CC = ISD::SETNE;
6213 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006214 }
Evan Cheng734503b2006-09-11 02:19:56 +00006215
Dan Gohman475871a2008-07-27 21:46:04 +00006216 SDValue LHS = Op.getOperand(1);
6217 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006218 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6220 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6221 DAG.getConstant(X86CC, MVT::i8), Cond);
6222 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006223 }
Eric Christopher71c67532009-07-29 00:28:05 +00006224 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006225 // an integer value, not just an instruction so lower it to the ptest
6226 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006227 case Intrinsic::x86_sse41_ptestz:
6228 case Intrinsic::x86_sse41_ptestc:
6229 case Intrinsic::x86_sse41_ptestnzc:{
6230 unsigned X86CC = 0;
6231 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006232 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006233 case Intrinsic::x86_sse41_ptestz:
6234 // ZF = 1
6235 X86CC = X86::COND_E;
6236 break;
6237 case Intrinsic::x86_sse41_ptestc:
6238 // CF = 1
6239 X86CC = X86::COND_B;
6240 break;
6241 case Intrinsic::x86_sse41_ptestnzc:
6242 // ZF and CF = 0
6243 X86CC = X86::COND_A;
6244 break;
6245 }
6246
6247 SDValue LHS = Op.getOperand(1);
6248 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6250 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6251 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6252 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006253 }
Evan Cheng5759f972008-05-04 09:15:50 +00006254
6255 // Fix vector shift instructions where the last operand is a non-immediate
6256 // i32 value.
6257 case Intrinsic::x86_sse2_pslli_w:
6258 case Intrinsic::x86_sse2_pslli_d:
6259 case Intrinsic::x86_sse2_pslli_q:
6260 case Intrinsic::x86_sse2_psrli_w:
6261 case Intrinsic::x86_sse2_psrli_d:
6262 case Intrinsic::x86_sse2_psrli_q:
6263 case Intrinsic::x86_sse2_psrai_w:
6264 case Intrinsic::x86_sse2_psrai_d:
6265 case Intrinsic::x86_mmx_pslli_w:
6266 case Intrinsic::x86_mmx_pslli_d:
6267 case Intrinsic::x86_mmx_pslli_q:
6268 case Intrinsic::x86_mmx_psrli_w:
6269 case Intrinsic::x86_mmx_psrli_d:
6270 case Intrinsic::x86_mmx_psrli_q:
6271 case Intrinsic::x86_mmx_psrai_w:
6272 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006273 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006274 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006275 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006276
6277 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006278 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006279 switch (IntNo) {
6280 case Intrinsic::x86_sse2_pslli_w:
6281 NewIntNo = Intrinsic::x86_sse2_psll_w;
6282 break;
6283 case Intrinsic::x86_sse2_pslli_d:
6284 NewIntNo = Intrinsic::x86_sse2_psll_d;
6285 break;
6286 case Intrinsic::x86_sse2_pslli_q:
6287 NewIntNo = Intrinsic::x86_sse2_psll_q;
6288 break;
6289 case Intrinsic::x86_sse2_psrli_w:
6290 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6291 break;
6292 case Intrinsic::x86_sse2_psrli_d:
6293 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6294 break;
6295 case Intrinsic::x86_sse2_psrli_q:
6296 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6297 break;
6298 case Intrinsic::x86_sse2_psrai_w:
6299 NewIntNo = Intrinsic::x86_sse2_psra_w;
6300 break;
6301 case Intrinsic::x86_sse2_psrai_d:
6302 NewIntNo = Intrinsic::x86_sse2_psra_d;
6303 break;
6304 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006305 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006306 switch (IntNo) {
6307 case Intrinsic::x86_mmx_pslli_w:
6308 NewIntNo = Intrinsic::x86_mmx_psll_w;
6309 break;
6310 case Intrinsic::x86_mmx_pslli_d:
6311 NewIntNo = Intrinsic::x86_mmx_psll_d;
6312 break;
6313 case Intrinsic::x86_mmx_pslli_q:
6314 NewIntNo = Intrinsic::x86_mmx_psll_q;
6315 break;
6316 case Intrinsic::x86_mmx_psrli_w:
6317 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6318 break;
6319 case Intrinsic::x86_mmx_psrli_d:
6320 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6321 break;
6322 case Intrinsic::x86_mmx_psrli_q:
6323 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6324 break;
6325 case Intrinsic::x86_mmx_psrai_w:
6326 NewIntNo = Intrinsic::x86_mmx_psra_w;
6327 break;
6328 case Intrinsic::x86_mmx_psrai_d:
6329 NewIntNo = Intrinsic::x86_mmx_psra_d;
6330 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006331 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006332 }
6333 break;
6334 }
6335 }
Owen Andersone50ed302009-08-10 22:56:29 +00006336 EVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006337 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6338 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6339 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006340 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006341 Op.getOperand(1), ShAmt);
6342 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006343 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006344}
Evan Cheng72261582005-12-20 06:22:03 +00006345
Dan Gohman475871a2008-07-27 21:46:04 +00006346SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006347 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006348 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006349
6350 if (Depth > 0) {
6351 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6352 SDValue Offset =
6353 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006354 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006355 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006356 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006357 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006358 NULL, 0);
6359 }
6360
6361 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006362 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006363 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006364 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006365}
6366
Dan Gohman475871a2008-07-27 21:46:04 +00006367SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006368 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6369 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006370 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006371 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006372 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6373 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006374 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006375 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006376 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006377 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006378}
6379
Dan Gohman475871a2008-07-27 21:46:04 +00006380SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006381 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006382 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006383}
6384
Dan Gohman475871a2008-07-27 21:46:04 +00006385SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006386{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006387 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006388 SDValue Chain = Op.getOperand(0);
6389 SDValue Offset = Op.getOperand(1);
6390 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006391 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006392
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006393 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6394 getPointerTy());
6395 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006396
Dale Johannesene4d209d2009-02-03 20:21:25 +00006397 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006398 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006399 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6400 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006401 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006402 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006403
Dale Johannesene4d209d2009-02-03 20:21:25 +00006404 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006405 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006406 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006407}
6408
Dan Gohman475871a2008-07-27 21:46:04 +00006409SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006411 SDValue Root = Op.getOperand(0);
6412 SDValue Trmp = Op.getOperand(1); // trampoline
6413 SDValue FPtr = Op.getOperand(2); // nested function
6414 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006415 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006416
Dan Gohman69de1932008-02-06 22:27:42 +00006417 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006418
Duncan Sands339e14f2008-01-16 22:55:25 +00006419 const X86InstrInfo *TII =
6420 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6421
Duncan Sandsb116fac2007-07-27 20:02:49 +00006422 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006423 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006424
6425 // Large code-model.
6426
6427 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6428 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6429
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006430 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6431 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006432
6433 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6434
6435 // Load the pointer to the nested function into R11.
6436 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006439 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006440
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6442 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006443 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006444
6445 // Load the 'nest' parameter value into R10.
6446 // R10 is specified in X86CallingConv.td
6447 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006448 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6449 DAG.getConstant(10, MVT::i64));
6450 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006451 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006452
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6454 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006455 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006456
6457 // Jump to the nested function.
6458 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6460 DAG.getConstant(20, MVT::i64));
6461 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006462 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006463
6464 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6466 DAG.getConstant(22, MVT::i64));
6467 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006468 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006469
Dan Gohman475871a2008-07-27 21:46:04 +00006470 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006471 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006472 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006473 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006474 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006475 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6476 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006477 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006478
6479 switch (CC) {
6480 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006481 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006482 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006483 case CallingConv::X86_StdCall: {
6484 // Pass 'nest' parameter in ECX.
6485 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006486 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006487
6488 // Check that ECX wasn't needed by an 'inreg' parameter.
6489 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006490 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006491
Chris Lattner58d74912008-03-12 17:45:29 +00006492 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006493 unsigned InRegCount = 0;
6494 unsigned Idx = 1;
6495
6496 for (FunctionType::param_iterator I = FTy->param_begin(),
6497 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006498 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006499 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006500 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006501
6502 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006503 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006504 }
6505 }
6506 break;
6507 }
6508 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006509 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006510 // Pass 'nest' parameter in EAX.
6511 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006512 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006513 break;
6514 }
6515
Dan Gohman475871a2008-07-27 21:46:04 +00006516 SDValue OutChains[4];
6517 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006518
Owen Anderson825b72b2009-08-11 20:47:22 +00006519 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6520 DAG.getConstant(10, MVT::i32));
6521 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006522
Duncan Sands339e14f2008-01-16 22:55:25 +00006523 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006524 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006525 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006526 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006527 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006528
Owen Anderson825b72b2009-08-11 20:47:22 +00006529 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6530 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006531 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006532
Duncan Sands339e14f2008-01-16 22:55:25 +00006533 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006534 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6535 DAG.getConstant(5, MVT::i32));
6536 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006537 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006538
Owen Anderson825b72b2009-08-11 20:47:22 +00006539 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6540 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006541 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006542
Dan Gohman475871a2008-07-27 21:46:04 +00006543 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006544 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006545 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006546 }
6547}
6548
Dan Gohman475871a2008-07-27 21:46:04 +00006549SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006550 /*
6551 The rounding mode is in bits 11:10 of FPSR, and has the following
6552 settings:
6553 00 Round to nearest
6554 01 Round to -inf
6555 10 Round to +inf
6556 11 Round to 0
6557
6558 FLT_ROUNDS, on the other hand, expects the following:
6559 -1 Undefined
6560 0 Round to 0
6561 1 Round to nearest
6562 2 Round to +inf
6563 3 Round to -inf
6564
6565 To perform the conversion, we do:
6566 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6567 */
6568
6569 MachineFunction &MF = DAG.getMachineFunction();
6570 const TargetMachine &TM = MF.getTarget();
6571 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6572 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006573 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006574 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006575
6576 // Save FP Control Word to stack slot
6577 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006578 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006579
Owen Anderson825b72b2009-08-11 20:47:22 +00006580 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006581 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006582
6583 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006584 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006585
6586 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006587 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 DAG.getNode(ISD::SRL, dl, MVT::i16,
6589 DAG.getNode(ISD::AND, dl, MVT::i16,
6590 CWD, DAG.getConstant(0x800, MVT::i16)),
6591 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 DAG.getNode(ISD::SRL, dl, MVT::i16,
6594 DAG.getNode(ISD::AND, dl, MVT::i16,
6595 CWD, DAG.getConstant(0x400, MVT::i16)),
6596 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006597
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006599 DAG.getNode(ISD::AND, dl, MVT::i16,
6600 DAG.getNode(ISD::ADD, dl, MVT::i16,
6601 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6602 DAG.getConstant(1, MVT::i16)),
6603 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006604
6605
Duncan Sands83ec4b62008-06-06 12:08:01 +00006606 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006607 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006608}
6609
Dan Gohman475871a2008-07-27 21:46:04 +00006610SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006611 EVT VT = Op.getValueType();
6612 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006613 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006614 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006615
6616 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006618 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006620 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006621 }
Evan Cheng18efe262007-12-14 02:13:44 +00006622
Evan Cheng152804e2007-12-14 08:30:15 +00006623 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006625 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006626
6627 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006629 Ops.push_back(Op);
6630 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006632 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006634
6635 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006636 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006637
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 if (VT == MVT::i8)
6639 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006640 return Op;
6641}
6642
Dan Gohman475871a2008-07-27 21:46:04 +00006643SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006644 EVT VT = Op.getValueType();
6645 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006646 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006647 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006648
6649 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 if (VT == MVT::i8) {
6651 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006652 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006653 }
Evan Cheng152804e2007-12-14 08:30:15 +00006654
6655 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006657 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006658
6659 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006660 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006661 Ops.push_back(Op);
6662 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006664 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006665 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006666
Owen Anderson825b72b2009-08-11 20:47:22 +00006667 if (VT == MVT::i8)
6668 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006669 return Op;
6670}
6671
Mon P Wangaf9b9522008-12-18 21:42:19 +00006672SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006673 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006674 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006675 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006676
Mon P Wangaf9b9522008-12-18 21:42:19 +00006677 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6678 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6679 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6680 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6681 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6682 //
6683 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6684 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6685 // return AloBlo + AloBhi + AhiBlo;
6686
6687 SDValue A = Op.getOperand(0);
6688 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006689
Dale Johannesene4d209d2009-02-03 20:21:25 +00006690 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6692 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6695 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006698 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006699 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006701 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006704 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006705 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006706 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6707 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006708 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006709 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6710 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006711 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6712 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006713 return Res;
6714}
6715
6716
Bill Wendling74c37652008-12-09 22:08:41 +00006717SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6718 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6719 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006720 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6721 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006722 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006723 SDValue LHS = N->getOperand(0);
6724 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006725 unsigned BaseOp = 0;
6726 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006727 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006728
6729 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006730 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006731 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006732 // A subtract of one will be selected as a INC. Note that INC doesn't
6733 // set CF, so we can't do this for UADDO.
6734 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6735 if (C->getAPIntValue() == 1) {
6736 BaseOp = X86ISD::INC;
6737 Cond = X86::COND_O;
6738 break;
6739 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006740 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006741 Cond = X86::COND_O;
6742 break;
6743 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006744 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006745 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006746 break;
6747 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006748 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6749 // set CF, so we can't do this for USUBO.
6750 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6751 if (C->getAPIntValue() == 1) {
6752 BaseOp = X86ISD::DEC;
6753 Cond = X86::COND_O;
6754 break;
6755 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006756 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006757 Cond = X86::COND_O;
6758 break;
6759 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006760 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006761 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006762 break;
6763 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006764 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006765 Cond = X86::COND_O;
6766 break;
6767 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006768 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006769 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006770 break;
6771 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006772
Bill Wendling61edeb52008-12-02 01:06:39 +00006773 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006775 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006776
Bill Wendling61edeb52008-12-02 01:06:39 +00006777 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006778 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006780
Bill Wendling61edeb52008-12-02 01:06:39 +00006781 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6782 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006783}
6784
Dan Gohman475871a2008-07-27 21:46:04 +00006785SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006786 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006787 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006788 unsigned Reg = 0;
6789 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006791 default:
6792 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006793 case MVT::i8: Reg = X86::AL; size = 1; break;
6794 case MVT::i16: Reg = X86::AX; size = 2; break;
6795 case MVT::i32: Reg = X86::EAX; size = 4; break;
6796 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006797 assert(Subtarget->is64Bit() && "Node not type legal!");
6798 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006799 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006800 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006801 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006802 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006803 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006804 Op.getOperand(1),
6805 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006807 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006809 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006810 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006811 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006812 return cpOut;
6813}
6814
Duncan Sands1607f052008-12-01 11:39:25 +00006815SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006816 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006817 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006819 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006820 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6823 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006824 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006825 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6826 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006827 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006828 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006829 rdx.getValue(1)
6830 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006831 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006832}
6833
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006834SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6835 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006836 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006837 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006838 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006839 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006840 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006841 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006842 Node->getOperand(0),
6843 Node->getOperand(1), negOp,
6844 cast<AtomicSDNode>(Node)->getSrcValue(),
6845 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006846}
6847
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848/// LowerOperation - Provide custom lowering hooks for some operations.
6849///
Dan Gohman475871a2008-07-27 21:46:04 +00006850SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006851 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006852 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006853 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6854 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006855 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6856 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6857 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6858 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6859 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6860 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6861 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006862 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006863 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864 case ISD::SHL_PARTS:
6865 case ISD::SRA_PARTS:
6866 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6867 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006868 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006869 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006870 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006871 case ISD::FABS: return LowerFABS(Op, DAG);
6872 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006873 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006874 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006875 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006876 case ISD::SELECT: return LowerSELECT(Op, DAG);
6877 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006878 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006879 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006880 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006881 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006883 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6884 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006885 case ISD::FRAME_TO_ARGS_OFFSET:
6886 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006887 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006888 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006889 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006890 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006891 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6892 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006893 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006894 case ISD::SADDO:
6895 case ISD::UADDO:
6896 case ISD::SSUBO:
6897 case ISD::USUBO:
6898 case ISD::SMULO:
6899 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006900 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006902}
6903
Duncan Sands1607f052008-12-01 11:39:25 +00006904void X86TargetLowering::
6905ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6906 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006907 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006908 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006910
6911 SDValue Chain = Node->getOperand(0);
6912 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006914 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006916 Node->getOperand(2), DAG.getIntPtrConstant(1));
6917 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6918 // have a MemOperand. Pass the info through as a normal operand.
6919 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6920 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006923 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006925 Results.push_back(Result.getValue(2));
6926}
6927
Duncan Sands126d9072008-07-04 11:47:58 +00006928/// ReplaceNodeResults - Replace a node with an illegal result type
6929/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006930void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6931 SmallVectorImpl<SDValue>&Results,
6932 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006933 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006934 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006935 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006936 assert(false && "Do not know how to custom type legalize this operation!");
6937 return;
6938 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006939 std::pair<SDValue,SDValue> Vals =
6940 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006941 SDValue FIST = Vals.first, StackSlot = Vals.second;
6942 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006943 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00006944 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006945 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006946 }
6947 return;
6948 }
6949 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006950 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006951 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006952 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006954 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006955 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006956 eax.getValue(2));
6957 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6958 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00006959 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006960 Results.push_back(edx.getValue(1));
6961 return;
6962 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006963 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00006964 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00006966 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006967 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6968 DAG.getConstant(0, MVT::i32));
6969 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6970 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006971 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6972 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006973 cpInL.getValue(1));
6974 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6976 DAG.getConstant(0, MVT::i32));
6977 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6978 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006979 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006980 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006981 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006982 swapInL.getValue(1));
6983 SDValue Ops[] = { swapInH.getValue(0),
6984 N->getOperand(1),
6985 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006987 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006988 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006990 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006992 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006994 Results.push_back(cpOutH.getValue(1));
6995 return;
6996 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006997 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007000 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007003 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7005 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007006 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007007 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7008 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007009 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007010 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7011 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007012 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007013 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7014 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007015 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007016 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7017 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007018 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007019}
7020
Evan Cheng72261582005-12-20 06:22:03 +00007021const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7022 switch (Opcode) {
7023 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007024 case X86ISD::BSF: return "X86ISD::BSF";
7025 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007026 case X86ISD::SHLD: return "X86ISD::SHLD";
7027 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007028 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007029 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007030 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007031 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007032 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007033 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007034 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7035 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7036 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007037 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007038 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007039 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007040 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007041 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007042 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007043 case X86ISD::COMI: return "X86ISD::COMI";
7044 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007045 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007046 case X86ISD::CMOV: return "X86ISD::CMOV";
7047 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007048 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007049 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7050 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007051 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007052 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007053 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007054 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007055 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007056 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7057 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007058 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007059 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007060 case X86ISD::FMAX: return "X86ISD::FMAX";
7061 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007062 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7063 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007064 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007065 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007066 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007067 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007068 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007069 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7070 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007071 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7072 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7073 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7074 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7075 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7076 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007077 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7078 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007079 case X86ISD::VSHL: return "X86ISD::VSHL";
7080 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007081 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7082 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7083 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7084 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7085 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7086 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7087 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7088 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7089 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7090 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007091 case X86ISD::ADD: return "X86ISD::ADD";
7092 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007093 case X86ISD::SMUL: return "X86ISD::SMUL";
7094 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007095 case X86ISD::INC: return "X86ISD::INC";
7096 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007097 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007098 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007099 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007100 }
7101}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007102
Chris Lattnerc9addb72007-03-30 23:15:24 +00007103// isLegalAddressingMode - Return true if the addressing mode represented
7104// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007105bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007106 const Type *Ty) const {
7107 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007108 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007109
Chris Lattnerc9addb72007-03-30 23:15:24 +00007110 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007111 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007112 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007113
Chris Lattnerc9addb72007-03-30 23:15:24 +00007114 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007115 unsigned GVFlags =
7116 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117
Chris Lattnerdfed4132009-07-10 07:38:24 +00007118 // If a reference to this global requires an extra load, we can't fold it.
7119 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007120 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007121
Chris Lattnerdfed4132009-07-10 07:38:24 +00007122 // If BaseGV requires a register for the PIC base, we cannot also have a
7123 // BaseReg specified.
7124 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007125 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007126
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007127 // If lower 4G is not available, then we must use rip-relative addressing.
7128 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7129 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007131
Chris Lattnerc9addb72007-03-30 23:15:24 +00007132 switch (AM.Scale) {
7133 case 0:
7134 case 1:
7135 case 2:
7136 case 4:
7137 case 8:
7138 // These scales always work.
7139 break;
7140 case 3:
7141 case 5:
7142 case 9:
7143 // These scales are formed with basereg+scalereg. Only accept if there is
7144 // no basereg yet.
7145 if (AM.HasBaseReg)
7146 return false;
7147 break;
7148 default: // Other stuff never works.
7149 return false;
7150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007151
Chris Lattnerc9addb72007-03-30 23:15:24 +00007152 return true;
7153}
7154
7155
Evan Cheng2bd122c2007-10-26 01:56:11 +00007156bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7157 if (!Ty1->isInteger() || !Ty2->isInteger())
7158 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007159 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7160 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007161 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007162 return false;
7163 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007164}
7165
Owen Andersone50ed302009-08-10 22:56:29 +00007166bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007167 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007168 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007169 unsigned NumBits1 = VT1.getSizeInBits();
7170 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007171 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007172 return false;
7173 return Subtarget->is64Bit() || NumBits1 < 64;
7174}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007175
Dan Gohman97121ba2009-04-08 00:15:30 +00007176bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007177 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007178 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7179 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007180}
7181
Owen Andersone50ed302009-08-10 22:56:29 +00007182bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007183 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007185}
7186
Owen Andersone50ed302009-08-10 22:56:29 +00007187bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007188 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007189 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007190}
7191
Evan Cheng60c07e12006-07-05 22:17:51 +00007192/// isShuffleMaskLegal - Targets can use this to indicate that they only
7193/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7194/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7195/// are assumed to be legal.
7196bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007197X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007198 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007199 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007200 if (VT.getSizeInBits() == 64)
7201 return false;
7202
7203 // FIXME: pshufb, blends, palignr, shifts.
7204 return (VT.getVectorNumElements() == 2 ||
7205 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7206 isMOVLMask(M, VT) ||
7207 isSHUFPMask(M, VT) ||
7208 isPSHUFDMask(M, VT) ||
7209 isPSHUFHWMask(M, VT) ||
7210 isPSHUFLWMask(M, VT) ||
7211 isUNPCKLMask(M, VT) ||
7212 isUNPCKHMask(M, VT) ||
7213 isUNPCKL_v_undef_Mask(M, VT) ||
7214 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007215}
7216
Dan Gohman7d8143f2008-04-09 20:09:42 +00007217bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007218X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007219 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007220 unsigned NumElts = VT.getVectorNumElements();
7221 // FIXME: This collection of masks seems suspect.
7222 if (NumElts == 2)
7223 return true;
7224 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7225 return (isMOVLMask(Mask, VT) ||
7226 isCommutedMOVLMask(Mask, VT, true) ||
7227 isSHUFPMask(Mask, VT) ||
7228 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007229 }
7230 return false;
7231}
7232
7233//===----------------------------------------------------------------------===//
7234// X86 Scheduler Hooks
7235//===----------------------------------------------------------------------===//
7236
Mon P Wang63307c32008-05-05 19:05:59 +00007237// private utility function
7238MachineBasicBlock *
7239X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7240 MachineBasicBlock *MBB,
7241 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007242 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007243 unsigned LoadOpc,
7244 unsigned CXchgOpc,
7245 unsigned copyOpc,
7246 unsigned notOpc,
7247 unsigned EAXreg,
7248 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007249 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007250 // For the atomic bitwise operator, we generate
7251 // thisMBB:
7252 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007253 // ld t1 = [bitinstr.addr]
7254 // op t2 = t1, [bitinstr.val]
7255 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007256 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7257 // bz newMBB
7258 // fallthrough -->nextMBB
7259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7260 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007261 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007262 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007263
Mon P Wang63307c32008-05-05 19:05:59 +00007264 /// First build the CFG
7265 MachineFunction *F = MBB->getParent();
7266 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007267 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7268 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7269 F->insert(MBBIter, newMBB);
7270 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007271
Mon P Wang63307c32008-05-05 19:05:59 +00007272 // Move all successors to thisMBB to nextMBB
7273 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007274
Mon P Wang63307c32008-05-05 19:05:59 +00007275 // Update thisMBB to fall through to newMBB
7276 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007277
Mon P Wang63307c32008-05-05 19:05:59 +00007278 // newMBB jumps to itself and fall through to nextMBB
7279 newMBB->addSuccessor(nextMBB);
7280 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007281
Mon P Wang63307c32008-05-05 19:05:59 +00007282 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007283 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007284 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007285 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007286 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007287 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007288 int numArgs = bInstr->getNumOperands() - 1;
7289 for (int i=0; i < numArgs; ++i)
7290 argOpers[i] = &bInstr->getOperand(i+1);
7291
7292 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007293 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7294 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007295
Dale Johannesen140be2d2008-08-19 18:47:28 +00007296 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007297 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007298 for (int i=0; i <= lastAddrIndx; ++i)
7299 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007300
Dale Johannesen140be2d2008-08-19 18:47:28 +00007301 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007302 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007305 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007306 tt = t1;
7307
Dale Johannesen140be2d2008-08-19 18:47:28 +00007308 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007309 assert((argOpers[valArgIndx]->isReg() ||
7310 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007311 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007312 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007313 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007314 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007316 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007317 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007318
Dale Johannesene4d209d2009-02-03 20:21:25 +00007319 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007320 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007321
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007323 for (int i=0; i <= lastAddrIndx; ++i)
7324 (*MIB).addOperand(*argOpers[i]);
7325 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007326 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7327 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7328
Dale Johannesene4d209d2009-02-03 20:21:25 +00007329 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007330 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007331
Mon P Wang63307c32008-05-05 19:05:59 +00007332 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007333 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007334
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007335 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007336 return nextMBB;
7337}
7338
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007339// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007340MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007341X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7342 MachineBasicBlock *MBB,
7343 unsigned regOpcL,
7344 unsigned regOpcH,
7345 unsigned immOpcL,
7346 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007347 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348 // For the atomic bitwise operator, we generate
7349 // thisMBB (instructions are in pairs, except cmpxchg8b)
7350 // ld t1,t2 = [bitinstr.addr]
7351 // newMBB:
7352 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7353 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007354 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007355 // mov ECX, EBX <- t5, t6
7356 // mov EAX, EDX <- t1, t2
7357 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7358 // mov t3, t4 <- EAX, EDX
7359 // bz newMBB
7360 // result in out1, out2
7361 // fallthrough -->nextMBB
7362
7363 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7364 const unsigned LoadOpc = X86::MOV32rm;
7365 const unsigned copyOpc = X86::MOV32rr;
7366 const unsigned NotOpc = X86::NOT32r;
7367 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7368 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7369 MachineFunction::iterator MBBIter = MBB;
7370 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007371
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007372 /// First build the CFG
7373 MachineFunction *F = MBB->getParent();
7374 MachineBasicBlock *thisMBB = MBB;
7375 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7376 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7377 F->insert(MBBIter, newMBB);
7378 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007379
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007380 // Move all successors to thisMBB to nextMBB
7381 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007382
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007383 // Update thisMBB to fall through to newMBB
7384 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007385
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007386 // newMBB jumps to itself and fall through to nextMBB
7387 newMBB->addSuccessor(nextMBB);
7388 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007389
Dale Johannesene4d209d2009-02-03 20:21:25 +00007390 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007391 // Insert instructions into newMBB based on incoming instruction
7392 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007393 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007394 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007395 MachineOperand& dest1Oper = bInstr->getOperand(0);
7396 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007397 MachineOperand* argOpers[2 + X86AddrNumOperands];
7398 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 argOpers[i] = &bInstr->getOperand(i+2);
7400
7401 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007402 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007403
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007404 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007405 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007406 for (int i=0; i <= lastAddrIndx; ++i)
7407 (*MIB).addOperand(*argOpers[i]);
7408 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007409 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007410 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007411 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007412 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007413 MachineOperand newOp3 = *(argOpers[3]);
7414 if (newOp3.isImm())
7415 newOp3.setImm(newOp3.getImm()+4);
7416 else
7417 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007418 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007419 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420
7421 // t3/4 are defined later, at the bottom of the loop
7422 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7423 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007424 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007425 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007426 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007427 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7428
7429 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7430 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007431 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007432 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7433 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007434 } else {
7435 tt1 = t1;
7436 tt2 = t2;
7437 }
7438
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007439 int valArgIndx = lastAddrIndx + 1;
7440 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007441 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007442 "invalid operand");
7443 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7444 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007445 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007446 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007447 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007448 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007449 if (regOpcL != X86::MOV32rr)
7450 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007451 (*MIB).addOperand(*argOpers[valArgIndx]);
7452 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007453 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007454 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007455 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007456 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007457 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007458 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007460 if (regOpcH != X86::MOV32rr)
7461 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007462 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007463
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007466 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007467 MIB.addReg(t2);
7468
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007470 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007471 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007472 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007473
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007475 for (int i=0; i <= lastAddrIndx; ++i)
7476 (*MIB).addOperand(*argOpers[i]);
7477
7478 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7479 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7480
Dale Johannesene4d209d2009-02-03 20:21:25 +00007481 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007482 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007484 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007485
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007486 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007487 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007488
7489 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7490 return nextMBB;
7491}
7492
7493// private utility function
7494MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007495X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7496 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007497 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007498 // For the atomic min/max operator, we generate
7499 // thisMBB:
7500 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007501 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007502 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007503 // cmp t1, t2
7504 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007505 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007506 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7507 // bz newMBB
7508 // fallthrough -->nextMBB
7509 //
7510 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7511 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007512 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007513 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Mon P Wang63307c32008-05-05 19:05:59 +00007515 /// First build the CFG
7516 MachineFunction *F = MBB->getParent();
7517 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007518 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7519 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7520 F->insert(MBBIter, newMBB);
7521 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dan Gohmand6708ea2009-08-15 01:38:56 +00007523 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007524 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525
Mon P Wang63307c32008-05-05 19:05:59 +00007526 // Update thisMBB to fall through to newMBB
7527 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007528
Mon P Wang63307c32008-05-05 19:05:59 +00007529 // newMBB jumps to newMBB and fall through to nextMBB
7530 newMBB->addSuccessor(nextMBB);
7531 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007532
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007534 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007535 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007536 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007537 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007538 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007539 int numArgs = mInstr->getNumOperands() - 1;
7540 for (int i=0; i < numArgs; ++i)
7541 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007542
Mon P Wang63307c32008-05-05 19:05:59 +00007543 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007544 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7545 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007546
Mon P Wangab3e7472008-05-05 22:56:23 +00007547 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007549 for (int i=0; i <= lastAddrIndx; ++i)
7550 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007551
Mon P Wang63307c32008-05-05 19:05:59 +00007552 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007553 assert((argOpers[valArgIndx]->isReg() ||
7554 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007555 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007556
7557 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007558 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007560 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007561 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007562 (*MIB).addOperand(*argOpers[valArgIndx]);
7563
Dale Johannesene4d209d2009-02-03 20:21:25 +00007564 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007565 MIB.addReg(t1);
7566
Dale Johannesene4d209d2009-02-03 20:21:25 +00007567 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007568 MIB.addReg(t1);
7569 MIB.addReg(t2);
7570
7571 // Generate movc
7572 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007574 MIB.addReg(t2);
7575 MIB.addReg(t1);
7576
7577 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007579 for (int i=0; i <= lastAddrIndx; ++i)
7580 (*MIB).addOperand(*argOpers[i]);
7581 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007582 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7583 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007584
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007586 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007587
Mon P Wang63307c32008-05-05 19:05:59 +00007588 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007589 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007590
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007591 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007592 return nextMBB;
7593}
7594
Dan Gohmand6708ea2009-08-15 01:38:56 +00007595MachineBasicBlock *
7596X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7597 MachineInstr *MI,
7598 MachineBasicBlock *MBB) const {
7599 // Emit code to save XMM registers to the stack. The ABI says that the
7600 // number of registers to save is given in %al, so it's theoretically
7601 // possible to do an indirect jump trick to avoid saving all of them,
7602 // however this code takes a simpler approach and just executes all
7603 // of the stores if %al is non-zero. It's less code, and it's probably
7604 // easier on the hardware branch predictor, and stores aren't all that
7605 // expensive anyway.
7606
7607 // Create the new basic blocks. One block contains all the XMM stores,
7608 // and one block is the final destination regardless of whether any
7609 // stores were performed.
7610 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7611 MachineFunction *F = MBB->getParent();
7612 MachineFunction::iterator MBBIter = MBB;
7613 ++MBBIter;
7614 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7615 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7616 F->insert(MBBIter, XMMSaveMBB);
7617 F->insert(MBBIter, EndMBB);
7618
7619 // Set up the CFG.
7620 // Move any original successors of MBB to the end block.
7621 EndMBB->transferSuccessors(MBB);
7622 // The original block will now fall through to the XMM save block.
7623 MBB->addSuccessor(XMMSaveMBB);
7624 // The XMMSaveMBB will fall through to the end block.
7625 XMMSaveMBB->addSuccessor(EndMBB);
7626
7627 // Now add the instructions.
7628 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7629 DebugLoc DL = MI->getDebugLoc();
7630
7631 unsigned CountReg = MI->getOperand(0).getReg();
7632 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7633 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7634
7635 if (!Subtarget->isTargetWin64()) {
7636 // If %al is 0, branch around the XMM save block.
7637 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7638 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7639 MBB->addSuccessor(EndMBB);
7640 }
7641
7642 // In the XMM save block, save all the XMM argument registers.
7643 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7644 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
7645 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7646 .addFrameIndex(RegSaveFrameIndex)
7647 .addImm(/*Scale=*/1)
7648 .addReg(/*IndexReg=*/0)
7649 .addImm(/*Disp=*/Offset)
7650 .addReg(/*Segment=*/0)
7651 .addReg(MI->getOperand(i).getReg())
7652 .addMemOperand(MachineMemOperand(
7653 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7654 MachineMemOperand::MOStore, Offset,
7655 /*Size=*/16, /*Align=*/16));
7656 }
7657
7658 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7659
7660 return EndMBB;
7661}
Mon P Wang63307c32008-05-05 19:05:59 +00007662
Evan Cheng60c07e12006-07-05 22:17:51 +00007663MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007664X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007665 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007667 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007668 switch (MI->getOpcode()) {
7669 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007670 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007671 case X86::CMOV_FR32:
7672 case X86::CMOV_FR64:
7673 case X86::CMOV_V4F32:
7674 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007675 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007676 // To "insert" a SELECT_CC instruction, we actually have to insert the
7677 // diamond control-flow pattern. The incoming instruction knows the
7678 // destination vreg to set, the condition code register to branch on, the
7679 // true/false values to select between, and a branch opcode to use.
7680 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007681 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007682 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007683
Evan Cheng60c07e12006-07-05 22:17:51 +00007684 // thisMBB:
7685 // ...
7686 // TrueVal = ...
7687 // cmpTY ccX, r1, r2
7688 // bCC copy1MBB
7689 // fallthrough --> copy0MBB
7690 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007691 MachineFunction *F = BB->getParent();
7692 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7693 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007694 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007695 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007696 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007697 F->insert(It, copy0MBB);
7698 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007699 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007700 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007701 sinkMBB->transferSuccessors(BB);
7702
7703 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007704 BB->addSuccessor(copy0MBB);
7705 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007706
Evan Cheng60c07e12006-07-05 22:17:51 +00007707 // copy0MBB:
7708 // %FalseValue = ...
7709 // # fallthrough to sinkMBB
7710 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007711
Evan Cheng60c07e12006-07-05 22:17:51 +00007712 // Update machine-CFG edges
7713 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007714
Evan Cheng60c07e12006-07-05 22:17:51 +00007715 // sinkMBB:
7716 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7717 // ...
7718 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007719 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007720 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7721 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7722
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007723 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007724 return BB;
7725 }
7726
Dale Johannesen849f2142007-07-03 00:53:03 +00007727 case X86::FP32_TO_INT16_IN_MEM:
7728 case X86::FP32_TO_INT32_IN_MEM:
7729 case X86::FP32_TO_INT64_IN_MEM:
7730 case X86::FP64_TO_INT16_IN_MEM:
7731 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007732 case X86::FP64_TO_INT64_IN_MEM:
7733 case X86::FP80_TO_INT16_IN_MEM:
7734 case X86::FP80_TO_INT32_IN_MEM:
7735 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007736 // Change the floating point control register to use "round towards zero"
7737 // mode when truncating to an integer value.
7738 MachineFunction *F = BB->getParent();
7739 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007740 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007741
7742 // Load the old value of the high byte of the control word...
7743 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007744 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007745 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007746 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007747
7748 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007749 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007750 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007751
7752 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007753 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007754
7755 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007756 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007757 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007758
7759 // Get the X86 opcode to use.
7760 unsigned Opc;
7761 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007762 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007763 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7764 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7765 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7766 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7767 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7768 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007769 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7770 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7771 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007772 }
7773
7774 X86AddressMode AM;
7775 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007776 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007777 AM.BaseType = X86AddressMode::RegBase;
7778 AM.Base.Reg = Op.getReg();
7779 } else {
7780 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007781 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007782 }
7783 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007784 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007785 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007786 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007787 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007788 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007789 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007790 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007791 AM.GV = Op.getGlobal();
7792 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007793 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007794 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007795 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007796 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007797
7798 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007799 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007800
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007801 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007802 return BB;
7803 }
Mon P Wang63307c32008-05-05 19:05:59 +00007804 case X86::ATOMAND32:
7805 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007806 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007807 X86::LCMPXCHG32, X86::MOV32rr,
7808 X86::NOT32r, X86::EAX,
7809 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007810 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007811 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7812 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007813 X86::LCMPXCHG32, X86::MOV32rr,
7814 X86::NOT32r, X86::EAX,
7815 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007816 case X86::ATOMXOR32:
7817 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007818 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007819 X86::LCMPXCHG32, X86::MOV32rr,
7820 X86::NOT32r, X86::EAX,
7821 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007822 case X86::ATOMNAND32:
7823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007824 X86::AND32ri, X86::MOV32rm,
7825 X86::LCMPXCHG32, X86::MOV32rr,
7826 X86::NOT32r, X86::EAX,
7827 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007828 case X86::ATOMMIN32:
7829 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7830 case X86::ATOMMAX32:
7831 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7832 case X86::ATOMUMIN32:
7833 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7834 case X86::ATOMUMAX32:
7835 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007836
7837 case X86::ATOMAND16:
7838 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7839 X86::AND16ri, X86::MOV16rm,
7840 X86::LCMPXCHG16, X86::MOV16rr,
7841 X86::NOT16r, X86::AX,
7842 X86::GR16RegisterClass);
7843 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007844 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007845 X86::OR16ri, X86::MOV16rm,
7846 X86::LCMPXCHG16, X86::MOV16rr,
7847 X86::NOT16r, X86::AX,
7848 X86::GR16RegisterClass);
7849 case X86::ATOMXOR16:
7850 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7851 X86::XOR16ri, X86::MOV16rm,
7852 X86::LCMPXCHG16, X86::MOV16rr,
7853 X86::NOT16r, X86::AX,
7854 X86::GR16RegisterClass);
7855 case X86::ATOMNAND16:
7856 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7857 X86::AND16ri, X86::MOV16rm,
7858 X86::LCMPXCHG16, X86::MOV16rr,
7859 X86::NOT16r, X86::AX,
7860 X86::GR16RegisterClass, true);
7861 case X86::ATOMMIN16:
7862 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7863 case X86::ATOMMAX16:
7864 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7865 case X86::ATOMUMIN16:
7866 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7867 case X86::ATOMUMAX16:
7868 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7869
7870 case X86::ATOMAND8:
7871 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7872 X86::AND8ri, X86::MOV8rm,
7873 X86::LCMPXCHG8, X86::MOV8rr,
7874 X86::NOT8r, X86::AL,
7875 X86::GR8RegisterClass);
7876 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007877 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007878 X86::OR8ri, X86::MOV8rm,
7879 X86::LCMPXCHG8, X86::MOV8rr,
7880 X86::NOT8r, X86::AL,
7881 X86::GR8RegisterClass);
7882 case X86::ATOMXOR8:
7883 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7884 X86::XOR8ri, X86::MOV8rm,
7885 X86::LCMPXCHG8, X86::MOV8rr,
7886 X86::NOT8r, X86::AL,
7887 X86::GR8RegisterClass);
7888 case X86::ATOMNAND8:
7889 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7890 X86::AND8ri, X86::MOV8rm,
7891 X86::LCMPXCHG8, X86::MOV8rr,
7892 X86::NOT8r, X86::AL,
7893 X86::GR8RegisterClass, true);
7894 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007895 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007896 case X86::ATOMAND64:
7897 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007898 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007899 X86::LCMPXCHG64, X86::MOV64rr,
7900 X86::NOT64r, X86::RAX,
7901 X86::GR64RegisterClass);
7902 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007903 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7904 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007905 X86::LCMPXCHG64, X86::MOV64rr,
7906 X86::NOT64r, X86::RAX,
7907 X86::GR64RegisterClass);
7908 case X86::ATOMXOR64:
7909 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007910 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007911 X86::LCMPXCHG64, X86::MOV64rr,
7912 X86::NOT64r, X86::RAX,
7913 X86::GR64RegisterClass);
7914 case X86::ATOMNAND64:
7915 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7916 X86::AND64ri32, X86::MOV64rm,
7917 X86::LCMPXCHG64, X86::MOV64rr,
7918 X86::NOT64r, X86::RAX,
7919 X86::GR64RegisterClass, true);
7920 case X86::ATOMMIN64:
7921 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7922 case X86::ATOMMAX64:
7923 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7924 case X86::ATOMUMIN64:
7925 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7926 case X86::ATOMUMAX64:
7927 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007928
7929 // This group does 64-bit operations on a 32-bit host.
7930 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007931 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007932 X86::AND32rr, X86::AND32rr,
7933 X86::AND32ri, X86::AND32ri,
7934 false);
7935 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007936 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007937 X86::OR32rr, X86::OR32rr,
7938 X86::OR32ri, X86::OR32ri,
7939 false);
7940 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007941 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007942 X86::XOR32rr, X86::XOR32rr,
7943 X86::XOR32ri, X86::XOR32ri,
7944 false);
7945 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007946 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007947 X86::AND32rr, X86::AND32rr,
7948 X86::AND32ri, X86::AND32ri,
7949 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007950 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007951 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007952 X86::ADD32rr, X86::ADC32rr,
7953 X86::ADD32ri, X86::ADC32ri,
7954 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007955 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007956 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007957 X86::SUB32rr, X86::SBB32rr,
7958 X86::SUB32ri, X86::SBB32ri,
7959 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007960 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007961 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007962 X86::MOV32rr, X86::MOV32rr,
7963 X86::MOV32ri, X86::MOV32ri,
7964 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007965 case X86::VASTART_SAVE_XMM_REGS:
7966 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00007967 }
7968}
7969
7970//===----------------------------------------------------------------------===//
7971// X86 Optimization Hooks
7972//===----------------------------------------------------------------------===//
7973
Dan Gohman475871a2008-07-27 21:46:04 +00007974void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007975 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007976 APInt &KnownZero,
7977 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007978 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007979 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007980 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007981 assert((Opc >= ISD::BUILTIN_OP_END ||
7982 Opc == ISD::INTRINSIC_WO_CHAIN ||
7983 Opc == ISD::INTRINSIC_W_CHAIN ||
7984 Opc == ISD::INTRINSIC_VOID) &&
7985 "Should use MaskedValueIsZero if you don't know whether Op"
7986 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007987
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007988 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007989 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007990 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007991 case X86ISD::ADD:
7992 case X86ISD::SUB:
7993 case X86ISD::SMUL:
7994 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007995 case X86ISD::INC:
7996 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007997 // These nodes' second result is a boolean.
7998 if (Op.getResNo() == 0)
7999 break;
8000 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008001 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008002 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8003 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008004 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008005 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008006}
Chris Lattner259e97c2006-01-31 19:43:35 +00008007
Evan Cheng206ee9d2006-07-07 08:33:52 +00008008/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008009/// node is a GlobalAddress + offset.
8010bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8011 GlobalValue* &GA, int64_t &Offset) const{
8012 if (N->getOpcode() == X86ISD::Wrapper) {
8013 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008014 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008015 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008016 return true;
8017 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008018 }
Evan Chengad4196b2008-05-12 19:56:52 +00008019 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008020}
8021
Evan Chengad4196b2008-05-12 19:56:52 +00008022static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8023 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008024 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008025 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008026 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008027 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008028 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008029 return false;
8030}
8031
Nate Begeman9008ca62009-04-27 18:41:29 +00008032static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Owen Andersone50ed302009-08-10 22:56:29 +00008033 EVT EVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008034 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008035 SelectionDAG &DAG, MachineFrameInfo *MFI,
8036 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008037 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008038 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008039 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008040 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008041 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008042 return false;
8043 continue;
8044 }
8045
Dan Gohman475871a2008-07-27 21:46:04 +00008046 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008047 if (!Elt.getNode() ||
8048 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008049 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008050 if (!LDBase) {
8051 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008052 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008053 LDBase = cast<LoadSDNode>(Elt.getNode());
8054 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008055 continue;
8056 }
8057 if (Elt.getOpcode() == ISD::UNDEF)
8058 continue;
8059
Nate Begemanabc01992009-06-05 21:37:30 +00008060 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00008061 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008062 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008063 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008064 }
8065 return true;
8066}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008067
8068/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8069/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8070/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008071/// order. In the case of v2i64, it will see if it can rewrite the
8072/// shuffle to be an appropriate build vector so it can take advantage of
8073// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008074static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008075 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008076 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008077 EVT VT = N->getValueType(0);
8078 EVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008079 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8080 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008081
Eli Friedman7a5e5552009-06-07 06:52:44 +00008082 if (VT.getSizeInBits() != 128)
8083 return SDValue();
8084
Mon P Wang1e955802009-04-03 02:43:30 +00008085 // Try to combine a vector_shuffle into a 128-bit load.
8086 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008087 LoadSDNode *LD = NULL;
8088 unsigned LastLoadedElt;
8089 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8090 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008091 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008092
Eli Friedman7a5e5552009-06-07 06:52:44 +00008093 if (LastLoadedElt == NumElems - 1) {
8094 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8095 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8096 LD->getSrcValue(), LD->getSrcValueOffset(),
8097 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008098 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008099 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008100 LD->isVolatile(), LD->getAlignment());
8101 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008102 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008103 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8104 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008105 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8106 }
8107 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008108}
Evan Chengd880b972008-05-09 21:53:03 +00008109
Chris Lattner83e6c992006-10-04 06:57:07 +00008110/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008111static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008112 const X86Subtarget *Subtarget) {
8113 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008114 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008115 // Get the LHS/RHS of the select.
8116 SDValue LHS = N->getOperand(1);
8117 SDValue RHS = N->getOperand(2);
8118
Chris Lattner83e6c992006-10-04 06:57:07 +00008119 // If we have SSE[12] support, try to form min/max nodes.
8120 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008121 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008122 Cond.getOpcode() == ISD::SETCC) {
8123 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008124
Chris Lattner47b4ce82009-03-11 05:48:52 +00008125 unsigned Opcode = 0;
8126 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8127 switch (CC) {
8128 default: break;
8129 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8130 case ISD::SETULE:
8131 case ISD::SETLE:
8132 if (!UnsafeFPMath) break;
8133 // FALL THROUGH.
8134 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8135 case ISD::SETLT:
8136 Opcode = X86ISD::FMIN;
8137 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008138
Chris Lattner47b4ce82009-03-11 05:48:52 +00008139 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8140 case ISD::SETUGT:
8141 case ISD::SETGT:
8142 if (!UnsafeFPMath) break;
8143 // FALL THROUGH.
8144 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8145 case ISD::SETGE:
8146 Opcode = X86ISD::FMAX;
8147 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008148 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008149 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8150 switch (CC) {
8151 default: break;
8152 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8153 case ISD::SETUGT:
8154 case ISD::SETGT:
8155 if (!UnsafeFPMath) break;
8156 // FALL THROUGH.
8157 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8158 case ISD::SETGE:
8159 Opcode = X86ISD::FMIN;
8160 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008161
Chris Lattner47b4ce82009-03-11 05:48:52 +00008162 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8163 case ISD::SETULE:
8164 case ISD::SETLE:
8165 if (!UnsafeFPMath) break;
8166 // FALL THROUGH.
8167 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8168 case ISD::SETLT:
8169 Opcode = X86ISD::FMAX;
8170 break;
8171 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008172 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008173
Chris Lattner47b4ce82009-03-11 05:48:52 +00008174 if (Opcode)
8175 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008176 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008177
Chris Lattnerd1980a52009-03-12 06:52:53 +00008178 // If this is a select between two integer constants, try to do some
8179 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008180 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8181 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008182 // Don't do this for crazy integer types.
8183 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8184 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008185 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008186 bool NeedsCondInvert = false;
8187
Chris Lattnercee56e72009-03-13 05:53:31 +00008188 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008189 // Efficiently invertible.
8190 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8191 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8192 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8193 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008194 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008195 }
8196
8197 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008198 if (FalseC->getAPIntValue() == 0 &&
8199 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008200 if (NeedsCondInvert) // Invert the condition if needed.
8201 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8202 DAG.getConstant(1, Cond.getValueType()));
8203
8204 // Zero extend the condition if needed.
8205 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8206
Chris Lattnercee56e72009-03-13 05:53:31 +00008207 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008208 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008209 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008210 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008211
8212 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008213 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008214 if (NeedsCondInvert) // Invert the condition if needed.
8215 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8216 DAG.getConstant(1, Cond.getValueType()));
8217
8218 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008219 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8220 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008221 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008222 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008223 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008224
8225 // Optimize cases that will turn into an LEA instruction. This requires
8226 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008227 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008228 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008229 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008230
8231 bool isFastMultiplier = false;
8232 if (Diff < 10) {
8233 switch ((unsigned char)Diff) {
8234 default: break;
8235 case 1: // result = add base, cond
8236 case 2: // result = lea base( , cond*2)
8237 case 3: // result = lea base(cond, cond*2)
8238 case 4: // result = lea base( , cond*4)
8239 case 5: // result = lea base(cond, cond*4)
8240 case 8: // result = lea base( , cond*8)
8241 case 9: // result = lea base(cond, cond*8)
8242 isFastMultiplier = true;
8243 break;
8244 }
8245 }
8246
8247 if (isFastMultiplier) {
8248 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8249 if (NeedsCondInvert) // Invert the condition if needed.
8250 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8251 DAG.getConstant(1, Cond.getValueType()));
8252
8253 // Zero extend the condition if needed.
8254 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8255 Cond);
8256 // Scale the condition by the difference.
8257 if (Diff != 1)
8258 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8259 DAG.getConstant(Diff, Cond.getValueType()));
8260
8261 // Add the base if non-zero.
8262 if (FalseC->getAPIntValue() != 0)
8263 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8264 SDValue(FalseC, 0));
8265 return Cond;
8266 }
8267 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008268 }
8269 }
8270
Dan Gohman475871a2008-07-27 21:46:04 +00008271 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008272}
8273
Chris Lattnerd1980a52009-03-12 06:52:53 +00008274/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8275static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8276 TargetLowering::DAGCombinerInfo &DCI) {
8277 DebugLoc DL = N->getDebugLoc();
8278
8279 // If the flag operand isn't dead, don't touch this CMOV.
8280 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8281 return SDValue();
8282
8283 // If this is a select between two integer constants, try to do some
8284 // optimizations. Note that the operands are ordered the opposite of SELECT
8285 // operands.
8286 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8287 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8288 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8289 // larger than FalseC (the false value).
8290 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8291
8292 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8293 CC = X86::GetOppositeBranchCondition(CC);
8294 std::swap(TrueC, FalseC);
8295 }
8296
8297 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008298 // This is efficient for any integer data type (including i8/i16) and
8299 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008300 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8301 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008302 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8303 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008304
8305 // Zero extend the condition if needed.
8306 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8307
8308 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8309 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008310 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008311 if (N->getNumValues() == 2) // Dead flag value?
8312 return DCI.CombineTo(N, Cond, SDValue());
8313 return Cond;
8314 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008315
8316 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8317 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008318 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8319 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008320 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8321 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008322
8323 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008324 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8325 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008326 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8327 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008328
Chris Lattner97a29a52009-03-13 05:22:11 +00008329 if (N->getNumValues() == 2) // Dead flag value?
8330 return DCI.CombineTo(N, Cond, SDValue());
8331 return Cond;
8332 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008333
8334 // Optimize cases that will turn into an LEA instruction. This requires
8335 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008336 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008337 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008338 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008339
8340 bool isFastMultiplier = false;
8341 if (Diff < 10) {
8342 switch ((unsigned char)Diff) {
8343 default: break;
8344 case 1: // result = add base, cond
8345 case 2: // result = lea base( , cond*2)
8346 case 3: // result = lea base(cond, cond*2)
8347 case 4: // result = lea base( , cond*4)
8348 case 5: // result = lea base(cond, cond*4)
8349 case 8: // result = lea base( , cond*8)
8350 case 9: // result = lea base(cond, cond*8)
8351 isFastMultiplier = true;
8352 break;
8353 }
8354 }
8355
8356 if (isFastMultiplier) {
8357 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8358 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008359 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8360 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008361 // Zero extend the condition if needed.
8362 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8363 Cond);
8364 // Scale the condition by the difference.
8365 if (Diff != 1)
8366 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8367 DAG.getConstant(Diff, Cond.getValueType()));
8368
8369 // Add the base if non-zero.
8370 if (FalseC->getAPIntValue() != 0)
8371 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8372 SDValue(FalseC, 0));
8373 if (N->getNumValues() == 2) // Dead flag value?
8374 return DCI.CombineTo(N, Cond, SDValue());
8375 return Cond;
8376 }
8377 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008378 }
8379 }
8380 return SDValue();
8381}
8382
8383
Evan Cheng0b0cd912009-03-28 05:57:29 +00008384/// PerformMulCombine - Optimize a single multiply with constant into two
8385/// in order to implement it with two cheaper instructions, e.g.
8386/// LEA + SHL, LEA + LEA.
8387static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8388 TargetLowering::DAGCombinerInfo &DCI) {
8389 if (DAG.getMachineFunction().
8390 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8391 return SDValue();
8392
8393 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8394 return SDValue();
8395
Owen Andersone50ed302009-08-10 22:56:29 +00008396 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008397 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008398 return SDValue();
8399
8400 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8401 if (!C)
8402 return SDValue();
8403 uint64_t MulAmt = C->getZExtValue();
8404 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8405 return SDValue();
8406
8407 uint64_t MulAmt1 = 0;
8408 uint64_t MulAmt2 = 0;
8409 if ((MulAmt % 9) == 0) {
8410 MulAmt1 = 9;
8411 MulAmt2 = MulAmt / 9;
8412 } else if ((MulAmt % 5) == 0) {
8413 MulAmt1 = 5;
8414 MulAmt2 = MulAmt / 5;
8415 } else if ((MulAmt % 3) == 0) {
8416 MulAmt1 = 3;
8417 MulAmt2 = MulAmt / 3;
8418 }
8419 if (MulAmt2 &&
8420 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8421 DebugLoc DL = N->getDebugLoc();
8422
8423 if (isPowerOf2_64(MulAmt2) &&
8424 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8425 // If second multiplifer is pow2, issue it first. We want the multiply by
8426 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8427 // is an add.
8428 std::swap(MulAmt1, MulAmt2);
8429
8430 SDValue NewMul;
8431 if (isPowerOf2_64(MulAmt1))
8432 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008433 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008434 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008435 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008436 DAG.getConstant(MulAmt1, VT));
8437
8438 if (isPowerOf2_64(MulAmt2))
8439 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008440 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008441 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008442 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008443 DAG.getConstant(MulAmt2, VT));
8444
8445 // Do not add new nodes to DAG combiner worklist.
8446 DCI.CombineTo(N, NewMul, false);
8447 }
8448 return SDValue();
8449}
8450
8451
Nate Begeman740ab032009-01-26 00:52:55 +00008452/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8453/// when possible.
8454static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8455 const X86Subtarget *Subtarget) {
8456 // On X86 with SSE2 support, we can transform this to a vector shift if
8457 // all elements are shifted by the same amount. We can't do this in legalize
8458 // because the a constant vector is typically transformed to a constant pool
8459 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008460 if (!Subtarget->hasSSE2())
8461 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008462
Owen Andersone50ed302009-08-10 22:56:29 +00008463 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008464 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008465 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008466
Mon P Wang3becd092009-01-28 08:12:05 +00008467 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008468 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008469 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008470 SDValue BaseShAmt;
8471 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8472 unsigned NumElts = VT.getVectorNumElements();
8473 unsigned i = 0;
8474 for (; i != NumElts; ++i) {
8475 SDValue Arg = ShAmtOp.getOperand(i);
8476 if (Arg.getOpcode() == ISD::UNDEF) continue;
8477 BaseShAmt = Arg;
8478 break;
8479 }
8480 for (; i != NumElts; ++i) {
8481 SDValue Arg = ShAmtOp.getOperand(i);
8482 if (Arg.getOpcode() == ISD::UNDEF) continue;
8483 if (Arg != BaseShAmt) {
8484 return SDValue();
8485 }
8486 }
8487 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008488 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8489 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8490 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008491 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008492 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008493
Owen Anderson825b72b2009-08-11 20:47:22 +00008494 if (EltVT.bitsGT(MVT::i32))
8495 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8496 else if (EltVT.bitsLT(MVT::i32))
8497 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008498
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008499 // The shift amount is identical so we can do a vector shift.
8500 SDValue ValOp = N->getOperand(0);
8501 switch (N->getOpcode()) {
8502 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008503 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008504 break;
8505 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008506 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008507 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008508 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008509 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008510 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008511 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008512 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008513 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008514 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008515 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008517 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008518 break;
8519 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008520 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008522 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008523 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008524 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008526 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008527 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008528 break;
8529 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008530 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008531 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008532 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008533 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008534 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008535 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008536 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008537 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008538 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008539 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008540 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008541 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008542 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008543 }
8544 return SDValue();
8545}
8546
Chris Lattner149a4e52008-02-22 02:09:43 +00008547/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008548static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008549 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008550 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8551 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008552 // A preferable solution to the general problem is to figure out the right
8553 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008554
8555 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008556 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008557 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008558 if (VT.getSizeInBits() != 64)
8559 return SDValue();
8560
Devang Patel578efa92009-06-05 21:57:13 +00008561 const Function *F = DAG.getMachineFunction().getFunction();
8562 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8563 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8564 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008565 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008566 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008567 isa<LoadSDNode>(St->getValue()) &&
8568 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8569 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008570 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008571 LoadSDNode *Ld = 0;
8572 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008573 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008574 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008575 // Must be a store of a load. We currently handle two cases: the load
8576 // is a direct child, and it's under an intervening TokenFactor. It is
8577 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008578 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008579 Ld = cast<LoadSDNode>(St->getChain());
8580 else if (St->getValue().hasOneUse() &&
8581 ChainVal->getOpcode() == ISD::TokenFactor) {
8582 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008583 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008584 TokenFactorIndex = i;
8585 Ld = cast<LoadSDNode>(St->getValue());
8586 } else
8587 Ops.push_back(ChainVal->getOperand(i));
8588 }
8589 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008590
Evan Cheng536e6672009-03-12 05:59:15 +00008591 if (!Ld || !ISD::isNormalLoad(Ld))
8592 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008593
Evan Cheng536e6672009-03-12 05:59:15 +00008594 // If this is not the MMX case, i.e. we are just turning i64 load/store
8595 // into f64 load/store, avoid the transformation if there are multiple
8596 // uses of the loaded value.
8597 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8598 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008599
Evan Cheng536e6672009-03-12 05:59:15 +00008600 DebugLoc LdDL = Ld->getDebugLoc();
8601 DebugLoc StDL = N->getDebugLoc();
8602 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8603 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8604 // pair instead.
8605 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008606 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008607 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8608 Ld->getBasePtr(), Ld->getSrcValue(),
8609 Ld->getSrcValueOffset(), Ld->isVolatile(),
8610 Ld->getAlignment());
8611 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008612 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008613 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008614 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008615 Ops.size());
8616 }
Evan Cheng536e6672009-03-12 05:59:15 +00008617 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008618 St->getSrcValue(), St->getSrcValueOffset(),
8619 St->isVolatile(), St->getAlignment());
8620 }
Evan Cheng536e6672009-03-12 05:59:15 +00008621
8622 // Otherwise, lower to two pairs of 32-bit loads / stores.
8623 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008624 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8625 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008626
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008628 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8629 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008630 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008631 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8632 Ld->isVolatile(),
8633 MinAlign(Ld->getAlignment(), 4));
8634
8635 SDValue NewChain = LoLd.getValue(1);
8636 if (TokenFactorIndex != -1) {
8637 Ops.push_back(LoLd);
8638 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008639 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008640 Ops.size());
8641 }
8642
8643 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008644 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8645 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008646
8647 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8648 St->getSrcValue(), St->getSrcValueOffset(),
8649 St->isVolatile(), St->getAlignment());
8650 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8651 St->getSrcValue(),
8652 St->getSrcValueOffset() + 4,
8653 St->isVolatile(),
8654 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008655 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008656 }
Dan Gohman475871a2008-07-27 21:46:04 +00008657 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008658}
8659
Chris Lattner6cf73262008-01-25 06:14:17 +00008660/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8661/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008662static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008663 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8664 // F[X]OR(0.0, x) -> x
8665 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008666 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8667 if (C->getValueAPF().isPosZero())
8668 return N->getOperand(1);
8669 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8670 if (C->getValueAPF().isPosZero())
8671 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008672 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008673}
8674
8675/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008676static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008677 // FAND(0.0, x) -> 0.0
8678 // FAND(x, 0.0) -> 0.0
8679 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8680 if (C->getValueAPF().isPosZero())
8681 return N->getOperand(0);
8682 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8683 if (C->getValueAPF().isPosZero())
8684 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008685 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008686}
8687
Dan Gohmane5af2d32009-01-29 01:59:02 +00008688static SDValue PerformBTCombine(SDNode *N,
8689 SelectionDAG &DAG,
8690 TargetLowering::DAGCombinerInfo &DCI) {
8691 // BT ignores high bits in the bit index operand.
8692 SDValue Op1 = N->getOperand(1);
8693 if (Op1.hasOneUse()) {
8694 unsigned BitWidth = Op1.getValueSizeInBits();
8695 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8696 APInt KnownZero, KnownOne;
8697 TargetLowering::TargetLoweringOpt TLO(DAG);
8698 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8699 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8700 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8701 DCI.CommitTargetLoweringOpt(TLO);
8702 }
8703 return SDValue();
8704}
Chris Lattner83e6c992006-10-04 06:57:07 +00008705
Eli Friedman7a5e5552009-06-07 06:52:44 +00008706static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8707 SDValue Op = N->getOperand(0);
8708 if (Op.getOpcode() == ISD::BIT_CONVERT)
8709 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008710 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008711 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8712 VT.getVectorElementType().getSizeInBits() ==
8713 OpVT.getVectorElementType().getSizeInBits()) {
8714 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8715 }
8716 return SDValue();
8717}
8718
Owen Anderson99177002009-06-29 18:04:45 +00008719// On X86 and X86-64, atomic operations are lowered to locked instructions.
8720// Locked instructions, in turn, have implicit fence semantics (all memory
8721// operations are flushed before issuing the locked instruction, and the
8722// are not buffered), so we can fold away the common pattern of
8723// fence-atomic-fence.
8724static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8725 SDValue atomic = N->getOperand(0);
8726 switch (atomic.getOpcode()) {
8727 case ISD::ATOMIC_CMP_SWAP:
8728 case ISD::ATOMIC_SWAP:
8729 case ISD::ATOMIC_LOAD_ADD:
8730 case ISD::ATOMIC_LOAD_SUB:
8731 case ISD::ATOMIC_LOAD_AND:
8732 case ISD::ATOMIC_LOAD_OR:
8733 case ISD::ATOMIC_LOAD_XOR:
8734 case ISD::ATOMIC_LOAD_NAND:
8735 case ISD::ATOMIC_LOAD_MIN:
8736 case ISD::ATOMIC_LOAD_MAX:
8737 case ISD::ATOMIC_LOAD_UMIN:
8738 case ISD::ATOMIC_LOAD_UMAX:
8739 break;
8740 default:
8741 return SDValue();
8742 }
8743
8744 SDValue fence = atomic.getOperand(0);
8745 if (fence.getOpcode() != ISD::MEMBARRIER)
8746 return SDValue();
8747
8748 switch (atomic.getOpcode()) {
8749 case ISD::ATOMIC_CMP_SWAP:
8750 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8751 atomic.getOperand(1), atomic.getOperand(2),
8752 atomic.getOperand(3));
8753 case ISD::ATOMIC_SWAP:
8754 case ISD::ATOMIC_LOAD_ADD:
8755 case ISD::ATOMIC_LOAD_SUB:
8756 case ISD::ATOMIC_LOAD_AND:
8757 case ISD::ATOMIC_LOAD_OR:
8758 case ISD::ATOMIC_LOAD_XOR:
8759 case ISD::ATOMIC_LOAD_NAND:
8760 case ISD::ATOMIC_LOAD_MIN:
8761 case ISD::ATOMIC_LOAD_MAX:
8762 case ISD::ATOMIC_LOAD_UMIN:
8763 case ISD::ATOMIC_LOAD_UMAX:
8764 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8765 atomic.getOperand(1), atomic.getOperand(2));
8766 default:
8767 return SDValue();
8768 }
8769}
8770
Dan Gohman475871a2008-07-27 21:46:04 +00008771SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008772 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008773 SelectionDAG &DAG = DCI.DAG;
8774 switch (N->getOpcode()) {
8775 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008776 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008777 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008778 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008779 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008780 case ISD::SHL:
8781 case ISD::SRA:
8782 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008783 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008784 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008785 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8786 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008787 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008788 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008789 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008790 }
8791
Dan Gohman475871a2008-07-27 21:46:04 +00008792 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008793}
8794
Evan Cheng60c07e12006-07-05 22:17:51 +00008795//===----------------------------------------------------------------------===//
8796// X86 Inline Assembly Support
8797//===----------------------------------------------------------------------===//
8798
Chris Lattnerb8105652009-07-20 17:51:36 +00008799static bool LowerToBSwap(CallInst *CI) {
8800 // FIXME: this should verify that we are targetting a 486 or better. If not,
8801 // we will turn this bswap into something that will be lowered to logical ops
8802 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8803 // so don't worry about this.
8804
8805 // Verify this is a simple bswap.
8806 if (CI->getNumOperands() != 2 ||
8807 CI->getType() != CI->getOperand(1)->getType() ||
8808 !CI->getType()->isInteger())
8809 return false;
8810
8811 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8812 if (!Ty || Ty->getBitWidth() % 16 != 0)
8813 return false;
8814
8815 // Okay, we can do this xform, do so now.
8816 const Type *Tys[] = { Ty };
8817 Module *M = CI->getParent()->getParent()->getParent();
8818 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8819
8820 Value *Op = CI->getOperand(1);
8821 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8822
8823 CI->replaceAllUsesWith(Op);
8824 CI->eraseFromParent();
8825 return true;
8826}
8827
8828bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8829 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8830 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8831
8832 std::string AsmStr = IA->getAsmString();
8833
8834 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8835 std::vector<std::string> AsmPieces;
8836 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8837
8838 switch (AsmPieces.size()) {
8839 default: return false;
8840 case 1:
8841 AsmStr = AsmPieces[0];
8842 AsmPieces.clear();
8843 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8844
8845 // bswap $0
8846 if (AsmPieces.size() == 2 &&
8847 (AsmPieces[0] == "bswap" ||
8848 AsmPieces[0] == "bswapq" ||
8849 AsmPieces[0] == "bswapl") &&
8850 (AsmPieces[1] == "$0" ||
8851 AsmPieces[1] == "${0:q}")) {
8852 // No need to check constraints, nothing other than the equivalent of
8853 // "=r,0" would be valid here.
8854 return LowerToBSwap(CI);
8855 }
8856 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00008857 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008858 AsmPieces.size() == 3 &&
8859 AsmPieces[0] == "rorw" &&
8860 AsmPieces[1] == "$$8," &&
8861 AsmPieces[2] == "${0:w}" &&
8862 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8863 return LowerToBSwap(CI);
8864 }
8865 break;
8866 case 3:
Owen Anderson1d0be152009-08-13 21:58:54 +00008867 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
8868 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008869 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8870 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8871 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8872 std::vector<std::string> Words;
8873 SplitString(AsmPieces[0], Words, " \t");
8874 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8875 Words.clear();
8876 SplitString(AsmPieces[1], Words, " \t");
8877 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8878 Words.clear();
8879 SplitString(AsmPieces[2], Words, " \t,");
8880 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8881 Words[2] == "%edx") {
8882 return LowerToBSwap(CI);
8883 }
8884 }
8885 }
8886 }
8887 break;
8888 }
8889 return false;
8890}
8891
8892
8893
Chris Lattnerf4dff842006-07-11 02:54:03 +00008894/// getConstraintType - Given a constraint letter, return the type of
8895/// constraint it is for this target.
8896X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008897X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8898 if (Constraint.size() == 1) {
8899 switch (Constraint[0]) {
8900 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008901 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008902 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008903 case 'r':
8904 case 'R':
8905 case 'l':
8906 case 'q':
8907 case 'Q':
8908 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008909 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008910 case 'Y':
8911 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008912 case 'e':
8913 case 'Z':
8914 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008915 default:
8916 break;
8917 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008918 }
Chris Lattner4234f572007-03-25 02:14:49 +00008919 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008920}
8921
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008922/// LowerXConstraint - try to replace an X constraint, which matches anything,
8923/// with another that has more specific requirements based on the type of the
8924/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008925const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00008926LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008927 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8928 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008929 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008930 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008931 return "Y";
8932 if (Subtarget->hasSSE1())
8933 return "x";
8934 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008935
Chris Lattner5e764232008-04-26 23:02:14 +00008936 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008937}
8938
Chris Lattner48884cd2007-08-25 00:47:38 +00008939/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8940/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008941void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008942 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008943 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008944 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008945 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008946 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008947
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008948 switch (Constraint) {
8949 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008950 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008951 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008952 if (C->getZExtValue() <= 31) {
8953 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008954 break;
8955 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008956 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008957 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008958 case 'J':
8959 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008960 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008961 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8962 break;
8963 }
8964 }
8965 return;
8966 case 'K':
8967 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008968 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008969 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8970 break;
8971 }
8972 }
8973 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008974 case 'N':
8975 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008976 if (C->getZExtValue() <= 255) {
8977 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008978 break;
8979 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008980 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008981 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008982 case 'e': {
8983 // 32-bit signed value
8984 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8985 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00008986 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
8987 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008988 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00008989 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00008990 break;
8991 }
8992 // FIXME gcc accepts some relocatable values here too, but only in certain
8993 // memory models; it's complicated.
8994 }
8995 return;
8996 }
8997 case 'Z': {
8998 // 32-bit unsigned value
8999 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9000 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009001 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9002 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009003 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9004 break;
9005 }
9006 }
9007 // FIXME gcc accepts some relocatable values here too, but only in certain
9008 // memory models; it's complicated.
9009 return;
9010 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009011 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009012 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009013 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009014 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009015 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009016 break;
9017 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009018
Chris Lattnerdc43a882007-05-03 16:52:29 +00009019 // If we are in non-pic codegen mode, we allow the address of a global (with
9020 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009021 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009022 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009023
Chris Lattner49921962009-05-08 18:23:14 +00009024 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9025 while (1) {
9026 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9027 Offset += GA->getOffset();
9028 break;
9029 } else if (Op.getOpcode() == ISD::ADD) {
9030 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9031 Offset += C->getZExtValue();
9032 Op = Op.getOperand(0);
9033 continue;
9034 }
9035 } else if (Op.getOpcode() == ISD::SUB) {
9036 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9037 Offset += -C->getZExtValue();
9038 Op = Op.getOperand(0);
9039 continue;
9040 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009041 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009042
Chris Lattner49921962009-05-08 18:23:14 +00009043 // Otherwise, this isn't something we can handle, reject it.
9044 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009045 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00009046
Chris Lattner36c25012009-07-10 07:34:39 +00009047 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009048 // If we require an extra load to get this address, as in PIC mode, we
9049 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009050 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9051 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009052 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009053
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009054 if (hasMemory)
9055 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9056 else
9057 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009058 Result = Op;
9059 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009060 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009062
Gabor Greifba36cb52008-08-28 21:40:38 +00009063 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009064 Ops.push_back(Result);
9065 return;
9066 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009067 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9068 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009069}
9070
Chris Lattner259e97c2006-01-31 19:43:35 +00009071std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009072getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009073 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009074 if (Constraint.size() == 1) {
9075 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009076 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009077 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009078 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9079 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009080 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009081 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9082 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9083 X86::R10D,X86::R11D,X86::R12D,
9084 X86::R13D,X86::R14D,X86::R15D,
9085 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009087 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9088 X86::SI, X86::DI, X86::R8W,X86::R9W,
9089 X86::R10W,X86::R11W,X86::R12W,
9090 X86::R13W,X86::R14W,X86::R15W,
9091 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009092 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009093 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9094 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9095 X86::R10B,X86::R11B,X86::R12B,
9096 X86::R13B,X86::R14B,X86::R15B,
9097 X86::BPL, X86::SPL, 0);
9098
Owen Anderson825b72b2009-08-11 20:47:22 +00009099 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009100 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9101 X86::RSI, X86::RDI, X86::R8, X86::R9,
9102 X86::R10, X86::R11, X86::R12,
9103 X86::R13, X86::R14, X86::R15,
9104 X86::RBP, X86::RSP, 0);
9105
9106 break;
9107 }
9108 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009109 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009110 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009111 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009113 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009115 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009117 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9118 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009119 }
9120 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009121
Chris Lattner1efa40f2006-02-22 00:56:39 +00009122 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009123}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009124
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009125std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009126X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009127 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009128 // First, see if this is a constraint that directly corresponds to an LLVM
9129 // register class.
9130 if (Constraint.size() == 1) {
9131 // GCC Constraint Letters
9132 switch (Constraint[0]) {
9133 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009134 case 'r': // GENERAL_REGS
9135 case 'R': // LEGACY_REGS
9136 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009137 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009138 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009139 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009140 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009141 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009142 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009143 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009144 case 'f': // FP Stack registers.
9145 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9146 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009147 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009148 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009149 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009150 return std::make_pair(0U, X86::RFP64RegisterClass);
9151 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009152 case 'y': // MMX_REGS if MMX allowed.
9153 if (!Subtarget->hasMMX()) break;
9154 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009155 case 'Y': // SSE_REGS if SSE2 allowed
9156 if (!Subtarget->hasSSE2()) break;
9157 // FALL THROUGH.
9158 case 'x': // SSE_REGS if SSE1 allowed
9159 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009160
Owen Anderson825b72b2009-08-11 20:47:22 +00009161 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009162 default: break;
9163 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009164 case MVT::f32:
9165 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009166 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 case MVT::f64:
9168 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009169 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009170 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009171 case MVT::v16i8:
9172 case MVT::v8i16:
9173 case MVT::v4i32:
9174 case MVT::v2i64:
9175 case MVT::v4f32:
9176 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009177 return std::make_pair(0U, X86::VR128RegisterClass);
9178 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009179 break;
9180 }
9181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009182
Chris Lattnerf76d1802006-07-31 23:26:50 +00009183 // Use the default implementation in TargetLowering to convert the register
9184 // constraint into a member of a register class.
9185 std::pair<unsigned, const TargetRegisterClass*> Res;
9186 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009187
9188 // Not found as a standard register?
9189 if (Res.second == 0) {
9190 // GCC calls "st(0)" just plain "st".
9191 if (StringsEqualNoCase("{st}", Constraint)) {
9192 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009193 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009194 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009195 // 'A' means EAX + EDX.
9196 if (Constraint == "A") {
9197 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009198 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009199 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009200 return Res;
9201 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009202
Chris Lattnerf76d1802006-07-31 23:26:50 +00009203 // Otherwise, check to see if this is a register class of the wrong value
9204 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9205 // turn into {ax},{dx}.
9206 if (Res.second->hasType(VT))
9207 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009208
Chris Lattnerf76d1802006-07-31 23:26:50 +00009209 // All of the single-register GCC register classes map their values onto
9210 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9211 // really want an 8-bit or 32-bit register, map to the appropriate register
9212 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009213 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009214 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009215 unsigned DestReg = 0;
9216 switch (Res.first) {
9217 default: break;
9218 case X86::AX: DestReg = X86::AL; break;
9219 case X86::DX: DestReg = X86::DL; break;
9220 case X86::CX: DestReg = X86::CL; break;
9221 case X86::BX: DestReg = X86::BL; break;
9222 }
9223 if (DestReg) {
9224 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009225 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009226 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009227 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009228 unsigned DestReg = 0;
9229 switch (Res.first) {
9230 default: break;
9231 case X86::AX: DestReg = X86::EAX; break;
9232 case X86::DX: DestReg = X86::EDX; break;
9233 case X86::CX: DestReg = X86::ECX; break;
9234 case X86::BX: DestReg = X86::EBX; break;
9235 case X86::SI: DestReg = X86::ESI; break;
9236 case X86::DI: DestReg = X86::EDI; break;
9237 case X86::BP: DestReg = X86::EBP; break;
9238 case X86::SP: DestReg = X86::ESP; break;
9239 }
9240 if (DestReg) {
9241 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009242 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009243 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009244 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009245 unsigned DestReg = 0;
9246 switch (Res.first) {
9247 default: break;
9248 case X86::AX: DestReg = X86::RAX; break;
9249 case X86::DX: DestReg = X86::RDX; break;
9250 case X86::CX: DestReg = X86::RCX; break;
9251 case X86::BX: DestReg = X86::RBX; break;
9252 case X86::SI: DestReg = X86::RSI; break;
9253 case X86::DI: DestReg = X86::RDI; break;
9254 case X86::BP: DestReg = X86::RBP; break;
9255 case X86::SP: DestReg = X86::RSP; break;
9256 }
9257 if (DestReg) {
9258 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009259 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009260 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009261 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009262 } else if (Res.second == X86::FR32RegisterClass ||
9263 Res.second == X86::FR64RegisterClass ||
9264 Res.second == X86::VR128RegisterClass) {
9265 // Handle references to XMM physical registers that got mapped into the
9266 // wrong class. This can happen with constraints like {xmm0} where the
9267 // target independent register mapper will just pick the first match it can
9268 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009269 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009270 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009271 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009272 Res.second = X86::FR64RegisterClass;
9273 else if (X86::VR128RegisterClass->hasType(VT))
9274 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009275 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009276
Chris Lattnerf76d1802006-07-31 23:26:50 +00009277 return Res;
9278}
Mon P Wang0c397192008-10-30 08:01:45 +00009279
9280//===----------------------------------------------------------------------===//
9281// X86 Widen vector type
9282//===----------------------------------------------------------------------===//
9283
9284/// getWidenVectorType: given a vector type, returns the type to widen
9285/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009286/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009287/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009288/// scalarizing vs using the wider vector type.
9289
Owen Andersone50ed302009-08-10 22:56:29 +00009290EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009291 assert(VT.isVector());
9292 if (isTypeLegal(VT))
9293 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009294
Mon P Wang0c397192008-10-30 08:01:45 +00009295 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9296 // type based on element type. This would speed up our search (though
9297 // it may not be worth it since the size of the list is relatively
9298 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009299 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009300 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009301
Mon P Wang0c397192008-10-30 08:01:45 +00009302 // On X86, it make sense to widen any vector wider than 1
9303 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009304 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009305
Owen Anderson825b72b2009-08-11 20:47:22 +00009306 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9307 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9308 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009309
9310 if (isTypeLegal(SVT) &&
9311 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009312 SVT.getVectorNumElements() > NElts)
9313 return SVT;
9314 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009315 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009316}