blob: 8b181150f6403e063667f7d74943e95213e75d5c [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +000022#include "llvm/Analysis/LoopInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/Passes.h"
27#include "llvm/CodeGen/SSARegMap.h"
28#include "llvm/Target/MRegisterInfo.h"
29#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
Evan Cheng20b0abc2007-04-17 20:32:26 +000033#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000036#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000037#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000038using namespace llvm;
39
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(numIntervals, "Number of original intervals");
41STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
42STATISTIC(numJoins , "Number of interval joins performed");
43STATISTIC(numPeep , "Number of identity moves eliminated after coalescing");
44STATISTIC(numFolded , "Number of loads/stores folded into instructions");
Evan Chengba1a3df2007-03-17 09:27:35 +000045STATISTIC(numAborts , "Number of times interval joining aborted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000046
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047namespace {
Chris Lattner5d8925c2006-08-27 22:30:17 +000048 RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000049
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000050 static cl::opt<bool>
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000051 EnableJoining("join-liveintervals",
Chris Lattner428b92e2006-09-15 03:57:23 +000052 cl::desc("Coallesce copies (default=true)"),
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000053 cl::init(true));
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000054}
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000055
Chris Lattnerf7da2c72006-08-24 22:43:55 +000056void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000057 AU.addRequired<LiveVariables>();
58 AU.addPreservedID(PHIEliminationID);
59 AU.addRequiredID(PHIEliminationID);
60 AU.addRequiredID(TwoAddressInstructionPassID);
61 AU.addRequired<LoopInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000063}
64
Chris Lattnerf7da2c72006-08-24 22:43:55 +000065void LiveIntervals::releaseMemory() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000066 mi2iMap_.clear();
67 i2miMap_.clear();
68 r2iMap_.clear();
69 r2rMap_.clear();
Evan Cheng88d1f582007-03-01 02:03:03 +000070 JoinedLIs.clear();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000071}
72
73
Evan Cheng99314142006-05-11 07:29:24 +000074static bool isZeroLengthInterval(LiveInterval *li) {
75 for (LiveInterval::Ranges::const_iterator
76 i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i)
77 if (i->end - i->start > LiveIntervals::InstrSlots::NUM)
78 return false;
79 return true;
80}
81
82
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083/// runOnMachineFunction - Register allocate the whole function
84///
85bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000086 mf_ = &fn;
87 tm_ = &fn.getTarget();
88 mri_ = tm_->getRegisterInfo();
Chris Lattnerf768bba2005-03-09 23:05:19 +000089 tii_ = tm_->getInstrInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 lv_ = &getAnalysis<LiveVariables>();
Alkis Evlogimenos2c4f7b52004-09-09 19:24:38 +000091 r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg());
Evan Cheng20b0abc2007-04-17 20:32:26 +000092 allocatableRegs_ = mri_->getAllocatableSet(fn);
93 for (MRegisterInfo::regclass_iterator I = mri_->regclass_begin(),
94 E = mri_->regclass_end(); I != E; ++I)
95 allocatableRCRegs_.insert(std::make_pair(*I,mri_->getAllocatableSet(fn, *I)));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000096
Chris Lattner428b92e2006-09-15 03:57:23 +000097 // Number MachineInstrs and MachineBasicBlocks.
98 // Initialize MBB indexes to a sentinal.
99 MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U);
100
101 unsigned MIIndex = 0;
102 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
103 MBB != E; ++MBB) {
104 // Set the MBB2IdxMap entry for this MBB.
105 MBB2IdxMap[MBB->getNumber()] = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000106
Chris Lattner428b92e2006-09-15 03:57:23 +0000107 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
108 I != E; ++I) {
109 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000110 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000111 i2miMap_.push_back(I);
112 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000113 }
Chris Lattner428b92e2006-09-15 03:57:23 +0000114 }
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000115
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000116 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000117
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000118 numIntervals += getNumIntervals();
119
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000120 DOUT << "********** INTERVALS **********\n";
121 for (iterator I = begin(), E = end(); I != E; ++I) {
122 I->second.print(DOUT, mri_);
123 DOUT << "\n";
124 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125
Chris Lattner428b92e2006-09-15 03:57:23 +0000126 // Join (coallesce) intervals if requested.
Evan Cheng20b0abc2007-04-17 20:32:26 +0000127 if (EnableJoining) {
128 joinIntervals();
129 DOUT << "********** INTERVALS POST JOINING **********\n";
130 for (iterator I = begin(), E = end(); I != E; ++I) {
131 I->second.print(DOUT, mri_);
132 DOUT << "\n";
133 }
134 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000135
136 numIntervalsAfter += getNumIntervals();
137
138 // perform a final pass over the instructions and compute spill
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000139 // weights, coalesce virtual registers and remove identity moves.
Chris Lattner428b92e2006-09-15 03:57:23 +0000140 const LoopInfo &loopInfo = getAnalysis<LoopInfo>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000141
142 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
143 mbbi != mbbe; ++mbbi) {
144 MachineBasicBlock* mbb = mbbi;
145 unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock());
146
147 for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end();
148 mii != mie; ) {
149 // if the move will be an identity move delete it
150 unsigned srcReg, dstReg, RegRep;
Chris Lattnerf768bba2005-03-09 23:05:19 +0000151 if (tii_->isMoveInstr(*mii, srcReg, dstReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000152 (RegRep = rep(srcReg)) == rep(dstReg)) {
153 // remove from def list
Evan Chengb371f452007-02-19 21:49:54 +0000154 LiveInterval &RegInt = getOrCreateInterval(RegRep);
155 MachineOperand *MO = mii->findRegisterDefOperand(dstReg);
156 // If def of this move instruction is dead, remove its live range from
157 // the dstination register's live interval.
158 if (MO->isDead()) {
159 unsigned MoveIdx = getDefIndex(getInstructionIndex(mii));
160 LiveInterval::iterator MLR = RegInt.FindLiveRangeContaining(MoveIdx);
161 RegInt.removeRange(MLR->start, MoveIdx+1);
162 if (RegInt.empty())
163 removeInterval(RegRep);
164 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000165 RemoveMachineInstrFromMaps(mii);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000166 mii = mbbi->erase(mii);
167 ++numPeep;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000168 } else {
Evan Cheng20b0abc2007-04-17 20:32:26 +0000169 SmallSet<unsigned, 4> UniqueUses;
Chris Lattnerfbecc5a2006-09-03 07:53:50 +0000170 for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) {
171 const MachineOperand &mop = mii->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000172 if (mop.isRegister() && mop.getReg() &&
173 MRegisterInfo::isVirtualRegister(mop.getReg())) {
174 // replace register with representative register
175 unsigned reg = rep(mop.getReg());
Chris Lattnere53f4a02006-05-04 17:52:23 +0000176 mii->getOperand(i).setReg(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000177
Evan Cheng20b0abc2007-04-17 20:32:26 +0000178 // Multiple uses of reg by the same instruction. It should not
179 // contribute to spill weight again.
180 if (UniqueUses.count(reg) != 0)
181 continue;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000182 LiveInterval &RegInt = getInterval(reg);
Evan Cheng71021622007-04-04 07:04:55 +0000183 float w = (mop.isUse()+mop.isDef()) * powf(10.0F, (float)loopDepth);
184 // If the definition instruction is re-materializable, its spill
Evan Cheng91935142007-04-04 07:40:01 +0000185 // weight is half of what it would have been normally unless it's
186 // a load from fixed stack slot.
187 int Dummy;
188 if (RegInt.remat && !tii_->isLoadFromStackSlot(RegInt.remat, Dummy))
Evan Cheng71021622007-04-04 07:04:55 +0000189 w /= 2;
190 RegInt.weight += w;
Evan Cheng20b0abc2007-04-17 20:32:26 +0000191 UniqueUses.insert(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000192 }
193 }
194 ++mii;
195 }
196 }
197 }
198
Evan Cheng99314142006-05-11 07:29:24 +0000199 for (iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnerb75a6632006-11-07 07:18:40 +0000200 LiveInterval &LI = I->second;
201 if (MRegisterInfo::isVirtualRegister(LI.reg)) {
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000202 // If the live interval length is essentially zero, i.e. in every live
Evan Cheng99314142006-05-11 07:29:24 +0000203 // range the use follows def immediately, it doesn't make sense to spill
204 // it and hope it will be easier to allocate for this li.
Chris Lattnerb75a6632006-11-07 07:18:40 +0000205 if (isZeroLengthInterval(&LI))
Jim Laskey7902c752006-11-07 12:25:45 +0000206 LI.weight = HUGE_VALF;
Evan Cheng20b0abc2007-04-17 20:32:26 +0000207
208 // Slightly prefer live interval that has been assigned a preferred reg.
209 if (LI.preference)
210 LI.weight *= 1.01F;
211
Chris Lattner393ebae2006-11-07 18:04:58 +0000212 // Divide the weight of the interval by its size. This encourages
213 // spilling of intervals that are large and have few uses, and
214 // discourages spilling of small intervals with many uses.
Evan Cheng20b0abc2007-04-17 20:32:26 +0000215 LI.weight /= LI.getSize();
Chris Lattnerc9d94d12006-08-27 12:47:48 +0000216 }
Evan Cheng99314142006-05-11 07:29:24 +0000217 }
218
Chris Lattner70ca3582004-09-30 15:59:17 +0000219 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000221}
222
Chris Lattner70ca3582004-09-30 15:59:17 +0000223/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000224void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000225 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000226 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000227 I->second.print(DOUT, mri_);
228 DOUT << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000229 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000230
231 O << "********** MACHINEINSTRS **********\n";
232 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
233 mbbi != mbbe; ++mbbi) {
234 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
235 for (MachineBasicBlock::iterator mii = mbbi->begin(),
236 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000237 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000238 }
239 }
240}
241
Bill Wendling01352aa2006-11-16 02:41:50 +0000242/// CreateNewLiveInterval - Create a new live interval with the given live
243/// ranges. The new live interval will have an infinite spill weight.
244LiveInterval&
245LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI,
246 const std::vector<LiveRange> &LRs) {
247 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg);
248
249 // Create a new virtual register for the spill interval.
250 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC);
251
252 // Replace the old virtual registers in the machine operands with the shiny
253 // new one.
254 for (std::vector<LiveRange>::const_iterator
255 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
256 unsigned Index = getBaseIndex(I->start);
257 unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM;
258
259 for (; Index != End; Index += InstrSlots::NUM) {
260 // Skip deleted instructions
261 while (Index != End && !getInstructionFromIndex(Index))
262 Index += InstrSlots::NUM;
263
264 if (Index == End) break;
265
266 MachineInstr *MI = getInstructionFromIndex(Index);
267
Bill Wendlingbeeb77f2006-11-16 07:35:18 +0000268 for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) {
Bill Wendling01352aa2006-11-16 02:41:50 +0000269 MachineOperand &MOp = MI->getOperand(J);
270 if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg)
271 MOp.setReg(NewVReg);
272 }
273 }
274 }
275
276 LiveInterval &NewLI = getOrCreateInterval(NewVReg);
277
278 // The spill weight is now infinity as it cannot be spilled again
279 NewLI.weight = float(HUGE_VAL);
280
281 for (std::vector<LiveRange>::const_iterator
282 I = LRs.begin(), E = LRs.end(); I != E; ++I) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000283 DOUT << " Adding live range " << *I << " to new interval\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000284 NewLI.addRange(*I);
285 }
286
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000287 DOUT << "Created new live interval " << NewLI << "\n";
Bill Wendling01352aa2006-11-16 02:41:50 +0000288 return NewLI;
289}
290
Chris Lattner70ca3582004-09-30 15:59:17 +0000291std::vector<LiveInterval*> LiveIntervals::
292addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) {
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000293 // since this is called after the analysis is done we don't know if
294 // LiveVariables is available
295 lv_ = getAnalysisToUpdate<LiveVariables>();
296
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000297 std::vector<LiveInterval*> added;
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000298
Jim Laskey7902c752006-11-07 12:25:45 +0000299 assert(li.weight != HUGE_VALF &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000300 "attempt to spill already spilled interval!");
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000301
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000302 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
303 li.print(DOUT, mri_);
304 DOUT << '\n';
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000305
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg);
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000307
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 for (LiveInterval::Ranges::const_iterator
309 i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) {
310 unsigned index = getBaseIndex(i->start);
311 unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM;
312 for (; index != end; index += InstrSlots::NUM) {
313 // skip deleted instructions
314 while (index != end && !getInstructionFromIndex(index))
315 index += InstrSlots::NUM;
316 if (index == end) break;
Chris Lattner8640f4e2004-07-19 15:16:53 +0000317
Chris Lattner3b9db832006-01-03 07:41:37 +0000318 MachineInstr *MI = getInstructionFromIndex(index);
Alkis Evlogimenos39a0d5c2004-02-20 06:15:40 +0000319
Chris Lattner29268692006-09-05 02:12:02 +0000320 RestartInstruction:
Chris Lattner3b9db832006-01-03 07:41:37 +0000321 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
322 MachineOperand& mop = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323 if (mop.isRegister() && mop.getReg() == li.reg) {
Evan Cheng2638e1a2007-03-20 08:13:50 +0000324 MachineInstr *fmi = li.remat ? NULL
325 : mri_->foldMemoryOperand(MI, i, slot);
326 if (fmi) {
Chris Lattnerb11443d2005-09-09 19:17:47 +0000327 // Attempt to fold the memory reference into the instruction. If we
328 // can do this, we don't need to insert spill code.
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000329 if (lv_)
Chris Lattner3b9db832006-01-03 07:41:37 +0000330 lv_->instructionChanged(MI, fmi);
Evan Cheng200370f2006-04-30 08:41:47 +0000331 MachineBasicBlock &MBB = *MI->getParent();
Chris Lattner35f27052006-05-01 21:16:03 +0000332 vrm.virtFolded(li.reg, MI, i, fmi);
Chris Lattner3b9db832006-01-03 07:41:37 +0000333 mi2iMap_.erase(MI);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000334 i2miMap_[index/InstrSlots::NUM] = fmi;
335 mi2iMap_[fmi] = index;
Chris Lattner3b9db832006-01-03 07:41:37 +0000336 MI = MBB.insert(MBB.erase(MI), fmi);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 ++numFolded;
Chris Lattner477e4552004-09-30 16:10:45 +0000338 // Folding the load/store can completely change the instruction in
339 // unpredictable ways, rescan it from the beginning.
Chris Lattner29268692006-09-05 02:12:02 +0000340 goto RestartInstruction;
Chris Lattner477e4552004-09-30 16:10:45 +0000341 } else {
Chris Lattner29268692006-09-05 02:12:02 +0000342 // Create a new virtual register for the spill interval.
343 unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc);
344
345 // Scan all of the operands of this instruction rewriting operands
346 // to use NewVReg instead of li.reg as appropriate. We do this for
347 // two reasons:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 //
Chris Lattner29268692006-09-05 02:12:02 +0000349 // 1. If the instr reads the same spilled vreg multiple times, we
350 // want to reuse the NewVReg.
351 // 2. If the instr is a two-addr instruction, we are required to
352 // keep the src/dst regs pinned.
353 //
354 // Keep track of whether we replace a use and/or def so that we can
355 // create the spill interval with the appropriate range.
356 mop.setReg(NewVReg);
357
358 bool HasUse = mop.isUse();
359 bool HasDef = mop.isDef();
360 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
361 if (MI->getOperand(j).isReg() &&
362 MI->getOperand(j).getReg() == li.reg) {
363 MI->getOperand(j).setReg(NewVReg);
364 HasUse |= MI->getOperand(j).isUse();
365 HasDef |= MI->getOperand(j).isDef();
366 }
367 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000368
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000369 // create a new register for this spill
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 vrm.grow();
Evan Cheng2638e1a2007-03-20 08:13:50 +0000371 if (li.remat)
372 vrm.setVirtIsReMaterialized(NewVReg, li.remat);
Chris Lattner29268692006-09-05 02:12:02 +0000373 vrm.assignVirt2StackSlot(NewVReg, slot);
374 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng2638e1a2007-03-20 08:13:50 +0000375 nI.remat = li.remat;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 assert(nI.empty());
Chris Lattner70ca3582004-09-30 15:59:17 +0000377
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 // the spill weight is now infinity as it
379 // cannot be spilled again
Jim Laskey7902c752006-11-07 12:25:45 +0000380 nI.weight = HUGE_VALF;
Chris Lattner29268692006-09-05 02:12:02 +0000381
382 if (HasUse) {
383 LiveRange LR(getLoadIndex(index), getUseIndex(index),
384 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000385 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000386 nI.addRange(LR);
387 }
388 if (HasDef) {
389 LiveRange LR(getDefIndex(index), getStoreIndex(index),
390 nI.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000391 DOUT << " +" << LR;
Chris Lattner29268692006-09-05 02:12:02 +0000392 nI.addRange(LR);
393 }
394
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000395 added.push_back(&nI);
Chris Lattner70ca3582004-09-30 15:59:17 +0000396
Alkis Evlogimenosd8d26b32004-08-27 18:59:22 +0000397 // update live variables if it is available
398 if (lv_)
Chris Lattner29268692006-09-05 02:12:02 +0000399 lv_->addVirtualRegisterKilled(NewVReg, MI);
Chris Lattnerb11443d2005-09-09 19:17:47 +0000400
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000401 DOUT << "\t\t\t\tadded new interval: ";
402 nI.print(DOUT, mri_);
403 DOUT << '\n';
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000404 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000405 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 }
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000407 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408 }
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +0000409
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 return added;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000411}
412
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000413void LiveIntervals::printRegName(unsigned reg) const {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000414 if (MRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge8156192006-12-07 01:30:32 +0000415 cerr << mri_->getName(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000416 else
Bill Wendlinge8156192006-12-07 01:30:32 +0000417 cerr << "%reg" << reg;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000418}
419
Evan Chengbf105c82006-11-03 03:04:46 +0000420/// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to
421/// two addr elimination.
422static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg,
423 const TargetInstrInfo *TII) {
424 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
425 MachineOperand &MO1 = MI->getOperand(i);
426 if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) {
427 for (unsigned j = i+1; j < e; ++j) {
428 MachineOperand &MO2 = MI->getOperand(j);
429 if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg &&
Evan Cheng51cdcd12006-12-07 01:21:59 +0000430 MI->getInstrDescriptor()->
431 getOperandConstraint(j, TOI::TIED_TO) == (int)i)
Evan Chengbf105c82006-11-03 03:04:46 +0000432 return true;
433 }
434 }
435 }
436 return false;
437}
438
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000439void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000440 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000441 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000442 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000443 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000444 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000445
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000446 // Virtual registers may be defined multiple times (due to phi
447 // elimination and 2-addr elimination). Much of what we do only has to be
448 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 // time we see a vreg.
450 if (interval.empty()) {
Evan Cheng91935142007-04-04 07:40:01 +0000451 // Remember if the definition can be rematerialized. All load's from fixed
452 // stack slots are re-materializable.
453 int FrameIdx = 0;
454 if (vi.DefInst &&
455 (tii_->isReMaterializable(vi.DefInst->getOpcode()) ||
456 (tii_->isLoadFromStackSlot(vi.DefInst, FrameIdx) &&
457 mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx))))
Evan Cheng2638e1a2007-03-20 08:13:50 +0000458 interval.remat = vi.DefInst;
459
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000460 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000461 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner6097d132004-07-19 02:15:56 +0000462
Chris Lattner91725b72006-08-31 05:54:43 +0000463 unsigned ValNum;
464 unsigned SrcReg, DstReg;
465 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
466 ValNum = interval.getNextValue(~0U, 0);
467 else
468 ValNum = interval.getNextValue(defIndex, SrcReg);
469
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000470 assert(ValNum == 0 && "First value in interval is not 0?");
471 ValNum = 0; // Clue in the optimizer.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000472
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000473 // Loop over all of the blocks that the vreg is defined in. There are
474 // two cases we have to handle here. The most common case is a vreg
475 // whose lifetime is contained within a basic block. In this case there
476 // will be a single kill, in MBB, which comes after the definition.
477 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
478 // FIXME: what about dead vars?
479 unsigned killIdx;
480 if (vi.Kills[0] != mi)
481 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
482 else
483 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000484
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 // If the kill happens after the definition, we have an intra-block
486 // live range.
487 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000488 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000489 "Shouldn't be alive across any blocks!");
490 LiveRange LR(defIndex, killIdx, ValNum);
491 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000492 DOUT << " +" << LR << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000493 return;
494 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000495 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000496
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000497 // The other case we handle is when a virtual register lives to the end
498 // of the defining block, potentially live across some blocks, then is
499 // live into some number of blocks, but gets killed. Start by adding a
500 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000501 LiveRange NewLR(defIndex,
502 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
503 ValNum);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000504 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000505 interval.addRange(NewLR);
506
507 // Iterate over all of the blocks that the variable is completely
508 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
509 // live interval.
510 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
511 if (vi.AliveBlocks[i]) {
Chris Lattner428b92e2006-09-15 03:57:23 +0000512 MachineBasicBlock *MBB = mf_->getBlockNumbered(i);
513 if (!MBB->empty()) {
514 LiveRange LR(getMBBStartIdx(i),
515 getInstructionIndex(&MBB->back()) + InstrSlots::NUM,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000516 ValNum);
517 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000518 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000519 }
520 }
521 }
522
523 // Finally, this virtual register is live from the start of any killing
524 // block to the 'use' slot of the killing instruction.
525 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
526 MachineInstr *Kill = vi.Kills[i];
Chris Lattner428b92e2006-09-15 03:57:23 +0000527 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000528 getUseIndex(getInstructionIndex(Kill))+1,
529 ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000530 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000531 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000532 }
533
534 } else {
Evan Cheng91935142007-04-04 07:40:01 +0000535 // Can no longer safely assume definition is rematerializable.
Evan Cheng2638e1a2007-03-20 08:13:50 +0000536 interval.remat = NULL;
537
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000538 // If this is the second time we see a virtual register definition, it
539 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000540 // the result of two address elimination, then the vreg is one of the
541 // def-and-use register operand.
542 if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 // If this is a two-address definition, then we have already processed
544 // the live range. The only problem is that we didn't realize there
545 // are actually two values in the live interval. Because of this we
546 // need to take the LiveRegion that defines this register and split it
547 // into two values.
548 unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst));
Chris Lattner6b128bd2006-09-03 08:07:11 +0000549 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000550
551 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000552 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000553 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000554
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000555 // Two-address vregs should always only be redefined once. This means
556 // that at this point, there should be exactly one value number in it.
557 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
558
Chris Lattner91725b72006-08-31 05:54:43 +0000559 // The new value number (#1) is defined by the instruction we claimed
560 // defined value #0.
561 unsigned ValNo = interval.getNextValue(0, 0);
562 interval.setValueNumberInfo(1, interval.getValNumInfo(0));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000563
Chris Lattner91725b72006-08-31 05:54:43 +0000564 // Value#0 is now defined by the 2-addr instruction.
565 interval.setValueNumberInfo(0, std::make_pair(~0U, 0U));
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000566
567 // Add the new live interval which replaces the range for the input copy.
568 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000569 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000570 interval.addRange(LR);
571
572 // If this redefinition is dead, we need to add a dummy unit live
573 // range covering the def slot.
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000574 if (lv_->RegisterDefIsDead(mi, interval.reg))
575 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000576
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000577 DOUT << " RESULT: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000578 interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000579
580 } else {
581 // Otherwise, this must be because of phi elimination. If this is the
582 // first redefinition of the vreg that we have seen, go back and change
583 // the live range in the PHI block to be a different value number.
584 if (interval.containsOneValue()) {
585 assert(vi.Kills.size() == 1 &&
586 "PHI elimination vreg should have one kill, the PHI itself!");
587
588 // Remove the old range that we now know has an incorrect number.
589 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000590 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000591 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000592 DOUT << " Removing [" << Start << "," << End << "] from: ";
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000593 interval.print(DOUT, mri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000594 interval.removeRange(Start, End);
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000595 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000596
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000597 // Replace the interval with one of a NEW value number. Note that this
598 // value number isn't actually defined by an instruction, weird huh? :)
Chris Lattner91725b72006-08-31 05:54:43 +0000599 LiveRange LR(Start, End, interval.getNextValue(~0U, 0));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000600 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000601 interval.addRange(LR);
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000602 DOUT << " RESULT: "; interval.print(DOUT, mri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000603 }
604
605 // In the case of PHI elimination, each variable definition is only
606 // live until the end of the block. We've already taken care of the
607 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000608 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000609
610 unsigned ValNum;
611 unsigned SrcReg, DstReg;
612 if (!tii_->isMoveInstr(*mi, SrcReg, DstReg))
613 ValNum = interval.getNextValue(~0U, 0);
614 else
615 ValNum = interval.getNextValue(defIndex, SrcReg);
616
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000617 LiveRange LR(defIndex,
Chris Lattner91725b72006-08-31 05:54:43 +0000618 getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000619 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000620 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000621 }
622 }
623
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000624 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000625}
626
Chris Lattnerf35fef72004-07-23 21:24:19 +0000627void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000628 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000629 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000630 LiveInterval &interval,
631 unsigned SrcReg) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000632 // A physical register cannot be live across basic block, so its
633 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000634 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000635
Chris Lattner6b128bd2006-09-03 08:07:11 +0000636 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000637 unsigned start = getDefIndex(baseIndex);
638 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000639
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000640 // If it is not used after definition, it is considered dead at
641 // the instruction defining it. Hence its interval is:
642 // [defSlot(def), defSlot(def)+1)
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000643 if (lv_->RegisterDefIsDead(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000644 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000645 end = getDefIndex(start) + 1;
646 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000647 }
648
649 // If it is not dead on definition, it must be killed by a
650 // subsequent instruction. Hence its interval is:
651 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000652 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000653 baseIndex += InstrSlots::NUM;
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000654 if (lv_->KillsRegister(mi, interval.reg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000655 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000656 end = getUseIndex(baseIndex) + 1;
657 goto exit;
Evan Cheng9a1956a2006-11-15 20:54:11 +0000658 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
659 // Another instruction redefines the register before it is ever read.
660 // Then the register is essentially dead at the instruction that defines
661 // it. Hence its interval is:
662 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000663 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000664 end = getDefIndex(start) + 1;
665 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000666 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000667 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000668
669 // The only case we should have a dead physreg here without a killing or
670 // instruction where we know it's dead is if it is live-in to the function
671 // and never used.
Chris Lattner91725b72006-08-31 05:54:43 +0000672 assert(!SrcReg && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000673 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000674
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000675exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000676 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000677
Chris Lattner91725b72006-08-31 05:54:43 +0000678 LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U,
679 SrcReg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000680 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000681 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000682}
683
Chris Lattnerf35fef72004-07-23 21:24:19 +0000684void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
685 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000686 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000687 unsigned reg) {
688 if (MRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000689 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000690 else if (allocatableRegs_[reg]) {
Chris Lattner91725b72006-08-31 05:54:43 +0000691 unsigned SrcReg, DstReg;
692 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg))
693 SrcReg = 0;
Chris Lattner6b128bd2006-09-03 08:07:11 +0000694 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000695 for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS)
Chris Lattner6b128bd2006-09-03 08:07:11 +0000696 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000697 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000698}
699
Evan Chengb371f452007-02-19 21:49:54 +0000700void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000701 unsigned MIIdx,
Evan Chengb371f452007-02-19 21:49:54 +0000702 LiveInterval &interval) {
703 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
704
705 // Look for kills, if it reaches a def before it's killed, then it shouldn't
706 // be considered a livein.
707 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000708 unsigned baseIndex = MIIdx;
709 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000710 unsigned end = start;
711 while (mi != MBB->end()) {
712 if (lv_->KillsRegister(mi, interval.reg)) {
713 DOUT << " killed";
714 end = getUseIndex(baseIndex) + 1;
715 goto exit;
716 } else if (lv_->ModifiesRegister(mi, interval.reg)) {
717 // Another instruction redefines the register before it is ever read.
718 // Then the register is essentially dead at the instruction that defines
719 // it. Hence its interval is:
720 // [defSlot(def), defSlot(def)+1)
721 DOUT << " dead";
722 end = getDefIndex(start) + 1;
723 goto exit;
724 }
725
726 baseIndex += InstrSlots::NUM;
727 ++mi;
728 }
729
730exit:
731 assert(start < end && "did not find end of interval?");
732
733 LiveRange LR(start, end, interval.getNextValue(~0U, 0));
Evan Chengb371f452007-02-19 21:49:54 +0000734 DOUT << " +" << LR << '\n';
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000735 interval.addRange(LR);
Evan Chengb371f452007-02-19 21:49:54 +0000736}
737
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000738/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000739/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000740/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000741/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000742void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000743 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
744 << "********** Function: "
745 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000746 // Track the index of the current machine instr.
747 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000748 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
749 MBBI != E; ++MBBI) {
750 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000751 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000752
Chris Lattner428b92e2006-09-15 03:57:23 +0000753 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000754
755 if (MBB->livein_begin() != MBB->livein_end()) {
Evan Chengb371f452007-02-19 21:49:54 +0000756 // Create intervals for live-ins to this BB first.
757 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000758 LE = MBB->livein_end(); LI != LE; ++LI) {
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000759 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000760 for (const unsigned* AS = mri_->getAliasSet(*LI); *AS; ++AS)
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000761 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS));
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000762 }
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000763 }
764
Chris Lattner428b92e2006-09-15 03:57:23 +0000765 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000766 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000767
Evan Cheng438f7bc2006-11-10 08:43:01 +0000768 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000769 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
770 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000771 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000772 if (MO.isRegister() && MO.getReg() && MO.isDef())
773 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000774 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000775
776 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000777 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000778 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000779}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000780
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000781/// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA
782/// being the source and IntB being the dest, thus this defines a value number
783/// in IntB. If the source value number (in IntA) is defined by a copy from B,
784/// see if we can merge these two pieces of B into a single value number,
785/// eliminating a copy. For example:
786///
787/// A3 = B0
788/// ...
789/// B1 = A3 <- this copy
790///
791/// In this case, B0 can be extended to where the B1 copy lives, allowing the B1
792/// value number to be replaced with B0 (which simplifies the B liveinterval).
793///
794/// This returns true if an interval was modified.
795///
796bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB,
Chris Lattner6d8fbef2006-08-29 23:18:15 +0000797 MachineInstr *CopyMI) {
798 unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI));
799
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000800 // BValNo is a value number in B that is defined by a copy from A. 'B3' in
801 // the example above.
802 LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx);
803 unsigned BValNo = BLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000804
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000805 // Get the location that B is defined at. Two options: either this value has
806 // an unknown definition point or it is defined at CopyIdx. If unknown, we
807 // can't process it.
808 unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo);
809 if (BValNoDefIdx == ~0U) return false;
810 assert(BValNoDefIdx == CopyIdx &&
811 "Copy doesn't define the value?");
Chris Lattneraa51a482005-10-21 06:49:50 +0000812
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000813 // AValNo is the value number in A that defines the copy, A0 in the example.
814 LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1);
815 unsigned AValNo = AValLR->ValId;
Chris Lattneraa51a482005-10-21 06:49:50 +0000816
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000817 // If AValNo is defined as a copy from IntB, we can potentially process this.
818
819 // Get the instruction that defines this value number.
Chris Lattner91725b72006-08-31 05:54:43 +0000820 unsigned SrcReg = IntA.getSrcRegForValNum(AValNo);
821 if (!SrcReg) return false; // Not defined by a copy.
Chris Lattneraa51a482005-10-21 06:49:50 +0000822
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000823 // If the value number is not defined by a copy instruction, ignore it.
Chris Lattneraa51a482005-10-21 06:49:50 +0000824
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000825 // If the source register comes from an interval other than IntB, we can't
826 // handle this.
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000827 if (rep(SrcReg) != IntB.reg) return false;
Chris Lattner91725b72006-08-31 05:54:43 +0000828
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000829 // Get the LiveRange in IntB that this value number starts with.
Chris Lattner91725b72006-08-31 05:54:43 +0000830 unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000831 LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1);
832
833 // Make sure that the end of the live range is inside the same block as
834 // CopyMI.
835 MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1);
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000836 if (!ValLREndInst ||
837 ValLREndInst->getParent() != CopyMI->getParent()) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000838
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000839 // Okay, we now know that ValLR ends in the same block that the CopyMI
840 // live-range starts. If there are no intervening live ranges between them in
841 // IntB, we can merge them.
842 if (ValLR+1 != BLR) return false;
Chris Lattneraa51a482005-10-21 06:49:50 +0000843
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000844 DOUT << "\nExtending: "; IntB.print(DOUT, mri_);
Chris Lattnerba256032006-08-30 23:02:29 +0000845
846 // We are about to delete CopyMI, so need to remove it as the 'instruction
847 // that defines this value #'.
Chris Lattner91725b72006-08-31 05:54:43 +0000848 IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0));
Chris Lattnerba256032006-08-30 23:02:29 +0000849
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000850 // Okay, we can merge them. We need to insert a new liverange:
851 // [ValLR.end, BLR.begin) of either value number, then we merge the
852 // two value numbers.
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000853 unsigned FillerStart = ValLR->end, FillerEnd = BLR->start;
854 IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo));
855
856 // If the IntB live range is assigned to a physical register, and if that
857 // physreg has aliases,
858 if (MRegisterInfo::isPhysicalRegister(IntB.reg)) {
859 for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) {
860 LiveInterval &AliasLI = getInterval(*AS);
861 AliasLI.addRange(LiveRange(FillerStart, FillerEnd,
Chris Lattner91725b72006-08-31 05:54:43 +0000862 AliasLI.getNextValue(~0U, 0)));
Chris Lattnerc114b2c2006-08-25 23:41:24 +0000863 }
864 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000865
866 // Okay, merge "B1" into the same value number as "B0".
867 if (BValNo != ValLR->ValId)
868 IntB.MergeValueNumberInto(BValNo, ValLR->ValId);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000869 DOUT << " result = "; IntB.print(DOUT, mri_);
870 DOUT << "\n";
Evan Cheng16191f02007-02-25 09:41:59 +0000871
872 // If the source instruction was killing the source register before the
873 // merge, unset the isKill marker given the live range has been extended.
Evan Chengad7ccf32007-03-26 22:40:42 +0000874 int UIdx = ValLREndInst->findRegisterUseOperand(IntB.reg, true);
875 if (UIdx != -1)
876 ValLREndInst->getOperand(UIdx).unsetIsKill();
Chris Lattneraa51a482005-10-21 06:49:50 +0000877
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000878 // Finally, delete the copy instruction.
879 RemoveMachineInstrFromMaps(CopyMI);
880 CopyMI->eraseFromParent();
881 ++numPeep;
Chris Lattneraa51a482005-10-21 06:49:50 +0000882 return true;
883}
884
Evan Cheng20b0abc2007-04-17 20:32:26 +0000885
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000886/// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg,
887/// which are the src/dst of the copy instruction CopyMI. This returns true
888/// if the copy was successfully coallesced away, or if it is never possible
Evan Cheng20b0abc2007-04-17 20:32:26 +0000889/// to coallesce this copy, due to register constraints. It returns
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000890/// false if it is not currently possible to coallesce this interval, but
891/// it may be possible if other things get coallesced.
892bool LiveIntervals::JoinCopy(MachineInstr *CopyMI,
Evan Cheng20b0abc2007-04-17 20:32:26 +0000893 unsigned SrcReg, unsigned DstReg, bool PhysOnly) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000894 DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI;
Evan Chengb371f452007-02-19 21:49:54 +0000895
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000896 // Get representative registers.
Evan Chengb371f452007-02-19 21:49:54 +0000897 unsigned repSrcReg = rep(SrcReg);
898 unsigned repDstReg = rep(DstReg);
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000899
900 // If they are already joined we continue.
Evan Chengb371f452007-02-19 21:49:54 +0000901 if (repSrcReg == repDstReg) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000902 DOUT << "\tCopy already coallesced.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000903 return true; // Not coallescable.
Chris Lattner7ac2d312004-07-24 02:59:07 +0000904 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000905
Evan Cheng20b0abc2007-04-17 20:32:26 +0000906 bool SrcIsPhys = MRegisterInfo::isPhysicalRegister(repSrcReg);
907 bool DstIsPhys = MRegisterInfo::isPhysicalRegister(repDstReg);
908 if (PhysOnly && !SrcIsPhys && !DstIsPhys)
909 // Only joining physical registers with virtual registers in this round.
910 return true;
911
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000912 // If they are both physical registers, we cannot join them.
Evan Cheng20b0abc2007-04-17 20:32:26 +0000913 if (SrcIsPhys && DstIsPhys) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000914 DOUT << "\tCan not coallesce physregs.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000915 return true; // Not coallescable.
916 }
917
918 // We only join virtual registers with allocatable physical registers.
Evan Cheng20b0abc2007-04-17 20:32:26 +0000919 if (SrcIsPhys && !allocatableRegs_[repSrcReg]) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000920 DOUT << "\tSrc reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000921 return true; // Not coallescable.
922 }
Evan Cheng20b0abc2007-04-17 20:32:26 +0000923 if (DstIsPhys && !allocatableRegs_[repDstReg]) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000924 DOUT << "\tDst reg is unallocatable physreg.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000925 return true; // Not coallescable.
926 }
927
928 // If they are not of the same register class, we cannot join them.
Evan Chengb371f452007-02-19 21:49:54 +0000929 if (differingRegisterClasses(repSrcReg, repDstReg)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000930 DOUT << "\tSrc/Dest are different register classes.\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000931 return true; // Not coallescable.
932 }
933
Evan Chengb371f452007-02-19 21:49:54 +0000934 LiveInterval &SrcInt = getInterval(repSrcReg);
Evan Cheng20b0abc2007-04-17 20:32:26 +0000935 LiveInterval &DstInt = getInterval(repDstReg);
936 assert(SrcInt.reg == repSrcReg && DstInt.reg == repDstReg &&
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000937 "Register mapping is horribly broken!");
Evan Cheng20b0abc2007-04-17 20:32:26 +0000938
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000939 DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_);
Evan Cheng20b0abc2007-04-17 20:32:26 +0000940 DOUT << " and "; DstInt.print(DOUT, mri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000941 DOUT << ": ";
Evan Chengb371f452007-02-19 21:49:54 +0000942
943 // Check if it is necessary to propagate "isDead" property before intervals
944 // are joined.
945 MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg);
946 bool isDead = mopd->isDead();
Evan Chengedeffb32007-02-26 21:37:37 +0000947 bool isShorten = false;
Evan Cheng2c3535d2007-03-22 01:26:05 +0000948 unsigned SrcStart = 0, RemoveStart = 0;
949 unsigned SrcEnd = 0, RemoveEnd = 0;
Evan Chengb371f452007-02-19 21:49:54 +0000950 if (isDead) {
Evan Cheng48ef3982007-02-25 09:46:31 +0000951 unsigned CopyIdx = getInstructionIndex(CopyMI);
952 LiveInterval::iterator SrcLR =
953 SrcInt.FindLiveRangeContaining(getUseIndex(CopyIdx));
Evan Cheng2c3535d2007-03-22 01:26:05 +0000954 RemoveStart = SrcStart = SrcLR->start;
955 RemoveEnd = SrcEnd = SrcLR->end;
Evan Cheng48ef3982007-02-25 09:46:31 +0000956 // The instruction which defines the src is only truly dead if there are
957 // no intermediate uses and there isn't a use beyond the copy.
958 // FIXME: find the last use, mark is kill and shorten the live range.
Evan Chengd592a282007-03-28 01:30:37 +0000959 if (SrcEnd > getDefIndex(CopyIdx)) {
Evan Chengb371f452007-02-19 21:49:54 +0000960 isDead = false;
Evan Chengd592a282007-03-28 01:30:37 +0000961 } else {
Evan Chengedeffb32007-02-26 21:37:37 +0000962 MachineOperand *MOU;
Evan Cheng2c3535d2007-03-22 01:26:05 +0000963 MachineInstr *LastUse= lastRegisterUse(repSrcReg, SrcStart, CopyIdx, MOU);
Evan Chengedeffb32007-02-26 21:37:37 +0000964 if (LastUse) {
965 // Shorten the liveinterval to the end of last use.
966 MOU->setIsKill();
967 isDead = false;
968 isShorten = true;
Evan Cheng2c3535d2007-03-22 01:26:05 +0000969 RemoveStart = getDefIndex(getInstructionIndex(LastUse));
970 RemoveEnd = SrcEnd;
Evan Cheng2f524572007-03-30 20:18:35 +0000971 } else {
972 MachineInstr *SrcMI = getInstructionFromIndex(SrcStart);
973 if (SrcMI) {
Evan Chengbcfd4662007-04-02 18:49:18 +0000974 MachineOperand *mops = findDefOperand(SrcMI, repSrcReg);
Evan Cheng2f524572007-03-30 20:18:35 +0000975 if (mops)
976 // A dead def should have a single cycle interval.
977 ++RemoveStart;
978 }
979 }
Evan Chengedeffb32007-02-26 21:37:37 +0000980 }
Evan Chengb371f452007-02-19 21:49:54 +0000981 }
982
Evan Chengba1a3df2007-03-17 09:27:35 +0000983 // We need to be careful about coalescing a source physical register with a
984 // virtual register. Once the coalescing is done, it cannot be broken and
985 // these are not spillable! If the destination interval uses are far away,
986 // think twice about coalescing them!
Evan Cheng20b0abc2007-04-17 20:32:26 +0000987 if (!mopd->isDead() && (SrcIsPhys || DstIsPhys)) {
988 LiveInterval &JoinVInt = SrcIsPhys ? DstInt : SrcInt;
989 unsigned JoinVReg = SrcIsPhys ? repDstReg : repSrcReg;
990 unsigned JoinPReg = SrcIsPhys ? repSrcReg : repDstReg;
991 const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(JoinVReg);
992 unsigned Threshold = allocatableRCRegs_[RC].count();
Evan Chengba1a3df2007-03-17 09:27:35 +0000993
Evan Cheng20b0abc2007-04-17 20:32:26 +0000994 // If the virtual register live interval is long has it has low use desity,
995 // do not join them, instead mark the physical register as its allocation
996 // preference.
997 unsigned Length = JoinVInt.getSize() / InstrSlots::NUM;
998 LiveVariables::VarInfo &vi = lv_->getVarInfo(JoinVReg);
999 if (Length > Threshold &&
1000 (((float)vi.NumUses / Length) < (1.0 / Threshold))) {
1001 JoinVInt.preference = JoinPReg;
Evan Chengba1a3df2007-03-17 09:27:35 +00001002 ++numAborts;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001003 DOUT << "\tMay tie down a physical register, abort!\n";
Evan Chengcf596c52007-03-18 09:05:55 +00001004 return false;
1005 }
Evan Chengba1a3df2007-03-17 09:27:35 +00001006 }
1007
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001008 // Okay, attempt to join these two intervals. On failure, this returns false.
1009 // Otherwise, if one of the intervals being joined is a physreg, this method
Evan Cheng20b0abc2007-04-17 20:32:26 +00001010 // always canonicalizes DstInt to be it. The output "SrcInt" will not have
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001011 // been modified, so we can use this information below to update aliases.
Evan Cheng20b0abc2007-04-17 20:32:26 +00001012 if (JoinIntervals(DstInt, SrcInt)) {
Evan Chengb371f452007-02-19 21:49:54 +00001013 if (isDead) {
1014 // Result of the copy is dead. Propagate this property.
Evan Chenga16d4422007-03-03 02:18:00 +00001015 if (SrcStart == 0) {
1016 assert(MRegisterInfo::isPhysicalRegister(repSrcReg) &&
1017 "Live-in must be a physical register!");
1018 // Live-in to the function but dead. Remove it from entry live-in set.
Evan Chengb371f452007-02-19 21:49:54 +00001019 // JoinIntervals may end up swapping the two intervals.
Evan Chenga16d4422007-03-03 02:18:00 +00001020 mf_->begin()->removeLiveIn(repSrcReg);
Evan Chengb371f452007-02-19 21:49:54 +00001021 } else {
1022 MachineInstr *SrcMI = getInstructionFromIndex(SrcStart);
1023 if (SrcMI) {
Evan Chengbcfd4662007-04-02 18:49:18 +00001024 MachineOperand *mops = findDefOperand(SrcMI, repSrcReg);
Evan Chengb371f452007-02-19 21:49:54 +00001025 if (mops)
Evan Chengb371f452007-02-19 21:49:54 +00001026 mops->setIsDead();
1027 }
1028 }
1029 }
Evan Chengedeffb32007-02-26 21:37:37 +00001030
Evan Cheng2c3535d2007-03-22 01:26:05 +00001031 if (isShorten || isDead) {
Evan Chengedeffb32007-02-26 21:37:37 +00001032 // Shorten the live interval.
Evan Cheng20b0abc2007-04-17 20:32:26 +00001033 LiveInterval &LiveInInt = (repSrcReg == DstInt.reg) ? DstInt : SrcInt;
Evan Cheng2c3535d2007-03-22 01:26:05 +00001034 LiveInInt.removeRange(RemoveStart, RemoveEnd);
Evan Chengedeffb32007-02-26 21:37:37 +00001035 }
Evan Chengb371f452007-02-19 21:49:54 +00001036 } else {
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001037 // Coallescing failed.
1038
1039 // If we can eliminate the copy without merging the live ranges, do so now.
Evan Cheng20b0abc2007-04-17 20:32:26 +00001040 if (AdjustCopiesBackFrom(SrcInt, DstInt, CopyMI))
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001041 return true;
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001042
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001043 // Otherwise, we are unable to join the intervals.
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001044 DOUT << "Interference!\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001045 return false;
1046 }
1047
Evan Cheng20b0abc2007-04-17 20:32:26 +00001048 bool Swapped = repSrcReg == DstInt.reg;
Chris Lattnere7f729b2006-08-26 01:28:16 +00001049 if (Swapped)
Evan Chengb371f452007-02-19 21:49:54 +00001050 std::swap(repSrcReg, repDstReg);
1051 assert(MRegisterInfo::isVirtualRegister(repSrcReg) &&
Chris Lattnere7f729b2006-08-26 01:28:16 +00001052 "LiveInterval::join didn't work right!");
1053
Chris Lattnerc114b2c2006-08-25 23:41:24 +00001054 // If we're about to merge live ranges into a physical register live range,
1055 // we have to update any aliased register's live ranges to indicate that they
1056 // have clobbered values for this range.
Evan Chengb371f452007-02-19 21:49:54 +00001057 if (MRegisterInfo::isPhysicalRegister(repDstReg)) {
1058 for (const unsigned *AS = mri_->getAliasSet(repDstReg); *AS; ++AS)
Chris Lattnere7f729b2006-08-26 01:28:16 +00001059 getInterval(*AS).MergeInClobberRanges(SrcInt);
Evan Chengcf596c52007-03-18 09:05:55 +00001060 } else {
1061 // Merge UsedBlocks info if the destination is a virtual register.
1062 LiveVariables::VarInfo& dVI = lv_->getVarInfo(repDstReg);
1063 LiveVariables::VarInfo& sVI = lv_->getVarInfo(repSrcReg);
1064 dVI.UsedBlocks |= sVI.UsedBlocks;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001065 dVI.NumUses += sVI.NumUses;
Chris Lattnerc114b2c2006-08-25 23:41:24 +00001066 }
1067
Evan Cheng20b0abc2007-04-17 20:32:26 +00001068 DOUT << "\n\t\tJoined. Result = "; DstInt.print(DOUT, mri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001069 DOUT << "\n";
Evan Cheng30cac022007-02-22 23:03:39 +00001070
Evan Cheng88d1f582007-03-01 02:03:03 +00001071 // Remember these liveintervals have been joined.
1072 JoinedLIs.set(repSrcReg - MRegisterInfo::FirstVirtualRegister);
1073 if (MRegisterInfo::isVirtualRegister(repDstReg))
1074 JoinedLIs.set(repDstReg - MRegisterInfo::FirstVirtualRegister);
Evan Cheng30cac022007-02-22 23:03:39 +00001075
Evan Chengda2295e2007-02-23 20:40:13 +00001076 // If the intervals were swapped by Join, swap them back so that the register
1077 // mapping (in the r2i map) is correct.
Evan Cheng20b0abc2007-04-17 20:32:26 +00001078 if (Swapped) SrcInt.swap(DstInt);
Evan Chengb371f452007-02-19 21:49:54 +00001079 removeInterval(repSrcReg);
1080 r2rMap_[repSrcReg] = repDstReg;
Chris Lattnere7f729b2006-08-26 01:28:16 +00001081
Chris Lattnerbfe180a2006-08-31 05:58:59 +00001082 // Finally, delete the copy instruction.
1083 RemoveMachineInstrFromMaps(CopyMI);
1084 CopyMI->eraseFromParent();
1085 ++numPeep;
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001086 ++numJoins;
1087 return true;
Alkis Evlogimenose88280a2004-01-22 23:08:45 +00001088}
1089
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001090/// ComputeUltimateVN - Assuming we are going to join two live intervals,
1091/// compute what the resultant value numbers for each value in the input two
1092/// ranges will be. This is complicated by copies between the two which can
1093/// and will commonly cause multiple value numbers to be merged into one.
1094///
1095/// VN is the value number that we're trying to resolve. InstDefiningValue
1096/// keeps track of the new InstDefiningValue assignment for the result
1097/// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of
1098/// whether a value in this or other is a copy from the opposite set.
1099/// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have
1100/// already been assigned.
1101///
1102/// ThisFromOther[x] - If x is defined as a copy from the other interval, this
1103/// contains the value number the copy is from.
1104///
1105static unsigned ComputeUltimateVN(unsigned VN,
Chris Lattner91725b72006-08-31 05:54:43 +00001106 SmallVector<std::pair<unsigned,
1107 unsigned>, 16> &ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001108 SmallVector<int, 16> &ThisFromOther,
1109 SmallVector<int, 16> &OtherFromThis,
1110 SmallVector<int, 16> &ThisValNoAssignments,
1111 SmallVector<int, 16> &OtherValNoAssignments,
1112 LiveInterval &ThisLI, LiveInterval &OtherLI) {
1113 // If the VN has already been computed, just return it.
1114 if (ThisValNoAssignments[VN] >= 0)
1115 return ThisValNoAssignments[VN];
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001116// assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?");
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001117
1118 // If this val is not a copy from the other val, then it must be a new value
1119 // number in the destination.
1120 int OtherValNo = ThisFromOther[VN];
1121 if (OtherValNo == -1) {
Chris Lattner91725b72006-08-31 05:54:43 +00001122 ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN));
1123 return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1;
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001124 }
1125
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001126 // Otherwise, this *is* a copy from the RHS. If the other side has already
1127 // been computed, return it.
1128 if (OtherValNoAssignments[OtherValNo] >= 0)
1129 return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo];
1130
1131 // Mark this value number as currently being computed, then ask what the
1132 // ultimate value # of the other value is.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001133 ThisValNoAssignments[VN] = -2;
1134 unsigned UltimateVN =
Chris Lattner91725b72006-08-31 05:54:43 +00001135 ComputeUltimateVN(OtherValNo, ValueNumberInfo,
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001136 OtherFromThis, ThisFromOther,
1137 OtherValNoAssignments, ThisValNoAssignments,
1138 OtherLI, ThisLI);
1139 return ThisValNoAssignments[VN] = UltimateVN;
1140}
1141
Chris Lattnerf21f0202006-09-02 05:26:59 +00001142static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) {
1143 return std::find(V.begin(), V.end(), Val) != V.end();
1144}
1145
1146/// SimpleJoin - Attempt to joint the specified interval into this one. The
1147/// caller of this method must guarantee that the RHS only contains a single
1148/// value number and that the RHS is not defined by a copy from this
1149/// interval. This returns false if the intervals are not joinable, or it
1150/// joins them and returns true.
1151bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) {
1152 assert(RHS.containsOneValue());
1153
1154 // Some number (potentially more than one) value numbers in the current
1155 // interval may be defined as copies from the RHS. Scan the overlapping
1156 // portions of the LHS and RHS, keeping track of this and looking for
1157 // overlapping live ranges that are NOT defined as copies. If these exist, we
1158 // cannot coallesce.
1159
1160 LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end();
1161 LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end();
1162
1163 if (LHSIt->start < RHSIt->start) {
1164 LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start);
1165 if (LHSIt != LHS.begin()) --LHSIt;
1166 } else if (RHSIt->start < LHSIt->start) {
1167 RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start);
1168 if (RHSIt != RHS.begin()) --RHSIt;
1169 }
1170
1171 SmallVector<unsigned, 8> EliminatedLHSVals;
1172
1173 while (1) {
1174 // Determine if these live intervals overlap.
1175 bool Overlaps = false;
1176 if (LHSIt->start <= RHSIt->start)
1177 Overlaps = LHSIt->end > RHSIt->start;
1178 else
1179 Overlaps = RHSIt->end > LHSIt->start;
1180
1181 // If the live intervals overlap, there are two interesting cases: if the
1182 // LHS interval is defined by a copy from the RHS, it's ok and we record
1183 // that the LHS value # is the same as the RHS. If it's not, then we cannot
1184 // coallesce these live ranges and we bail out.
1185 if (Overlaps) {
1186 // If we haven't already recorded that this value # is safe, check it.
1187 if (!InVector(LHSIt->ValId, EliminatedLHSVals)) {
1188 // Copy from the RHS?
1189 unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId);
1190 if (rep(SrcReg) != RHS.reg)
1191 return false; // Nope, bail out.
1192
1193 EliminatedLHSVals.push_back(LHSIt->ValId);
1194 }
1195
1196 // We know this entire LHS live range is okay, so skip it now.
1197 if (++LHSIt == LHSEnd) break;
1198 continue;
1199 }
1200
1201 if (LHSIt->end < RHSIt->end) {
1202 if (++LHSIt == LHSEnd) break;
1203 } else {
1204 // One interesting case to check here. It's possible that we have
1205 // something like "X3 = Y" which defines a new value number in the LHS,
1206 // and is the last use of this liverange of the RHS. In this case, we
1207 // want to notice this copy (so that it gets coallesced away) even though
1208 // the live ranges don't actually overlap.
1209 if (LHSIt->start == RHSIt->end) {
1210 if (InVector(LHSIt->ValId, EliminatedLHSVals)) {
1211 // We already know that this value number is going to be merged in
1212 // if coallescing succeeds. Just skip the liverange.
1213 if (++LHSIt == LHSEnd) break;
1214 } else {
1215 // Otherwise, if this is a copy from the RHS, mark it as being merged
1216 // in.
1217 if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) {
1218 EliminatedLHSVals.push_back(LHSIt->ValId);
1219
1220 // We know this entire LHS live range is okay, so skip it now.
1221 if (++LHSIt == LHSEnd) break;
1222 }
1223 }
1224 }
1225
1226 if (++RHSIt == RHSEnd) break;
1227 }
1228 }
1229
1230 // If we got here, we know that the coallescing will be successful and that
1231 // the value numbers in EliminatedLHSVals will all be merged together. Since
1232 // the most common case is that EliminatedLHSVals has a single number, we
1233 // optimize for it: if there is more than one value, we merge them all into
1234 // the lowest numbered one, then handle the interval as if we were merging
1235 // with one value number.
1236 unsigned LHSValNo;
1237 if (EliminatedLHSVals.size() > 1) {
1238 // Loop through all the equal value numbers merging them into the smallest
1239 // one.
1240 unsigned Smallest = EliminatedLHSVals[0];
1241 for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) {
1242 if (EliminatedLHSVals[i] < Smallest) {
1243 // Merge the current notion of the smallest into the smaller one.
1244 LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]);
1245 Smallest = EliminatedLHSVals[i];
1246 } else {
1247 // Merge into the smallest.
1248 LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest);
1249 }
1250 }
1251 LHSValNo = Smallest;
1252 } else {
1253 assert(!EliminatedLHSVals.empty() && "No copies from the RHS?");
1254 LHSValNo = EliminatedLHSVals[0];
1255 }
1256
1257 // Okay, now that there is a single LHS value number that we're merging the
1258 // RHS into, update the value number info for the LHS to indicate that the
1259 // value number is defined where the RHS value number was.
1260 LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0));
1261
1262 // Okay, the final step is to loop over the RHS live intervals, adding them to
1263 // the LHS.
1264 LHS.MergeRangesInAsValue(RHS, LHSValNo);
1265 LHS.weight += RHS.weight;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001266 if (RHS.preference && !LHS.preference)
1267 LHS.preference = RHS.preference;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001268
1269 return true;
1270}
1271
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001272/// JoinIntervals - Attempt to join these two intervals. On failure, this
1273/// returns false. Otherwise, if one of the intervals being joined is a
1274/// physreg, this method always canonicalizes LHS to be it. The output
1275/// "RHS" will not have been modified, so we can use this information
1276/// below to update aliases.
1277bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) {
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001278 // Compute the final value assignment, assuming that the live ranges can be
1279 // coallesced.
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001280 SmallVector<int, 16> LHSValNoAssignments;
1281 SmallVector<int, 16> RHSValNoAssignments;
Chris Lattner91725b72006-08-31 05:54:43 +00001282 SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo;
Chris Lattner238416c2006-09-01 06:10:18 +00001283
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001284 // Compute ultimate value numbers for the LHS and RHS values.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001285 if (RHS.containsOneValue()) {
1286 // Copies from a liveinterval with a single value are simple to handle and
1287 // very common, handle the special case here. This is important, because
1288 // often RHS is small and LHS is large (e.g. a physreg).
1289
1290 // Find out if the RHS is defined as a copy from some value in the LHS.
1291 int RHSValID = -1;
1292 std::pair<unsigned,unsigned> RHSValNoInfo;
Chris Lattnerf21f0202006-09-02 05:26:59 +00001293 unsigned RHSSrcReg = RHS.getSrcRegForValNum(0);
1294 if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) {
1295 // If RHS is not defined as a copy from the LHS, we can use simpler and
1296 // faster checks to see if the live ranges are coallescable. This joiner
1297 // can't swap the LHS/RHS intervals though.
1298 if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) {
1299 return SimpleJoin(LHS, RHS);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001300 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001301 RHSValNoInfo = RHS.getValNumInfo(0);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001302 }
1303 } else {
Chris Lattnerf21f0202006-09-02 05:26:59 +00001304 // It was defined as a copy from the LHS, find out what value # it is.
1305 unsigned ValInst = RHS.getInstForValNum(0);
1306 RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1307 RHSValNoInfo = LHS.getValNumInfo(RHSValID);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001308 }
1309
Chris Lattnerf21f0202006-09-02 05:26:59 +00001310 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1311 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001312 ValueNumberInfo.resize(LHS.getNumValNums());
1313
1314 // Okay, *all* of the values in LHS that are defined as a copy from RHS
1315 // should now get updated.
1316 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1317 if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) {
1318 if (rep(LHSSrcReg) != RHS.reg) {
1319 // If this is not a copy from the RHS, its value number will be
1320 // unmodified by the coallescing.
1321 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1322 LHSValNoAssignments[VN] = VN;
1323 } else if (RHSValID == -1) {
1324 // Otherwise, it is a copy from the RHS, and we don't already have a
1325 // value# for it. Keep the current value number, but remember it.
1326 LHSValNoAssignments[VN] = RHSValID = VN;
1327 ValueNumberInfo[VN] = RHSValNoInfo;
1328 } else {
1329 // Otherwise, use the specified value #.
1330 LHSValNoAssignments[VN] = RHSValID;
1331 if (VN != (unsigned)RHSValID)
1332 ValueNumberInfo[VN].first = ~1U;
1333 else
1334 ValueNumberInfo[VN] = RHSValNoInfo;
1335 }
1336 } else {
1337 ValueNumberInfo[VN] = LHS.getValNumInfo(VN);
1338 LHSValNoAssignments[VN] = VN;
1339 }
1340 }
1341
1342 assert(RHSValID != -1 && "Didn't find value #?");
1343 RHSValNoAssignments[0] = RHSValID;
1344
1345 } else {
Chris Lattner238416c2006-09-01 06:10:18 +00001346 // Loop over the value numbers of the LHS, seeing if any are defined from
1347 // the RHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001348 SmallVector<int, 16> LHSValsDefinedFromRHS;
1349 LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1);
1350 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
1351 unsigned ValSrcReg = LHS.getSrcRegForValNum(VN);
1352 if (ValSrcReg == 0) // Src not defined by a copy?
1353 continue;
1354
Chris Lattner238416c2006-09-01 06:10:18 +00001355 // DstReg is known to be a register in the LHS interval. If the src is
1356 // from the RHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001357 if (rep(ValSrcReg) != RHS.reg)
1358 continue;
1359
1360 // Figure out the value # from the RHS.
1361 unsigned ValInst = LHS.getInstForValNum(VN);
1362 LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId;
1363 }
1364
Chris Lattner238416c2006-09-01 06:10:18 +00001365 // Loop over the value numbers of the RHS, seeing if any are defined from
1366 // the LHS.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001367 SmallVector<int, 16> RHSValsDefinedFromLHS;
1368 RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1);
1369 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
1370 unsigned ValSrcReg = RHS.getSrcRegForValNum(VN);
1371 if (ValSrcReg == 0) // Src not defined by a copy?
1372 continue;
1373
Chris Lattner238416c2006-09-01 06:10:18 +00001374 // DstReg is known to be a register in the RHS interval. If the src is
1375 // from the LHS interval, we can use its value #.
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001376 if (rep(ValSrcReg) != LHS.reg)
1377 continue;
1378
1379 // Figure out the value # from the LHS.
1380 unsigned ValInst = RHS.getInstForValNum(VN);
1381 RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId;
1382 }
1383
Chris Lattnerf21f0202006-09-02 05:26:59 +00001384 LHSValNoAssignments.resize(LHS.getNumValNums(), -1);
1385 RHSValNoAssignments.resize(RHS.getNumValNums(), -1);
1386 ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums());
1387
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001388 for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001389 if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U)
1390 continue;
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001391 ComputeUltimateVN(VN, ValueNumberInfo,
1392 LHSValsDefinedFromRHS, RHSValsDefinedFromLHS,
1393 LHSValNoAssignments, RHSValNoAssignments, LHS, RHS);
1394 }
1395 for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) {
Chris Lattner8a67f6e2006-09-01 07:00:23 +00001396 if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U)
1397 continue;
1398 // If this value number isn't a copy from the LHS, it's a new number.
1399 if (RHSValsDefinedFromLHS[VN] == -1) {
1400 ValueNumberInfo.push_back(RHS.getValNumInfo(VN));
1401 RHSValNoAssignments[VN] = ValueNumberInfo.size()-1;
1402 continue;
1403 }
1404
Chris Lattner2ebfa0c2006-08-31 06:48:26 +00001405 ComputeUltimateVN(VN, ValueNumberInfo,
1406 RHSValsDefinedFromLHS, LHSValsDefinedFromRHS,
1407 RHSValNoAssignments, LHSValNoAssignments, RHS, LHS);
1408 }
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001409 }
1410
1411 // Armed with the mappings of LHS/RHS values to ultimate values, walk the
1412 // interval lists to see if these intervals are coallescable.
1413 LiveInterval::const_iterator I = LHS.begin();
1414 LiveInterval::const_iterator IE = LHS.end();
1415 LiveInterval::const_iterator J = RHS.begin();
1416 LiveInterval::const_iterator JE = RHS.end();
1417
1418 // Skip ahead until the first place of potential sharing.
1419 if (I->start < J->start) {
1420 I = std::upper_bound(I, IE, J->start);
1421 if (I != LHS.begin()) --I;
1422 } else if (J->start < I->start) {
1423 J = std::upper_bound(J, JE, I->start);
1424 if (J != RHS.begin()) --J;
1425 }
1426
1427 while (1) {
1428 // Determine if these two live ranges overlap.
1429 bool Overlaps;
1430 if (I->start < J->start) {
1431 Overlaps = I->end > J->start;
1432 } else {
1433 Overlaps = J->end > I->start;
1434 }
1435
1436 // If so, check value # info to determine if they are really different.
1437 if (Overlaps) {
1438 // If the live range overlap will map to the same value number in the
1439 // result liverange, we can still coallesce them. If not, we can't.
1440 if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId])
1441 return false;
1442 }
1443
1444 if (I->end < J->end) {
1445 ++I;
1446 if (I == IE) break;
1447 } else {
1448 ++J;
1449 if (J == JE) break;
1450 }
1451 }
1452
1453 // If we get here, we know that we can coallesce the live ranges. Ask the
1454 // intervals to coallesce themselves now.
1455 LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0],
Chris Lattner91725b72006-08-31 05:54:43 +00001456 ValueNumberInfo);
Chris Lattner6d8fbef2006-08-29 23:18:15 +00001457 return true;
1458}
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001459
1460
Chris Lattnercc0d1562004-07-19 14:40:29 +00001461namespace {
1462 // DepthMBBCompare - Comparison predicate that sort first based on the loop
1463 // depth of the basic block (the unsigned), and then on the MBB number.
1464 struct DepthMBBCompare {
1465 typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair;
1466 bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const {
1467 if (LHS.first > RHS.first) return true; // Deeper loops first
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001468 return LHS.first == RHS.first &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001469 LHS.second->getNumber() < RHS.second->getNumber();
Chris Lattnercc0d1562004-07-19 14:40:29 +00001470 }
1471 };
1472}
Chris Lattner1c5c0442004-07-19 14:08:10 +00001473
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001474
Chris Lattner1acb17c2006-09-02 05:32:53 +00001475void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB,
Evan Chengfaf05bb2007-04-18 02:30:19 +00001476 std::vector<CopyRec> *TryAgain, bool PhysOnly) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001477 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001478
1479 for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end();
1480 MII != E;) {
1481 MachineInstr *Inst = MII++;
1482
1483 // If this isn't a copy, we can't join intervals.
1484 unsigned SrcReg, DstReg;
1485 if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue;
1486
Evan Chengfaf05bb2007-04-18 02:30:19 +00001487 if (TryAgain && !JoinCopy(Inst, SrcReg, DstReg, PhysOnly))
1488 TryAgain->push_back(getCopyRec(Inst, SrcReg, DstReg));
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001489 }
1490}
1491
1492
Chris Lattnercc0d1562004-07-19 14:40:29 +00001493void LiveIntervals::joinIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001494 DOUT << "********** JOINING INTERVALS ***********\n";
Chris Lattnercc0d1562004-07-19 14:40:29 +00001495
Evan Cheng88d1f582007-03-01 02:03:03 +00001496 JoinedLIs.resize(getNumIntervals());
1497 JoinedLIs.reset();
1498
Chris Lattner1acb17c2006-09-02 05:32:53 +00001499 std::vector<CopyRec> TryAgainList;
Chris Lattnercc0d1562004-07-19 14:40:29 +00001500 const LoopInfo &LI = getAnalysis<LoopInfo>();
1501 if (LI.begin() == LI.end()) {
1502 // If there are no loops in the function, join intervals in function order.
Chris Lattner1c5c0442004-07-19 14:08:10 +00001503 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end();
1504 I != E; ++I)
Evan Chengfaf05bb2007-04-18 02:30:19 +00001505 CopyCoallesceInMBB(I, &TryAgainList);
Chris Lattnercc0d1562004-07-19 14:40:29 +00001506 } else {
1507 // Otherwise, join intervals in inner loops before other intervals.
1508 // Unfortunately we can't just iterate over loop hierarchy here because
1509 // there may be more MBB's than BB's. Collect MBB's for sorting.
Evan Cheng20b0abc2007-04-17 20:32:26 +00001510
1511 // Join intervals in the function prolog first. We want to join physical
1512 // registers with virtual registers before the intervals got too long.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001513 std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001514 for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); I != E;++I)
Chris Lattnercc0d1562004-07-19 14:40:29 +00001515 MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I));
1516
1517 // Sort by loop depth.
1518 std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare());
1519
Alkis Evlogimenos70651572004-08-04 09:46:56 +00001520 // Finally, join intervals in loop nest order.
Chris Lattnercc0d1562004-07-19 14:40:29 +00001521 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Evan Chengfaf05bb2007-04-18 02:30:19 +00001522 CopyCoallesceInMBB(MBBs[i].second, NULL, true);
Evan Cheng20b0abc2007-04-17 20:32:26 +00001523 for (unsigned i = 0, e = MBBs.size(); i != e; ++i)
Evan Chengfaf05bb2007-04-18 02:30:19 +00001524 CopyCoallesceInMBB(MBBs[i].second, &TryAgainList, false);
Chris Lattner1acb17c2006-09-02 05:32:53 +00001525 }
1526
1527 // Joining intervals can allow other intervals to be joined. Iteratively join
1528 // until we make no progress.
1529 bool ProgressMade = true;
1530 while (ProgressMade) {
1531 ProgressMade = false;
1532
1533 for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) {
1534 CopyRec &TheCopy = TryAgainList[i];
1535 if (TheCopy.MI &&
1536 JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) {
1537 TheCopy.MI = 0; // Mark this one as done.
1538 ProgressMade = true;
1539 }
1540 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001541 }
Evan Cheng88d1f582007-03-01 02:03:03 +00001542
1543 // Some live range has been lengthened due to colaescing, eliminate the
1544 // unnecessary kills.
1545 int RegNum = JoinedLIs.find_first();
1546 while (RegNum != -1) {
1547 unsigned Reg = RegNum + MRegisterInfo::FirstVirtualRegister;
1548 unsigned repReg = rep(Reg);
1549 LiveInterval &LI = getInterval(repReg);
1550 LiveVariables::VarInfo& svi = lv_->getVarInfo(Reg);
1551 for (unsigned i = 0, e = svi.Kills.size(); i != e; ++i) {
1552 MachineInstr *Kill = svi.Kills[i];
1553 // Suppose vr1 = op vr2, x
1554 // and vr1 and vr2 are coalesced. vr2 should still be marked kill
1555 // unless it is a two-address operand.
1556 if (isRemoved(Kill) || hasRegisterDef(Kill, repReg))
1557 continue;
1558 if (LI.liveAt(getInstructionIndex(Kill) + InstrSlots::NUM))
1559 unsetRegisterKill(Kill, repReg);
1560 }
1561 RegNum = JoinedLIs.find_next(RegNum);
1562 }
Chris Lattnerf7da2c72006-08-24 22:43:55 +00001563
Bill Wendlingbdc679d2006-11-29 00:39:47 +00001564 DOUT << "*** Register mapping ***\n";
1565 for (int i = 0, e = r2rMap_.size(); i != e; ++i)
1566 if (r2rMap_[i]) {
1567 DOUT << " reg " << i << " -> ";
1568 DEBUG(printRegName(r2rMap_[i]));
1569 DOUT << "\n";
1570 }
Chris Lattner1c5c0442004-07-19 14:08:10 +00001571}
1572
Evan Cheng647c15e2006-05-12 06:06:34 +00001573/// Return true if the two specified registers belong to different register
1574/// classes. The registers may be either phys or virt regs.
1575bool LiveIntervals::differingRegisterClasses(unsigned RegA,
1576 unsigned RegB) const {
Alkis Evlogimenos79b0c3f2004-01-23 13:37:51 +00001577
Chris Lattner7ac2d312004-07-24 02:59:07 +00001578 // Get the register classes for the first reg.
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001579 if (MRegisterInfo::isPhysicalRegister(RegA)) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001580 assert(MRegisterInfo::isVirtualRegister(RegB) &&
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001581 "Shouldn't consider two physregs!");
Evan Cheng647c15e2006-05-12 06:06:34 +00001582 return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA);
Chris Lattnerad3c74f2004-10-26 05:29:18 +00001583 }
Chris Lattner7ac2d312004-07-24 02:59:07 +00001584
1585 // Compare against the regclass for the second reg.
Evan Cheng647c15e2006-05-12 06:06:34 +00001586 const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA);
1587 if (MRegisterInfo::isVirtualRegister(RegB))
1588 return RegClass != mf_->getSSARegMap()->getRegClass(RegB);
1589 else
1590 return !RegClass->contains(RegB);
Chris Lattner7ac2d312004-07-24 02:59:07 +00001591}
1592
Evan Chengedeffb32007-02-26 21:37:37 +00001593/// lastRegisterUse - Returns the last use of the specific register between
1594/// cycles Start and End. It also returns the use operand by reference. It
1595/// returns NULL if there are no uses.
1596MachineInstr *
1597LiveIntervals::lastRegisterUse(unsigned Reg, unsigned Start, unsigned End,
1598 MachineOperand *&MOU) {
1599 int e = (End-1) / InstrSlots::NUM * InstrSlots::NUM;
1600 int s = Start;
1601 while (e >= s) {
Evan Chengb371f452007-02-19 21:49:54 +00001602 // Skip deleted instructions
Evan Chengedeffb32007-02-26 21:37:37 +00001603 MachineInstr *MI = getInstructionFromIndex(e);
1604 while ((e - InstrSlots::NUM) >= s && !MI) {
1605 e -= InstrSlots::NUM;
1606 MI = getInstructionFromIndex(e);
1607 }
1608 if (e < s || MI == NULL)
1609 return NULL;
Evan Chengb371f452007-02-19 21:49:54 +00001610
Evan Chengedeffb32007-02-26 21:37:37 +00001611 for (unsigned i = 0, NumOps = MI->getNumOperands(); i != NumOps; ++i) {
Evan Chengb371f452007-02-19 21:49:54 +00001612 MachineOperand &MO = MI->getOperand(i);
1613 if (MO.isReg() && MO.isUse() && MO.getReg() &&
Evan Chengedeffb32007-02-26 21:37:37 +00001614 mri_->regsOverlap(rep(MO.getReg()), Reg)) {
1615 MOU = &MO;
1616 return MI;
1617 }
Evan Chengb371f452007-02-19 21:49:54 +00001618 }
Evan Chengedeffb32007-02-26 21:37:37 +00001619
1620 e -= InstrSlots::NUM;
Evan Chengb371f452007-02-19 21:49:54 +00001621 }
1622
Evan Chengedeffb32007-02-26 21:37:37 +00001623 return NULL;
Evan Chengb371f452007-02-19 21:49:54 +00001624}
1625
Evan Chengbcfd4662007-04-02 18:49:18 +00001626
1627/// findDefOperand - Returns the MachineOperand that is a def of the specific
1628/// register. It returns NULL if the def is not found.
1629MachineOperand *LiveIntervals::findDefOperand(MachineInstr *MI, unsigned Reg) {
1630 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1631 MachineOperand &MO = MI->getOperand(i);
1632 if (MO.isReg() && MO.isDef() &&
1633 mri_->regsOverlap(rep(MO.getReg()), Reg))
1634 return &MO;
1635 }
1636 return NULL;
1637}
1638
Evan Cheng30cac022007-02-22 23:03:39 +00001639/// unsetRegisterKill - Unset IsKill property of all uses of specific register
1640/// of the specific instruction.
1641void LiveIntervals::unsetRegisterKill(MachineInstr *MI, unsigned Reg) {
1642 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1643 MachineOperand &MO = MI->getOperand(i);
1644 if (MO.isReg() && MO.isUse() && MO.isKill() && MO.getReg() &&
1645 mri_->regsOverlap(rep(MO.getReg()), Reg))
1646 MO.unsetIsKill();
1647 }
1648}
1649
Evan Cheng88d1f582007-03-01 02:03:03 +00001650/// hasRegisterDef - True if the instruction defines the specific register.
1651///
1652bool LiveIntervals::hasRegisterDef(MachineInstr *MI, unsigned Reg) {
1653 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1654 MachineOperand &MO = MI->getOperand(i);
1655 if (MO.isReg() && MO.isDef() &&
1656 mri_->regsOverlap(rep(MO.getReg()), Reg))
1657 return true;
1658 }
1659 return false;
1660}
1661
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001662LiveInterval LiveIntervals::createInterval(unsigned reg) {
Misha Brukmanedf128a2005-04-21 22:36:52 +00001663 float Weight = MRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +00001664 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +00001665 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001666}