Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/LoopInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
| 26 | #include "llvm/CodeGen/Passes.h" |
| 27 | #include "llvm/CodeGen/SSARegMap.h" |
| 28 | #include "llvm/Target/MRegisterInfo.h" |
| 29 | #include "llvm/Target/TargetInstrInfo.h" |
| 30 | #include "llvm/Target/TargetMachine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
| 32 | #include "llvm/Support/Debug.h" |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
| 35 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 36 | #include <algorithm> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 37 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 40 | STATISTIC(numIntervals, "Number of original intervals"); |
| 41 | STATISTIC(numIntervalsAfter, "Number of intervals after coalescing"); |
| 42 | STATISTIC(numJoins , "Number of interval joins performed"); |
| 43 | STATISTIC(numPeep , "Number of identity moves eliminated after coalescing"); |
| 44 | STATISTIC(numFolded , "Number of loads/stores folded into instructions"); |
Evan Cheng | ba1a3df | 2007-03-17 09:27:35 +0000 | [diff] [blame] | 45 | STATISTIC(numAborts , "Number of times interval joining aborted"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 46 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 47 | namespace { |
Chris Lattner | 5d8925c | 2006-08-27 22:30:17 +0000 | [diff] [blame] | 48 | RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 49 | |
Andrew Lenharth | ed41f1b | 2006-07-20 17:28:38 +0000 | [diff] [blame] | 50 | static cl::opt<bool> |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 51 | EnableJoining("join-liveintervals", |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 52 | cl::desc("Coallesce copies (default=true)"), |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 53 | cl::init(true)); |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 54 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 55 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 56 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 57 | AU.addRequired<LiveVariables>(); |
| 58 | AU.addPreservedID(PHIEliminationID); |
| 59 | AU.addRequiredID(PHIEliminationID); |
| 60 | AU.addRequiredID(TwoAddressInstructionPassID); |
| 61 | AU.addRequired<LoopInfo>(); |
| 62 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 63 | } |
| 64 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 65 | void LiveIntervals::releaseMemory() { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 66 | mi2iMap_.clear(); |
| 67 | i2miMap_.clear(); |
| 68 | r2iMap_.clear(); |
| 69 | r2rMap_.clear(); |
Evan Cheng | 88d1f58 | 2007-03-01 02:03:03 +0000 | [diff] [blame] | 70 | JoinedLIs.clear(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 71 | } |
| 72 | |
| 73 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 74 | static bool isZeroLengthInterval(LiveInterval *li) { |
| 75 | for (LiveInterval::Ranges::const_iterator |
| 76 | i = li->ranges.begin(), e = li->ranges.end(); i != e; ++i) |
| 77 | if (i->end - i->start > LiveIntervals::InstrSlots::NUM) |
| 78 | return false; |
| 79 | return true; |
| 80 | } |
| 81 | |
| 82 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 83 | /// runOnMachineFunction - Register allocate the whole function |
| 84 | /// |
| 85 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 86 | mf_ = &fn; |
| 87 | tm_ = &fn.getTarget(); |
| 88 | mri_ = tm_->getRegisterInfo(); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 89 | tii_ = tm_->getInstrInfo(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 90 | lv_ = &getAnalysis<LiveVariables>(); |
Alkis Evlogimenos | 2c4f7b5 | 2004-09-09 19:24:38 +0000 | [diff] [blame] | 91 | r2rMap_.grow(mf_->getSSARegMap()->getLastVirtReg()); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 92 | allocatableRegs_ = mri_->getAllocatableSet(fn); |
| 93 | for (MRegisterInfo::regclass_iterator I = mri_->regclass_begin(), |
| 94 | E = mri_->regclass_end(); I != E; ++I) |
| 95 | allocatableRCRegs_.insert(std::make_pair(*I,mri_->getAllocatableSet(fn, *I))); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 96 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 97 | // Number MachineInstrs and MachineBasicBlocks. |
| 98 | // Initialize MBB indexes to a sentinal. |
| 99 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), ~0U); |
| 100 | |
| 101 | unsigned MIIndex = 0; |
| 102 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 103 | MBB != E; ++MBB) { |
| 104 | // Set the MBB2IdxMap entry for this MBB. |
| 105 | MBB2IdxMap[MBB->getNumber()] = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 106 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 107 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 108 | I != E; ++I) { |
| 109 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 110 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 111 | i2miMap_.push_back(I); |
| 112 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 113 | } |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 114 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 115 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 116 | computeIntervals(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 117 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 118 | numIntervals += getNumIntervals(); |
| 119 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 120 | DOUT << "********** INTERVALS **********\n"; |
| 121 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 122 | I->second.print(DOUT, mri_); |
| 123 | DOUT << "\n"; |
| 124 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 125 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 126 | // Join (coallesce) intervals if requested. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 127 | if (EnableJoining) { |
| 128 | joinIntervals(); |
| 129 | DOUT << "********** INTERVALS POST JOINING **********\n"; |
| 130 | for (iterator I = begin(), E = end(); I != E; ++I) { |
| 131 | I->second.print(DOUT, mri_); |
| 132 | DOUT << "\n"; |
| 133 | } |
| 134 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 135 | |
| 136 | numIntervalsAfter += getNumIntervals(); |
| 137 | |
| 138 | // perform a final pass over the instructions and compute spill |
Chris Lattner | fbecc5a | 2006-09-03 07:53:50 +0000 | [diff] [blame] | 139 | // weights, coalesce virtual registers and remove identity moves. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 140 | const LoopInfo &loopInfo = getAnalysis<LoopInfo>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 141 | |
| 142 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 143 | mbbi != mbbe; ++mbbi) { |
| 144 | MachineBasicBlock* mbb = mbbi; |
| 145 | unsigned loopDepth = loopInfo.getLoopDepth(mbb->getBasicBlock()); |
| 146 | |
| 147 | for (MachineBasicBlock::iterator mii = mbb->begin(), mie = mbb->end(); |
| 148 | mii != mie; ) { |
| 149 | // if the move will be an identity move delete it |
| 150 | unsigned srcReg, dstReg, RegRep; |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 151 | if (tii_->isMoveInstr(*mii, srcReg, dstReg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 152 | (RegRep = rep(srcReg)) == rep(dstReg)) { |
| 153 | // remove from def list |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 154 | LiveInterval &RegInt = getOrCreateInterval(RegRep); |
| 155 | MachineOperand *MO = mii->findRegisterDefOperand(dstReg); |
| 156 | // If def of this move instruction is dead, remove its live range from |
| 157 | // the dstination register's live interval. |
| 158 | if (MO->isDead()) { |
| 159 | unsigned MoveIdx = getDefIndex(getInstructionIndex(mii)); |
| 160 | LiveInterval::iterator MLR = RegInt.FindLiveRangeContaining(MoveIdx); |
| 161 | RegInt.removeRange(MLR->start, MoveIdx+1); |
| 162 | if (RegInt.empty()) |
| 163 | removeInterval(RegRep); |
| 164 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 165 | RemoveMachineInstrFromMaps(mii); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 166 | mii = mbbi->erase(mii); |
| 167 | ++numPeep; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 168 | } else { |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 169 | SmallSet<unsigned, 4> UniqueUses; |
Chris Lattner | fbecc5a | 2006-09-03 07:53:50 +0000 | [diff] [blame] | 170 | for (unsigned i = 0, e = mii->getNumOperands(); i != e; ++i) { |
| 171 | const MachineOperand &mop = mii->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 172 | if (mop.isRegister() && mop.getReg() && |
| 173 | MRegisterInfo::isVirtualRegister(mop.getReg())) { |
| 174 | // replace register with representative register |
| 175 | unsigned reg = rep(mop.getReg()); |
Chris Lattner | e53f4a0 | 2006-05-04 17:52:23 +0000 | [diff] [blame] | 176 | mii->getOperand(i).setReg(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 177 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 178 | // Multiple uses of reg by the same instruction. It should not |
| 179 | // contribute to spill weight again. |
| 180 | if (UniqueUses.count(reg) != 0) |
| 181 | continue; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 182 | LiveInterval &RegInt = getInterval(reg); |
Evan Cheng | 7102162 | 2007-04-04 07:04:55 +0000 | [diff] [blame] | 183 | float w = (mop.isUse()+mop.isDef()) * powf(10.0F, (float)loopDepth); |
| 184 | // If the definition instruction is re-materializable, its spill |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 185 | // weight is half of what it would have been normally unless it's |
| 186 | // a load from fixed stack slot. |
| 187 | int Dummy; |
| 188 | if (RegInt.remat && !tii_->isLoadFromStackSlot(RegInt.remat, Dummy)) |
Evan Cheng | 7102162 | 2007-04-04 07:04:55 +0000 | [diff] [blame] | 189 | w /= 2; |
| 190 | RegInt.weight += w; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 191 | UniqueUses.insert(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 192 | } |
| 193 | } |
| 194 | ++mii; |
| 195 | } |
| 196 | } |
| 197 | } |
| 198 | |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 199 | for (iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 200 | LiveInterval &LI = I->second; |
| 201 | if (MRegisterInfo::isVirtualRegister(LI.reg)) { |
Chris Lattner | c9d94d1 | 2006-08-27 12:47:48 +0000 | [diff] [blame] | 202 | // If the live interval length is essentially zero, i.e. in every live |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 203 | // range the use follows def immediately, it doesn't make sense to spill |
| 204 | // it and hope it will be easier to allocate for this li. |
Chris Lattner | b75a663 | 2006-11-07 07:18:40 +0000 | [diff] [blame] | 205 | if (isZeroLengthInterval(&LI)) |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 206 | LI.weight = HUGE_VALF; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 207 | |
| 208 | // Slightly prefer live interval that has been assigned a preferred reg. |
| 209 | if (LI.preference) |
| 210 | LI.weight *= 1.01F; |
| 211 | |
Chris Lattner | 393ebae | 2006-11-07 18:04:58 +0000 | [diff] [blame] | 212 | // Divide the weight of the interval by its size. This encourages |
| 213 | // spilling of intervals that are large and have few uses, and |
| 214 | // discourages spilling of small intervals with many uses. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 215 | LI.weight /= LI.getSize(); |
Chris Lattner | c9d94d1 | 2006-08-27 12:47:48 +0000 | [diff] [blame] | 216 | } |
Evan Cheng | 9931414 | 2006-05-11 07:29:24 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 219 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 220 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 221 | } |
| 222 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 223 | /// print - Implement the dump method. |
Reid Spencer | ce9653c | 2004-12-07 04:03:45 +0000 | [diff] [blame] | 224 | void LiveIntervals::print(std::ostream &O, const Module* ) const { |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 225 | O << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 226 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 227 | I->second.print(DOUT, mri_); |
| 228 | DOUT << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 229 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 230 | |
| 231 | O << "********** MACHINEINSTRS **********\n"; |
| 232 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 233 | mbbi != mbbe; ++mbbi) { |
| 234 | O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
| 235 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 236 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 237 | O << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 238 | } |
| 239 | } |
| 240 | } |
| 241 | |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 242 | /// CreateNewLiveInterval - Create a new live interval with the given live |
| 243 | /// ranges. The new live interval will have an infinite spill weight. |
| 244 | LiveInterval& |
| 245 | LiveIntervals::CreateNewLiveInterval(const LiveInterval *LI, |
| 246 | const std::vector<LiveRange> &LRs) { |
| 247 | const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(LI->reg); |
| 248 | |
| 249 | // Create a new virtual register for the spill interval. |
| 250 | unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(RC); |
| 251 | |
| 252 | // Replace the old virtual registers in the machine operands with the shiny |
| 253 | // new one. |
| 254 | for (std::vector<LiveRange>::const_iterator |
| 255 | I = LRs.begin(), E = LRs.end(); I != E; ++I) { |
| 256 | unsigned Index = getBaseIndex(I->start); |
| 257 | unsigned End = getBaseIndex(I->end - 1) + InstrSlots::NUM; |
| 258 | |
| 259 | for (; Index != End; Index += InstrSlots::NUM) { |
| 260 | // Skip deleted instructions |
| 261 | while (Index != End && !getInstructionFromIndex(Index)) |
| 262 | Index += InstrSlots::NUM; |
| 263 | |
| 264 | if (Index == End) break; |
| 265 | |
| 266 | MachineInstr *MI = getInstructionFromIndex(Index); |
| 267 | |
Bill Wendling | beeb77f | 2006-11-16 07:35:18 +0000 | [diff] [blame] | 268 | for (unsigned J = 0, e = MI->getNumOperands(); J != e; ++J) { |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 269 | MachineOperand &MOp = MI->getOperand(J); |
| 270 | if (MOp.isRegister() && rep(MOp.getReg()) == LI->reg) |
| 271 | MOp.setReg(NewVReg); |
| 272 | } |
| 273 | } |
| 274 | } |
| 275 | |
| 276 | LiveInterval &NewLI = getOrCreateInterval(NewVReg); |
| 277 | |
| 278 | // The spill weight is now infinity as it cannot be spilled again |
| 279 | NewLI.weight = float(HUGE_VAL); |
| 280 | |
| 281 | for (std::vector<LiveRange>::const_iterator |
| 282 | I = LRs.begin(), E = LRs.end(); I != E; ++I) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 283 | DOUT << " Adding live range " << *I << " to new interval\n"; |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 284 | NewLI.addRange(*I); |
| 285 | } |
| 286 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 287 | DOUT << "Created new live interval " << NewLI << "\n"; |
Bill Wendling | 01352aa | 2006-11-16 02:41:50 +0000 | [diff] [blame] | 288 | return NewLI; |
| 289 | } |
| 290 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 291 | std::vector<LiveInterval*> LiveIntervals:: |
| 292 | addIntervalsForSpills(const LiveInterval &li, VirtRegMap &vrm, int slot) { |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 293 | // since this is called after the analysis is done we don't know if |
| 294 | // LiveVariables is available |
| 295 | lv_ = getAnalysisToUpdate<LiveVariables>(); |
| 296 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 297 | std::vector<LiveInterval*> added; |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 298 | |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 299 | assert(li.weight != HUGE_VALF && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 300 | "attempt to spill already spilled interval!"); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 301 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 302 | DOUT << "\t\t\t\tadding intervals for spills for interval: "; |
| 303 | li.print(DOUT, mri_); |
| 304 | DOUT << '\n'; |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 305 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 306 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(li.reg); |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 307 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 308 | for (LiveInterval::Ranges::const_iterator |
| 309 | i = li.ranges.begin(), e = li.ranges.end(); i != e; ++i) { |
| 310 | unsigned index = getBaseIndex(i->start); |
| 311 | unsigned end = getBaseIndex(i->end-1) + InstrSlots::NUM; |
| 312 | for (; index != end; index += InstrSlots::NUM) { |
| 313 | // skip deleted instructions |
| 314 | while (index != end && !getInstructionFromIndex(index)) |
| 315 | index += InstrSlots::NUM; |
| 316 | if (index == end) break; |
Chris Lattner | 8640f4e | 2004-07-19 15:16:53 +0000 | [diff] [blame] | 317 | |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 318 | MachineInstr *MI = getInstructionFromIndex(index); |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 319 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 320 | RestartInstruction: |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 321 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 322 | MachineOperand& mop = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 323 | if (mop.isRegister() && mop.getReg() == li.reg) { |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 324 | MachineInstr *fmi = li.remat ? NULL |
| 325 | : mri_->foldMemoryOperand(MI, i, slot); |
| 326 | if (fmi) { |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 327 | // Attempt to fold the memory reference into the instruction. If we |
| 328 | // can do this, we don't need to insert spill code. |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 329 | if (lv_) |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 330 | lv_->instructionChanged(MI, fmi); |
Evan Cheng | 200370f | 2006-04-30 08:41:47 +0000 | [diff] [blame] | 331 | MachineBasicBlock &MBB = *MI->getParent(); |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 332 | vrm.virtFolded(li.reg, MI, i, fmi); |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 333 | mi2iMap_.erase(MI); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 334 | i2miMap_[index/InstrSlots::NUM] = fmi; |
| 335 | mi2iMap_[fmi] = index; |
Chris Lattner | 3b9db83 | 2006-01-03 07:41:37 +0000 | [diff] [blame] | 336 | MI = MBB.insert(MBB.erase(MI), fmi); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 337 | ++numFolded; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 338 | // Folding the load/store can completely change the instruction in |
| 339 | // unpredictable ways, rescan it from the beginning. |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 340 | goto RestartInstruction; |
Chris Lattner | 477e455 | 2004-09-30 16:10:45 +0000 | [diff] [blame] | 341 | } else { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 342 | // Create a new virtual register for the spill interval. |
| 343 | unsigned NewVReg = mf_->getSSARegMap()->createVirtualRegister(rc); |
| 344 | |
| 345 | // Scan all of the operands of this instruction rewriting operands |
| 346 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 347 | // two reasons: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 348 | // |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 349 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 350 | // want to reuse the NewVReg. |
| 351 | // 2. If the instr is a two-addr instruction, we are required to |
| 352 | // keep the src/dst regs pinned. |
| 353 | // |
| 354 | // Keep track of whether we replace a use and/or def so that we can |
| 355 | // create the spill interval with the appropriate range. |
| 356 | mop.setReg(NewVReg); |
| 357 | |
| 358 | bool HasUse = mop.isUse(); |
| 359 | bool HasDef = mop.isDef(); |
| 360 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
| 361 | if (MI->getOperand(j).isReg() && |
| 362 | MI->getOperand(j).getReg() == li.reg) { |
| 363 | MI->getOperand(j).setReg(NewVReg); |
| 364 | HasUse |= MI->getOperand(j).isUse(); |
| 365 | HasDef |= MI->getOperand(j).isDef(); |
| 366 | } |
| 367 | } |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 368 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 369 | // create a new register for this spill |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 370 | vrm.grow(); |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 371 | if (li.remat) |
| 372 | vrm.setVirtIsReMaterialized(NewVReg, li.remat); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 373 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 374 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 375 | nI.remat = li.remat; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 376 | assert(nI.empty()); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 377 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 378 | // the spill weight is now infinity as it |
| 379 | // cannot be spilled again |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 380 | nI.weight = HUGE_VALF; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 381 | |
| 382 | if (HasUse) { |
| 383 | LiveRange LR(getLoadIndex(index), getUseIndex(index), |
| 384 | nI.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 385 | DOUT << " +" << LR; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 386 | nI.addRange(LR); |
| 387 | } |
| 388 | if (HasDef) { |
| 389 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
| 390 | nI.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 391 | DOUT << " +" << LR; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 392 | nI.addRange(LR); |
| 393 | } |
| 394 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 395 | added.push_back(&nI); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 396 | |
Alkis Evlogimenos | d8d26b3 | 2004-08-27 18:59:22 +0000 | [diff] [blame] | 397 | // update live variables if it is available |
| 398 | if (lv_) |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 399 | lv_->addVirtualRegisterKilled(NewVReg, MI); |
Chris Lattner | b11443d | 2005-09-09 19:17:47 +0000 | [diff] [blame] | 400 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 401 | DOUT << "\t\t\t\tadded new interval: "; |
| 402 | nI.print(DOUT, mri_); |
| 403 | DOUT << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 404 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 405 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 406 | } |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 407 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 408 | } |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 409 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 410 | return added; |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 411 | } |
| 412 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 413 | void LiveIntervals::printRegName(unsigned reg) const { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 414 | if (MRegisterInfo::isPhysicalRegister(reg)) |
Bill Wendling | e815619 | 2006-12-07 01:30:32 +0000 | [diff] [blame] | 415 | cerr << mri_->getName(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 416 | else |
Bill Wendling | e815619 | 2006-12-07 01:30:32 +0000 | [diff] [blame] | 417 | cerr << "%reg" << reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 418 | } |
| 419 | |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 420 | /// isReDefinedByTwoAddr - Returns true if the Reg re-definition is due to |
| 421 | /// two addr elimination. |
| 422 | static bool isReDefinedByTwoAddr(MachineInstr *MI, unsigned Reg, |
| 423 | const TargetInstrInfo *TII) { |
| 424 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 425 | MachineOperand &MO1 = MI->getOperand(i); |
| 426 | if (MO1.isRegister() && MO1.isDef() && MO1.getReg() == Reg) { |
| 427 | for (unsigned j = i+1; j < e; ++j) { |
| 428 | MachineOperand &MO2 = MI->getOperand(j); |
| 429 | if (MO2.isRegister() && MO2.isUse() && MO2.getReg() == Reg && |
Evan Cheng | 51cdcd1 | 2006-12-07 01:21:59 +0000 | [diff] [blame] | 430 | MI->getInstrDescriptor()-> |
| 431 | getOperandConstraint(j, TOI::TIED_TO) == (int)i) |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 432 | return true; |
| 433 | } |
| 434 | } |
| 435 | } |
| 436 | return false; |
| 437 | } |
| 438 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 439 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 440 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 441 | unsigned MIIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 442 | LiveInterval &interval) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 443 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 444 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 445 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 446 | // Virtual registers may be defined multiple times (due to phi |
| 447 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 448 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 449 | // time we see a vreg. |
| 450 | if (interval.empty()) { |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 451 | // Remember if the definition can be rematerialized. All load's from fixed |
| 452 | // stack slots are re-materializable. |
| 453 | int FrameIdx = 0; |
| 454 | if (vi.DefInst && |
| 455 | (tii_->isReMaterializable(vi.DefInst->getOpcode()) || |
| 456 | (tii_->isLoadFromStackSlot(vi.DefInst, FrameIdx) && |
| 457 | mf_->getFrameInfo()->isFixedObjectIndex(FrameIdx)))) |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 458 | interval.remat = vi.DefInst; |
| 459 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 460 | // Get the Idx of the defining instructions. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 461 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 462 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 463 | unsigned ValNum; |
| 464 | unsigned SrcReg, DstReg; |
| 465 | if (!tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 466 | ValNum = interval.getNextValue(~0U, 0); |
| 467 | else |
| 468 | ValNum = interval.getNextValue(defIndex, SrcReg); |
| 469 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 470 | assert(ValNum == 0 && "First value in interval is not 0?"); |
| 471 | ValNum = 0; // Clue in the optimizer. |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 472 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 473 | // Loop over all of the blocks that the vreg is defined in. There are |
| 474 | // two cases we have to handle here. The most common case is a vreg |
| 475 | // whose lifetime is contained within a basic block. In this case there |
| 476 | // will be a single kill, in MBB, which comes after the definition. |
| 477 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 478 | // FIXME: what about dead vars? |
| 479 | unsigned killIdx; |
| 480 | if (vi.Kills[0] != mi) |
| 481 | killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1; |
| 482 | else |
| 483 | killIdx = defIndex+1; |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 484 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 485 | // If the kill happens after the definition, we have an intra-block |
| 486 | // live range. |
| 487 | if (killIdx > defIndex) { |
Evan Cheng | 61de82d | 2007-02-15 05:59:24 +0000 | [diff] [blame] | 488 | assert(vi.AliveBlocks.none() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 489 | "Shouldn't be alive across any blocks!"); |
| 490 | LiveRange LR(defIndex, killIdx, ValNum); |
| 491 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 492 | DOUT << " +" << LR << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 493 | return; |
| 494 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 495 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 496 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 497 | // The other case we handle is when a virtual register lives to the end |
| 498 | // of the defining block, potentially live across some blocks, then is |
| 499 | // live into some number of blocks, but gets killed. Start by adding a |
| 500 | // range that goes from this definition to the end of the defining block. |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 501 | LiveRange NewLR(defIndex, |
| 502 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, |
| 503 | ValNum); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 504 | DOUT << " +" << NewLR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 505 | interval.addRange(NewLR); |
| 506 | |
| 507 | // Iterate over all of the blocks that the variable is completely |
| 508 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 509 | // live interval. |
| 510 | for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) { |
| 511 | if (vi.AliveBlocks[i]) { |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 512 | MachineBasicBlock *MBB = mf_->getBlockNumbered(i); |
| 513 | if (!MBB->empty()) { |
| 514 | LiveRange LR(getMBBStartIdx(i), |
| 515 | getInstructionIndex(&MBB->back()) + InstrSlots::NUM, |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 516 | ValNum); |
| 517 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 518 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 519 | } |
| 520 | } |
| 521 | } |
| 522 | |
| 523 | // Finally, this virtual register is live from the start of any killing |
| 524 | // block to the 'use' slot of the killing instruction. |
| 525 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 526 | MachineInstr *Kill = vi.Kills[i]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 527 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Alkis Evlogimenos | d19e290 | 2004-08-31 17:39:15 +0000 | [diff] [blame] | 528 | getUseIndex(getInstructionIndex(Kill))+1, |
| 529 | ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 530 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 531 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 532 | } |
| 533 | |
| 534 | } else { |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 535 | // Can no longer safely assume definition is rematerializable. |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 536 | interval.remat = NULL; |
| 537 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 538 | // If this is the second time we see a virtual register definition, it |
| 539 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 540 | // the result of two address elimination, then the vreg is one of the |
| 541 | // def-and-use register operand. |
| 542 | if (isReDefinedByTwoAddr(mi, interval.reg, tii_)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 543 | // If this is a two-address definition, then we have already processed |
| 544 | // the live range. The only problem is that we didn't realize there |
| 545 | // are actually two values in the live interval. Because of this we |
| 546 | // need to take the LiveRegion that defines this register and split it |
| 547 | // into two values. |
| 548 | unsigned DefIndex = getDefIndex(getInstructionIndex(vi.DefInst)); |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 549 | unsigned RedefIndex = getDefIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 550 | |
| 551 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 552 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 553 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 554 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 555 | // Two-address vregs should always only be redefined once. This means |
| 556 | // that at this point, there should be exactly one value number in it. |
| 557 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 558 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 559 | // The new value number (#1) is defined by the instruction we claimed |
| 560 | // defined value #0. |
| 561 | unsigned ValNo = interval.getNextValue(0, 0); |
| 562 | interval.setValueNumberInfo(1, interval.getValNumInfo(0)); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 563 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 564 | // Value#0 is now defined by the 2-addr instruction. |
| 565 | interval.setValueNumberInfo(0, std::make_pair(~0U, 0U)); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 566 | |
| 567 | // Add the new live interval which replaces the range for the input copy. |
| 568 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 569 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 570 | interval.addRange(LR); |
| 571 | |
| 572 | // If this redefinition is dead, we need to add a dummy unit live |
| 573 | // range covering the def slot. |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 574 | if (lv_->RegisterDefIsDead(mi, interval.reg)) |
| 575 | interval.addRange(LiveRange(RedefIndex, RedefIndex+1, 0)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 576 | |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 577 | DOUT << " RESULT: "; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 578 | interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 579 | |
| 580 | } else { |
| 581 | // Otherwise, this must be because of phi elimination. If this is the |
| 582 | // first redefinition of the vreg that we have seen, go back and change |
| 583 | // the live range in the PHI block to be a different value number. |
| 584 | if (interval.containsOneValue()) { |
| 585 | assert(vi.Kills.size() == 1 && |
| 586 | "PHI elimination vreg should have one kill, the PHI itself!"); |
| 587 | |
| 588 | // Remove the old range that we now know has an incorrect number. |
| 589 | MachineInstr *Killer = vi.Kills[0]; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 590 | unsigned Start = getMBBStartIdx(Killer->getParent()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 591 | unsigned End = getUseIndex(getInstructionIndex(Killer))+1; |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 592 | DOUT << " Removing [" << Start << "," << End << "] from: "; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 593 | interval.print(DOUT, mri_); DOUT << "\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 594 | interval.removeRange(Start, End); |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 595 | DOUT << " RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 596 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 597 | // Replace the interval with one of a NEW value number. Note that this |
| 598 | // value number isn't actually defined by an instruction, weird huh? :) |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 599 | LiveRange LR(Start, End, interval.getNextValue(~0U, 0)); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 600 | DOUT << " replace range with " << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 601 | interval.addRange(LR); |
Evan Cheng | 56fdd7a | 2007-03-15 21:19:28 +0000 | [diff] [blame] | 602 | DOUT << " RESULT: "; interval.print(DOUT, mri_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 603 | } |
| 604 | |
| 605 | // In the case of PHI elimination, each variable definition is only |
| 606 | // live until the end of the block. We've already taken care of the |
| 607 | // rest of the live range. |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 608 | unsigned defIndex = getDefIndex(MIIdx); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 609 | |
| 610 | unsigned ValNum; |
| 611 | unsigned SrcReg, DstReg; |
| 612 | if (!tii_->isMoveInstr(*mi, SrcReg, DstReg)) |
| 613 | ValNum = interval.getNextValue(~0U, 0); |
| 614 | else |
| 615 | ValNum = interval.getNextValue(defIndex, SrcReg); |
| 616 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 617 | LiveRange LR(defIndex, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 618 | getInstructionIndex(&mbb->back()) + InstrSlots::NUM, ValNum); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 619 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 620 | DOUT << " +" << LR; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 621 | } |
| 622 | } |
| 623 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 624 | DOUT << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 625 | } |
| 626 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 627 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 628 | MachineBasicBlock::iterator mi, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 629 | unsigned MIIdx, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 630 | LiveInterval &interval, |
| 631 | unsigned SrcReg) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 632 | // A physical register cannot be live across basic block, so its |
| 633 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 634 | DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg)); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 635 | |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 636 | unsigned baseIndex = MIIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 637 | unsigned start = getDefIndex(baseIndex); |
| 638 | unsigned end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 639 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 640 | // If it is not used after definition, it is considered dead at |
| 641 | // the instruction defining it. Hence its interval is: |
| 642 | // [defSlot(def), defSlot(def)+1) |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 643 | if (lv_->RegisterDefIsDead(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 644 | DOUT << " dead"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 645 | end = getDefIndex(start) + 1; |
| 646 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 647 | } |
| 648 | |
| 649 | // If it is not dead on definition, it must be killed by a |
| 650 | // subsequent instruction. Hence its interval is: |
| 651 | // [defSlot(def), useSlot(kill)+1) |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 652 | while (++mi != MBB->end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 653 | baseIndex += InstrSlots::NUM; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 654 | if (lv_->KillsRegister(mi, interval.reg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 655 | DOUT << " killed"; |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 656 | end = getUseIndex(baseIndex) + 1; |
| 657 | goto exit; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 658 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 659 | // Another instruction redefines the register before it is ever read. |
| 660 | // Then the register is essentially dead at the instruction that defines |
| 661 | // it. Hence its interval is: |
| 662 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 663 | DOUT << " dead"; |
Evan Cheng | 9a1956a | 2006-11-15 20:54:11 +0000 | [diff] [blame] | 664 | end = getDefIndex(start) + 1; |
| 665 | goto exit; |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 666 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 667 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 668 | |
| 669 | // The only case we should have a dead physreg here without a killing or |
| 670 | // instruction where we know it's dead is if it is live-in to the function |
| 671 | // and never used. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 672 | assert(!SrcReg && "physreg was not killed in defining block!"); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 673 | end = getDefIndex(start) + 1; // It's dead. |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 674 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 675 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 676 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 677 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 678 | LiveRange LR(start, end, interval.getNextValue(SrcReg != 0 ? start : ~0U, |
| 679 | SrcReg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 680 | interval.addRange(LR); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 681 | DOUT << " +" << LR << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 682 | } |
| 683 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 684 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 685 | MachineBasicBlock::iterator MI, |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 686 | unsigned MIIdx, |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 687 | unsigned reg) { |
| 688 | if (MRegisterInfo::isVirtualRegister(reg)) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 689 | handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg)); |
Alkis Evlogimenos | 5327801 | 2004-08-26 22:22:38 +0000 | [diff] [blame] | 690 | else if (allocatableRegs_[reg]) { |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 691 | unsigned SrcReg, DstReg; |
| 692 | if (!tii_->isMoveInstr(*MI, SrcReg, DstReg)) |
| 693 | SrcReg = 0; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 694 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), SrcReg); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 695 | for (const unsigned* AS = mri_->getAliasSet(reg); *AS; ++AS) |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 696 | handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 697 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 698 | } |
| 699 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 700 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 701 | unsigned MIIdx, |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 702 | LiveInterval &interval) { |
| 703 | DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg)); |
| 704 | |
| 705 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 706 | // be considered a livein. |
| 707 | MachineBasicBlock::iterator mi = MBB->begin(); |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 708 | unsigned baseIndex = MIIdx; |
| 709 | unsigned start = baseIndex; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 710 | unsigned end = start; |
| 711 | while (mi != MBB->end()) { |
| 712 | if (lv_->KillsRegister(mi, interval.reg)) { |
| 713 | DOUT << " killed"; |
| 714 | end = getUseIndex(baseIndex) + 1; |
| 715 | goto exit; |
| 716 | } else if (lv_->ModifiesRegister(mi, interval.reg)) { |
| 717 | // Another instruction redefines the register before it is ever read. |
| 718 | // Then the register is essentially dead at the instruction that defines |
| 719 | // it. Hence its interval is: |
| 720 | // [defSlot(def), defSlot(def)+1) |
| 721 | DOUT << " dead"; |
| 722 | end = getDefIndex(start) + 1; |
| 723 | goto exit; |
| 724 | } |
| 725 | |
| 726 | baseIndex += InstrSlots::NUM; |
| 727 | ++mi; |
| 728 | } |
| 729 | |
| 730 | exit: |
| 731 | assert(start < end && "did not find end of interval?"); |
| 732 | |
| 733 | LiveRange LR(start, end, interval.getNextValue(~0U, 0)); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 734 | DOUT << " +" << LR << '\n'; |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 735 | interval.addRange(LR); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 736 | } |
| 737 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 738 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 739 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 740 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 741 | /// which a variable is live |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 742 | void LiveIntervals::computeIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 743 | DOUT << "********** COMPUTING LIVE INTERVALS **********\n" |
| 744 | << "********** Function: " |
| 745 | << ((Value*)mf_->getFunction())->getName() << '\n'; |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 746 | // Track the index of the current machine instr. |
| 747 | unsigned MIIndex = 0; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 748 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 749 | MBBI != E; ++MBBI) { |
| 750 | MachineBasicBlock *MBB = MBBI; |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 751 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 752 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 753 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 754 | |
| 755 | if (MBB->livein_begin() != MBB->livein_end()) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 756 | // Create intervals for live-ins to this BB first. |
| 757 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 758 | LE = MBB->livein_end(); LI != LE; ++LI) { |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 759 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 760 | for (const unsigned* AS = mri_->getAliasSet(*LI); *AS; ++AS) |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 761 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS)); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 762 | } |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 763 | } |
| 764 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 765 | for (; MI != miEnd; ++MI) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 766 | DOUT << MIIndex << "\t" << *MI; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 767 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 768 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 769 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 770 | MachineOperand &MO = MI->getOperand(i); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 771 | // handle register defs - build intervals |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 772 | if (MO.isRegister() && MO.getReg() && MO.isDef()) |
| 773 | handleRegisterDef(MBB, MI, MIIndex, MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 774 | } |
Chris Lattner | 6b128bd | 2006-09-03 08:07:11 +0000 | [diff] [blame] | 775 | |
| 776 | MIIndex += InstrSlots::NUM; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 777 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 778 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 779 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 780 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 781 | /// AdjustCopiesBackFrom - We found a non-trivially-coallescable copy with IntA |
| 782 | /// being the source and IntB being the dest, thus this defines a value number |
| 783 | /// in IntB. If the source value number (in IntA) is defined by a copy from B, |
| 784 | /// see if we can merge these two pieces of B into a single value number, |
| 785 | /// eliminating a copy. For example: |
| 786 | /// |
| 787 | /// A3 = B0 |
| 788 | /// ... |
| 789 | /// B1 = A3 <- this copy |
| 790 | /// |
| 791 | /// In this case, B0 can be extended to where the B1 copy lives, allowing the B1 |
| 792 | /// value number to be replaced with B0 (which simplifies the B liveinterval). |
| 793 | /// |
| 794 | /// This returns true if an interval was modified. |
| 795 | /// |
| 796 | bool LiveIntervals::AdjustCopiesBackFrom(LiveInterval &IntA, LiveInterval &IntB, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 797 | MachineInstr *CopyMI) { |
| 798 | unsigned CopyIdx = getDefIndex(getInstructionIndex(CopyMI)); |
| 799 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 800 | // BValNo is a value number in B that is defined by a copy from A. 'B3' in |
| 801 | // the example above. |
| 802 | LiveInterval::iterator BLR = IntB.FindLiveRangeContaining(CopyIdx); |
| 803 | unsigned BValNo = BLR->ValId; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 804 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 805 | // Get the location that B is defined at. Two options: either this value has |
| 806 | // an unknown definition point or it is defined at CopyIdx. If unknown, we |
| 807 | // can't process it. |
| 808 | unsigned BValNoDefIdx = IntB.getInstForValNum(BValNo); |
| 809 | if (BValNoDefIdx == ~0U) return false; |
| 810 | assert(BValNoDefIdx == CopyIdx && |
| 811 | "Copy doesn't define the value?"); |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 812 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 813 | // AValNo is the value number in A that defines the copy, A0 in the example. |
| 814 | LiveInterval::iterator AValLR = IntA.FindLiveRangeContaining(CopyIdx-1); |
| 815 | unsigned AValNo = AValLR->ValId; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 816 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 817 | // If AValNo is defined as a copy from IntB, we can potentially process this. |
| 818 | |
| 819 | // Get the instruction that defines this value number. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 820 | unsigned SrcReg = IntA.getSrcRegForValNum(AValNo); |
| 821 | if (!SrcReg) return false; // Not defined by a copy. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 822 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 823 | // If the value number is not defined by a copy instruction, ignore it. |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 824 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 825 | // If the source register comes from an interval other than IntB, we can't |
| 826 | // handle this. |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 827 | if (rep(SrcReg) != IntB.reg) return false; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 828 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 829 | // Get the LiveRange in IntB that this value number starts with. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 830 | unsigned AValNoInstIdx = IntA.getInstForValNum(AValNo); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 831 | LiveInterval::iterator ValLR = IntB.FindLiveRangeContaining(AValNoInstIdx-1); |
| 832 | |
| 833 | // Make sure that the end of the live range is inside the same block as |
| 834 | // CopyMI. |
| 835 | MachineInstr *ValLREndInst = getInstructionFromIndex(ValLR->end-1); |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 836 | if (!ValLREndInst || |
| 837 | ValLREndInst->getParent() != CopyMI->getParent()) return false; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 838 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 839 | // Okay, we now know that ValLR ends in the same block that the CopyMI |
| 840 | // live-range starts. If there are no intervening live ranges between them in |
| 841 | // IntB, we can merge them. |
| 842 | if (ValLR+1 != BLR) return false; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 843 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 844 | DOUT << "\nExtending: "; IntB.print(DOUT, mri_); |
Chris Lattner | ba25603 | 2006-08-30 23:02:29 +0000 | [diff] [blame] | 845 | |
| 846 | // We are about to delete CopyMI, so need to remove it as the 'instruction |
| 847 | // that defines this value #'. |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 848 | IntB.setValueNumberInfo(BValNo, std::make_pair(~0U, 0)); |
Chris Lattner | ba25603 | 2006-08-30 23:02:29 +0000 | [diff] [blame] | 849 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 850 | // Okay, we can merge them. We need to insert a new liverange: |
| 851 | // [ValLR.end, BLR.begin) of either value number, then we merge the |
| 852 | // two value numbers. |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 853 | unsigned FillerStart = ValLR->end, FillerEnd = BLR->start; |
| 854 | IntB.addRange(LiveRange(FillerStart, FillerEnd, BValNo)); |
| 855 | |
| 856 | // If the IntB live range is assigned to a physical register, and if that |
| 857 | // physreg has aliases, |
| 858 | if (MRegisterInfo::isPhysicalRegister(IntB.reg)) { |
| 859 | for (const unsigned *AS = mri_->getAliasSet(IntB.reg); *AS; ++AS) { |
| 860 | LiveInterval &AliasLI = getInterval(*AS); |
| 861 | AliasLI.addRange(LiveRange(FillerStart, FillerEnd, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 862 | AliasLI.getNextValue(~0U, 0))); |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 863 | } |
| 864 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 865 | |
| 866 | // Okay, merge "B1" into the same value number as "B0". |
| 867 | if (BValNo != ValLR->ValId) |
| 868 | IntB.MergeValueNumberInto(BValNo, ValLR->ValId); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 869 | DOUT << " result = "; IntB.print(DOUT, mri_); |
| 870 | DOUT << "\n"; |
Evan Cheng | 16191f0 | 2007-02-25 09:41:59 +0000 | [diff] [blame] | 871 | |
| 872 | // If the source instruction was killing the source register before the |
| 873 | // merge, unset the isKill marker given the live range has been extended. |
Evan Cheng | ad7ccf3 | 2007-03-26 22:40:42 +0000 | [diff] [blame] | 874 | int UIdx = ValLREndInst->findRegisterUseOperand(IntB.reg, true); |
| 875 | if (UIdx != -1) |
| 876 | ValLREndInst->getOperand(UIdx).unsetIsKill(); |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 877 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 878 | // Finally, delete the copy instruction. |
| 879 | RemoveMachineInstrFromMaps(CopyMI); |
| 880 | CopyMI->eraseFromParent(); |
| 881 | ++numPeep; |
Chris Lattner | aa51a48 | 2005-10-21 06:49:50 +0000 | [diff] [blame] | 882 | return true; |
| 883 | } |
| 884 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 885 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 886 | /// JoinCopy - Attempt to join intervals corresponding to SrcReg/DstReg, |
| 887 | /// which are the src/dst of the copy instruction CopyMI. This returns true |
| 888 | /// if the copy was successfully coallesced away, or if it is never possible |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 889 | /// to coallesce this copy, due to register constraints. It returns |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 890 | /// false if it is not currently possible to coallesce this interval, but |
| 891 | /// it may be possible if other things get coallesced. |
| 892 | bool LiveIntervals::JoinCopy(MachineInstr *CopyMI, |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 893 | unsigned SrcReg, unsigned DstReg, bool PhysOnly) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 894 | DOUT << getInstructionIndex(CopyMI) << '\t' << *CopyMI; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 895 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 896 | // Get representative registers. |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 897 | unsigned repSrcReg = rep(SrcReg); |
| 898 | unsigned repDstReg = rep(DstReg); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 899 | |
| 900 | // If they are already joined we continue. |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 901 | if (repSrcReg == repDstReg) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 902 | DOUT << "\tCopy already coallesced.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 903 | return true; // Not coallescable. |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 904 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 905 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 906 | bool SrcIsPhys = MRegisterInfo::isPhysicalRegister(repSrcReg); |
| 907 | bool DstIsPhys = MRegisterInfo::isPhysicalRegister(repDstReg); |
| 908 | if (PhysOnly && !SrcIsPhys && !DstIsPhys) |
| 909 | // Only joining physical registers with virtual registers in this round. |
| 910 | return true; |
| 911 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 912 | // If they are both physical registers, we cannot join them. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 913 | if (SrcIsPhys && DstIsPhys) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 914 | DOUT << "\tCan not coallesce physregs.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 915 | return true; // Not coallescable. |
| 916 | } |
| 917 | |
| 918 | // We only join virtual registers with allocatable physical registers. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 919 | if (SrcIsPhys && !allocatableRegs_[repSrcReg]) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 920 | DOUT << "\tSrc reg is unallocatable physreg.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 921 | return true; // Not coallescable. |
| 922 | } |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 923 | if (DstIsPhys && !allocatableRegs_[repDstReg]) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 924 | DOUT << "\tDst reg is unallocatable physreg.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 925 | return true; // Not coallescable. |
| 926 | } |
| 927 | |
| 928 | // If they are not of the same register class, we cannot join them. |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 929 | if (differingRegisterClasses(repSrcReg, repDstReg)) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 930 | DOUT << "\tSrc/Dest are different register classes.\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 931 | return true; // Not coallescable. |
| 932 | } |
| 933 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 934 | LiveInterval &SrcInt = getInterval(repSrcReg); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 935 | LiveInterval &DstInt = getInterval(repDstReg); |
| 936 | assert(SrcInt.reg == repSrcReg && DstInt.reg == repDstReg && |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 937 | "Register mapping is horribly broken!"); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 938 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 939 | DOUT << "\t\tInspecting "; SrcInt.print(DOUT, mri_); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 940 | DOUT << " and "; DstInt.print(DOUT, mri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 941 | DOUT << ": "; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 942 | |
| 943 | // Check if it is necessary to propagate "isDead" property before intervals |
| 944 | // are joined. |
| 945 | MachineOperand *mopd = CopyMI->findRegisterDefOperand(DstReg); |
| 946 | bool isDead = mopd->isDead(); |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 947 | bool isShorten = false; |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 948 | unsigned SrcStart = 0, RemoveStart = 0; |
| 949 | unsigned SrcEnd = 0, RemoveEnd = 0; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 950 | if (isDead) { |
Evan Cheng | 48ef398 | 2007-02-25 09:46:31 +0000 | [diff] [blame] | 951 | unsigned CopyIdx = getInstructionIndex(CopyMI); |
| 952 | LiveInterval::iterator SrcLR = |
| 953 | SrcInt.FindLiveRangeContaining(getUseIndex(CopyIdx)); |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 954 | RemoveStart = SrcStart = SrcLR->start; |
| 955 | RemoveEnd = SrcEnd = SrcLR->end; |
Evan Cheng | 48ef398 | 2007-02-25 09:46:31 +0000 | [diff] [blame] | 956 | // The instruction which defines the src is only truly dead if there are |
| 957 | // no intermediate uses and there isn't a use beyond the copy. |
| 958 | // FIXME: find the last use, mark is kill and shorten the live range. |
Evan Cheng | d592a28 | 2007-03-28 01:30:37 +0000 | [diff] [blame] | 959 | if (SrcEnd > getDefIndex(CopyIdx)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 960 | isDead = false; |
Evan Cheng | d592a28 | 2007-03-28 01:30:37 +0000 | [diff] [blame] | 961 | } else { |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 962 | MachineOperand *MOU; |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 963 | MachineInstr *LastUse= lastRegisterUse(repSrcReg, SrcStart, CopyIdx, MOU); |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 964 | if (LastUse) { |
| 965 | // Shorten the liveinterval to the end of last use. |
| 966 | MOU->setIsKill(); |
| 967 | isDead = false; |
| 968 | isShorten = true; |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 969 | RemoveStart = getDefIndex(getInstructionIndex(LastUse)); |
| 970 | RemoveEnd = SrcEnd; |
Evan Cheng | 2f52457 | 2007-03-30 20:18:35 +0000 | [diff] [blame] | 971 | } else { |
| 972 | MachineInstr *SrcMI = getInstructionFromIndex(SrcStart); |
| 973 | if (SrcMI) { |
Evan Cheng | bcfd466 | 2007-04-02 18:49:18 +0000 | [diff] [blame] | 974 | MachineOperand *mops = findDefOperand(SrcMI, repSrcReg); |
Evan Cheng | 2f52457 | 2007-03-30 20:18:35 +0000 | [diff] [blame] | 975 | if (mops) |
| 976 | // A dead def should have a single cycle interval. |
| 977 | ++RemoveStart; |
| 978 | } |
| 979 | } |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 980 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 981 | } |
| 982 | |
Evan Cheng | ba1a3df | 2007-03-17 09:27:35 +0000 | [diff] [blame] | 983 | // We need to be careful about coalescing a source physical register with a |
| 984 | // virtual register. Once the coalescing is done, it cannot be broken and |
| 985 | // these are not spillable! If the destination interval uses are far away, |
| 986 | // think twice about coalescing them! |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 987 | if (!mopd->isDead() && (SrcIsPhys || DstIsPhys)) { |
| 988 | LiveInterval &JoinVInt = SrcIsPhys ? DstInt : SrcInt; |
| 989 | unsigned JoinVReg = SrcIsPhys ? repDstReg : repSrcReg; |
| 990 | unsigned JoinPReg = SrcIsPhys ? repSrcReg : repDstReg; |
| 991 | const TargetRegisterClass *RC = mf_->getSSARegMap()->getRegClass(JoinVReg); |
| 992 | unsigned Threshold = allocatableRCRegs_[RC].count(); |
Evan Cheng | ba1a3df | 2007-03-17 09:27:35 +0000 | [diff] [blame] | 993 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 994 | // If the virtual register live interval is long has it has low use desity, |
| 995 | // do not join them, instead mark the physical register as its allocation |
| 996 | // preference. |
| 997 | unsigned Length = JoinVInt.getSize() / InstrSlots::NUM; |
| 998 | LiveVariables::VarInfo &vi = lv_->getVarInfo(JoinVReg); |
| 999 | if (Length > Threshold && |
| 1000 | (((float)vi.NumUses / Length) < (1.0 / Threshold))) { |
| 1001 | JoinVInt.preference = JoinPReg; |
Evan Cheng | ba1a3df | 2007-03-17 09:27:35 +0000 | [diff] [blame] | 1002 | ++numAborts; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1003 | DOUT << "\tMay tie down a physical register, abort!\n"; |
Evan Cheng | cf596c5 | 2007-03-18 09:05:55 +0000 | [diff] [blame] | 1004 | return false; |
| 1005 | } |
Evan Cheng | ba1a3df | 2007-03-17 09:27:35 +0000 | [diff] [blame] | 1006 | } |
| 1007 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1008 | // Okay, attempt to join these two intervals. On failure, this returns false. |
| 1009 | // Otherwise, if one of the intervals being joined is a physreg, this method |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1010 | // always canonicalizes DstInt to be it. The output "SrcInt" will not have |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1011 | // been modified, so we can use this information below to update aliases. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1012 | if (JoinIntervals(DstInt, SrcInt)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1013 | if (isDead) { |
| 1014 | // Result of the copy is dead. Propagate this property. |
Evan Cheng | a16d442 | 2007-03-03 02:18:00 +0000 | [diff] [blame] | 1015 | if (SrcStart == 0) { |
| 1016 | assert(MRegisterInfo::isPhysicalRegister(repSrcReg) && |
| 1017 | "Live-in must be a physical register!"); |
| 1018 | // Live-in to the function but dead. Remove it from entry live-in set. |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1019 | // JoinIntervals may end up swapping the two intervals. |
Evan Cheng | a16d442 | 2007-03-03 02:18:00 +0000 | [diff] [blame] | 1020 | mf_->begin()->removeLiveIn(repSrcReg); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1021 | } else { |
| 1022 | MachineInstr *SrcMI = getInstructionFromIndex(SrcStart); |
| 1023 | if (SrcMI) { |
Evan Cheng | bcfd466 | 2007-04-02 18:49:18 +0000 | [diff] [blame] | 1024 | MachineOperand *mops = findDefOperand(SrcMI, repSrcReg); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1025 | if (mops) |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1026 | mops->setIsDead(); |
| 1027 | } |
| 1028 | } |
| 1029 | } |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1030 | |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 1031 | if (isShorten || isDead) { |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1032 | // Shorten the live interval. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1033 | LiveInterval &LiveInInt = (repSrcReg == DstInt.reg) ? DstInt : SrcInt; |
Evan Cheng | 2c3535d | 2007-03-22 01:26:05 +0000 | [diff] [blame] | 1034 | LiveInInt.removeRange(RemoveStart, RemoveEnd); |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1035 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1036 | } else { |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1037 | // Coallescing failed. |
| 1038 | |
| 1039 | // If we can eliminate the copy without merging the live ranges, do so now. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1040 | if (AdjustCopiesBackFrom(SrcInt, DstInt, CopyMI)) |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1041 | return true; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1042 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1043 | // Otherwise, we are unable to join the intervals. |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1044 | DOUT << "Interference!\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1045 | return false; |
| 1046 | } |
| 1047 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1048 | bool Swapped = repSrcReg == DstInt.reg; |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 1049 | if (Swapped) |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1050 | std::swap(repSrcReg, repDstReg); |
| 1051 | assert(MRegisterInfo::isVirtualRegister(repSrcReg) && |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 1052 | "LiveInterval::join didn't work right!"); |
| 1053 | |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 1054 | // If we're about to merge live ranges into a physical register live range, |
| 1055 | // we have to update any aliased register's live ranges to indicate that they |
| 1056 | // have clobbered values for this range. |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1057 | if (MRegisterInfo::isPhysicalRegister(repDstReg)) { |
| 1058 | for (const unsigned *AS = mri_->getAliasSet(repDstReg); *AS; ++AS) |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 1059 | getInterval(*AS).MergeInClobberRanges(SrcInt); |
Evan Cheng | cf596c5 | 2007-03-18 09:05:55 +0000 | [diff] [blame] | 1060 | } else { |
| 1061 | // Merge UsedBlocks info if the destination is a virtual register. |
| 1062 | LiveVariables::VarInfo& dVI = lv_->getVarInfo(repDstReg); |
| 1063 | LiveVariables::VarInfo& sVI = lv_->getVarInfo(repSrcReg); |
| 1064 | dVI.UsedBlocks |= sVI.UsedBlocks; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1065 | dVI.NumUses += sVI.NumUses; |
Chris Lattner | c114b2c | 2006-08-25 23:41:24 +0000 | [diff] [blame] | 1066 | } |
| 1067 | |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1068 | DOUT << "\n\t\tJoined. Result = "; DstInt.print(DOUT, mri_); |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1069 | DOUT << "\n"; |
Evan Cheng | 30cac02 | 2007-02-22 23:03:39 +0000 | [diff] [blame] | 1070 | |
Evan Cheng | 88d1f58 | 2007-03-01 02:03:03 +0000 | [diff] [blame] | 1071 | // Remember these liveintervals have been joined. |
| 1072 | JoinedLIs.set(repSrcReg - MRegisterInfo::FirstVirtualRegister); |
| 1073 | if (MRegisterInfo::isVirtualRegister(repDstReg)) |
| 1074 | JoinedLIs.set(repDstReg - MRegisterInfo::FirstVirtualRegister); |
Evan Cheng | 30cac02 | 2007-02-22 23:03:39 +0000 | [diff] [blame] | 1075 | |
Evan Cheng | da2295e | 2007-02-23 20:40:13 +0000 | [diff] [blame] | 1076 | // If the intervals were swapped by Join, swap them back so that the register |
| 1077 | // mapping (in the r2i map) is correct. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1078 | if (Swapped) SrcInt.swap(DstInt); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1079 | removeInterval(repSrcReg); |
| 1080 | r2rMap_[repSrcReg] = repDstReg; |
Chris Lattner | e7f729b | 2006-08-26 01:28:16 +0000 | [diff] [blame] | 1081 | |
Chris Lattner | bfe180a | 2006-08-31 05:58:59 +0000 | [diff] [blame] | 1082 | // Finally, delete the copy instruction. |
| 1083 | RemoveMachineInstrFromMaps(CopyMI); |
| 1084 | CopyMI->eraseFromParent(); |
| 1085 | ++numPeep; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1086 | ++numJoins; |
| 1087 | return true; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1090 | /// ComputeUltimateVN - Assuming we are going to join two live intervals, |
| 1091 | /// compute what the resultant value numbers for each value in the input two |
| 1092 | /// ranges will be. This is complicated by copies between the two which can |
| 1093 | /// and will commonly cause multiple value numbers to be merged into one. |
| 1094 | /// |
| 1095 | /// VN is the value number that we're trying to resolve. InstDefiningValue |
| 1096 | /// keeps track of the new InstDefiningValue assignment for the result |
| 1097 | /// LiveInterval. ThisFromOther/OtherFromThis are sets that keep track of |
| 1098 | /// whether a value in this or other is a copy from the opposite set. |
| 1099 | /// ThisValNoAssignments/OtherValNoAssignments keep track of value #'s that have |
| 1100 | /// already been assigned. |
| 1101 | /// |
| 1102 | /// ThisFromOther[x] - If x is defined as a copy from the other interval, this |
| 1103 | /// contains the value number the copy is from. |
| 1104 | /// |
| 1105 | static unsigned ComputeUltimateVN(unsigned VN, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1106 | SmallVector<std::pair<unsigned, |
| 1107 | unsigned>, 16> &ValueNumberInfo, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1108 | SmallVector<int, 16> &ThisFromOther, |
| 1109 | SmallVector<int, 16> &OtherFromThis, |
| 1110 | SmallVector<int, 16> &ThisValNoAssignments, |
| 1111 | SmallVector<int, 16> &OtherValNoAssignments, |
| 1112 | LiveInterval &ThisLI, LiveInterval &OtherLI) { |
| 1113 | // If the VN has already been computed, just return it. |
| 1114 | if (ThisValNoAssignments[VN] >= 0) |
| 1115 | return ThisValNoAssignments[VN]; |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1116 | // assert(ThisValNoAssignments[VN] != -2 && "Cyclic case?"); |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1117 | |
| 1118 | // If this val is not a copy from the other val, then it must be a new value |
| 1119 | // number in the destination. |
| 1120 | int OtherValNo = ThisFromOther[VN]; |
| 1121 | if (OtherValNo == -1) { |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1122 | ValueNumberInfo.push_back(ThisLI.getValNumInfo(VN)); |
| 1123 | return ThisValNoAssignments[VN] = ValueNumberInfo.size()-1; |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1124 | } |
| 1125 | |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1126 | // Otherwise, this *is* a copy from the RHS. If the other side has already |
| 1127 | // been computed, return it. |
| 1128 | if (OtherValNoAssignments[OtherValNo] >= 0) |
| 1129 | return ThisValNoAssignments[VN] = OtherValNoAssignments[OtherValNo]; |
| 1130 | |
| 1131 | // Mark this value number as currently being computed, then ask what the |
| 1132 | // ultimate value # of the other value is. |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1133 | ThisValNoAssignments[VN] = -2; |
| 1134 | unsigned UltimateVN = |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1135 | ComputeUltimateVN(OtherValNo, ValueNumberInfo, |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1136 | OtherFromThis, ThisFromOther, |
| 1137 | OtherValNoAssignments, ThisValNoAssignments, |
| 1138 | OtherLI, ThisLI); |
| 1139 | return ThisValNoAssignments[VN] = UltimateVN; |
| 1140 | } |
| 1141 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1142 | static bool InVector(unsigned Val, const SmallVector<unsigned, 8> &V) { |
| 1143 | return std::find(V.begin(), V.end(), Val) != V.end(); |
| 1144 | } |
| 1145 | |
| 1146 | /// SimpleJoin - Attempt to joint the specified interval into this one. The |
| 1147 | /// caller of this method must guarantee that the RHS only contains a single |
| 1148 | /// value number and that the RHS is not defined by a copy from this |
| 1149 | /// interval. This returns false if the intervals are not joinable, or it |
| 1150 | /// joins them and returns true. |
| 1151 | bool LiveIntervals::SimpleJoin(LiveInterval &LHS, LiveInterval &RHS) { |
| 1152 | assert(RHS.containsOneValue()); |
| 1153 | |
| 1154 | // Some number (potentially more than one) value numbers in the current |
| 1155 | // interval may be defined as copies from the RHS. Scan the overlapping |
| 1156 | // portions of the LHS and RHS, keeping track of this and looking for |
| 1157 | // overlapping live ranges that are NOT defined as copies. If these exist, we |
| 1158 | // cannot coallesce. |
| 1159 | |
| 1160 | LiveInterval::iterator LHSIt = LHS.begin(), LHSEnd = LHS.end(); |
| 1161 | LiveInterval::iterator RHSIt = RHS.begin(), RHSEnd = RHS.end(); |
| 1162 | |
| 1163 | if (LHSIt->start < RHSIt->start) { |
| 1164 | LHSIt = std::upper_bound(LHSIt, LHSEnd, RHSIt->start); |
| 1165 | if (LHSIt != LHS.begin()) --LHSIt; |
| 1166 | } else if (RHSIt->start < LHSIt->start) { |
| 1167 | RHSIt = std::upper_bound(RHSIt, RHSEnd, LHSIt->start); |
| 1168 | if (RHSIt != RHS.begin()) --RHSIt; |
| 1169 | } |
| 1170 | |
| 1171 | SmallVector<unsigned, 8> EliminatedLHSVals; |
| 1172 | |
| 1173 | while (1) { |
| 1174 | // Determine if these live intervals overlap. |
| 1175 | bool Overlaps = false; |
| 1176 | if (LHSIt->start <= RHSIt->start) |
| 1177 | Overlaps = LHSIt->end > RHSIt->start; |
| 1178 | else |
| 1179 | Overlaps = RHSIt->end > LHSIt->start; |
| 1180 | |
| 1181 | // If the live intervals overlap, there are two interesting cases: if the |
| 1182 | // LHS interval is defined by a copy from the RHS, it's ok and we record |
| 1183 | // that the LHS value # is the same as the RHS. If it's not, then we cannot |
| 1184 | // coallesce these live ranges and we bail out. |
| 1185 | if (Overlaps) { |
| 1186 | // If we haven't already recorded that this value # is safe, check it. |
| 1187 | if (!InVector(LHSIt->ValId, EliminatedLHSVals)) { |
| 1188 | // Copy from the RHS? |
| 1189 | unsigned SrcReg = LHS.getSrcRegForValNum(LHSIt->ValId); |
| 1190 | if (rep(SrcReg) != RHS.reg) |
| 1191 | return false; // Nope, bail out. |
| 1192 | |
| 1193 | EliminatedLHSVals.push_back(LHSIt->ValId); |
| 1194 | } |
| 1195 | |
| 1196 | // We know this entire LHS live range is okay, so skip it now. |
| 1197 | if (++LHSIt == LHSEnd) break; |
| 1198 | continue; |
| 1199 | } |
| 1200 | |
| 1201 | if (LHSIt->end < RHSIt->end) { |
| 1202 | if (++LHSIt == LHSEnd) break; |
| 1203 | } else { |
| 1204 | // One interesting case to check here. It's possible that we have |
| 1205 | // something like "X3 = Y" which defines a new value number in the LHS, |
| 1206 | // and is the last use of this liverange of the RHS. In this case, we |
| 1207 | // want to notice this copy (so that it gets coallesced away) even though |
| 1208 | // the live ranges don't actually overlap. |
| 1209 | if (LHSIt->start == RHSIt->end) { |
| 1210 | if (InVector(LHSIt->ValId, EliminatedLHSVals)) { |
| 1211 | // We already know that this value number is going to be merged in |
| 1212 | // if coallescing succeeds. Just skip the liverange. |
| 1213 | if (++LHSIt == LHSEnd) break; |
| 1214 | } else { |
| 1215 | // Otherwise, if this is a copy from the RHS, mark it as being merged |
| 1216 | // in. |
| 1217 | if (rep(LHS.getSrcRegForValNum(LHSIt->ValId)) == RHS.reg) { |
| 1218 | EliminatedLHSVals.push_back(LHSIt->ValId); |
| 1219 | |
| 1220 | // We know this entire LHS live range is okay, so skip it now. |
| 1221 | if (++LHSIt == LHSEnd) break; |
| 1222 | } |
| 1223 | } |
| 1224 | } |
| 1225 | |
| 1226 | if (++RHSIt == RHSEnd) break; |
| 1227 | } |
| 1228 | } |
| 1229 | |
| 1230 | // If we got here, we know that the coallescing will be successful and that |
| 1231 | // the value numbers in EliminatedLHSVals will all be merged together. Since |
| 1232 | // the most common case is that EliminatedLHSVals has a single number, we |
| 1233 | // optimize for it: if there is more than one value, we merge them all into |
| 1234 | // the lowest numbered one, then handle the interval as if we were merging |
| 1235 | // with one value number. |
| 1236 | unsigned LHSValNo; |
| 1237 | if (EliminatedLHSVals.size() > 1) { |
| 1238 | // Loop through all the equal value numbers merging them into the smallest |
| 1239 | // one. |
| 1240 | unsigned Smallest = EliminatedLHSVals[0]; |
| 1241 | for (unsigned i = 1, e = EliminatedLHSVals.size(); i != e; ++i) { |
| 1242 | if (EliminatedLHSVals[i] < Smallest) { |
| 1243 | // Merge the current notion of the smallest into the smaller one. |
| 1244 | LHS.MergeValueNumberInto(Smallest, EliminatedLHSVals[i]); |
| 1245 | Smallest = EliminatedLHSVals[i]; |
| 1246 | } else { |
| 1247 | // Merge into the smallest. |
| 1248 | LHS.MergeValueNumberInto(EliminatedLHSVals[i], Smallest); |
| 1249 | } |
| 1250 | } |
| 1251 | LHSValNo = Smallest; |
| 1252 | } else { |
| 1253 | assert(!EliminatedLHSVals.empty() && "No copies from the RHS?"); |
| 1254 | LHSValNo = EliminatedLHSVals[0]; |
| 1255 | } |
| 1256 | |
| 1257 | // Okay, now that there is a single LHS value number that we're merging the |
| 1258 | // RHS into, update the value number info for the LHS to indicate that the |
| 1259 | // value number is defined where the RHS value number was. |
| 1260 | LHS.setValueNumberInfo(LHSValNo, RHS.getValNumInfo(0)); |
| 1261 | |
| 1262 | // Okay, the final step is to loop over the RHS live intervals, adding them to |
| 1263 | // the LHS. |
| 1264 | LHS.MergeRangesInAsValue(RHS, LHSValNo); |
| 1265 | LHS.weight += RHS.weight; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1266 | if (RHS.preference && !LHS.preference) |
| 1267 | LHS.preference = RHS.preference; |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1268 | |
| 1269 | return true; |
| 1270 | } |
| 1271 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1272 | /// JoinIntervals - Attempt to join these two intervals. On failure, this |
| 1273 | /// returns false. Otherwise, if one of the intervals being joined is a |
| 1274 | /// physreg, this method always canonicalizes LHS to be it. The output |
| 1275 | /// "RHS" will not have been modified, so we can use this information |
| 1276 | /// below to update aliases. |
| 1277 | bool LiveIntervals::JoinIntervals(LiveInterval &LHS, LiveInterval &RHS) { |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1278 | // Compute the final value assignment, assuming that the live ranges can be |
| 1279 | // coallesced. |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1280 | SmallVector<int, 16> LHSValNoAssignments; |
| 1281 | SmallVector<int, 16> RHSValNoAssignments; |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1282 | SmallVector<std::pair<unsigned,unsigned>, 16> ValueNumberInfo; |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1283 | |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1284 | // Compute ultimate value numbers for the LHS and RHS values. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1285 | if (RHS.containsOneValue()) { |
| 1286 | // Copies from a liveinterval with a single value are simple to handle and |
| 1287 | // very common, handle the special case here. This is important, because |
| 1288 | // often RHS is small and LHS is large (e.g. a physreg). |
| 1289 | |
| 1290 | // Find out if the RHS is defined as a copy from some value in the LHS. |
| 1291 | int RHSValID = -1; |
| 1292 | std::pair<unsigned,unsigned> RHSValNoInfo; |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1293 | unsigned RHSSrcReg = RHS.getSrcRegForValNum(0); |
| 1294 | if ((RHSSrcReg == 0 || rep(RHSSrcReg) != LHS.reg)) { |
| 1295 | // If RHS is not defined as a copy from the LHS, we can use simpler and |
| 1296 | // faster checks to see if the live ranges are coallescable. This joiner |
| 1297 | // can't swap the LHS/RHS intervals though. |
| 1298 | if (!MRegisterInfo::isPhysicalRegister(RHS.reg)) { |
| 1299 | return SimpleJoin(LHS, RHS); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1300 | } else { |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1301 | RHSValNoInfo = RHS.getValNumInfo(0); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1302 | } |
| 1303 | } else { |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1304 | // It was defined as a copy from the LHS, find out what value # it is. |
| 1305 | unsigned ValInst = RHS.getInstForValNum(0); |
| 1306 | RHSValID = LHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1307 | RHSValNoInfo = LHS.getValNumInfo(RHSValID); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1308 | } |
| 1309 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1310 | LHSValNoAssignments.resize(LHS.getNumValNums(), -1); |
| 1311 | RHSValNoAssignments.resize(RHS.getNumValNums(), -1); |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1312 | ValueNumberInfo.resize(LHS.getNumValNums()); |
| 1313 | |
| 1314 | // Okay, *all* of the values in LHS that are defined as a copy from RHS |
| 1315 | // should now get updated. |
| 1316 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
| 1317 | if (unsigned LHSSrcReg = LHS.getSrcRegForValNum(VN)) { |
| 1318 | if (rep(LHSSrcReg) != RHS.reg) { |
| 1319 | // If this is not a copy from the RHS, its value number will be |
| 1320 | // unmodified by the coallescing. |
| 1321 | ValueNumberInfo[VN] = LHS.getValNumInfo(VN); |
| 1322 | LHSValNoAssignments[VN] = VN; |
| 1323 | } else if (RHSValID == -1) { |
| 1324 | // Otherwise, it is a copy from the RHS, and we don't already have a |
| 1325 | // value# for it. Keep the current value number, but remember it. |
| 1326 | LHSValNoAssignments[VN] = RHSValID = VN; |
| 1327 | ValueNumberInfo[VN] = RHSValNoInfo; |
| 1328 | } else { |
| 1329 | // Otherwise, use the specified value #. |
| 1330 | LHSValNoAssignments[VN] = RHSValID; |
| 1331 | if (VN != (unsigned)RHSValID) |
| 1332 | ValueNumberInfo[VN].first = ~1U; |
| 1333 | else |
| 1334 | ValueNumberInfo[VN] = RHSValNoInfo; |
| 1335 | } |
| 1336 | } else { |
| 1337 | ValueNumberInfo[VN] = LHS.getValNumInfo(VN); |
| 1338 | LHSValNoAssignments[VN] = VN; |
| 1339 | } |
| 1340 | } |
| 1341 | |
| 1342 | assert(RHSValID != -1 && "Didn't find value #?"); |
| 1343 | RHSValNoAssignments[0] = RHSValID; |
| 1344 | |
| 1345 | } else { |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1346 | // Loop over the value numbers of the LHS, seeing if any are defined from |
| 1347 | // the RHS. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1348 | SmallVector<int, 16> LHSValsDefinedFromRHS; |
| 1349 | LHSValsDefinedFromRHS.resize(LHS.getNumValNums(), -1); |
| 1350 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
| 1351 | unsigned ValSrcReg = LHS.getSrcRegForValNum(VN); |
| 1352 | if (ValSrcReg == 0) // Src not defined by a copy? |
| 1353 | continue; |
| 1354 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1355 | // DstReg is known to be a register in the LHS interval. If the src is |
| 1356 | // from the RHS interval, we can use its value #. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1357 | if (rep(ValSrcReg) != RHS.reg) |
| 1358 | continue; |
| 1359 | |
| 1360 | // Figure out the value # from the RHS. |
| 1361 | unsigned ValInst = LHS.getInstForValNum(VN); |
| 1362 | LHSValsDefinedFromRHS[VN] = RHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1363 | } |
| 1364 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1365 | // Loop over the value numbers of the RHS, seeing if any are defined from |
| 1366 | // the LHS. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1367 | SmallVector<int, 16> RHSValsDefinedFromLHS; |
| 1368 | RHSValsDefinedFromLHS.resize(RHS.getNumValNums(), -1); |
| 1369 | for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) { |
| 1370 | unsigned ValSrcReg = RHS.getSrcRegForValNum(VN); |
| 1371 | if (ValSrcReg == 0) // Src not defined by a copy? |
| 1372 | continue; |
| 1373 | |
Chris Lattner | 238416c | 2006-09-01 06:10:18 +0000 | [diff] [blame] | 1374 | // DstReg is known to be a register in the RHS interval. If the src is |
| 1375 | // from the LHS interval, we can use its value #. |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1376 | if (rep(ValSrcReg) != LHS.reg) |
| 1377 | continue; |
| 1378 | |
| 1379 | // Figure out the value # from the LHS. |
| 1380 | unsigned ValInst = RHS.getInstForValNum(VN); |
| 1381 | RHSValsDefinedFromLHS[VN] = LHS.getLiveRangeContaining(ValInst-1)->ValId; |
| 1382 | } |
| 1383 | |
Chris Lattner | f21f020 | 2006-09-02 05:26:59 +0000 | [diff] [blame] | 1384 | LHSValNoAssignments.resize(LHS.getNumValNums(), -1); |
| 1385 | RHSValNoAssignments.resize(RHS.getNumValNums(), -1); |
| 1386 | ValueNumberInfo.reserve(LHS.getNumValNums() + RHS.getNumValNums()); |
| 1387 | |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1388 | for (unsigned VN = 0, e = LHS.getNumValNums(); VN != e; ++VN) { |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1389 | if (LHSValNoAssignments[VN] >= 0 || LHS.getInstForValNum(VN) == ~2U) |
| 1390 | continue; |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1391 | ComputeUltimateVN(VN, ValueNumberInfo, |
| 1392 | LHSValsDefinedFromRHS, RHSValsDefinedFromLHS, |
| 1393 | LHSValNoAssignments, RHSValNoAssignments, LHS, RHS); |
| 1394 | } |
| 1395 | for (unsigned VN = 0, e = RHS.getNumValNums(); VN != e; ++VN) { |
Chris Lattner | 8a67f6e | 2006-09-01 07:00:23 +0000 | [diff] [blame] | 1396 | if (RHSValNoAssignments[VN] >= 0 || RHS.getInstForValNum(VN) == ~2U) |
| 1397 | continue; |
| 1398 | // If this value number isn't a copy from the LHS, it's a new number. |
| 1399 | if (RHSValsDefinedFromLHS[VN] == -1) { |
| 1400 | ValueNumberInfo.push_back(RHS.getValNumInfo(VN)); |
| 1401 | RHSValNoAssignments[VN] = ValueNumberInfo.size()-1; |
| 1402 | continue; |
| 1403 | } |
| 1404 | |
Chris Lattner | 2ebfa0c | 2006-08-31 06:48:26 +0000 | [diff] [blame] | 1405 | ComputeUltimateVN(VN, ValueNumberInfo, |
| 1406 | RHSValsDefinedFromLHS, LHSValsDefinedFromRHS, |
| 1407 | RHSValNoAssignments, LHSValNoAssignments, RHS, LHS); |
| 1408 | } |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1409 | } |
| 1410 | |
| 1411 | // Armed with the mappings of LHS/RHS values to ultimate values, walk the |
| 1412 | // interval lists to see if these intervals are coallescable. |
| 1413 | LiveInterval::const_iterator I = LHS.begin(); |
| 1414 | LiveInterval::const_iterator IE = LHS.end(); |
| 1415 | LiveInterval::const_iterator J = RHS.begin(); |
| 1416 | LiveInterval::const_iterator JE = RHS.end(); |
| 1417 | |
| 1418 | // Skip ahead until the first place of potential sharing. |
| 1419 | if (I->start < J->start) { |
| 1420 | I = std::upper_bound(I, IE, J->start); |
| 1421 | if (I != LHS.begin()) --I; |
| 1422 | } else if (J->start < I->start) { |
| 1423 | J = std::upper_bound(J, JE, I->start); |
| 1424 | if (J != RHS.begin()) --J; |
| 1425 | } |
| 1426 | |
| 1427 | while (1) { |
| 1428 | // Determine if these two live ranges overlap. |
| 1429 | bool Overlaps; |
| 1430 | if (I->start < J->start) { |
| 1431 | Overlaps = I->end > J->start; |
| 1432 | } else { |
| 1433 | Overlaps = J->end > I->start; |
| 1434 | } |
| 1435 | |
| 1436 | // If so, check value # info to determine if they are really different. |
| 1437 | if (Overlaps) { |
| 1438 | // If the live range overlap will map to the same value number in the |
| 1439 | // result liverange, we can still coallesce them. If not, we can't. |
| 1440 | if (LHSValNoAssignments[I->ValId] != RHSValNoAssignments[J->ValId]) |
| 1441 | return false; |
| 1442 | } |
| 1443 | |
| 1444 | if (I->end < J->end) { |
| 1445 | ++I; |
| 1446 | if (I == IE) break; |
| 1447 | } else { |
| 1448 | ++J; |
| 1449 | if (J == JE) break; |
| 1450 | } |
| 1451 | } |
| 1452 | |
| 1453 | // If we get here, we know that we can coallesce the live ranges. Ask the |
| 1454 | // intervals to coallesce themselves now. |
| 1455 | LHS.join(RHS, &LHSValNoAssignments[0], &RHSValNoAssignments[0], |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 1456 | ValueNumberInfo); |
Chris Lattner | 6d8fbef | 2006-08-29 23:18:15 +0000 | [diff] [blame] | 1457 | return true; |
| 1458 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1459 | |
| 1460 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1461 | namespace { |
| 1462 | // DepthMBBCompare - Comparison predicate that sort first based on the loop |
| 1463 | // depth of the basic block (the unsigned), and then on the MBB number. |
| 1464 | struct DepthMBBCompare { |
| 1465 | typedef std::pair<unsigned, MachineBasicBlock*> DepthMBBPair; |
| 1466 | bool operator()(const DepthMBBPair &LHS, const DepthMBBPair &RHS) const { |
| 1467 | if (LHS.first > RHS.first) return true; // Deeper loops first |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 1468 | return LHS.first == RHS.first && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1469 | LHS.second->getNumber() < RHS.second->getNumber(); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1470 | } |
| 1471 | }; |
| 1472 | } |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1473 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1474 | |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1475 | void LiveIntervals::CopyCoallesceInMBB(MachineBasicBlock *MBB, |
Evan Cheng | faf05bb | 2007-04-18 02:30:19 +0000 | [diff] [blame^] | 1476 | std::vector<CopyRec> *TryAgain, bool PhysOnly) { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1477 | DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n"; |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1478 | |
| 1479 | for (MachineBasicBlock::iterator MII = MBB->begin(), E = MBB->end(); |
| 1480 | MII != E;) { |
| 1481 | MachineInstr *Inst = MII++; |
| 1482 | |
| 1483 | // If this isn't a copy, we can't join intervals. |
| 1484 | unsigned SrcReg, DstReg; |
| 1485 | if (!tii_->isMoveInstr(*Inst, SrcReg, DstReg)) continue; |
| 1486 | |
Evan Cheng | faf05bb | 2007-04-18 02:30:19 +0000 | [diff] [blame^] | 1487 | if (TryAgain && !JoinCopy(Inst, SrcReg, DstReg, PhysOnly)) |
| 1488 | TryAgain->push_back(getCopyRec(Inst, SrcReg, DstReg)); |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1489 | } |
| 1490 | } |
| 1491 | |
| 1492 | |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1493 | void LiveIntervals::joinIntervals() { |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1494 | DOUT << "********** JOINING INTERVALS ***********\n"; |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1495 | |
Evan Cheng | 88d1f58 | 2007-03-01 02:03:03 +0000 | [diff] [blame] | 1496 | JoinedLIs.resize(getNumIntervals()); |
| 1497 | JoinedLIs.reset(); |
| 1498 | |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1499 | std::vector<CopyRec> TryAgainList; |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1500 | const LoopInfo &LI = getAnalysis<LoopInfo>(); |
| 1501 | if (LI.begin() == LI.end()) { |
| 1502 | // If there are no loops in the function, join intervals in function order. |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1503 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); |
| 1504 | I != E; ++I) |
Evan Cheng | faf05bb | 2007-04-18 02:30:19 +0000 | [diff] [blame^] | 1505 | CopyCoallesceInMBB(I, &TryAgainList); |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1506 | } else { |
| 1507 | // Otherwise, join intervals in inner loops before other intervals. |
| 1508 | // Unfortunately we can't just iterate over loop hierarchy here because |
| 1509 | // there may be more MBB's than BB's. Collect MBB's for sorting. |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1510 | |
| 1511 | // Join intervals in the function prolog first. We want to join physical |
| 1512 | // registers with virtual registers before the intervals got too long. |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1513 | std::vector<std::pair<unsigned, MachineBasicBlock*> > MBBs; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1514 | for (MachineFunction::iterator I = mf_->begin(), E = mf_->end(); I != E;++I) |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1515 | MBBs.push_back(std::make_pair(LI.getLoopDepth(I->getBasicBlock()), I)); |
| 1516 | |
| 1517 | // Sort by loop depth. |
| 1518 | std::sort(MBBs.begin(), MBBs.end(), DepthMBBCompare()); |
| 1519 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 1520 | // Finally, join intervals in loop nest order. |
Chris Lattner | cc0d156 | 2004-07-19 14:40:29 +0000 | [diff] [blame] | 1521 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) |
Evan Cheng | faf05bb | 2007-04-18 02:30:19 +0000 | [diff] [blame^] | 1522 | CopyCoallesceInMBB(MBBs[i].second, NULL, true); |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 1523 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) |
Evan Cheng | faf05bb | 2007-04-18 02:30:19 +0000 | [diff] [blame^] | 1524 | CopyCoallesceInMBB(MBBs[i].second, &TryAgainList, false); |
Chris Lattner | 1acb17c | 2006-09-02 05:32:53 +0000 | [diff] [blame] | 1525 | } |
| 1526 | |
| 1527 | // Joining intervals can allow other intervals to be joined. Iteratively join |
| 1528 | // until we make no progress. |
| 1529 | bool ProgressMade = true; |
| 1530 | while (ProgressMade) { |
| 1531 | ProgressMade = false; |
| 1532 | |
| 1533 | for (unsigned i = 0, e = TryAgainList.size(); i != e; ++i) { |
| 1534 | CopyRec &TheCopy = TryAgainList[i]; |
| 1535 | if (TheCopy.MI && |
| 1536 | JoinCopy(TheCopy.MI, TheCopy.SrcReg, TheCopy.DstReg)) { |
| 1537 | TheCopy.MI = 0; // Mark this one as done. |
| 1538 | ProgressMade = true; |
| 1539 | } |
| 1540 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1541 | } |
Evan Cheng | 88d1f58 | 2007-03-01 02:03:03 +0000 | [diff] [blame] | 1542 | |
| 1543 | // Some live range has been lengthened due to colaescing, eliminate the |
| 1544 | // unnecessary kills. |
| 1545 | int RegNum = JoinedLIs.find_first(); |
| 1546 | while (RegNum != -1) { |
| 1547 | unsigned Reg = RegNum + MRegisterInfo::FirstVirtualRegister; |
| 1548 | unsigned repReg = rep(Reg); |
| 1549 | LiveInterval &LI = getInterval(repReg); |
| 1550 | LiveVariables::VarInfo& svi = lv_->getVarInfo(Reg); |
| 1551 | for (unsigned i = 0, e = svi.Kills.size(); i != e; ++i) { |
| 1552 | MachineInstr *Kill = svi.Kills[i]; |
| 1553 | // Suppose vr1 = op vr2, x |
| 1554 | // and vr1 and vr2 are coalesced. vr2 should still be marked kill |
| 1555 | // unless it is a two-address operand. |
| 1556 | if (isRemoved(Kill) || hasRegisterDef(Kill, repReg)) |
| 1557 | continue; |
| 1558 | if (LI.liveAt(getInstructionIndex(Kill) + InstrSlots::NUM)) |
| 1559 | unsetRegisterKill(Kill, repReg); |
| 1560 | } |
| 1561 | RegNum = JoinedLIs.find_next(RegNum); |
| 1562 | } |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 1563 | |
Bill Wendling | bdc679d | 2006-11-29 00:39:47 +0000 | [diff] [blame] | 1564 | DOUT << "*** Register mapping ***\n"; |
| 1565 | for (int i = 0, e = r2rMap_.size(); i != e; ++i) |
| 1566 | if (r2rMap_[i]) { |
| 1567 | DOUT << " reg " << i << " -> "; |
| 1568 | DEBUG(printRegName(r2rMap_[i])); |
| 1569 | DOUT << "\n"; |
| 1570 | } |
Chris Lattner | 1c5c044 | 2004-07-19 14:08:10 +0000 | [diff] [blame] | 1571 | } |
| 1572 | |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1573 | /// Return true if the two specified registers belong to different register |
| 1574 | /// classes. The registers may be either phys or virt regs. |
| 1575 | bool LiveIntervals::differingRegisterClasses(unsigned RegA, |
| 1576 | unsigned RegB) const { |
Alkis Evlogimenos | 79b0c3f | 2004-01-23 13:37:51 +0000 | [diff] [blame] | 1577 | |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1578 | // Get the register classes for the first reg. |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1579 | if (MRegisterInfo::isPhysicalRegister(RegA)) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1580 | assert(MRegisterInfo::isVirtualRegister(RegB) && |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1581 | "Shouldn't consider two physregs!"); |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1582 | return !mf_->getSSARegMap()->getRegClass(RegB)->contains(RegA); |
Chris Lattner | ad3c74f | 2004-10-26 05:29:18 +0000 | [diff] [blame] | 1583 | } |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1584 | |
| 1585 | // Compare against the regclass for the second reg. |
Evan Cheng | 647c15e | 2006-05-12 06:06:34 +0000 | [diff] [blame] | 1586 | const TargetRegisterClass *RegClass = mf_->getSSARegMap()->getRegClass(RegA); |
| 1587 | if (MRegisterInfo::isVirtualRegister(RegB)) |
| 1588 | return RegClass != mf_->getSSARegMap()->getRegClass(RegB); |
| 1589 | else |
| 1590 | return !RegClass->contains(RegB); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 1591 | } |
| 1592 | |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1593 | /// lastRegisterUse - Returns the last use of the specific register between |
| 1594 | /// cycles Start and End. It also returns the use operand by reference. It |
| 1595 | /// returns NULL if there are no uses. |
| 1596 | MachineInstr * |
| 1597 | LiveIntervals::lastRegisterUse(unsigned Reg, unsigned Start, unsigned End, |
| 1598 | MachineOperand *&MOU) { |
| 1599 | int e = (End-1) / InstrSlots::NUM * InstrSlots::NUM; |
| 1600 | int s = Start; |
| 1601 | while (e >= s) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1602 | // Skip deleted instructions |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1603 | MachineInstr *MI = getInstructionFromIndex(e); |
| 1604 | while ((e - InstrSlots::NUM) >= s && !MI) { |
| 1605 | e -= InstrSlots::NUM; |
| 1606 | MI = getInstructionFromIndex(e); |
| 1607 | } |
| 1608 | if (e < s || MI == NULL) |
| 1609 | return NULL; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1610 | |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1611 | for (unsigned i = 0, NumOps = MI->getNumOperands(); i != NumOps; ++i) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1612 | MachineOperand &MO = MI->getOperand(i); |
| 1613 | if (MO.isReg() && MO.isUse() && MO.getReg() && |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1614 | mri_->regsOverlap(rep(MO.getReg()), Reg)) { |
| 1615 | MOU = &MO; |
| 1616 | return MI; |
| 1617 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1618 | } |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1619 | |
| 1620 | e -= InstrSlots::NUM; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1621 | } |
| 1622 | |
Evan Cheng | edeffb3 | 2007-02-26 21:37:37 +0000 | [diff] [blame] | 1623 | return NULL; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1624 | } |
| 1625 | |
Evan Cheng | bcfd466 | 2007-04-02 18:49:18 +0000 | [diff] [blame] | 1626 | |
| 1627 | /// findDefOperand - Returns the MachineOperand that is a def of the specific |
| 1628 | /// register. It returns NULL if the def is not found. |
| 1629 | MachineOperand *LiveIntervals::findDefOperand(MachineInstr *MI, unsigned Reg) { |
| 1630 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1631 | MachineOperand &MO = MI->getOperand(i); |
| 1632 | if (MO.isReg() && MO.isDef() && |
| 1633 | mri_->regsOverlap(rep(MO.getReg()), Reg)) |
| 1634 | return &MO; |
| 1635 | } |
| 1636 | return NULL; |
| 1637 | } |
| 1638 | |
Evan Cheng | 30cac02 | 2007-02-22 23:03:39 +0000 | [diff] [blame] | 1639 | /// unsetRegisterKill - Unset IsKill property of all uses of specific register |
| 1640 | /// of the specific instruction. |
| 1641 | void LiveIntervals::unsetRegisterKill(MachineInstr *MI, unsigned Reg) { |
| 1642 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1643 | MachineOperand &MO = MI->getOperand(i); |
| 1644 | if (MO.isReg() && MO.isUse() && MO.isKill() && MO.getReg() && |
| 1645 | mri_->regsOverlap(rep(MO.getReg()), Reg)) |
| 1646 | MO.unsetIsKill(); |
| 1647 | } |
| 1648 | } |
| 1649 | |
Evan Cheng | 88d1f58 | 2007-03-01 02:03:03 +0000 | [diff] [blame] | 1650 | /// hasRegisterDef - True if the instruction defines the specific register. |
| 1651 | /// |
| 1652 | bool LiveIntervals::hasRegisterDef(MachineInstr *MI, unsigned Reg) { |
| 1653 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1654 | MachineOperand &MO = MI->getOperand(i); |
| 1655 | if (MO.isReg() && MO.isDef() && |
| 1656 | mri_->regsOverlap(rep(MO.getReg()), Reg)) |
| 1657 | return true; |
| 1658 | } |
| 1659 | return false; |
| 1660 | } |
| 1661 | |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 1662 | LiveInterval LiveIntervals::createInterval(unsigned reg) { |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1663 | float Weight = MRegisterInfo::isPhysicalRegister(reg) ? |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 1664 | HUGE_VALF : 0.0F; |
Alkis Evlogimenos | a1613db | 2004-07-24 11:44:15 +0000 | [diff] [blame] | 1665 | return LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 1666 | } |