blob: 26f3fc78afbcca50a6c51e7662984a21d7d70666 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000028#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000029#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000031#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000039#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000041#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000042#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000043#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000044using namespace llvm;
45
Owen Andersone50ed302009-08-10 22:56:29 +000046static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000054static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000055 CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags,
57 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000058static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000059 CCValAssign::LocInfo &LocInfo,
60 ISD::ArgFlagsTy &ArgFlags,
61 CCState &State);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
64 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000065 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000066 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000067 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
68 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000069
Owen Anderson70671842009-08-10 20:18:46 +000070 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000071 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000072 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000073 }
74
Owen Andersone50ed302009-08-10 22:56:29 +000075 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000078 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000080 if (ElemTy != MVT::i32) {
81 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
82 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
83 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
84 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
85 }
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
87 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000089 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000090 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
92 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
93 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000094 }
95
96 // Promote all bit-wise operations.
97 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000099 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
100 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000102 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000107 }
Bob Wilson16330762009-09-16 00:17:28 +0000108
109 // Neon does not support vector divide/remainder operations.
110 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
111 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000116}
117
Owen Andersone50ed302009-08-10 22:56:29 +0000118void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000119 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121}
122
Owen Andersone50ed302009-08-10 22:56:29 +0000123void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000126}
127
Chris Lattnerf0144122009-07-28 03:13:23 +0000128static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
129 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000130 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000131 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000132}
133
Evan Chenga8e29892007-01-19 07:51:42 +0000134ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000135 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000136 Subtarget = &TM.getSubtarget<ARMSubtarget>();
137
Evan Chengb1df8f22007-04-27 08:15:43 +0000138 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 // Uses VFP for Thumb libfuncs if available.
140 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
141 // Single-precision floating-point arithmetic.
142 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
143 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
144 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
145 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 // Double-precision floating-point arithmetic.
148 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
149 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
150 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
151 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 // Single-precision comparisons.
154 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
155 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
156 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
157 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
158 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
159 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
160 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
161 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000162
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
164 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000171
Evan Chengb1df8f22007-04-27 08:15:43 +0000172 // Double-precision comparisons.
173 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
174 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
175 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
176 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
177 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
178 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
179 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
180 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000190
Evan Chengb1df8f22007-04-27 08:15:43 +0000191 // Floating-point to integer conversions.
192 // i64 conversions are done via library routines even when generating VFP
193 // instructions, so use the same ones.
194 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
195 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
196 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
197 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000198
Evan Chengb1df8f22007-04-27 08:15:43 +0000199 // Conversions between floating types.
200 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
201 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
202
203 // Integer to floating-point conversions.
204 // i64 conversions are done via library routines even when generating VFP
205 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000206 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
207 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000208 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
209 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
210 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
211 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
212 }
Evan Chenga8e29892007-01-19 07:51:42 +0000213 }
214
Bob Wilson2f954612009-05-22 17:38:41 +0000215 // These libcalls are not available in 32-bit.
216 setLibcallName(RTLIB::SHL_I128, 0);
217 setLibcallName(RTLIB::SRL_I128, 0);
218 setLibcallName(RTLIB::SRA_I128, 0);
219
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000220 // Libcalls should use the AAPCS base standard ABI, even if hard float
221 // is in effect, as per the ARM RTABI specification, section 4.1.2.
222 if (Subtarget->isAAPCS_ABI()) {
223 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
224 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
225 CallingConv::ARM_AAPCS);
226 }
227 }
228
David Goodwinf1daf7d2009-07-08 23:10:31 +0000229 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000231 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000233 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
235 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000238 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000239
240 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 addDRTypeForNEON(MVT::v2f32);
242 addDRTypeForNEON(MVT::v8i8);
243 addDRTypeForNEON(MVT::v4i16);
244 addDRTypeForNEON(MVT::v2i32);
245 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000246
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addQRTypeForNEON(MVT::v4f32);
248 addQRTypeForNEON(MVT::v2f64);
249 addQRTypeForNEON(MVT::v16i8);
250 addQRTypeForNEON(MVT::v8i16);
251 addQRTypeForNEON(MVT::v4i32);
252 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000253
Bob Wilson74dc72e2009-09-15 23:55:57 +0000254 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
255 // neither Neon nor VFP support any arithmetic operations on it.
256 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
257 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
258 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
259 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
260 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
261 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
262 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
263 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
264 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
265 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
266 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
267 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
269 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
270 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
271 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
272 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
273 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
274 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
276 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
277 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
278 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
279 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
280
Bob Wilson642b3292009-09-16 00:32:15 +0000281 // Neon does not support some operations on v1i64 and v2i64 types.
282 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
283 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
284 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
285 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
286
Bob Wilson5bafff32009-06-22 23:27:02 +0000287 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
288 setTargetDAGCombine(ISD::SHL);
289 setTargetDAGCombine(ISD::SRL);
290 setTargetDAGCombine(ISD::SRA);
291 setTargetDAGCombine(ISD::SIGN_EXTEND);
292 setTargetDAGCombine(ISD::ZERO_EXTEND);
293 setTargetDAGCombine(ISD::ANY_EXTEND);
294 }
295
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000296 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000297
298 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000301 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000305 if (!Subtarget->isThumb1Only()) {
306 for (unsigned im = (unsigned)ISD::PRE_INC;
307 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setIndexedLoadAction(im, MVT::i1, Legal);
309 setIndexedLoadAction(im, MVT::i8, Legal);
310 setIndexedLoadAction(im, MVT::i16, Legal);
311 setIndexedLoadAction(im, MVT::i32, Legal);
312 setIndexedStoreAction(im, MVT::i1, Legal);
313 setIndexedStoreAction(im, MVT::i8, Legal);
314 setIndexedStoreAction(im, MVT::i16, Legal);
315 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000316 }
Evan Chenga8e29892007-01-19 07:51:42 +0000317 }
318
319 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000320 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::MUL, MVT::i64, Expand);
322 setOperationAction(ISD::MULHU, MVT::i32, Expand);
323 setOperationAction(ISD::MULHS, MVT::i32, Expand);
324 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
325 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000326 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::MUL, MVT::i64, Expand);
328 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000329 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
333 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
334 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
335 setOperationAction(ISD::SRL, MVT::i64, Custom);
336 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000337
338 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::ROTL, MVT::i32, Expand);
340 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
341 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000342 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000344
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000345 // Only ARMv6 has BSWAP.
346 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348
Evan Chenga8e29892007-01-19 07:51:42 +0000349 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::SDIV, MVT::i32, Expand);
351 setOperationAction(ISD::UDIV, MVT::i32, Expand);
352 setOperationAction(ISD::SREM, MVT::i32, Expand);
353 setOperationAction(ISD::UREM, MVT::i32, Expand);
354 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
355 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
359 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
362 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
363 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
364 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000390 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000392
393 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
395 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
396 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SETCC, MVT::i32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f64, Expand);
401 setOperationAction(ISD::SELECT, MVT::i32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
409 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
412 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000414 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FSIN, MVT::f64, Expand);
416 setOperationAction(ISD::FSIN, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000421 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
423 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000424 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FPOW, MVT::f64, Expand);
426 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
433 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000436 // We have target-specific dag combine patterns for the following nodes:
437 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000438 setTargetDAGCombine(ISD::ADD);
439 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000443
Evan Chengbc9b7542009-08-15 07:59:10 +0000444 // FIXME: If-converter should use instruction latency to determine
445 // profitability rather than relying on fixed limits.
446 if (Subtarget->getCPUString() == "generic") {
447 // Generic (and overly aggressive) if-conversion limits.
448 setIfCvtBlockSizeLimit(10);
449 setIfCvtDupBlockSizeLimit(2);
450 } else if (Subtarget->hasV6Ops()) {
451 setIfCvtBlockSizeLimit(2);
452 setIfCvtDupBlockSizeLimit(1);
453 } else {
454 setIfCvtBlockSizeLimit(3);
455 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000456 }
457
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000459 // Do not enable CodePlacementOpt for now: it currently runs after the
460 // ARMConstantIslandPass and messes up branch relaxation and placement
461 // of constant islands.
462 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
468 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
470 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000471 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000472 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
473 case ARMISD::tCALL: return "ARMISD::tCALL";
474 case ARMISD::BRCOND: return "ARMISD::BRCOND";
475 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000476 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
478 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
479 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000480 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::CMPFP: return "ARMISD::CMPFP";
482 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
483 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
484 case ARMISD::CMOV: return "ARMISD::CMOV";
485 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::FTOSI: return "ARMISD::FTOSI";
488 case ARMISD::FTOUI: return "ARMISD::FTOUI";
489 case ARMISD::SITOF: return "ARMISD::SITOF";
490 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
493 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
494 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000495
Evan Chenga8e29892007-01-19 07:51:42 +0000496 case ARMISD::FMRRD: return "ARMISD::FMRRD";
497 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000498
499 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000500
Evan Cheng86198642009-08-07 00:34:42 +0000501 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
502
Bob Wilson5bafff32009-06-22 23:27:02 +0000503 case ARMISD::VCEQ: return "ARMISD::VCEQ";
504 case ARMISD::VCGE: return "ARMISD::VCGE";
505 case ARMISD::VCGEU: return "ARMISD::VCGEU";
506 case ARMISD::VCGT: return "ARMISD::VCGT";
507 case ARMISD::VCGTU: return "ARMISD::VCGTU";
508 case ARMISD::VTST: return "ARMISD::VTST";
509
510 case ARMISD::VSHL: return "ARMISD::VSHL";
511 case ARMISD::VSHRs: return "ARMISD::VSHRs";
512 case ARMISD::VSHRu: return "ARMISD::VSHRu";
513 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
514 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
515 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
516 case ARMISD::VSHRN: return "ARMISD::VSHRN";
517 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
518 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
519 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
520 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
521 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
522 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
523 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
524 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
525 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
526 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
527 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
528 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
529 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
530 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000531 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000532 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000533 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000534 case ARMISD::VREV64: return "ARMISD::VREV64";
535 case ARMISD::VREV32: return "ARMISD::VREV32";
536 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000537 case ARMISD::VZIP: return "ARMISD::VZIP";
538 case ARMISD::VUZP: return "ARMISD::VUZP";
539 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000540 }
541}
542
Bill Wendlingb4202b82009-07-01 18:50:55 +0000543/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000544unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
545 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
546}
547
Evan Chenga8e29892007-01-19 07:51:42 +0000548//===----------------------------------------------------------------------===//
549// Lowering Code
550//===----------------------------------------------------------------------===//
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
553static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
554 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000555 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000556 case ISD::SETNE: return ARMCC::NE;
557 case ISD::SETEQ: return ARMCC::EQ;
558 case ISD::SETGT: return ARMCC::GT;
559 case ISD::SETGE: return ARMCC::GE;
560 case ISD::SETLT: return ARMCC::LT;
561 case ISD::SETLE: return ARMCC::LE;
562 case ISD::SETUGT: return ARMCC::HI;
563 case ISD::SETUGE: return ARMCC::HS;
564 case ISD::SETULT: return ARMCC::LO;
565 case ISD::SETULE: return ARMCC::LS;
566 }
567}
568
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000569/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
570static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000571 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000572 CondCode2 = ARMCC::AL;
573 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000574 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000575 case ISD::SETEQ:
576 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
577 case ISD::SETGT:
578 case ISD::SETOGT: CondCode = ARMCC::GT; break;
579 case ISD::SETGE:
580 case ISD::SETOGE: CondCode = ARMCC::GE; break;
581 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000582 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000583 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
584 case ISD::SETO: CondCode = ARMCC::VC; break;
585 case ISD::SETUO: CondCode = ARMCC::VS; break;
586 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
587 case ISD::SETUGT: CondCode = ARMCC::HI; break;
588 case ISD::SETUGE: CondCode = ARMCC::PL; break;
589 case ISD::SETLT:
590 case ISD::SETULT: CondCode = ARMCC::LT; break;
591 case ISD::SETLE:
592 case ISD::SETULE: CondCode = ARMCC::LE; break;
593 case ISD::SETNE:
594 case ISD::SETUNE: CondCode = ARMCC::NE; break;
595 }
Evan Chenga8e29892007-01-19 07:51:42 +0000596}
597
Bob Wilson1f595bb2009-04-17 19:07:39 +0000598//===----------------------------------------------------------------------===//
599// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000600//===----------------------------------------------------------------------===//
601
602#include "ARMGenCallingConv.inc"
603
604// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000605static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000606 CCValAssign::LocInfo &LocInfo,
607 CCState &State, bool CanFail) {
608 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
609
610 // Try to get the first register.
611 if (unsigned Reg = State.AllocateReg(RegList, 4))
612 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
613 else {
614 // For the 2nd half of a v2f64, do not fail.
615 if (CanFail)
616 return false;
617
618 // Put the whole thing on the stack.
619 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
620 State.AllocateStack(8, 4),
621 LocVT, LocInfo));
622 return true;
623 }
624
625 // Try to get the second register.
626 if (unsigned Reg = State.AllocateReg(RegList, 4))
627 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
628 else
629 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
630 State.AllocateStack(4, 4),
631 LocVT, LocInfo));
632 return true;
633}
634
Owen Andersone50ed302009-08-10 22:56:29 +0000635static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000636 CCValAssign::LocInfo &LocInfo,
637 ISD::ArgFlagsTy &ArgFlags,
638 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
640 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
643 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000644 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000645}
646
647// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000648static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 CCValAssign::LocInfo &LocInfo,
650 CCState &State, bool CanFail) {
651 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
652 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
653
654 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
655 if (Reg == 0) {
656 // For the 2nd half of a v2f64, do not just fail.
657 if (CanFail)
658 return false;
659
660 // Put the whole thing on the stack.
661 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
662 State.AllocateStack(8, 8),
663 LocVT, LocInfo));
664 return true;
665 }
666
667 unsigned i;
668 for (i = 0; i < 2; ++i)
669 if (HiRegList[i] == Reg)
670 break;
671
672 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
673 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
674 LocVT, LocInfo));
675 return true;
676}
677
Owen Andersone50ed302009-08-10 22:56:29 +0000678static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000679 CCValAssign::LocInfo &LocInfo,
680 ISD::ArgFlagsTy &ArgFlags,
681 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000682 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
683 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
686 return false;
687 return true; // we handled it
688}
689
Owen Andersone50ed302009-08-10 22:56:29 +0000690static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000691 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000692 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
693 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
694
Bob Wilsone65586b2009-04-17 20:40:45 +0000695 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
696 if (Reg == 0)
697 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000698
Bob Wilsone65586b2009-04-17 20:40:45 +0000699 unsigned i;
700 for (i = 0; i < 2; ++i)
701 if (HiRegList[i] == Reg)
702 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000703
Bob Wilson5bafff32009-06-22 23:27:02 +0000704 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000705 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000706 LocVT, LocInfo));
707 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000708}
709
Owen Andersone50ed302009-08-10 22:56:29 +0000710static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000711 CCValAssign::LocInfo &LocInfo,
712 ISD::ArgFlagsTy &ArgFlags,
713 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000714 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
715 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000718 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719}
720
Owen Andersone50ed302009-08-10 22:56:29 +0000721static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722 CCValAssign::LocInfo &LocInfo,
723 ISD::ArgFlagsTy &ArgFlags,
724 CCState &State) {
725 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
726 State);
727}
728
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000729/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
730/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000731CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000732 bool Return,
733 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000734 switch (CC) {
735 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000736 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000737 case CallingConv::C:
738 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 // Use target triple & subtarget features to do actual dispatch.
740 if (Subtarget->isAAPCS_ABI()) {
741 if (Subtarget->hasVFP2() &&
742 FloatABIType == FloatABI::Hard && !isVarArg)
743 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
744 else
745 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
746 } else
747 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000748 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000749 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000750 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000751 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000752 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000753 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000754 }
755}
756
Dan Gohman98ca4f22009-08-05 01:29:28 +0000757/// LowerCallResult - Lower the result values of a call into the
758/// appropriate copies out of appropriate physical registers.
759SDValue
760ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000761 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000762 const SmallVectorImpl<ISD::InputArg> &Ins,
763 DebugLoc dl, SelectionDAG &DAG,
764 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000765
Bob Wilson1f595bb2009-04-17 19:07:39 +0000766 // Assign locations to each value returned by this call.
767 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000768 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000769 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000770 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000771 CCAssignFnForNode(CallConv, /* Return*/ true,
772 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000773
774 // Copy all of the result registers out of their specified physreg.
775 for (unsigned i = 0; i != RVLocs.size(); ++i) {
776 CCValAssign VA = RVLocs[i];
777
Bob Wilson80915242009-04-25 00:33:20 +0000778 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000780 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000783 Chain = Lo.getValue(1);
784 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000787 InFlag);
788 Chain = Hi.getValue(1);
789 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000791
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 if (VA.getLocVT() == MVT::v2f64) {
793 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
794 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
795 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000796
797 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000799 Chain = Lo.getValue(1);
800 InFlag = Lo.getValue(2);
801 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000803 Chain = Hi.getValue(1);
804 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
806 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
807 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000808 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000810 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
811 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000812 Chain = Val.getValue(1);
813 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000814 }
Bob Wilson80915242009-04-25 00:33:20 +0000815
816 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000817 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000818 case CCValAssign::Full: break;
819 case CCValAssign::BCvt:
820 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
821 break;
822 }
823
Dan Gohman98ca4f22009-08-05 01:29:28 +0000824 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000825 }
826
Dan Gohman98ca4f22009-08-05 01:29:28 +0000827 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828}
829
830/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
831/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000832/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000833/// a byval function parameter.
834/// Sometimes what we are copying is the end of a larger object, the part that
835/// does not fit in registers.
836static SDValue
837CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
838 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
839 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000841 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
842 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
843}
844
Bob Wilsondee46d72009-04-17 20:35:10 +0000845/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000846SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000847ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
848 SDValue StackPtr, SDValue Arg,
849 DebugLoc dl, SelectionDAG &DAG,
850 const CCValAssign &VA,
851 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852 unsigned LocMemOffset = VA.getLocMemOffset();
853 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
854 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
855 if (Flags.isByVal()) {
856 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
857 }
858 return DAG.getStore(Chain, dl, Arg, PtrOff,
859 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000860}
861
Dan Gohman98ca4f22009-08-05 01:29:28 +0000862void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000863 SDValue Chain, SDValue &Arg,
864 RegsToPassVector &RegsToPass,
865 CCValAssign &VA, CCValAssign &NextVA,
866 SDValue &StackPtr,
867 SmallVector<SDValue, 8> &MemOpChains,
868 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000869
870 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000872 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
873
874 if (NextVA.isRegLoc())
875 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
876 else {
877 assert(NextVA.isMemLoc());
878 if (StackPtr.getNode() == 0)
879 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
880
Dan Gohman98ca4f22009-08-05 01:29:28 +0000881 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
882 dl, DAG, NextVA,
883 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000884 }
885}
886
Dan Gohman98ca4f22009-08-05 01:29:28 +0000887/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000888/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
889/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890SDValue
891ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000892 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893 bool isTailCall,
894 const SmallVectorImpl<ISD::OutputArg> &Outs,
895 const SmallVectorImpl<ISD::InputArg> &Ins,
896 DebugLoc dl, SelectionDAG &DAG,
897 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000898
Bob Wilson1f595bb2009-04-17 19:07:39 +0000899 // Analyze operands of the call, assigning locations to each operand.
900 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
902 *DAG.getContext());
903 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000904 CCAssignFnForNode(CallConv, /* Return*/ false,
905 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000906
Bob Wilson1f595bb2009-04-17 19:07:39 +0000907 // Get a count of how many bytes are to be pushed on the stack.
908 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000909
910 // Adjust the stack pointer for the new arguments...
911 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000912 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000915
Bob Wilson5bafff32009-06-22 23:27:02 +0000916 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000920 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000921 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
922 i != e;
923 ++i, ++realArgIdx) {
924 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925 SDValue Arg = Outs[realArgIdx].Val;
926 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 // Promote the value if needed.
929 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000930 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 case CCValAssign::Full: break;
932 case CCValAssign::SExt:
933 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
934 break;
935 case CCValAssign::ZExt:
936 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
937 break;
938 case CCValAssign::AExt:
939 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
940 break;
941 case CCValAssign::BCvt:
942 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
943 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000944 }
945
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000946 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000947 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 if (VA.getLocVT() == MVT::v2f64) {
949 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
950 DAG.getConstant(0, MVT::i32));
951 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
952 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953
Dan Gohman98ca4f22009-08-05 01:29:28 +0000954 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000955 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
956
957 VA = ArgLocs[++i]; // skip ahead to next loc
958 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000959 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000960 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
961 } else {
962 assert(VA.isMemLoc());
963 if (StackPtr.getNode() == 0)
964 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
965
Dan Gohman98ca4f22009-08-05 01:29:28 +0000966 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
967 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 }
969 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000970 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972 }
973 } else if (VA.isRegLoc()) {
974 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
975 } else {
976 assert(VA.isMemLoc());
977 if (StackPtr.getNode() == 0)
978 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
979
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
981 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000982 }
Evan Chenga8e29892007-01-19 07:51:42 +0000983 }
984
985 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000987 &MemOpChains[0], MemOpChains.size());
988
989 // Build a sequence of copy-to-reg nodes chained together with token chain
990 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000992 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000993 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000994 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000995 InFlag = Chain.getValue(1);
996 }
997
Bill Wendling056292f2008-09-16 21:48:12 +0000998 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
999 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1000 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001001 bool isDirect = false;
1002 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001003 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +00001004 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1005 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001006 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001007 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001008 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001009 getTargetMachine().getRelocationModel() != Reloc::Static;
1010 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001011 // ARM call to a local ARM function is predicable.
1012 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001013 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001014 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001015 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001016 ARMPCLabelIndex,
1017 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001018 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001020 Callee = DAG.getLoad(getPointerTy(), dl,
1021 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001023 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001024 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001025 } else
1026 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001027 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001028 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001029 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001030 getTargetMachine().getRelocationModel() != Reloc::Static;
1031 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001032 // tBX takes a register source operand.
1033 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001034 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +00001035 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001036 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001037 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001039 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001040 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001042 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001043 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001044 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001045 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001046 }
1047
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001048 // FIXME: handle tail calls differently.
1049 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001050 if (Subtarget->isThumb()) {
1051 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001052 CallOpc = ARMISD::CALL_NOLINK;
1053 else
1054 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1055 } else {
1056 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001057 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1058 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001059 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001060 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001061 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001063 InFlag = Chain.getValue(1);
1064 }
1065
Dan Gohman475871a2008-07-27 21:46:04 +00001066 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001067 Ops.push_back(Chain);
1068 Ops.push_back(Callee);
1069
1070 // Add argument registers to the end of the list so that they are known live
1071 // into the call.
1072 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1073 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1074 RegsToPass[i].second.getValueType()));
1075
Gabor Greifba36cb52008-08-28 21:40:38 +00001076 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001077 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001078 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001080 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001081 InFlag = Chain.getValue(1);
1082
Chris Lattnere563bbc2008-10-11 22:08:30 +00001083 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1084 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001086 InFlag = Chain.getValue(1);
1087
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 // Handle result values, copying them out of physregs into vregs that we
1089 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1091 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001092}
1093
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094SDValue
1095ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001096 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 const SmallVectorImpl<ISD::OutputArg> &Outs,
1098 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001099
Bob Wilsondee46d72009-04-17 20:35:10 +00001100 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001102
Bob Wilsondee46d72009-04-17 20:35:10 +00001103 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1105 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001108 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1109 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001110
1111 // If this is the first return lowered for this function, add
1112 // the regs to the liveout set for the function.
1113 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1114 for (unsigned i = 0; i != RVLocs.size(); ++i)
1115 if (RVLocs[i].isRegLoc())
1116 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001117 }
1118
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 SDValue Flag;
1120
1121 // Copy the result values into the output registers.
1122 for (unsigned i = 0, realRVLocIdx = 0;
1123 i != RVLocs.size();
1124 ++i, ++realRVLocIdx) {
1125 CCValAssign &VA = RVLocs[i];
1126 assert(VA.isRegLoc() && "Can only return in registers!");
1127
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129
1130 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001131 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132 case CCValAssign::Full: break;
1133 case CCValAssign::BCvt:
1134 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1135 break;
1136 }
1137
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001140 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001141 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1142 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001145
1146 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1147 Flag = Chain.getValue(1);
1148 VA = RVLocs[++i]; // skip ahead to next loc
1149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1150 HalfGPRs.getValue(1), Flag);
1151 Flag = Chain.getValue(1);
1152 VA = RVLocs[++i]; // skip ahead to next loc
1153
1154 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1156 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 }
1158 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1159 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001160 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001163 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 VA = RVLocs[++i]; // skip ahead to next loc
1165 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1166 Flag);
1167 } else
1168 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1169
Bob Wilsondee46d72009-04-17 20:35:10 +00001170 // Guarantee that all emitted copies are
1171 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 Flag = Chain.getValue(1);
1173 }
1174
1175 SDValue result;
1176 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001178 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180
1181 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001182}
1183
Bob Wilson2dc4f542009-03-20 22:42:55 +00001184// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001185// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001186// one of the above mentioned nodes. It has to be wrapped because otherwise
1187// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1188// be used to form addressing mode. These wrapped nodes will be selected
1189// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001190static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001191 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001192 // FIXME there is no actual debug info here
1193 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001194 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001196 if (CP->isMachineConstantPoolEntry())
1197 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1198 CP->getAlignment());
1199 else
1200 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1201 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001203}
1204
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001206SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001207ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1208 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001210 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001211 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1212 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001213 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001214 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001215 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001218 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001221 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001222
1223 // call __tls_get_addr.
1224 ArgListTy Args;
1225 ArgListEntry Entry;
1226 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001227 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001228 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001229 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001230 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001231 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1232 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001233 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001235 return CallResult.first;
1236}
1237
1238// Lower ISD::GlobalTLSAddress using the "initial exec" or
1239// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001240SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001241ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001242 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001243 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001245 SDValue Offset;
1246 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001248 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001250
Chris Lattner4fb63d02009-07-15 04:12:33 +00001251 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001252 // initial exec model
1253 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1254 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001255 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001256 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001257 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001260 Chain = Offset.getValue(1);
1261
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001263 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001264
Dale Johannesen33c960f2009-02-04 20:06:27 +00001265 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266 } else {
1267 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001268 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001269 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001272 }
1273
1274 // The address of the thread local variable is the add of the thread
1275 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001277}
1278
Dan Gohman475871a2008-07-27 21:46:04 +00001279SDValue
1280ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001281 // TODO: implement the "local dynamic" model
1282 assert(Subtarget->isTargetELF() &&
1283 "TLS not implemented for non-ELF targets");
1284 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1285 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1286 // otherwise use the "Local Exec" TLS Model
1287 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1288 return LowerToTLSGeneralDynamicModel(GA, DAG);
1289 else
1290 return LowerToTLSExecModels(GA, DAG);
1291}
1292
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001294 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001295 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001296 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001297 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1298 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1299 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001300 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001301 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001302 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001303 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001304 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001305 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001307 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001308 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001310 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001311 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001312 return Result;
1313 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001314 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001316 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001317 }
1318}
1319
Dan Gohman475871a2008-07-27 21:46:04 +00001320SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001321 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001322 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001323 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001324 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1325 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001327 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001328 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001329 else {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001330 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1331 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001332 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001333 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001334 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001335 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001336
Dale Johannesen33c960f2009-02-04 20:06:27 +00001337 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001338 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001339
1340 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001342 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001343 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001344
Evan Cheng63476a82009-09-03 07:04:02 +00001345 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Dale Johannesen33c960f2009-02-04 20:06:27 +00001346 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001347
1348 return Result;
1349}
1350
Dan Gohman475871a2008-07-27 21:46:04 +00001351SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001352 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001353 assert(Subtarget->isTargetELF() &&
1354 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001355 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001357 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001358 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1359 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001360 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001361 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001362 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001364 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001365 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001366}
1367
Bob Wilsona599bff2009-08-04 00:36:16 +00001368static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001369 unsigned NumVecs) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001370 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001371 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001372
Bob Wilson31fb12f2009-08-26 17:39:53 +00001373 // No expansion needed for 64-bit vectors.
1374 if (VT.is64BitVector())
1375 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001376
Bob Wilson31fb12f2009-08-26 17:39:53 +00001377 // FIXME: We need to expand VLD3 and VLD4 of 128-bit vectors into separate
1378 // operations to load the even and odd registers.
1379 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001380}
1381
Bob Wilsonb36ec862009-08-06 18:47:44 +00001382static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001383 unsigned NumVecs) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001384 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001385 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001386
Bob Wilson31fb12f2009-08-26 17:39:53 +00001387 // No expansion needed for 64-bit vectors.
1388 if (VT.is64BitVector())
1389 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001390
Bob Wilson31fb12f2009-08-26 17:39:53 +00001391 // FIXME: We need to expand VST3 and VST4 of 128-bit vectors into separate
1392 // operations to store the even and odd registers.
1393 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001394}
1395
Bob Wilson243fcc52009-09-01 04:26:28 +00001396static SDValue LowerNeonVLDLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1397 unsigned NumVecs) {
1398 SDNode *Node = Op.getNode();
1399 EVT VT = Node->getValueType(0);
1400
1401 if (!VT.is64BitVector())
1402 return SDValue(); // unimplemented
1403
1404 // Change the lane number operand to be a TargetConstant; otherwise it
1405 // will be legalized into a register.
1406 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1407 if (!Lane) {
1408 assert(false && "vld lane number must be a constant");
1409 return SDValue();
1410 }
1411 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1412 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1413 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1414}
1415
Bob Wilson8a3198b2009-09-01 18:51:56 +00001416static SDValue LowerNeonVSTLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1417 unsigned NumVecs) {
1418 SDNode *Node = Op.getNode();
1419 EVT VT = Node->getOperand(3).getValueType();
1420
1421 if (!VT.is64BitVector())
1422 return SDValue(); // unimplemented
1423
1424 // Change the lane number operand to be a TargetConstant; otherwise it
1425 // will be legalized into a register.
1426 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1427 if (!Lane) {
1428 assert(false && "vst lane number must be a constant");
1429 return SDValue();
1430 }
1431 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1432 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1433 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1434}
1435
Bob Wilsona599bff2009-08-04 00:36:16 +00001436SDValue
1437ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1438 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1439 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001440 case Intrinsic::arm_neon_vld3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001441 return LowerNeonVLDIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001442 case Intrinsic::arm_neon_vld4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001443 return LowerNeonVLDIntrinsic(Op, DAG, 4);
Bob Wilson243fcc52009-09-01 04:26:28 +00001444 case Intrinsic::arm_neon_vld2lane:
1445 return LowerNeonVLDLaneIntrinsic(Op, DAG, 2);
1446 case Intrinsic::arm_neon_vld3lane:
1447 return LowerNeonVLDLaneIntrinsic(Op, DAG, 3);
1448 case Intrinsic::arm_neon_vld4lane:
1449 return LowerNeonVLDLaneIntrinsic(Op, DAG, 4);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001450 case Intrinsic::arm_neon_vst3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001451 return LowerNeonVSTIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001452 case Intrinsic::arm_neon_vst4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001453 return LowerNeonVSTIntrinsic(Op, DAG, 4);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001454 case Intrinsic::arm_neon_vst2lane:
1455 return LowerNeonVSTLaneIntrinsic(Op, DAG, 2);
1456 case Intrinsic::arm_neon_vst3lane:
1457 return LowerNeonVSTLaneIntrinsic(Op, DAG, 3);
1458 case Intrinsic::arm_neon_vst4lane:
1459 return LowerNeonVSTLaneIntrinsic(Op, DAG, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001460 default: return SDValue(); // Don't custom lower most intrinsics.
1461 }
1462}
1463
Jim Grosbach0e0da732009-05-12 23:59:14 +00001464SDValue
1465ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001466 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001467 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001468 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001469 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001470 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001471 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001472 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1473 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001474 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 EVT PtrVT = getPointerTy();
1477 DebugLoc dl = Op.getDebugLoc();
1478 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1479 SDValue CPAddr;
1480 unsigned PCAdj = (RelocM != Reloc::PIC_)
1481 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001482 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001483 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1484 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001485 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001487 SDValue Result =
1488 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1489 SDValue Chain = Result.getValue(1);
1490
1491 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001493 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1494 }
1495 return Result;
1496 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001497 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001499 }
1500}
1501
Dan Gohman475871a2008-07-27 21:46:04 +00001502static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001503 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001504 // vastart just stores the address of the VarArgsFrameIndex slot into the
1505 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001506 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001509 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001514ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1515 SDNode *Node = Op.getNode();
1516 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001518 SDValue Chain = Op.getOperand(0);
1519 SDValue Size = Op.getOperand(1);
1520 SDValue Align = Op.getOperand(2);
1521
1522 // Chain the dynamic stack allocation so that it doesn't modify the stack
1523 // pointer when other instructions are using the stack.
1524 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1525
1526 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1527 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1528 if (AlignVal > StackAlign)
1529 // Do this now since selection pass cannot introduce new target
1530 // independent node.
1531 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1532
1533 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1534 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1535 // do even more horrible hack later.
1536 MachineFunction &MF = DAG.getMachineFunction();
1537 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1538 if (AFI->isThumb1OnlyFunction()) {
1539 bool Negate = true;
1540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1541 if (C) {
1542 uint32_t Val = C->getZExtValue();
1543 if (Val <= 508 && ((Val & 3) == 0))
1544 Negate = false;
1545 }
1546 if (Negate)
1547 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1548 }
1549
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001551 SDValue Ops1[] = { Chain, Size, Align };
1552 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1553 Chain = Res.getValue(1);
1554 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1555 DAG.getIntPtrConstant(0, true), SDValue());
1556 SDValue Ops2[] = { Res, Chain };
1557 return DAG.getMergeValues(Ops2, 2, dl);
1558}
1559
1560SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001561ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1562 SDValue &Root, SelectionDAG &DAG,
1563 DebugLoc dl) {
1564 MachineFunction &MF = DAG.getMachineFunction();
1565 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1566
1567 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001568 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001569 RC = ARM::tGPRRegisterClass;
1570 else
1571 RC = ARM::GPRRegisterClass;
1572
1573 // Transform the arguments stored in physical registers into virtual ones.
1574 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001576
1577 SDValue ArgValue2;
1578 if (NextVA.isMemLoc()) {
1579 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1580 MachineFrameInfo *MFI = MF.getFrameInfo();
1581 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1582
1583 // Create load node to retrieve arguments from the stack.
1584 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 } else {
1587 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 }
1590
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001592}
1593
1594SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001596 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 const SmallVectorImpl<ISD::InputArg>
1598 &Ins,
1599 DebugLoc dl, SelectionDAG &DAG,
1600 SmallVectorImpl<SDValue> &InVals) {
1601
Bob Wilson1f595bb2009-04-17 19:07:39 +00001602 MachineFunction &MF = DAG.getMachineFunction();
1603 MachineFrameInfo *MFI = MF.getFrameInfo();
1604
Bob Wilson1f595bb2009-04-17 19:07:39 +00001605 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1606
1607 // Assign locations to all of the incoming arguments.
1608 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1610 *DAG.getContext());
1611 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001612 CCAssignFnForNode(CallConv, /* Return*/ false,
1613 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001614
1615 SmallVector<SDValue, 16> ArgValues;
1616
1617 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1618 CCValAssign &VA = ArgLocs[i];
1619
Bob Wilsondee46d72009-04-17 20:35:10 +00001620 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001621 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001625 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001626 // f64 and vector types are split up into multiple registers or
1627 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001631 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001633 VA = ArgLocs[++i]; // skip ahead to next loc
1634 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1637 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001638 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001640 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1641 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643
Bob Wilson5bafff32009-06-22 23:27:02 +00001644 } else {
1645 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001646
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001652 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001654 RC = (AFI->isThumb1OnlyFunction() ?
1655 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001657 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001658
1659 // Transform the arguments in physical registers into virtual ones.
1660 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001661 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662 }
1663
1664 // If this is an 8 or 16-bit value, it is really passed promoted
1665 // to 32 bits. Insert an assert[sz]ext to capture this, then
1666 // truncate to the right size.
1667 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001668 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001669 case CCValAssign::Full: break;
1670 case CCValAssign::BCvt:
1671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 break;
1673 case CCValAssign::SExt:
1674 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1675 DAG.getValueType(VA.getValVT()));
1676 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1677 break;
1678 case CCValAssign::ZExt:
1679 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1680 DAG.getValueType(VA.getValVT()));
1681 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1682 break;
1683 }
1684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686
1687 } else { // VA.isRegLoc()
1688
1689 // sanity check
1690 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001692
1693 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1694 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1695
Bob Wilsondee46d72009-04-17 20:35:10 +00001696 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001697 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 }
1700 }
1701
1702 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001703 if (isVarArg) {
1704 static const unsigned GPRArgRegs[] = {
1705 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1706 };
1707
Bob Wilsondee46d72009-04-17 20:35:10 +00001708 unsigned NumGPRs = CCInfo.getFirstUnallocated
1709 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001710
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001711 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1712 unsigned VARegSize = (4 - NumGPRs) * 4;
1713 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001715 if (VARegSaveSize) {
1716 // If this function is vararg, store any remaining integer argument regs
1717 // to their spots on the stack so that they may be loaded by deferencing
1718 // the result of va_next.
1719 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001720 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001721 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1722 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001726 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001727 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001728 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001730 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001731 RC = ARM::GPRRegisterClass;
1732
Bob Wilson998e1252009-04-20 18:36:57 +00001733 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001736 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001737 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001738 DAG.getConstant(4, getPointerTy()));
1739 }
1740 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001743 } else
1744 // This will point to the next argument passed via stack.
1745 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1746 }
1747
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001749}
1750
1751/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001752static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001753 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001754 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001755 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001756 // Maybe this has already been legalized into the constant pool?
1757 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001758 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001759 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1760 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001761 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001762 }
1763 }
1764 return false;
1765}
1766
David Goodwinf1daf7d2009-07-08 23:10:31 +00001767static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1768 return ( isThumb1Only && (C & ~255U) == 0) ||
1769 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001770}
1771
1772/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1773/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001774static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001775 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001776 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001777 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001778 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001779 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001780 // Constant does not fit, try adjusting it by one?
1781 switch (CC) {
1782 default: break;
1783 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001784 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001785 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001786 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001788 }
1789 break;
1790 case ISD::SETULT:
1791 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001792 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001793 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 }
1796 break;
1797 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001798 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001799 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001800 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001802 }
1803 break;
1804 case ISD::SETULE:
1805 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001806 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001807 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001809 }
1810 break;
1811 }
1812 }
1813 }
1814
1815 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001816 ARMISD::NodeType CompareType;
1817 switch (CondCode) {
1818 default:
1819 CompareType = ARMISD::CMP;
1820 break;
1821 case ARMCC::EQ:
1822 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001823 // Uses only Z Flag
1824 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001825 break;
1826 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1828 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001829}
1830
1831/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001832static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001833 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001835 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001837 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1839 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001840}
1841
Dan Gohman475871a2008-07-27 21:46:04 +00001842static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001843 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SDValue LHS = Op.getOperand(0);
1846 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001847 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue TrueVal = Op.getOperand(2);
1849 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001850 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001851
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001855 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001856 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001857 }
1858
1859 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001860 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001861
Owen Anderson825b72b2009-08-11 20:47:22 +00001862 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1863 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001864 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1865 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001866 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001867 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001869 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001870 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001871 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001872 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001873 }
1874 return Result;
1875}
1876
Dan Gohman475871a2008-07-27 21:46:04 +00001877static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001878 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001879 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001880 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue LHS = Op.getOperand(2);
1882 SDValue RHS = Op.getOperand(3);
1883 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001884 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001885
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001889 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001891 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001892 }
1893
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001895 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001896 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001897
Dale Johannesende064702009-02-06 21:50:26 +00001898 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1900 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1901 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001903 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001904 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001907 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001908 }
1909 return Res;
1910}
1911
Dan Gohman475871a2008-07-27 21:46:04 +00001912SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1913 SDValue Chain = Op.getOperand(0);
1914 SDValue Table = Op.getOperand(1);
1915 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001916 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001917
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001919 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1920 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001921 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001924 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1925 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001926 if (Subtarget->isThumb2()) {
1927 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1928 // which does another jump to the destination. This also makes it easier
1929 // to translate it to TBB / TBH later.
1930 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001932 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001933 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001934 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001936 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001937 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001939 } else {
1940 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1941 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001943 }
Evan Chenga8e29892007-01-19 07:51:42 +00001944}
1945
Dan Gohman475871a2008-07-27 21:46:04 +00001946static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001947 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001948 unsigned Opc =
1949 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1951 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001952}
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001955 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001956 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001957 unsigned Opc =
1958 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1959
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001961 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001962}
1963
Dan Gohman475871a2008-07-27 21:46:04 +00001964static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001965 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SDValue Tmp0 = Op.getOperand(0);
1967 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001968 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT VT = Op.getValueType();
1970 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001971 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1972 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1974 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001975 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001976}
1977
Jim Grosbach0e0da732009-05-12 23:59:14 +00001978SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1979 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1980 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001982 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1983 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001984 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001985 ? ARM::R7 : ARM::R11;
1986 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1987 while (Depth--)
1988 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1989 return FrameAddr;
1990}
1991
Dan Gohman475871a2008-07-27 21:46:04 +00001992SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001993ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue Chain,
1995 SDValue Dst, SDValue Src,
1996 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001997 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001998 const Value *DstSV, uint64_t DstSVOff,
1999 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002000 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002001 // This requires 4-byte alignment.
2002 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002003 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002004 // This requires the copy size to be a constant, preferrably
2005 // within a subtarget-specific limit.
2006 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2007 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002008 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002009 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002010 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002011 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002012
2013 unsigned BytesLeft = SizeVal & 3;
2014 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002015 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002017 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002018 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002019 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SDValue TFOps[MAX_LOADS_IN_LDM];
2021 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002022 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002023
Evan Cheng4102eb52007-10-22 22:11:27 +00002024 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2025 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002026 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002027 while (EmittedNumMemOps < NumMemOps) {
2028 for (i = 0;
2029 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002030 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2032 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002033 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002034 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002035 SrcOff += VTSize;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002038
Evan Cheng4102eb52007-10-22 22:11:27 +00002039 for (i = 0;
2040 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002041 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2043 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002044 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002045 DstOff += VTSize;
2046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002048
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002049 EmittedNumMemOps += i;
2050 }
2051
Bob Wilson2dc4f542009-03-20 22:42:55 +00002052 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002053 return Chain;
2054
2055 // Issue loads / stores for the trailing (1 - 3) bytes.
2056 unsigned BytesLeftSave = BytesLeft;
2057 i = 0;
2058 while (BytesLeft) {
2059 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002061 VTSize = 2;
2062 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002064 VTSize = 1;
2065 }
2066
Dale Johannesen0f502f62009-02-03 22:26:09 +00002067 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2069 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002070 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002071 TFOps[i] = Loads[i].getValue(1);
2072 ++i;
2073 SrcOff += VTSize;
2074 BytesLeft -= VTSize;
2075 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002077
2078 i = 0;
2079 BytesLeft = BytesLeftSave;
2080 while (BytesLeft) {
2081 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002083 VTSize = 2;
2084 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002086 VTSize = 1;
2087 }
2088
Dale Johannesen0f502f62009-02-03 22:26:09 +00002089 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2091 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002092 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002093 ++i;
2094 DstOff += VTSize;
2095 BytesLeft -= VTSize;
2096 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002098}
2099
Duncan Sands1607f052008-12-01 11:39:25 +00002100static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002102 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002104 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2106 DAG.getConstant(0, MVT::i32));
2107 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2108 DAG.getConstant(1, MVT::i32));
2109 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002110 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002111
Evan Chengc7c77292008-11-04 19:57:48 +00002112 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002113 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002115
Chris Lattner27a6c732007-11-24 07:07:01 +00002116 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002118}
2119
Bob Wilson5bafff32009-06-22 23:27:02 +00002120/// getZeroVector - Returns a vector of specified type with all zero elements.
2121///
Owen Andersone50ed302009-08-10 22:56:29 +00002122static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002123 assert(VT.isVector() && "Expected a vector type");
2124
2125 // Zero vectors are used to represent vector negation and in those cases
2126 // will be implemented with the NEON VNEG instruction. However, VNEG does
2127 // not support i64 elements, so sometimes the zero vectors will need to be
2128 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002129 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 // to their dest type. This ensures they get CSE'd.
2131 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002132 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2133 SmallVector<SDValue, 8> Ops;
2134 MVT TVT;
2135
2136 if (VT.getSizeInBits() == 64) {
2137 Ops.assign(8, Cst); TVT = MVT::v8i8;
2138 } else {
2139 Ops.assign(16, Cst); TVT = MVT::v16i8;
2140 }
2141 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002142
2143 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2144}
2145
2146/// getOnesVector - Returns a vector of specified type with all bits set.
2147///
Owen Andersone50ed302009-08-10 22:56:29 +00002148static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 assert(VT.isVector() && "Expected a vector type");
2150
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002151 // Always build ones vectors as <16 x i32> or <8 x i32> bitcasted to their
2152 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002153 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002154 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2155 SmallVector<SDValue, 8> Ops;
2156 MVT TVT;
2157
2158 if (VT.getSizeInBits() == 64) {
2159 Ops.assign(8, Cst); TVT = MVT::v8i8;
2160 } else {
2161 Ops.assign(16, Cst); TVT = MVT::v16i8;
2162 }
2163 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002164
2165 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2166}
2167
2168static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2169 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002170 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002171 DebugLoc dl = N->getDebugLoc();
2172
2173 // Lower vector shifts on NEON to use VSHL.
2174 if (VT.isVector()) {
2175 assert(ST->hasNEON() && "unexpected vector shift");
2176
2177 // Left shifts translate directly to the vshiftu intrinsic.
2178 if (N->getOpcode() == ISD::SHL)
2179 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002181 N->getOperand(0), N->getOperand(1));
2182
2183 assert((N->getOpcode() == ISD::SRA ||
2184 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2185
2186 // NEON uses the same intrinsics for both left and right shifts. For
2187 // right shifts, the shift amounts are negative, so negate the vector of
2188 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002189 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002190 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2191 getZeroVector(ShiftVT, DAG, dl),
2192 N->getOperand(1));
2193 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2194 Intrinsic::arm_neon_vshifts :
2195 Intrinsic::arm_neon_vshiftu);
2196 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002197 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002198 N->getOperand(0), NegatedCount);
2199 }
2200
Eli Friedmance392eb2009-08-22 03:13:10 +00002201 // We can get here for a node like i32 = ISD::SHL i32, i64
2202 if (VT != MVT::i64)
2203 return SDValue();
2204
2205 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002206 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002207
Chris Lattner27a6c732007-11-24 07:07:01 +00002208 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2209 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002210 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002211 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002212
Chris Lattner27a6c732007-11-24 07:07:01 +00002213 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002214 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002215
Chris Lattner27a6c732007-11-24 07:07:01 +00002216 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002217 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2218 DAG.getConstant(0, MVT::i32));
2219 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2220 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002221
Chris Lattner27a6c732007-11-24 07:07:01 +00002222 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2223 // captures the result into a carry flag.
2224 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002226
Chris Lattner27a6c732007-11-24 07:07:01 +00002227 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002229
Chris Lattner27a6c732007-11-24 07:07:01 +00002230 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002232}
2233
Bob Wilson5bafff32009-06-22 23:27:02 +00002234static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2235 SDValue TmpOp0, TmpOp1;
2236 bool Invert = false;
2237 bool Swap = false;
2238 unsigned Opc = 0;
2239
2240 SDValue Op0 = Op.getOperand(0);
2241 SDValue Op1 = Op.getOperand(1);
2242 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002243 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002244 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2245 DebugLoc dl = Op.getDebugLoc();
2246
2247 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2248 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002249 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002250 case ISD::SETUNE:
2251 case ISD::SETNE: Invert = true; // Fallthrough
2252 case ISD::SETOEQ:
2253 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2254 case ISD::SETOLT:
2255 case ISD::SETLT: Swap = true; // Fallthrough
2256 case ISD::SETOGT:
2257 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2258 case ISD::SETOLE:
2259 case ISD::SETLE: Swap = true; // Fallthrough
2260 case ISD::SETOGE:
2261 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2262 case ISD::SETUGE: Swap = true; // Fallthrough
2263 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2264 case ISD::SETUGT: Swap = true; // Fallthrough
2265 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2266 case ISD::SETUEQ: Invert = true; // Fallthrough
2267 case ISD::SETONE:
2268 // Expand this to (OLT | OGT).
2269 TmpOp0 = Op0;
2270 TmpOp1 = Op1;
2271 Opc = ISD::OR;
2272 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2273 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2274 break;
2275 case ISD::SETUO: Invert = true; // Fallthrough
2276 case ISD::SETO:
2277 // Expand this to (OLT | OGE).
2278 TmpOp0 = Op0;
2279 TmpOp1 = Op1;
2280 Opc = ISD::OR;
2281 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2282 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2283 break;
2284 }
2285 } else {
2286 // Integer comparisons.
2287 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002288 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289 case ISD::SETNE: Invert = true;
2290 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2291 case ISD::SETLT: Swap = true;
2292 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2293 case ISD::SETLE: Swap = true;
2294 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2295 case ISD::SETULT: Swap = true;
2296 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2297 case ISD::SETULE: Swap = true;
2298 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2299 }
2300
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002301 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002302 if (Opc == ARMISD::VCEQ) {
2303
2304 SDValue AndOp;
2305 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2306 AndOp = Op0;
2307 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2308 AndOp = Op1;
2309
2310 // Ignore bitconvert.
2311 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2312 AndOp = AndOp.getOperand(0);
2313
2314 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2315 Opc = ARMISD::VTST;
2316 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2317 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2318 Invert = !Invert;
2319 }
2320 }
2321 }
2322
2323 if (Swap)
2324 std::swap(Op0, Op1);
2325
2326 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2327
2328 if (Invert)
2329 Result = DAG.getNOT(dl, Result, VT);
2330
2331 return Result;
2332}
2333
2334/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2335/// VMOV instruction, and if so, return the constant being splatted.
2336static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2337 unsigned SplatBitSize, SelectionDAG &DAG) {
2338 switch (SplatBitSize) {
2339 case 8:
2340 // Any 1-byte value is OK.
2341 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002343
2344 case 16:
2345 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2346 if ((SplatBits & ~0xff) == 0 ||
2347 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002348 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002349 break;
2350
2351 case 32:
2352 // NEON's 32-bit VMOV supports splat values where:
2353 // * only one byte is nonzero, or
2354 // * the least significant byte is 0xff and the second byte is nonzero, or
2355 // * the least significant 2 bytes are 0xff and the third is nonzero.
2356 if ((SplatBits & ~0xff) == 0 ||
2357 (SplatBits & ~0xff00) == 0 ||
2358 (SplatBits & ~0xff0000) == 0 ||
2359 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002361
2362 if ((SplatBits & ~0xffff) == 0 &&
2363 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002365
2366 if ((SplatBits & ~0xffffff) == 0 &&
2367 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002369
2370 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2371 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2372 // VMOV.I32. A (very) minor optimization would be to replicate the value
2373 // and fall through here to test for a valid 64-bit splat. But, then the
2374 // caller would also need to check and handle the change in size.
2375 break;
2376
2377 case 64: {
2378 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2379 uint64_t BitMask = 0xff;
2380 uint64_t Val = 0;
2381 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2382 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2383 Val |= BitMask;
2384 else if ((SplatBits & BitMask) != 0)
2385 return SDValue();
2386 BitMask <<= 8;
2387 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 }
2390
2391 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002392 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002393 break;
2394 }
2395
2396 return SDValue();
2397}
2398
2399/// getVMOVImm - If this is a build_vector of constants which can be
2400/// formed by using a VMOV instruction of the specified element size,
2401/// return the constant being splatted. The ByteSize field indicates the
2402/// number of bytes of each element [1248].
2403SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2404 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2405 APInt SplatBits, SplatUndef;
2406 unsigned SplatBitSize;
2407 bool HasAnyUndefs;
2408 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2409 HasAnyUndefs, ByteSize * 8))
2410 return SDValue();
2411
2412 if (SplatBitSize > ByteSize * 8)
2413 return SDValue();
2414
2415 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2416 SplatBitSize, DAG);
2417}
2418
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002419static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2420 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002421 unsigned NumElts = VT.getVectorNumElements();
2422 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002423 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002424
2425 // If this is a VEXT shuffle, the immediate value is the index of the first
2426 // element. The other shuffle indices must be the successive elements after
2427 // the first one.
2428 unsigned ExpectedElt = Imm;
2429 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002430 // Increment the expected index. If it wraps around, it may still be
2431 // a VEXT but the source vectors must be swapped.
2432 ExpectedElt += 1;
2433 if (ExpectedElt == NumElts * 2) {
2434 ExpectedElt = 0;
2435 ReverseVEXT = true;
2436 }
2437
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002438 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002439 return false;
2440 }
2441
2442 // Adjust the index value if the source operands will be swapped.
2443 if (ReverseVEXT)
2444 Imm -= NumElts;
2445
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002446 return true;
2447}
2448
Bob Wilson8bb9e482009-07-26 00:39:34 +00002449/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2450/// instruction with the specified blocksize. (The order of the elements
2451/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002452static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2453 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002454 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2455 "Only possible block sizes for VREV are: 16, 32, 64");
2456
Bob Wilson8bb9e482009-07-26 00:39:34 +00002457 unsigned NumElts = VT.getVectorNumElements();
2458 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002459 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002460
2461 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2462 return false;
2463
2464 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002465 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002466 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2467 return false;
2468 }
2469
2470 return true;
2471}
2472
Bob Wilsonc692cb72009-08-21 20:54:19 +00002473static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2474 unsigned &WhichResult) {
2475 unsigned NumElts = VT.getVectorNumElements();
2476 WhichResult = (M[0] == 0 ? 0 : 1);
2477 for (unsigned i = 0; i < NumElts; i += 2) {
2478 if ((unsigned) M[i] != i + WhichResult ||
2479 (unsigned) M[i+1] != i + NumElts + WhichResult)
2480 return false;
2481 }
2482 return true;
2483}
2484
2485static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2486 unsigned &WhichResult) {
2487 unsigned NumElts = VT.getVectorNumElements();
2488 WhichResult = (M[0] == 0 ? 0 : 1);
2489 for (unsigned i = 0; i != NumElts; ++i) {
2490 if ((unsigned) M[i] != 2 * i + WhichResult)
2491 return false;
2492 }
2493
2494 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2495 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2496 return false;
2497
2498 return true;
2499}
2500
2501static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2502 unsigned &WhichResult) {
2503 unsigned NumElts = VT.getVectorNumElements();
2504 WhichResult = (M[0] == 0 ? 0 : 1);
2505 unsigned Idx = WhichResult * NumElts / 2;
2506 for (unsigned i = 0; i != NumElts; i += 2) {
2507 if ((unsigned) M[i] != Idx ||
2508 (unsigned) M[i+1] != Idx + NumElts)
2509 return false;
2510 Idx += 1;
2511 }
2512
2513 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2514 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2515 return false;
2516
2517 return true;
2518}
2519
Owen Andersone50ed302009-08-10 22:56:29 +00002520static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002522 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 if (ConstVal->isNullValue())
2524 return getZeroVector(VT, DAG, dl);
2525 if (ConstVal->isAllOnesValue())
2526 return getOnesVector(VT, DAG, dl);
2527
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 if (VT.is64BitVector()) {
2530 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 case 8: CanonicalVT = MVT::v8i8; break;
2532 case 16: CanonicalVT = MVT::v4i16; break;
2533 case 32: CanonicalVT = MVT::v2i32; break;
2534 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002535 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002536 }
2537 } else {
2538 assert(VT.is128BitVector() && "unknown splat vector size");
2539 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 case 8: CanonicalVT = MVT::v16i8; break;
2541 case 16: CanonicalVT = MVT::v8i16; break;
2542 case 32: CanonicalVT = MVT::v4i32; break;
2543 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002544 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545 }
2546 }
2547
2548 // Build a canonical splat for this value.
2549 SmallVector<SDValue, 8> Ops;
2550 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2551 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2552 Ops.size());
2553 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2554}
2555
2556// If this is a case we can't handle, return null and let the default
2557// expansion code take care of it.
2558static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002559 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002560 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563 APInt SplatBits, SplatUndef;
2564 unsigned SplatBitSize;
2565 bool HasAnyUndefs;
2566 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002567 if (SplatBitSize <= 64) {
2568 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2569 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2570 if (Val.getNode())
2571 return BuildSplat(Val, VT, DAG, dl);
2572 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002573 }
2574
2575 // If there are only 2 elements in a 128-bit vector, insert them into an
2576 // undef vector. This handles the common case for 128-bit vector argument
2577 // passing, where the insertions should be translated to subreg accesses
2578 // with no real instructions.
2579 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2580 SDValue Val = DAG.getUNDEF(VT);
2581 SDValue Op0 = Op.getOperand(0);
2582 SDValue Op1 = Op.getOperand(1);
2583 if (Op0.getOpcode() != ISD::UNDEF)
2584 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2585 DAG.getIntPtrConstant(0));
2586 if (Op1.getOpcode() != ISD::UNDEF)
2587 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2588 DAG.getIntPtrConstant(1));
2589 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002590 }
2591
2592 return SDValue();
2593}
2594
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002595/// isShuffleMaskLegal - Targets can use this to indicate that they only
2596/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2597/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2598/// are assumed to be legal.
2599bool
2600ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2601 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002602 if (VT.getVectorNumElements() == 4 &&
2603 (VT.is128BitVector() || VT.is64BitVector())) {
2604 unsigned PFIndexes[4];
2605 for (unsigned i = 0; i != 4; ++i) {
2606 if (M[i] < 0)
2607 PFIndexes[i] = 8;
2608 else
2609 PFIndexes[i] = M[i];
2610 }
2611
2612 // Compute the index in the perfect shuffle table.
2613 unsigned PFTableIndex =
2614 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2615 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2616 unsigned Cost = (PFEntry >> 30);
2617
2618 if (Cost <= 4)
2619 return true;
2620 }
2621
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002622 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002623 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002624
2625 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2626 isVREVMask(M, VT, 64) ||
2627 isVREVMask(M, VT, 32) ||
2628 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002629 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2630 isVTRNMask(M, VT, WhichResult) ||
2631 isVUZPMask(M, VT, WhichResult) ||
2632 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002633}
2634
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002635/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2636/// the specified operations to build the shuffle.
2637static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2638 SDValue RHS, SelectionDAG &DAG,
2639 DebugLoc dl) {
2640 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2641 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2642 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2643
2644 enum {
2645 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2646 OP_VREV,
2647 OP_VDUP0,
2648 OP_VDUP1,
2649 OP_VDUP2,
2650 OP_VDUP3,
2651 OP_VEXT1,
2652 OP_VEXT2,
2653 OP_VEXT3,
2654 OP_VUZPL, // VUZP, left result
2655 OP_VUZPR, // VUZP, right result
2656 OP_VZIPL, // VZIP, left result
2657 OP_VZIPR, // VZIP, right result
2658 OP_VTRNL, // VTRN, left result
2659 OP_VTRNR // VTRN, right result
2660 };
2661
2662 if (OpNum == OP_COPY) {
2663 if (LHSID == (1*9+2)*9+3) return LHS;
2664 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2665 return RHS;
2666 }
2667
2668 SDValue OpLHS, OpRHS;
2669 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2670 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2671 EVT VT = OpLHS.getValueType();
2672
2673 switch (OpNum) {
2674 default: llvm_unreachable("Unknown shuffle opcode!");
2675 case OP_VREV:
2676 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2677 case OP_VDUP0:
2678 case OP_VDUP1:
2679 case OP_VDUP2:
2680 case OP_VDUP3:
2681 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002682 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002683 case OP_VEXT1:
2684 case OP_VEXT2:
2685 case OP_VEXT3:
2686 return DAG.getNode(ARMISD::VEXT, dl, VT,
2687 OpLHS, OpRHS,
2688 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2689 case OP_VUZPL:
2690 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002691 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002692 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2693 case OP_VZIPL:
2694 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002695 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002696 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2697 case OP_VTRNL:
2698 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002699 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2700 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002701 }
2702}
2703
Bob Wilson5bafff32009-06-22 23:27:02 +00002704static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002705 SDValue V1 = Op.getOperand(0);
2706 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002707 DebugLoc dl = Op.getDebugLoc();
2708 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002709 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002710 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002711
Bob Wilson28865062009-08-13 02:13:04 +00002712 // Convert shuffles that are directly supported on NEON to target-specific
2713 // DAG nodes, instead of keeping them as shuffles and matching them again
2714 // during code selection. This is more efficient and avoids the possibility
2715 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002716 // FIXME: floating-point vectors should be canonicalized to integer vectors
2717 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002718 SVN->getMask(ShuffleMask);
2719
2720 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002721 int Lane = SVN->getSplatIndex();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002722 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2723 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002724 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002725 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002726 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002727 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002728
2729 bool ReverseVEXT;
2730 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002731 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002732 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002733 std::swap(V1, V2);
2734 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002735 DAG.getConstant(Imm, MVT::i32));
2736 }
2737
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002738 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002739 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002740 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002741 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002742 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002743 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2744
Bob Wilsonc692cb72009-08-21 20:54:19 +00002745 // Check for Neon shuffles that modify both input vectors in place.
2746 // If both results are used, i.e., if there are two shuffles with the same
2747 // source operands and with masks corresponding to both results of one of
2748 // these operations, DAG memoization will ensure that a single node is
2749 // used for both shuffles.
2750 unsigned WhichResult;
2751 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2752 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2753 V1, V2).getValue(WhichResult);
2754 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2755 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2756 V1, V2).getValue(WhichResult);
2757 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2758 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2759 V1, V2).getValue(WhichResult);
2760
2761 // If the shuffle is not directly supported and it has 4 elements, use
2762 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002763 if (VT.getVectorNumElements() == 4 &&
2764 (VT.is128BitVector() || VT.is64BitVector())) {
2765 unsigned PFIndexes[4];
2766 for (unsigned i = 0; i != 4; ++i) {
2767 if (ShuffleMask[i] < 0)
2768 PFIndexes[i] = 8;
2769 else
2770 PFIndexes[i] = ShuffleMask[i];
2771 }
2772
2773 // Compute the index in the perfect shuffle table.
2774 unsigned PFTableIndex =
2775 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2776
2777 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2778 unsigned Cost = (PFEntry >> 30);
2779
2780 if (Cost <= 4)
2781 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2782 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002783
Bob Wilson22cac0d2009-08-14 05:16:33 +00002784 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002785}
2786
Bob Wilson5bafff32009-06-22 23:27:02 +00002787static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002789 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002790 SDValue Vec = Op.getOperand(0);
2791 SDValue Lane = Op.getOperand(1);
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002792
2793 // FIXME: This is invalid for 8 and 16-bit elements - the information about
2794 // sign / zero extension is lost!
Owen Anderson825b72b2009-08-11 20:47:22 +00002795 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2796 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002797
2798 if (VT.bitsLT(MVT::i32))
2799 Op = DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2800 else if (VT.bitsGT(MVT::i32))
2801 Op = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op);
2802
2803 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00002804}
2805
Bob Wilsona6d65862009-08-03 20:36:38 +00002806static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2807 // The only time a CONCAT_VECTORS operation can have legal types is when
2808 // two 64-bit vectors are concatenated to a 128-bit vector.
2809 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2810 "unexpected CONCAT_VECTORS");
2811 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002812 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002813 SDValue Op0 = Op.getOperand(0);
2814 SDValue Op1 = Op.getOperand(1);
2815 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002816 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2817 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002818 DAG.getIntPtrConstant(0));
2819 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002820 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2821 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002822 DAG.getIntPtrConstant(1));
2823 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002824}
2825
Dan Gohman475871a2008-07-27 21:46:04 +00002826SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002827 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002828 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002829 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002830 case ISD::GlobalAddress:
2831 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2832 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002833 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002834 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2835 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2836 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002837 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002838 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2839 case ISD::SINT_TO_FP:
2840 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2841 case ISD::FP_TO_SINT:
2842 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2843 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002844 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002845 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002846 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002847 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002848 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002849 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002850 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002852 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2854 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2855 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2856 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002857 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002858 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002859 }
Dan Gohman475871a2008-07-27 21:46:04 +00002860 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002861}
2862
Duncan Sands1607f052008-12-01 11:39:25 +00002863/// ReplaceNodeResults - Replace the results of node with an illegal result
2864/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002865void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2866 SmallVectorImpl<SDValue>&Results,
2867 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002868 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002869 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002870 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002871 return;
2872 case ISD::BIT_CONVERT:
2873 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2874 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002875 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002876 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002877 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002878 if (Res.getNode())
2879 Results.push_back(Res);
2880 return;
2881 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002882 }
2883}
Chris Lattner27a6c732007-11-24 07:07:01 +00002884
Evan Chenga8e29892007-01-19 07:51:42 +00002885//===----------------------------------------------------------------------===//
2886// ARM Scheduler Hooks
2887//===----------------------------------------------------------------------===//
2888
2889MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002890ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00002891 MachineBasicBlock *BB,
2892 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002893 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002894 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002895 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002896 default:
2897 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002898 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002899 // To "insert" a SELECT_CC instruction, we actually have to insert the
2900 // diamond control-flow pattern. The incoming instruction knows the
2901 // destination vreg to set, the condition code register to branch on, the
2902 // true/false values to select between, and a branch opcode to use.
2903 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002904 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002905 ++It;
2906
2907 // thisMBB:
2908 // ...
2909 // TrueVal = ...
2910 // cmpTY ccX, r1, r2
2911 // bCC copy1MBB
2912 // fallthrough --> copy0MBB
2913 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002914 MachineFunction *F = BB->getParent();
2915 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2916 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002917 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002918 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002919 F->insert(It, copy0MBB);
2920 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002921 // Update machine-CFG edges by first adding all successors of the current
2922 // block to the new block which will contain the Phi node for the select.
2923 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2924 e = BB->succ_end(); i != e; ++i)
2925 sinkMBB->addSuccessor(*i);
2926 // Next, remove all successors of the current block, and add the true
2927 // and fallthrough blocks as its successors.
2928 while(!BB->succ_empty())
2929 BB->removeSuccessor(BB->succ_begin());
2930 BB->addSuccessor(copy0MBB);
2931 BB->addSuccessor(sinkMBB);
2932
2933 // copy0MBB:
2934 // %FalseValue = ...
2935 // # fallthrough to sinkMBB
2936 BB = copy0MBB;
2937
2938 // Update machine-CFG edges
2939 BB->addSuccessor(sinkMBB);
2940
2941 // sinkMBB:
2942 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2943 // ...
2944 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002945 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002946 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2947 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2948
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002949 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002950 return BB;
2951 }
Evan Cheng86198642009-08-07 00:34:42 +00002952
2953 case ARM::tANDsp:
2954 case ARM::tADDspr_:
2955 case ARM::tSUBspi_:
2956 case ARM::t2SUBrSPi_:
2957 case ARM::t2SUBrSPi12_:
2958 case ARM::t2SUBrSPs_: {
2959 MachineFunction *MF = BB->getParent();
2960 unsigned DstReg = MI->getOperand(0).getReg();
2961 unsigned SrcReg = MI->getOperand(1).getReg();
2962 bool DstIsDead = MI->getOperand(0).isDead();
2963 bool SrcIsKill = MI->getOperand(1).isKill();
2964
2965 if (SrcReg != ARM::SP) {
2966 // Copy the source to SP from virtual register.
2967 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2968 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2969 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2970 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2971 .addReg(SrcReg, getKillRegState(SrcIsKill));
2972 }
2973
2974 unsigned OpOpc = 0;
2975 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2976 switch (MI->getOpcode()) {
2977 default:
2978 llvm_unreachable("Unexpected pseudo instruction!");
2979 case ARM::tANDsp:
2980 OpOpc = ARM::tAND;
2981 NeedPred = true;
2982 break;
2983 case ARM::tADDspr_:
2984 OpOpc = ARM::tADDspr;
2985 break;
2986 case ARM::tSUBspi_:
2987 OpOpc = ARM::tSUBspi;
2988 break;
2989 case ARM::t2SUBrSPi_:
2990 OpOpc = ARM::t2SUBrSPi;
2991 NeedPred = true; NeedCC = true;
2992 break;
2993 case ARM::t2SUBrSPi12_:
2994 OpOpc = ARM::t2SUBrSPi12;
2995 NeedPred = true;
2996 break;
2997 case ARM::t2SUBrSPs_:
2998 OpOpc = ARM::t2SUBrSPs;
2999 NeedPred = true; NeedCC = true; NeedOp3 = true;
3000 break;
3001 }
3002 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3003 if (OpOpc == ARM::tAND)
3004 AddDefaultT1CC(MIB);
3005 MIB.addReg(ARM::SP);
3006 MIB.addOperand(MI->getOperand(2));
3007 if (NeedOp3)
3008 MIB.addOperand(MI->getOperand(3));
3009 if (NeedPred)
3010 AddDefaultPred(MIB);
3011 if (NeedCC)
3012 AddDefaultCC(MIB);
3013
3014 // Copy the result from SP to virtual register.
3015 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3016 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3017 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3018 BuildMI(BB, dl, TII->get(CopyOpc))
3019 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3020 .addReg(ARM::SP);
3021 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3022 return BB;
3023 }
Evan Chenga8e29892007-01-19 07:51:42 +00003024 }
3025}
3026
3027//===----------------------------------------------------------------------===//
3028// ARM Optimization Hooks
3029//===----------------------------------------------------------------------===//
3030
Chris Lattnerd1980a52009-03-12 06:52:53 +00003031static
3032SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3033 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003034 SelectionDAG &DAG = DCI.DAG;
3035 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003036 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003037 unsigned Opc = N->getOpcode();
3038 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3039 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3040 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3041 ISD::CondCode CC = ISD::SETCC_INVALID;
3042
3043 if (isSlctCC) {
3044 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3045 } else {
3046 SDValue CCOp = Slct.getOperand(0);
3047 if (CCOp.getOpcode() == ISD::SETCC)
3048 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3049 }
3050
3051 bool DoXform = false;
3052 bool InvCC = false;
3053 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3054 "Bad input!");
3055
3056 if (LHS.getOpcode() == ISD::Constant &&
3057 cast<ConstantSDNode>(LHS)->isNullValue()) {
3058 DoXform = true;
3059 } else if (CC != ISD::SETCC_INVALID &&
3060 RHS.getOpcode() == ISD::Constant &&
3061 cast<ConstantSDNode>(RHS)->isNullValue()) {
3062 std::swap(LHS, RHS);
3063 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003064 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003065 Op0.getOperand(0).getValueType();
3066 bool isInt = OpVT.isInteger();
3067 CC = ISD::getSetCCInverse(CC, isInt);
3068
3069 if (!TLI.isCondCodeLegal(CC, OpVT))
3070 return SDValue(); // Inverse operator isn't legal.
3071
3072 DoXform = true;
3073 InvCC = true;
3074 }
3075
3076 if (DoXform) {
3077 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3078 if (isSlctCC)
3079 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3080 Slct.getOperand(0), Slct.getOperand(1), CC);
3081 SDValue CCOp = Slct.getOperand(0);
3082 if (InvCC)
3083 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3084 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3085 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3086 CCOp, OtherOp, Result);
3087 }
3088 return SDValue();
3089}
3090
3091/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3092static SDValue PerformADDCombine(SDNode *N,
3093 TargetLowering::DAGCombinerInfo &DCI) {
3094 // added by evan in r37685 with no testcase.
3095 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003096
Chris Lattnerd1980a52009-03-12 06:52:53 +00003097 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3098 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3099 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3100 if (Result.getNode()) return Result;
3101 }
3102 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3103 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3104 if (Result.getNode()) return Result;
3105 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003106
Chris Lattnerd1980a52009-03-12 06:52:53 +00003107 return SDValue();
3108}
3109
3110/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3111static SDValue PerformSUBCombine(SDNode *N,
3112 TargetLowering::DAGCombinerInfo &DCI) {
3113 // added by evan in r37685 with no testcase.
3114 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003115
Chris Lattnerd1980a52009-03-12 06:52:53 +00003116 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3117 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3118 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3119 if (Result.getNode()) return Result;
3120 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003121
Chris Lattnerd1980a52009-03-12 06:52:53 +00003122 return SDValue();
3123}
3124
3125
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003126/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003127static SDValue PerformFMRRDCombine(SDNode *N,
3128 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003129 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003130 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003131 if (InDouble.getOpcode() == ARMISD::FMDRR)
3132 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003133 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003134}
3135
Bob Wilson5bafff32009-06-22 23:27:02 +00003136/// getVShiftImm - Check if this is a valid build_vector for the immediate
3137/// operand of a vector shift operation, where all the elements of the
3138/// build_vector must have the same constant integer value.
3139static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3140 // Ignore bit_converts.
3141 while (Op.getOpcode() == ISD::BIT_CONVERT)
3142 Op = Op.getOperand(0);
3143 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3144 APInt SplatBits, SplatUndef;
3145 unsigned SplatBitSize;
3146 bool HasAnyUndefs;
3147 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3148 HasAnyUndefs, ElementBits) ||
3149 SplatBitSize > ElementBits)
3150 return false;
3151 Cnt = SplatBits.getSExtValue();
3152 return true;
3153}
3154
3155/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3156/// operand of a vector shift left operation. That value must be in the range:
3157/// 0 <= Value < ElementBits for a left shift; or
3158/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003159static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003160 assert(VT.isVector() && "vector shift count is not a vector type");
3161 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3162 if (! getVShiftImm(Op, ElementBits, Cnt))
3163 return false;
3164 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3165}
3166
3167/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3168/// operand of a vector shift right operation. For a shift opcode, the value
3169/// is positive, but for an intrinsic the value count must be negative. The
3170/// absolute value must be in the range:
3171/// 1 <= |Value| <= ElementBits for a right shift; or
3172/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003174 int64_t &Cnt) {
3175 assert(VT.isVector() && "vector shift count is not a vector type");
3176 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3177 if (! getVShiftImm(Op, ElementBits, Cnt))
3178 return false;
3179 if (isIntrinsic)
3180 Cnt = -Cnt;
3181 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3182}
3183
3184/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3185static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3186 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3187 switch (IntNo) {
3188 default:
3189 // Don't do anything for most intrinsics.
3190 break;
3191
3192 // Vector shifts: check for immediate versions and lower them.
3193 // Note: This is done during DAG combining instead of DAG legalizing because
3194 // the build_vectors for 64-bit vector element shift counts are generally
3195 // not legal, and it is hard to see their values after they get legalized to
3196 // loads from a constant pool.
3197 case Intrinsic::arm_neon_vshifts:
3198 case Intrinsic::arm_neon_vshiftu:
3199 case Intrinsic::arm_neon_vshiftls:
3200 case Intrinsic::arm_neon_vshiftlu:
3201 case Intrinsic::arm_neon_vshiftn:
3202 case Intrinsic::arm_neon_vrshifts:
3203 case Intrinsic::arm_neon_vrshiftu:
3204 case Intrinsic::arm_neon_vrshiftn:
3205 case Intrinsic::arm_neon_vqshifts:
3206 case Intrinsic::arm_neon_vqshiftu:
3207 case Intrinsic::arm_neon_vqshiftsu:
3208 case Intrinsic::arm_neon_vqshiftns:
3209 case Intrinsic::arm_neon_vqshiftnu:
3210 case Intrinsic::arm_neon_vqshiftnsu:
3211 case Intrinsic::arm_neon_vqrshiftns:
3212 case Intrinsic::arm_neon_vqrshiftnu:
3213 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003214 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003215 int64_t Cnt;
3216 unsigned VShiftOpc = 0;
3217
3218 switch (IntNo) {
3219 case Intrinsic::arm_neon_vshifts:
3220 case Intrinsic::arm_neon_vshiftu:
3221 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3222 VShiftOpc = ARMISD::VSHL;
3223 break;
3224 }
3225 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3226 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3227 ARMISD::VSHRs : ARMISD::VSHRu);
3228 break;
3229 }
3230 return SDValue();
3231
3232 case Intrinsic::arm_neon_vshiftls:
3233 case Intrinsic::arm_neon_vshiftlu:
3234 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3235 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003236 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003237
3238 case Intrinsic::arm_neon_vrshifts:
3239 case Intrinsic::arm_neon_vrshiftu:
3240 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3241 break;
3242 return SDValue();
3243
3244 case Intrinsic::arm_neon_vqshifts:
3245 case Intrinsic::arm_neon_vqshiftu:
3246 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3247 break;
3248 return SDValue();
3249
3250 case Intrinsic::arm_neon_vqshiftsu:
3251 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3252 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003253 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003254
3255 case Intrinsic::arm_neon_vshiftn:
3256 case Intrinsic::arm_neon_vrshiftn:
3257 case Intrinsic::arm_neon_vqshiftns:
3258 case Intrinsic::arm_neon_vqshiftnu:
3259 case Intrinsic::arm_neon_vqshiftnsu:
3260 case Intrinsic::arm_neon_vqrshiftns:
3261 case Intrinsic::arm_neon_vqrshiftnu:
3262 case Intrinsic::arm_neon_vqrshiftnsu:
3263 // Narrowing shifts require an immediate right shift.
3264 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3265 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003266 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003267
3268 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003269 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003270 }
3271
3272 switch (IntNo) {
3273 case Intrinsic::arm_neon_vshifts:
3274 case Intrinsic::arm_neon_vshiftu:
3275 // Opcode already set above.
3276 break;
3277 case Intrinsic::arm_neon_vshiftls:
3278 case Intrinsic::arm_neon_vshiftlu:
3279 if (Cnt == VT.getVectorElementType().getSizeInBits())
3280 VShiftOpc = ARMISD::VSHLLi;
3281 else
3282 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3283 ARMISD::VSHLLs : ARMISD::VSHLLu);
3284 break;
3285 case Intrinsic::arm_neon_vshiftn:
3286 VShiftOpc = ARMISD::VSHRN; break;
3287 case Intrinsic::arm_neon_vrshifts:
3288 VShiftOpc = ARMISD::VRSHRs; break;
3289 case Intrinsic::arm_neon_vrshiftu:
3290 VShiftOpc = ARMISD::VRSHRu; break;
3291 case Intrinsic::arm_neon_vrshiftn:
3292 VShiftOpc = ARMISD::VRSHRN; break;
3293 case Intrinsic::arm_neon_vqshifts:
3294 VShiftOpc = ARMISD::VQSHLs; break;
3295 case Intrinsic::arm_neon_vqshiftu:
3296 VShiftOpc = ARMISD::VQSHLu; break;
3297 case Intrinsic::arm_neon_vqshiftsu:
3298 VShiftOpc = ARMISD::VQSHLsu; break;
3299 case Intrinsic::arm_neon_vqshiftns:
3300 VShiftOpc = ARMISD::VQSHRNs; break;
3301 case Intrinsic::arm_neon_vqshiftnu:
3302 VShiftOpc = ARMISD::VQSHRNu; break;
3303 case Intrinsic::arm_neon_vqshiftnsu:
3304 VShiftOpc = ARMISD::VQSHRNsu; break;
3305 case Intrinsic::arm_neon_vqrshiftns:
3306 VShiftOpc = ARMISD::VQRSHRNs; break;
3307 case Intrinsic::arm_neon_vqrshiftnu:
3308 VShiftOpc = ARMISD::VQRSHRNu; break;
3309 case Intrinsic::arm_neon_vqrshiftnsu:
3310 VShiftOpc = ARMISD::VQRSHRNsu; break;
3311 }
3312
3313 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003315 }
3316
3317 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003318 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003319 int64_t Cnt;
3320 unsigned VShiftOpc = 0;
3321
3322 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3323 VShiftOpc = ARMISD::VSLI;
3324 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3325 VShiftOpc = ARMISD::VSRI;
3326 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003327 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003328 }
3329
3330 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3331 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003333 }
3334
3335 case Intrinsic::arm_neon_vqrshifts:
3336 case Intrinsic::arm_neon_vqrshiftu:
3337 // No immediate versions of these to check for.
3338 break;
3339 }
3340
3341 return SDValue();
3342}
3343
3344/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3345/// lowers them. As with the vector shift intrinsics, this is done during DAG
3346/// combining instead of DAG legalizing because the build_vectors for 64-bit
3347/// vector element shift counts are generally not legal, and it is hard to see
3348/// their values after they get legalized to loads from a constant pool.
3349static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3350 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003351 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003352
3353 // Nothing to be done for scalar shifts.
3354 if (! VT.isVector())
3355 return SDValue();
3356
3357 assert(ST->hasNEON() && "unexpected vector shift");
3358 int64_t Cnt;
3359
3360 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003361 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003362
3363 case ISD::SHL:
3364 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3365 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003367 break;
3368
3369 case ISD::SRA:
3370 case ISD::SRL:
3371 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3372 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3373 ARMISD::VSHRs : ARMISD::VSHRu);
3374 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003375 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003376 }
3377 }
3378 return SDValue();
3379}
3380
3381/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3382/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3383static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3384 const ARMSubtarget *ST) {
3385 SDValue N0 = N->getOperand(0);
3386
3387 // Check for sign- and zero-extensions of vector extract operations of 8-
3388 // and 16-bit vector elements. NEON supports these directly. They are
3389 // handled during DAG combining because type legalization will promote them
3390 // to 32-bit types and it is messy to recognize the operations after that.
3391 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3392 SDValue Vec = N0.getOperand(0);
3393 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003394 EVT VT = N->getValueType(0);
3395 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003396 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3397
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 if (VT == MVT::i32 &&
3399 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003400 TLI.isTypeLegal(Vec.getValueType())) {
3401
3402 unsigned Opc = 0;
3403 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003404 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003405 case ISD::SIGN_EXTEND:
3406 Opc = ARMISD::VGETLANEs;
3407 break;
3408 case ISD::ZERO_EXTEND:
3409 case ISD::ANY_EXTEND:
3410 Opc = ARMISD::VGETLANEu;
3411 break;
3412 }
3413 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3414 }
3415 }
3416
3417 return SDValue();
3418}
3419
Dan Gohman475871a2008-07-27 21:46:04 +00003420SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003421 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003422 switch (N->getOpcode()) {
3423 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003424 case ISD::ADD: return PerformADDCombine(N, DCI);
3425 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003426 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003427 case ISD::INTRINSIC_WO_CHAIN:
3428 return PerformIntrinsicCombine(N, DCI.DAG);
3429 case ISD::SHL:
3430 case ISD::SRA:
3431 case ISD::SRL:
3432 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3433 case ISD::SIGN_EXTEND:
3434 case ISD::ZERO_EXTEND:
3435 case ISD::ANY_EXTEND:
3436 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003437 }
Dan Gohman475871a2008-07-27 21:46:04 +00003438 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003439}
3440
Bill Wendlingaf566342009-08-15 21:21:19 +00003441bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3442 if (!Subtarget->hasV6Ops())
3443 // Pre-v6 does not support unaligned mem access.
3444 return false;
3445 else if (!Subtarget->hasV6Ops()) {
3446 // v6 may or may not support unaligned mem access.
3447 if (!Subtarget->isTargetDarwin())
3448 return false;
3449 }
3450
3451 switch (VT.getSimpleVT().SimpleTy) {
3452 default:
3453 return false;
3454 case MVT::i8:
3455 case MVT::i16:
3456 case MVT::i32:
3457 return true;
3458 // FIXME: VLD1 etc with standard alignment is legal.
3459 }
3460}
3461
Evan Chenge6c835f2009-08-14 20:09:37 +00003462static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3463 if (V < 0)
3464 return false;
3465
3466 unsigned Scale = 1;
3467 switch (VT.getSimpleVT().SimpleTy) {
3468 default: return false;
3469 case MVT::i1:
3470 case MVT::i8:
3471 // Scale == 1;
3472 break;
3473 case MVT::i16:
3474 // Scale == 2;
3475 Scale = 2;
3476 break;
3477 case MVT::i32:
3478 // Scale == 4;
3479 Scale = 4;
3480 break;
3481 }
3482
3483 if ((V & (Scale - 1)) != 0)
3484 return false;
3485 V /= Scale;
3486 return V == (V & ((1LL << 5) - 1));
3487}
3488
3489static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3490 const ARMSubtarget *Subtarget) {
3491 bool isNeg = false;
3492 if (V < 0) {
3493 isNeg = true;
3494 V = - V;
3495 }
3496
3497 switch (VT.getSimpleVT().SimpleTy) {
3498 default: return false;
3499 case MVT::i1:
3500 case MVT::i8:
3501 case MVT::i16:
3502 case MVT::i32:
3503 // + imm12 or - imm8
3504 if (isNeg)
3505 return V == (V & ((1LL << 8) - 1));
3506 return V == (V & ((1LL << 12) - 1));
3507 case MVT::f32:
3508 case MVT::f64:
3509 // Same as ARM mode. FIXME: NEON?
3510 if (!Subtarget->hasVFP2())
3511 return false;
3512 if ((V & 3) != 0)
3513 return false;
3514 V >>= 2;
3515 return V == (V & ((1LL << 8) - 1));
3516 }
3517}
3518
Evan Chengb01fad62007-03-12 23:30:29 +00003519/// isLegalAddressImmediate - Return true if the integer value can be used
3520/// as the offset of the target addressing mode for load / store of the
3521/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003522static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003523 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003524 if (V == 0)
3525 return true;
3526
Evan Cheng65011532009-03-09 19:15:00 +00003527 if (!VT.isSimple())
3528 return false;
3529
Evan Chenge6c835f2009-08-14 20:09:37 +00003530 if (Subtarget->isThumb1Only())
3531 return isLegalT1AddressImmediate(V, VT);
3532 else if (Subtarget->isThumb2())
3533 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003534
Evan Chenge6c835f2009-08-14 20:09:37 +00003535 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003536 if (V < 0)
3537 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003538 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003539 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003540 case MVT::i1:
3541 case MVT::i8:
3542 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003543 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003544 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003546 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003547 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 case MVT::f32:
3549 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003550 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003551 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003552 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003553 return false;
3554 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003555 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003556 }
Evan Chenga8e29892007-01-19 07:51:42 +00003557}
3558
Evan Chenge6c835f2009-08-14 20:09:37 +00003559bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3560 EVT VT) const {
3561 int Scale = AM.Scale;
3562 if (Scale < 0)
3563 return false;
3564
3565 switch (VT.getSimpleVT().SimpleTy) {
3566 default: return false;
3567 case MVT::i1:
3568 case MVT::i8:
3569 case MVT::i16:
3570 case MVT::i32:
3571 if (Scale == 1)
3572 return true;
3573 // r + r << imm
3574 Scale = Scale & ~1;
3575 return Scale == 2 || Scale == 4 || Scale == 8;
3576 case MVT::i64:
3577 // r + r
3578 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3579 return true;
3580 return false;
3581 case MVT::isVoid:
3582 // Note, we allow "void" uses (basically, uses that aren't loads or
3583 // stores), because arm allows folding a scale into many arithmetic
3584 // operations. This should be made more precise and revisited later.
3585
3586 // Allow r << imm, but the imm has to be a multiple of two.
3587 if (Scale & 1) return false;
3588 return isPowerOf2_32(Scale);
3589 }
3590}
3591
Chris Lattner37caf8c2007-04-09 23:33:39 +00003592/// isLegalAddressingMode - Return true if the addressing mode represented
3593/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003594bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003595 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003596 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003597 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003598 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003599
Chris Lattner37caf8c2007-04-09 23:33:39 +00003600 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003601 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003602 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003603
Chris Lattner37caf8c2007-04-09 23:33:39 +00003604 switch (AM.Scale) {
3605 case 0: // no scale reg, must be "r+i" or "r", or "i".
3606 break;
3607 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003608 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003609 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003610 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003611 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003612 // ARM doesn't support any R+R*scale+imm addr modes.
3613 if (AM.BaseOffs)
3614 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003615
Bob Wilson2c7dab12009-04-08 17:55:28 +00003616 if (!VT.isSimple())
3617 return false;
3618
Evan Chenge6c835f2009-08-14 20:09:37 +00003619 if (Subtarget->isThumb2())
3620 return isLegalT2ScaledAddressingMode(AM, VT);
3621
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003622 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003624 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 case MVT::i1:
3626 case MVT::i8:
3627 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003628 if (Scale < 0) Scale = -Scale;
3629 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003630 return true;
3631 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003632 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003634 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003635 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003636 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003637 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003638 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003639
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003641 // Note, we allow "void" uses (basically, uses that aren't loads or
3642 // stores), because arm allows folding a scale into many arithmetic
3643 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003644
Chris Lattner37caf8c2007-04-09 23:33:39 +00003645 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003646 if (Scale & 1) return false;
3647 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003648 }
3649 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003650 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003651 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003652}
3653
Owen Andersone50ed302009-08-10 22:56:29 +00003654static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003655 bool isSEXTLoad, SDValue &Base,
3656 SDValue &Offset, bool &isInc,
3657 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003658 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3659 return false;
3660
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003662 // AddressingMode 3
3663 Base = Ptr->getOperand(0);
3664 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003665 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003666 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003667 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003668 isInc = false;
3669 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3670 return true;
3671 }
3672 }
3673 isInc = (Ptr->getOpcode() == ISD::ADD);
3674 Offset = Ptr->getOperand(1);
3675 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003677 // AddressingMode 2
3678 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003679 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003680 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003681 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003682 isInc = false;
3683 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3684 Base = Ptr->getOperand(0);
3685 return true;
3686 }
3687 }
3688
3689 if (Ptr->getOpcode() == ISD::ADD) {
3690 isInc = true;
3691 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3692 if (ShOpcVal != ARM_AM::no_shift) {
3693 Base = Ptr->getOperand(1);
3694 Offset = Ptr->getOperand(0);
3695 } else {
3696 Base = Ptr->getOperand(0);
3697 Offset = Ptr->getOperand(1);
3698 }
3699 return true;
3700 }
3701
3702 isInc = (Ptr->getOpcode() == ISD::ADD);
3703 Base = Ptr->getOperand(0);
3704 Offset = Ptr->getOperand(1);
3705 return true;
3706 }
3707
3708 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3709 return false;
3710}
3711
Owen Andersone50ed302009-08-10 22:56:29 +00003712static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003713 bool isSEXTLoad, SDValue &Base,
3714 SDValue &Offset, bool &isInc,
3715 SelectionDAG &DAG) {
3716 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3717 return false;
3718
3719 Base = Ptr->getOperand(0);
3720 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3721 int RHSC = (int)RHS->getZExtValue();
3722 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3723 assert(Ptr->getOpcode() == ISD::ADD);
3724 isInc = false;
3725 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3726 return true;
3727 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3728 isInc = Ptr->getOpcode() == ISD::ADD;
3729 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3730 return true;
3731 }
3732 }
3733
3734 return false;
3735}
3736
Evan Chenga8e29892007-01-19 07:51:42 +00003737/// getPreIndexedAddressParts - returns true by value, base pointer and
3738/// offset pointer and addressing mode by reference if the node's address
3739/// can be legally represented as pre-indexed load / store address.
3740bool
Dan Gohman475871a2008-07-27 21:46:04 +00003741ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3742 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003743 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003744 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003745 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003746 return false;
3747
Owen Andersone50ed302009-08-10 22:56:29 +00003748 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003749 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003750 bool isSEXTLoad = false;
3751 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3752 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003753 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003754 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3755 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3756 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003757 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003758 } else
3759 return false;
3760
3761 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003762 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003763 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003764 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3765 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003766 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003767 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003768 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003769 if (!isLegal)
3770 return false;
3771
3772 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3773 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003774}
3775
3776/// getPostIndexedAddressParts - returns true by value, base pointer and
3777/// offset pointer and addressing mode by reference if this node can be
3778/// combined with a load / store to form a post-indexed load / store.
3779bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue &Base,
3781 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003782 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003783 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003784 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003785 return false;
3786
Owen Andersone50ed302009-08-10 22:56:29 +00003787 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003788 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003789 bool isSEXTLoad = false;
3790 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003791 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003792 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3793 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003794 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003795 } else
3796 return false;
3797
3798 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003799 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003800 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003801 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003802 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003803 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003804 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3805 isInc, DAG);
3806 if (!isLegal)
3807 return false;
3808
3809 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3810 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003811}
3812
Dan Gohman475871a2008-07-27 21:46:04 +00003813void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003814 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003815 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003816 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003817 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003818 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003819 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003820 switch (Op.getOpcode()) {
3821 default: break;
3822 case ARMISD::CMOV: {
3823 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003824 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003825 if (KnownZero == 0 && KnownOne == 0) return;
3826
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003827 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003828 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3829 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003830 KnownZero &= KnownZeroRHS;
3831 KnownOne &= KnownOneRHS;
3832 return;
3833 }
3834 }
3835}
3836
3837//===----------------------------------------------------------------------===//
3838// ARM Inline Assembly Support
3839//===----------------------------------------------------------------------===//
3840
3841/// getConstraintType - Given a constraint letter, return the type of
3842/// constraint it is for this target.
3843ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003844ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3845 if (Constraint.size() == 1) {
3846 switch (Constraint[0]) {
3847 default: break;
3848 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003849 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003850 }
Evan Chenga8e29892007-01-19 07:51:42 +00003851 }
Chris Lattner4234f572007-03-25 02:14:49 +00003852 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003853}
3854
Bob Wilson2dc4f542009-03-20 22:42:55 +00003855std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003856ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003857 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003858 if (Constraint.size() == 1) {
3859 // GCC RS6000 Constraint Letters
3860 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003861 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003862 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003863 return std::make_pair(0U, ARM::tGPRRegisterClass);
3864 else
3865 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003866 case 'r':
3867 return std::make_pair(0U, ARM::GPRRegisterClass);
3868 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003870 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003872 return std::make_pair(0U, ARM::DPRRegisterClass);
3873 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003874 }
3875 }
3876 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3877}
3878
3879std::vector<unsigned> ARMTargetLowering::
3880getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003881 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003882 if (Constraint.size() != 1)
3883 return std::vector<unsigned>();
3884
3885 switch (Constraint[0]) { // GCC ARM Constraint Letters
3886 default: break;
3887 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003888 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3889 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3890 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003891 case 'r':
3892 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3893 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3894 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3895 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003896 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003898 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3899 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3900 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3901 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3902 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3903 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3904 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3905 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003907 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3908 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3909 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3910 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3911 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003912 }
3913
3914 return std::vector<unsigned>();
3915}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003916
3917/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3918/// vector. If it is invalid, don't add anything to Ops.
3919void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3920 char Constraint,
3921 bool hasMemory,
3922 std::vector<SDValue>&Ops,
3923 SelectionDAG &DAG) const {
3924 SDValue Result(0, 0);
3925
3926 switch (Constraint) {
3927 default: break;
3928 case 'I': case 'J': case 'K': case 'L':
3929 case 'M': case 'N': case 'O':
3930 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3931 if (!C)
3932 return;
3933
3934 int64_t CVal64 = C->getSExtValue();
3935 int CVal = (int) CVal64;
3936 // None of these constraints allow values larger than 32 bits. Check
3937 // that the value fits in an int.
3938 if (CVal != CVal64)
3939 return;
3940
3941 switch (Constraint) {
3942 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003943 if (Subtarget->isThumb1Only()) {
3944 // This must be a constant between 0 and 255, for ADD
3945 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003946 if (CVal >= 0 && CVal <= 255)
3947 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003948 } else if (Subtarget->isThumb2()) {
3949 // A constant that can be used as an immediate value in a
3950 // data-processing instruction.
3951 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3952 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003953 } else {
3954 // A constant that can be used as an immediate value in a
3955 // data-processing instruction.
3956 if (ARM_AM::getSOImmVal(CVal) != -1)
3957 break;
3958 }
3959 return;
3960
3961 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003962 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003963 // This must be a constant between -255 and -1, for negated ADD
3964 // immediates. This can be used in GCC with an "n" modifier that
3965 // prints the negated value, for use with SUB instructions. It is
3966 // not useful otherwise but is implemented for compatibility.
3967 if (CVal >= -255 && CVal <= -1)
3968 break;
3969 } else {
3970 // This must be a constant between -4095 and 4095. It is not clear
3971 // what this constraint is intended for. Implemented for
3972 // compatibility with GCC.
3973 if (CVal >= -4095 && CVal <= 4095)
3974 break;
3975 }
3976 return;
3977
3978 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003979 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003980 // A 32-bit value where only one byte has a nonzero value. Exclude
3981 // zero to match GCC. This constraint is used by GCC internally for
3982 // constants that can be loaded with a move/shift combination.
3983 // It is not useful otherwise but is implemented for compatibility.
3984 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3985 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003986 } else if (Subtarget->isThumb2()) {
3987 // A constant whose bitwise inverse can be used as an immediate
3988 // value in a data-processing instruction. This can be used in GCC
3989 // with a "B" modifier that prints the inverted value, for use with
3990 // BIC and MVN instructions. It is not useful otherwise but is
3991 // implemented for compatibility.
3992 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3993 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003994 } else {
3995 // A constant whose bitwise inverse can be used as an immediate
3996 // value in a data-processing instruction. This can be used in GCC
3997 // with a "B" modifier that prints the inverted value, for use with
3998 // BIC and MVN instructions. It is not useful otherwise but is
3999 // implemented for compatibility.
4000 if (ARM_AM::getSOImmVal(~CVal) != -1)
4001 break;
4002 }
4003 return;
4004
4005 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004006 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004007 // This must be a constant between -7 and 7,
4008 // for 3-operand ADD/SUB immediate instructions.
4009 if (CVal >= -7 && CVal < 7)
4010 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004011 } else if (Subtarget->isThumb2()) {
4012 // A constant whose negation can be used as an immediate value in a
4013 // data-processing instruction. This can be used in GCC with an "n"
4014 // modifier that prints the negated value, for use with SUB
4015 // instructions. It is not useful otherwise but is implemented for
4016 // compatibility.
4017 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4018 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004019 } else {
4020 // A constant whose negation can be used as an immediate value in a
4021 // data-processing instruction. This can be used in GCC with an "n"
4022 // modifier that prints the negated value, for use with SUB
4023 // instructions. It is not useful otherwise but is implemented for
4024 // compatibility.
4025 if (ARM_AM::getSOImmVal(-CVal) != -1)
4026 break;
4027 }
4028 return;
4029
4030 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004031 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004032 // This must be a multiple of 4 between 0 and 1020, for
4033 // ADD sp + immediate.
4034 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4035 break;
4036 } else {
4037 // A power of two or a constant between 0 and 32. This is used in
4038 // GCC for the shift amount on shifted register operands, but it is
4039 // useful in general for any shift amounts.
4040 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4041 break;
4042 }
4043 return;
4044
4045 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004046 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004047 // This must be a constant between 0 and 31, for shift amounts.
4048 if (CVal >= 0 && CVal <= 31)
4049 break;
4050 }
4051 return;
4052
4053 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004054 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004055 // This must be a multiple of 4 between -508 and 508, for
4056 // ADD/SUB sp = sp + immediate.
4057 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4058 break;
4059 }
4060 return;
4061 }
4062 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4063 break;
4064 }
4065
4066 if (Result.getNode()) {
4067 Ops.push_back(Result);
4068 return;
4069 }
4070 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4071 Ops, DAG);
4072}