blob: e1d78710d68cc917a9366b38e74e0587a4be9142 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Chengc4c62572006-03-13 23:20:37 +000018#include "X86ISelLowering.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000019#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000020#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000021#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000022#include "X86TargetMachine.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000023#include "llvm/GlobalValue.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000025#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000026#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000027#include "llvm/Type.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000029#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
34#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000035#include "llvm/Target/TargetOptions.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000036#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000037#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000038#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000039#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000040#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000041#include "llvm/ADT/Statistic.h"
42using namespace llvm;
43
Chris Lattner95b2c7d2006-12-19 22:59:26 +000044STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
45
Chris Lattnerc961eea2005-11-16 01:54:32 +000046//===----------------------------------------------------------------------===//
47// Pattern Matcher Implementation
48//===----------------------------------------------------------------------===//
49
50namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000051 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000052 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000053 /// tree.
54 struct X86ISelAddressMode {
55 enum {
56 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000057 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000058 } BaseType;
59
60 struct { // This is really a union, discriminated by BaseType!
Dan Gohman475871a2008-07-27 21:46:04 +000061 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000062 int FrameIndex;
63 } Base;
64
65 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000066 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000067 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000068 SDValue Segment;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000069 GlobalValue *GV;
Evan Cheng51a9ed92006-02-25 10:09:08 +000070 Constant *CP;
Chris Lattner43f44aa2009-11-01 03:25:03 +000071 BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000072 const char *ES;
73 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000074 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000075 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000076
77 X86ISelAddressMode()
Chris Lattner18c59872009-06-27 04:16:01 +000078 : BaseType(RegBase), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000079 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000080 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000081 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000082
83 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000084 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000085 }
Chris Lattner18c59872009-06-27 04:16:01 +000086
87 bool hasBaseOrIndexReg() const {
88 return IndexReg.getNode() != 0 || Base.Reg.getNode() != 0;
89 }
90
91 /// isRIPRelative - Return true if this addressing mode is already RIP
92 /// relative.
93 bool isRIPRelative() const {
94 if (BaseType != RegBase) return false;
95 if (RegisterSDNode *RegNode =
96 dyn_cast_or_null<RegisterSDNode>(Base.Reg.getNode()))
97 return RegNode->getReg() == X86::RIP;
98 return false;
99 }
100
101 void setBaseReg(SDValue Reg) {
102 BaseType = RegBase;
103 Base.Reg = Reg;
104 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000105
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000106 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000107 dbgs() << "X86ISelAddressMode " << this << '\n';
108 dbgs() << "Base.Reg ";
Bill Wendling12321672009-08-07 21:33:25 +0000109 if (Base.Reg.getNode() != 0)
110 Base.Reg.getNode()->dump();
111 else
David Greened7f4f242010-01-05 01:29:08 +0000112 dbgs() << "nul";
113 dbgs() << " Base.FrameIndex " << Base.FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000114 << " Scale" << Scale << '\n'
115 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000116 if (IndexReg.getNode() != 0)
117 IndexReg.getNode()->dump();
118 else
David Greened7f4f242010-01-05 01:29:08 +0000119 dbgs() << "nul";
120 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000121 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000122 if (GV)
123 GV->dump();
124 else
David Greened7f4f242010-01-05 01:29:08 +0000125 dbgs() << "nul";
126 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000127 if (CP)
128 CP->dump();
129 else
David Greened7f4f242010-01-05 01:29:08 +0000130 dbgs() << "nul";
131 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000132 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000133 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000134 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000135 else
David Greened7f4f242010-01-05 01:29:08 +0000136 dbgs() << "nul";
137 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000138 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000139 };
140}
141
142namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000143 //===--------------------------------------------------------------------===//
144 /// ISel - X86 specific code to select X86 machine instructions for
145 /// SelectionDAG operations.
146 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000147 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000148 /// X86Lowering - This object fully describes how to lower LLVM code to an
149 /// X86-specific SelectionDAG.
Dan Gohmanda8ac5f2008-10-03 16:55:19 +0000150 X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000151
152 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
153 /// make the right decision when generating code for different targets.
154 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000155
Evan Chengb7a75a52008-09-26 23:41:32 +0000156 /// OptForSize - If true, selector should try to optimize for code size
157 /// instead of performance.
158 bool OptForSize;
159
Chris Lattnerc961eea2005-11-16 01:54:32 +0000160 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000161 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000162 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000163 X86Lowering(*tm.getTargetLowering()),
164 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000165 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000166
167 virtual const char *getPassName() const {
168 return "X86 DAG->DAG Instruction Selection";
169 }
170
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000171 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
172
Evan Cheng014bf212010-02-15 19:41:07 +0000173 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
174
Chris Lattner7c306da2010-03-02 06:34:30 +0000175 virtual void PreprocessISelDAG();
176
Chris Lattnerc961eea2005-11-16 01:54:32 +0000177// Include the pieces autogenerated from the target description.
178#include "X86GenDAGISel.inc"
179
180 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000181 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000182 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000183 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000184
Rafael Espindola094fad32009-04-08 21:14:34 +0000185 bool MatchSegmentBaseAddress(SDValue N, X86ISelAddressMode &AM);
186 bool MatchLoad(SDValue N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000187 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000188 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
189 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
190 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000191 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000192 bool SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000193 SDValue &Scale, SDValue &Index, SDValue &Disp,
194 SDValue &Segment);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000195 bool SelectLEAAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000196 SDValue &Scale, SDValue &Index, SDValue &Disp);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000197 bool SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +0000198 SDValue &Scale, SDValue &Index, SDValue &Disp);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000199 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000200 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000201 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000202 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000203 SDValue &NodeWithChain);
204
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000205 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000206 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000207 SDValue &Index, SDValue &Disp,
208 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000209
Chris Lattnerc0bad572006-06-08 18:03:49 +0000210 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
211 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000212 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000213 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000214 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000215
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000216 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
217
Dan Gohman475871a2008-07-27 21:46:04 +0000218 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
219 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000220 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000221 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Evan Cheng25ab6902006-09-08 06:48:29 +0000222 CurDAG->getTargetFrameIndex(AM.Base.FrameIndex, TLI.getPointerTy()) :
223 AM.Base.Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000224 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000225 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 // These are 32-bit even in 64-bit mode since RIP relative offset
227 // is 32-bit.
228 if (AM.GV)
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 Disp = CurDAG->getTargetGlobalAddress(AM.GV, MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000230 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000231 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000233 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000236 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000238 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000239 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
240 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000243
244 if (AM.Segment.getNode())
245 Segment = AM.Segment;
246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000248 }
249
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000250 /// getI8Imm - Return a target constant with the specified value, of type
251 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000252 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000254 }
255
Chris Lattnerc961eea2005-11-16 01:54:32 +0000256 /// getI16Imm - Return a target constant with the specified value, of type
257 /// i16.
Dan Gohman475871a2008-07-27 21:46:04 +0000258 inline SDValue getI16Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 return CurDAG->getTargetConstant(Imm, MVT::i16);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000260 }
261
262 /// getI32Imm - Return a target constant with the specified value, of type
263 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000264 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000266 }
Evan Chengf597dc72006-02-10 22:24:32 +0000267
Dan Gohman8b746962008-09-23 18:22:58 +0000268 /// getGlobalBaseReg - Return an SDNode that returns the value of
269 /// the global base register. Output instructions required to
270 /// initialize the global base register, if necessary.
271 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000272 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000273
Dan Gohmanc5534622009-06-03 20:20:00 +0000274 /// getTargetMachine - Return a reference to the TargetMachine, casted
275 /// to the target-specific type.
276 const X86TargetMachine &getTargetMachine() {
277 return static_cast<const X86TargetMachine &>(TM);
278 }
279
280 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
281 /// to the target-specific type.
282 const X86InstrInfo *getInstrInfo() {
283 return getTargetMachine().getInstrInfo();
284 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000285 };
286}
287
Evan Chengf4b4c412006-08-08 00:31:00 +0000288
Evan Cheng014bf212010-02-15 19:41:07 +0000289bool
290X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000291 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000292
Evan Cheng014bf212010-02-15 19:41:07 +0000293 if (!N.hasOneUse())
294 return false;
295
296 if (N.getOpcode() != ISD::LOAD)
297 return true;
298
299 // If N is a load, do additional profitability checks.
300 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000301 switch (U->getOpcode()) {
302 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000303 case X86ISD::ADD:
304 case X86ISD::SUB:
305 case X86ISD::AND:
306 case X86ISD::XOR:
307 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000308 case ISD::ADD:
309 case ISD::ADDC:
310 case ISD::ADDE:
311 case ISD::AND:
312 case ISD::OR:
313 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000314 SDValue Op1 = U->getOperand(1);
315
Evan Cheng884c70c2008-11-27 00:49:46 +0000316 // If the other operand is a 8-bit immediate we should fold the immediate
317 // instead. This reduces code size.
318 // e.g.
319 // movl 4(%esp), %eax
320 // addl $4, %eax
321 // vs.
322 // movl $4, %eax
323 // addl 4(%esp), %eax
324 // The former is 2 bytes shorter. In case where the increment is 1, then
325 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000326 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000327 if (Imm->getAPIntValue().isSignedIntN(8))
328 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000329
330 // If the other operand is a TLS address, we should fold it instead.
331 // This produces
332 // movl %gs:0, %eax
333 // leal i@NTPOFF(%eax), %eax
334 // instead of
335 // movl $i@NTPOFF, %eax
336 // addl %gs:0, %eax
337 // if the block also has an access to a second TLS address this will save
338 // a load.
339 // FIXME: This is probably also true for non TLS addresses.
340 if (Op1.getOpcode() == X86ISD::Wrapper) {
341 SDValue Val = Op1.getOperand(0);
342 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
343 return false;
344 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000345 }
346 }
Evan Cheng014bf212010-02-15 19:41:07 +0000347 }
348
349 return true;
350}
351
Evan Chengab6c3bb2008-08-25 21:27:18 +0000352/// MoveBelowCallSeqStart - Replace CALLSEQ_START operand with load's chain
353/// operand and move load below the call's chain operand.
354static void MoveBelowCallSeqStart(SelectionDAG *CurDAG, SDValue Load,
Evan Cheng5b2e5892009-01-26 18:43:34 +0000355 SDValue Call, SDValue CallSeqStart) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000356 SmallVector<SDValue, 8> Ops;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000357 SDValue Chain = CallSeqStart.getOperand(0);
358 if (Chain.getNode() == Load.getNode())
359 Ops.push_back(Load.getOperand(0));
360 else {
361 assert(Chain.getOpcode() == ISD::TokenFactor &&
362 "Unexpected CallSeqStart chain operand");
363 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
364 if (Chain.getOperand(i).getNode() == Load.getNode())
365 Ops.push_back(Load.getOperand(0));
366 else
367 Ops.push_back(Chain.getOperand(i));
368 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000369 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000371 Ops.clear();
372 Ops.push_back(NewChain);
373 }
374 for (unsigned i = 1, e = CallSeqStart.getNumOperands(); i != e; ++i)
375 Ops.push_back(CallSeqStart.getOperand(i));
376 CurDAG->UpdateNodeOperands(CallSeqStart, &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000377 CurDAG->UpdateNodeOperands(Load, Call.getOperand(0),
378 Load.getOperand(1), Load.getOperand(2));
379 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000380 Ops.push_back(SDValue(Load.getNode(), 1));
381 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000382 Ops.push_back(Call.getOperand(i));
383 CurDAG->UpdateNodeOperands(Call, &Ops[0], Ops.size());
384}
385
386/// isCalleeLoad - Return true if call address is a load and it can be
387/// moved below CALLSEQ_START and the chains leading up to the call.
388/// Return the CALLSEQ_START by reference as a second output.
389static bool isCalleeLoad(SDValue Callee, SDValue &Chain) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000390 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000391 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000392 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000393 if (!LD ||
394 LD->isVolatile() ||
395 LD->getAddressingMode() != ISD::UNINDEXED ||
396 LD->getExtensionType() != ISD::NON_EXTLOAD)
397 return false;
398
399 // Now let's find the callseq_start.
400 while (Chain.getOpcode() != ISD::CALLSEQ_START) {
401 if (!Chain.hasOneUse())
402 return false;
403 Chain = Chain.getOperand(0);
404 }
Evan Cheng5b2e5892009-01-26 18:43:34 +0000405
406 if (Chain.getOperand(0).getNode() == Callee.getNode())
407 return true;
408 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000409 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
410 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000411 return true;
412 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000413}
414
Chris Lattnerfb444af2010-03-02 23:12:51 +0000415void X86DAGToDAGISel::PreprocessISelDAG() {
416 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
417
Dan Gohmanf350b272008-08-23 02:25:05 +0000418 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
419 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000420 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000421
422 if (OptLevel != CodeGenOpt::None && N->getOpcode() == X86ISD::CALL) {
423 /// Also try moving call address load from outside callseq_start to just
424 /// before the call to allow it to be folded.
425 ///
426 /// [Load chain]
427 /// ^
428 /// |
429 /// [Load]
430 /// ^ ^
431 /// | |
432 /// / \--
433 /// / |
434 ///[CALLSEQ_START] |
435 /// ^ |
436 /// | |
437 /// [LOAD/C2Reg] |
438 /// | |
439 /// \ /
440 /// \ /
441 /// [CALL]
442 SDValue Chain = N->getOperand(0);
443 SDValue Load = N->getOperand(1);
444 if (!isCalleeLoad(Load, Chain))
445 continue;
446 MoveBelowCallSeqStart(CurDAG, Load, SDValue(N, 0), Chain);
447 ++NumLoadMoved;
448 continue;
449 }
450
451 // Lower fpround and fpextend nodes that target the FP stack to be store and
452 // load to the stack. This is a gross hack. We would like to simply mark
453 // these as being illegal, but when we do that, legalize produces these when
454 // it expands calls, then expands these in the same legalize pass. We would
455 // like dag combine to be able to hack on these between the call expansion
456 // and the node legalization. As such this pass basically does "really
457 // late" legalization of these inline with the X86 isel pass.
458 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000459 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
460 continue;
461
462 // If the source and destination are SSE registers, then this is a legal
463 // conversion that should not be lowered.
Owen Andersone50ed302009-08-10 22:56:29 +0000464 EVT SrcVT = N->getOperand(0).getValueType();
465 EVT DstVT = N->getValueType(0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000466 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
467 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
468 if (SrcIsSSE && DstIsSSE)
469 continue;
470
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000471 if (!SrcIsSSE && !DstIsSSE) {
472 // If this is an FPStack extension, it is a noop.
473 if (N->getOpcode() == ISD::FP_EXTEND)
474 continue;
475 // If this is a value-preserving FPStack truncation, it is a noop.
476 if (N->getConstantOperandVal(1))
477 continue;
478 }
479
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000480 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
481 // FPStack has extload and truncstore. SSE can fold direct loads into other
482 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000483 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000484 if (N->getOpcode() == ISD::FP_ROUND)
485 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
486 else
487 MemVT = SrcIsSSE ? SrcVT : DstVT;
488
Dan Gohmanf350b272008-08-23 02:25:05 +0000489 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000490 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000491
492 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000493 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000494 N->getOperand(0),
David Greenedb8d9892010-02-15 16:57:43 +0000495 MemTmp, NULL, 0, MemVT,
496 false, false, 0);
Dale Johannesend8392542009-02-03 21:48:12 +0000497 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
David Greenedb8d9892010-02-15 16:57:43 +0000498 NULL, 0, MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000499
500 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
501 // extload we created. This will cause general havok on the dag because
502 // anything below the conversion could be folded into other existing nodes.
503 // To avoid invalidating 'I', back it up to the convert node.
504 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000505 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000506
507 // Now that we did that, the node is dead. Increment the iterator to the
508 // next node to process, then delete N.
509 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000510 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000511 }
512}
513
Chris Lattnerc961eea2005-11-16 01:54:32 +0000514
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000515/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
516/// the main function.
517void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
518 MachineFrameInfo *MFI) {
519 const TargetInstrInfo *TII = TM.getInstrInfo();
520 if (Subtarget->isTargetCygMing())
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000521 BuildMI(BB, DebugLoc::getUnknownLoc(),
522 TII->get(X86::CALLpcrel32)).addExternalSymbol("__main");
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000523}
524
525void X86DAGToDAGISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
526 // If this is main, emit special code for main.
527 MachineBasicBlock *BB = MF.begin();
528 if (Fn.hasExternalLinkage() && Fn.getName() == "main")
529 EmitSpecialCodeForMain(BB, MF.getFrameInfo());
530}
531
Rafael Espindola094fad32009-04-08 21:14:34 +0000532
533bool X86DAGToDAGISel::MatchSegmentBaseAddress(SDValue N,
534 X86ISelAddressMode &AM) {
535 assert(N.getOpcode() == X86ISD::SegmentBaseAddress);
536 SDValue Segment = N.getOperand(0);
537
538 if (AM.Segment.getNode() == 0) {
539 AM.Segment = Segment;
540 return false;
541 }
542
543 return true;
544}
545
546bool X86DAGToDAGISel::MatchLoad(SDValue N, X86ISelAddressMode &AM) {
547 // This optimization is valid because the GNU TLS model defines that
548 // gs:0 (or fs:0 on X86-64) contains its own address.
549 // For more information see http://people.redhat.com/drepper/tls.pdf
550
551 SDValue Address = N.getOperand(1);
552 if (Address.getOpcode() == X86ISD::SegmentBaseAddress &&
553 !MatchSegmentBaseAddress (Address, AM))
554 return false;
555
556 return true;
557}
558
Chris Lattner18c59872009-06-27 04:16:01 +0000559/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
560/// into an addressing mode. These wrap things that will resolve down into a
561/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000562/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000563bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000564 // If the addressing mode already has a symbol as the displacement, we can
565 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000566 if (AM.hasSymbolicDisplacement())
567 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000568
569 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000570 CodeModel::Model M = TM.getCodeModel();
571
Chris Lattner18c59872009-06-27 04:16:01 +0000572 // Handle X86-64 rip-relative addresses. We check this before checking direct
573 // folding because RIP is preferable to non-RIP accesses.
574 if (Subtarget->is64Bit() &&
575 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
576 // they cannot be folded into immediate fields.
577 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000578 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000579 // Base and index reg must be 0 in order to use %rip as base and lowering
580 // must allow RIP.
581 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000582 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
583 int64_t Offset = AM.Disp + G->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000584 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Chris Lattner18c59872009-06-27 04:16:01 +0000585 AM.GV = G->getGlobal();
586 AM.Disp = Offset;
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000587 AM.SymbolFlags = G->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000588 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
589 int64_t Offset = AM.Disp + CP->getOffset();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000590 if (!X86::isOffsetSuitableForCodeModel(Offset, M)) return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000591 AM.CP = CP->getConstVal();
592 AM.Align = CP->getAlignment();
Chris Lattner18c59872009-06-27 04:16:01 +0000593 AM.Disp = Offset;
Chris Lattner0b0deab2009-06-26 05:56:49 +0000594 AM.SymbolFlags = CP->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000595 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
596 AM.ES = S->getSymbol();
597 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000598 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000599 AM.JT = J->getIndex();
600 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000601 } else {
602 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000603 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000604 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000605
Chris Lattner18c59872009-06-27 04:16:01 +0000606 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000608 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000609 }
610
611 // Handle the case when globals fit in our immediate field: This is true for
612 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
613 // mode, this results in a non-RIP-relative computation.
614 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000615 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000616 TM.getRelocationModel() == Reloc::Static)) {
617 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
618 AM.GV = G->getGlobal();
619 AM.Disp += G->getOffset();
620 AM.SymbolFlags = G->getTargetFlags();
621 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
622 AM.CP = CP->getConstVal();
623 AM.Align = CP->getAlignment();
624 AM.Disp += CP->getOffset();
625 AM.SymbolFlags = CP->getTargetFlags();
626 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
627 AM.ES = S->getSymbol();
628 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000629 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000630 AM.JT = J->getIndex();
631 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000632 } else {
633 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000634 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000635 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000636 return false;
637 }
638
639 return true;
640}
641
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000642/// MatchAddress - Add the specified node to the specified addressing mode,
643/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000644/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000645bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
646 if (MatchAddressRecursively(N, AM, 0))
647 return true;
648
649 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
650 // a smaller encoding and avoids a scaled-index.
651 if (AM.Scale == 2 &&
652 AM.BaseType == X86ISelAddressMode::RegBase &&
653 AM.Base.Reg.getNode() == 0) {
654 AM.Base.Reg = AM.IndexReg;
655 AM.Scale = 1;
656 }
657
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000658 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
659 // because it has a smaller encoding.
660 // TODO: Which other code models can use this?
661 if (TM.getCodeModel() == CodeModel::Small &&
662 Subtarget->is64Bit() &&
663 AM.Scale == 1 &&
664 AM.BaseType == X86ISelAddressMode::RegBase &&
665 AM.Base.Reg.getNode() == 0 &&
666 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000667 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000668 AM.hasSymbolicDisplacement())
669 AM.Base.Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
670
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000671 return false;
672}
673
674bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
675 unsigned Depth) {
Dan Gohman6520e202008-10-18 02:06:02 +0000676 bool is64Bit = Subtarget->is64Bit();
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000677 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000678 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000679 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000680 AM.dump();
681 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000682 // Limit recursion.
683 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000684 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000685
686 CodeModel::Model M = TM.getCodeModel();
687
Chris Lattner18c59872009-06-27 04:16:01 +0000688 // If this is already a %rip relative address, we can only merge immediates
689 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000690 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000691 if (AM.isRIPRelative()) {
692 // FIXME: JumpTable and ExternalSymbol address currently don't like
693 // displacements. It isn't very important, but this should be fixed for
694 // consistency.
695 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000696
Chris Lattner18c59872009-06-27 04:16:01 +0000697 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N)) {
698 int64_t Val = AM.Disp + Cst->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000699 if (X86::isOffsetSuitableForCodeModel(Val, M,
700 AM.hasSymbolicDisplacement())) {
Chris Lattner18c59872009-06-27 04:16:01 +0000701 AM.Disp = Val;
Evan Cheng25ab6902006-09-08 06:48:29 +0000702 return false;
703 }
704 }
705 return true;
706 }
707
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000708 switch (N.getOpcode()) {
709 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000710 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000711 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000712 if (!is64Bit ||
713 X86::isOffsetSuitableForCodeModel(AM.Disp + Val, M,
714 AM.hasSymbolicDisplacement())) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000715 AM.Disp += Val;
716 return false;
717 }
718 break;
719 }
Evan Cheng51a9ed92006-02-25 10:09:08 +0000720
Rafael Espindola094fad32009-04-08 21:14:34 +0000721 case X86ISD::SegmentBaseAddress:
722 if (!MatchSegmentBaseAddress(N, AM))
723 return false;
724 break;
725
Rafael Espindola49a168d2009-04-12 21:55:03 +0000726 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +0000727 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +0000728 if (!MatchWrapper(N, AM))
729 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +0000730 break;
731
Rafael Espindola094fad32009-04-08 21:14:34 +0000732 case ISD::LOAD:
733 if (!MatchLoad(N, AM))
734 return false;
735 break;
736
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000737 case ISD::FrameIndex:
Gabor Greif93c53e52008-08-31 15:37:04 +0000738 if (AM.BaseType == X86ISelAddressMode::RegBase
739 && AM.Base.Reg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000740 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
741 AM.Base.FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
742 return false;
743 }
744 break;
Evan Chengec693f72005-12-08 02:01:35 +0000745
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000746 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +0000747 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000748 break;
749
Gabor Greif93c53e52008-08-31 15:37:04 +0000750 if (ConstantSDNode
751 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000753 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
754 // that the base operand remains free for further matching. If
755 // the base doesn't end up getting used, a post-processing step
756 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000757 if (Val == 1 || Val == 2 || Val == 3) {
758 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000760
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000761 // Okay, we know that we have a scale by now. However, if the scaled
762 // value is an add of something and a constant, we can fold the
763 // constant into the disp field here.
Dan Gohmana10756e2010-01-21 02:09:26 +0000764 if (ShVal.getNode()->getOpcode() == ISD::ADD &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000765 isa<ConstantSDNode>(ShVal.getNode()->getOperand(1))) {
766 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000767 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000768 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000769 uint64_t Disp = AM.Disp + (AddVal->getSExtValue() << Val);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000770 if (!is64Bit ||
771 X86::isOffsetSuitableForCodeModel(Disp, M,
772 AM.hasSymbolicDisplacement()))
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000773 AM.Disp = Disp;
774 else
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000775 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000776 } else {
777 AM.IndexReg = ShVal;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000778 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000779 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000780 }
781 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000782 }
Evan Chengec693f72005-12-08 02:01:35 +0000783
Dan Gohman83688052007-10-22 20:22:24 +0000784 case ISD::SMUL_LOHI:
785 case ISD::UMUL_LOHI:
786 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +0000787 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +0000788 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000789 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +0000790 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000791 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000792 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000793 AM.Base.Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +0000794 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +0000795 if (ConstantSDNode
796 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000797 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
798 CN->getZExtValue() == 9) {
799 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000800
Gabor Greifba36cb52008-08-28 21:40:38 +0000801 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000802 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000803
804 // Okay, we know that we have a scale by now. However, if the scaled
805 // value is an add of something and a constant, we can fold the
806 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +0000807 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
808 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
809 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000810 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +0000811 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Evan Cheng8e278262009-01-17 07:09:27 +0000812 uint64_t Disp = AM.Disp + AddVal->getSExtValue() *
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000813 CN->getZExtValue();
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000814 if (!is64Bit ||
815 X86::isOffsetSuitableForCodeModel(Disp, M,
816 AM.hasSymbolicDisplacement()))
Evan Cheng25ab6902006-09-08 06:48:29 +0000817 AM.Disp = Disp;
818 else
Gabor Greifba36cb52008-08-28 21:40:38 +0000819 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000820 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +0000821 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000822 }
823
824 AM.IndexReg = AM.Base.Reg = Reg;
825 return false;
826 }
Chris Lattner62412262007-02-04 20:18:17 +0000827 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000828 break;
829
Dan Gohman3cd90a12009-05-11 18:02:53 +0000830 case ISD::SUB: {
831 // Given A-B, if A can be completely folded into the address and
832 // the index field with the index field unused, use -B as the index.
833 // This is a win if a has multiple parts that can be folded into
834 // the address. Also, this saves a mov if the base register has
835 // other uses, since it avoids a two-address sub instruction, however
836 // it costs an additional mov if the index register has other uses.
837
838 // Test if the LHS of the sub can be folded.
839 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000840 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000841 AM = Backup;
842 break;
843 }
844 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +0000845 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +0000846 AM = Backup;
847 break;
848 }
849 int Cost = 0;
850 SDValue RHS = N.getNode()->getOperand(1);
851 // If the RHS involves a register with multiple uses, this
852 // transformation incurs an extra mov, due to the neg instruction
853 // clobbering its operand.
854 if (!RHS.getNode()->hasOneUse() ||
855 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
856 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
857 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
858 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +0000860 ++Cost;
861 // If the base is a register with multiple uses, this
862 // transformation may save a mov.
863 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
864 AM.Base.Reg.getNode() &&
865 !AM.Base.Reg.getNode()->hasOneUse()) ||
866 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
867 --Cost;
868 // If the folded LHS was interesting, this transformation saves
869 // address arithmetic.
870 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
871 ((AM.Disp != 0) && (Backup.Disp == 0)) +
872 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
873 --Cost;
874 // If it doesn't look like it may be an overall win, don't do it.
875 if (Cost >= 0) {
876 AM = Backup;
877 break;
878 }
879
880 // Ok, the transformation is legal and appears profitable. Go for it.
881 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
882 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
883 AM.IndexReg = Neg;
884 AM.Scale = 1;
885
886 // Insert the new nodes into the topological ordering.
887 if (Zero.getNode()->getNodeId() == -1 ||
888 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
889 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
890 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
891 }
892 if (Neg.getNode()->getNodeId() == -1 ||
893 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
894 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
895 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
896 }
897 return false;
898 }
899
Evan Cheng8e278262009-01-17 07:09:27 +0000900 case ISD::ADD: {
901 X86ISelAddressMode Backup = AM;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000902 if (!MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1) &&
903 !MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +0000904 return false;
905 AM = Backup;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000906 if (!MatchAddressRecursively(N.getNode()->getOperand(1), AM, Depth+1) &&
907 !MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1))
Evan Cheng8e278262009-01-17 07:09:27 +0000908 return false;
909 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +0000910
911 // If we couldn't fold both operands into the address at the same time,
912 // see if we can just put each operand into a register and fold at least
913 // the add.
914 if (AM.BaseType == X86ISelAddressMode::RegBase &&
915 !AM.Base.Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +0000916 !AM.IndexReg.getNode()) {
Dan Gohman77502c92009-03-13 02:25:09 +0000917 AM.Base.Reg = N.getNode()->getOperand(0);
918 AM.IndexReg = N.getNode()->getOperand(1);
919 AM.Scale = 1;
920 return false;
921 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000922 break;
Evan Cheng8e278262009-01-17 07:09:27 +0000923 }
Evan Chenge6ad27e2006-05-30 06:59:36 +0000924
Chris Lattner62412262007-02-04 20:18:17 +0000925 case ISD::OR:
926 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000927 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
928 X86ISelAddressMode Backup = AM;
Dan Gohman27cae7b2008-11-11 15:52:29 +0000929 uint64_t Offset = CN->getSExtValue();
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000930 // Start with the LHS as an addr mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000931 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000932 // Address could not have picked a GV address for the displacement.
933 AM.GV == NULL &&
934 // On x86-64, the resultant disp must fit in 32-bits.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000935 (!is64Bit ||
936 X86::isOffsetSuitableForCodeModel(AM.Disp + Offset, M,
937 AM.hasSymbolicDisplacement())) &&
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000938 // Check to see if the LHS & C is zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +0000939 CurDAG->MaskedValueIsZero(N.getOperand(0), CN->getAPIntValue())) {
Dan Gohman27cae7b2008-11-11 15:52:29 +0000940 AM.Disp += Offset;
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000941 return false;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000942 }
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000943 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +0000944 }
945 break;
Evan Cheng1314b002007-12-13 00:43:27 +0000946
947 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000948 // Perform some heroic transforms on an and of a constant-count shift
949 // with a constant to enable use of the scaled offset field.
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951 SDValue Shift = N.getOperand(0);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000952 if (Shift.getNumOperands() != 2) break;
Dan Gohman8be6bbe2008-11-05 04:14:16 +0000953
Evan Cheng1314b002007-12-13 00:43:27 +0000954 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +0000955 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +0000956
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000957 SDValue X = Shift.getOperand(0);
Evan Cheng1314b002007-12-13 00:43:27 +0000958 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
959 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
960 if (!C1 || !C2) break;
961
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000962 // Handle "(X >> (8-C1)) & C2" as "(X >> 8) & 0xff)" if safe. This
963 // allows us to convert the shift and and into an h-register extract and
964 // a scaled index.
965 if (Shift.getOpcode() == ISD::SRL && Shift.hasOneUse()) {
966 unsigned ScaleLog = 8 - C1->getZExtValue();
Rafael Espindola7c366832009-04-16 12:34:53 +0000967 if (ScaleLog > 0 && ScaleLog < 4 &&
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000968 C2->getZExtValue() == (UINT64_C(0xff) << ScaleLog)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 SDValue Eight = CurDAG->getConstant(8, MVT::i8);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000970 SDValue Mask = CurDAG->getConstant(0xff, N.getValueType());
971 SDValue Srl = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
972 X, Eight);
973 SDValue And = CurDAG->getNode(ISD::AND, dl, N.getValueType(),
974 Srl, Mask);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue ShlCount = CurDAG->getConstant(ScaleLog, MVT::i8);
Dan Gohman62ad1382009-04-14 22:45:05 +0000976 SDValue Shl = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
977 And, ShlCount);
Dan Gohman21e3dfb2009-04-13 16:09:41 +0000978
979 // Insert the new nodes into the topological ordering.
980 if (Eight.getNode()->getNodeId() == -1 ||
981 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
982 CurDAG->RepositionNode(X.getNode(), Eight.getNode());
983 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
984 }
985 if (Mask.getNode()->getNodeId() == -1 ||
986 Mask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
987 CurDAG->RepositionNode(X.getNode(), Mask.getNode());
988 Mask.getNode()->setNodeId(X.getNode()->getNodeId());
989 }
990 if (Srl.getNode()->getNodeId() == -1 ||
991 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
992 CurDAG->RepositionNode(Shift.getNode(), Srl.getNode());
993 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
994 }
995 if (And.getNode()->getNodeId() == -1 ||
996 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
997 CurDAG->RepositionNode(N.getNode(), And.getNode());
998 And.getNode()->setNodeId(N.getNode()->getNodeId());
999 }
Dan Gohman62ad1382009-04-14 22:45:05 +00001000 if (ShlCount.getNode()->getNodeId() == -1 ||
1001 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1002 CurDAG->RepositionNode(X.getNode(), ShlCount.getNode());
1003 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
1004 }
1005 if (Shl.getNode()->getNodeId() == -1 ||
1006 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1007 CurDAG->RepositionNode(N.getNode(), Shl.getNode());
1008 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
1009 }
1010 CurDAG->ReplaceAllUsesWith(N, Shl);
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001011 AM.IndexReg = And;
1012 AM.Scale = (1 << ScaleLog);
1013 return false;
1014 }
1015 }
1016
1017 // Handle "(X << C1) & C2" as "(X & (C2>>C1)) << C1" if safe and if this
1018 // allows us to fold the shift into this addressing mode.
1019 if (Shift.getOpcode() != ISD::SHL) break;
1020
Evan Cheng1314b002007-12-13 00:43:27 +00001021 // Not likely to be profitable if either the AND or SHIFT node has more
1022 // than one use (unless all uses are for address computation). Besides,
1023 // isel mechanism requires their node ids to be reused.
1024 if (!N.hasOneUse() || !Shift.hasOneUse())
1025 break;
1026
1027 // Verify that the shift amount is something we can fold.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001028 unsigned ShiftCst = C1->getZExtValue();
Evan Cheng1314b002007-12-13 00:43:27 +00001029 if (ShiftCst != 1 && ShiftCst != 2 && ShiftCst != 3)
1030 break;
1031
1032 // Get the new AND mask, this folds to a constant.
Dale Johannesend8392542009-02-03 21:48:12 +00001033 SDValue NewANDMask = CurDAG->getNode(ISD::SRL, dl, N.getValueType(),
Evan Cheng552e3be2008-10-14 17:15:39 +00001034 SDValue(C2, 0), SDValue(C1, 0));
Dale Johannesend8392542009-02-03 21:48:12 +00001035 SDValue NewAND = CurDAG->getNode(ISD::AND, dl, N.getValueType(), X,
1036 NewANDMask);
1037 SDValue NewSHIFT = CurDAG->getNode(ISD::SHL, dl, N.getValueType(),
Dan Gohman7b8e9642008-10-13 20:52:04 +00001038 NewAND, SDValue(C1, 0));
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001039
1040 // Insert the new nodes into the topological ordering.
1041 if (C1->getNodeId() > X.getNode()->getNodeId()) {
1042 CurDAG->RepositionNode(X.getNode(), C1);
1043 C1->setNodeId(X.getNode()->getNodeId());
1044 }
1045 if (NewANDMask.getNode()->getNodeId() == -1 ||
1046 NewANDMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
1047 CurDAG->RepositionNode(X.getNode(), NewANDMask.getNode());
1048 NewANDMask.getNode()->setNodeId(X.getNode()->getNodeId());
1049 }
1050 if (NewAND.getNode()->getNodeId() == -1 ||
1051 NewAND.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
1052 CurDAG->RepositionNode(Shift.getNode(), NewAND.getNode());
1053 NewAND.getNode()->setNodeId(Shift.getNode()->getNodeId());
1054 }
1055 if (NewSHIFT.getNode()->getNodeId() == -1 ||
1056 NewSHIFT.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1057 CurDAG->RepositionNode(N.getNode(), NewSHIFT.getNode());
1058 NewSHIFT.getNode()->setNodeId(N.getNode()->getNodeId());
1059 }
1060
Dan Gohman7b8e9642008-10-13 20:52:04 +00001061 CurDAG->ReplaceAllUsesWith(N, NewSHIFT);
Evan Cheng1314b002007-12-13 00:43:27 +00001062
1063 AM.Scale = 1 << ShiftCst;
1064 AM.IndexReg = NewAND;
1065 return false;
1066 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001067 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001068
Rafael Espindola523249f2009-03-31 16:16:57 +00001069 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001070}
1071
1072/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1073/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001074bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001075 // Is the base register already occupied?
Gabor Greifba36cb52008-08-28 21:40:38 +00001076 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base.Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001077 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001078 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001079 AM.IndexReg = N;
1080 AM.Scale = 1;
1081 return false;
1082 }
1083
1084 // Otherwise, we cannot select it.
1085 return true;
1086 }
1087
1088 // Default, generate it as a register.
1089 AM.BaseType = X86ISelAddressMode::RegBase;
1090 AM.Base.Reg = N;
1091 return false;
1092}
1093
Evan Chengec693f72005-12-08 02:01:35 +00001094/// SelectAddr - returns true if it is able pattern match an addressing mode.
1095/// It returns the operands which make up the maximal addressing mode it can
1096/// match by reference.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001097bool X86DAGToDAGISel::SelectAddr(SDNode *Op, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001098 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001099 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001100 X86ISelAddressMode AM;
Evan Chengc7928f82009-12-18 01:59:21 +00001101 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001102 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001103
Owen Andersone50ed302009-08-10 22:56:29 +00001104 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001105 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001106 if (!AM.Base.Reg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001107 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001108 }
Evan Cheng8700e142006-01-11 06:09:51 +00001109
Gabor Greifba36cb52008-08-28 21:40:38 +00001110 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001111 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001112
Rafael Espindola094fad32009-04-08 21:14:34 +00001113 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001114 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001115}
1116
Chris Lattner3a7cd952006-10-07 21:55:32 +00001117/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1118/// match a load whose top elements are either undef or zeros. The load flavor
1119/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001120///
1121/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001122/// PatternChainNode: this is the matched node that has a chain input and
1123/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001124bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001125 SDValue N, SDValue &Base,
1126 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001127 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001128 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001129 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001130 PatternNodeWithChain = N.getOperand(0);
1131 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1132 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001133 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
1134 IsLegalToFold(N.getOperand(0), N.getNode(), Root)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001135 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattner92d3ada2010-02-16 22:35:06 +00001136 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp,Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001137 return false;
1138 return true;
1139 }
1140 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001141
1142 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001143 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001144 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001145 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001146 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 N.getOperand(0).getNode()->hasOneUse() &&
1148 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001149 N.getOperand(0).getOperand(0).hasOneUse() &&
1150 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
1151 IsLegalToFold(N.getOperand(0), N.getNode(), Root)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001152 // Okay, this is a zero extending load. Fold it.
1153 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattner92d3ada2010-02-16 22:35:06 +00001154 if (!SelectAddr(Root, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001155 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001156 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001157 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001158 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001159 return false;
1160}
1161
1162
Evan Cheng51a9ed92006-02-25 10:09:08 +00001163/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1164/// mode it matches can be cost effectively emitted as an LEA instruction.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001165bool X86DAGToDAGISel::SelectLEAAddr(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SDValue &Base, SDValue &Scale,
1167 SDValue &Index, SDValue &Disp) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001168 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001169
1170 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1171 // segments.
1172 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001174 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001175 if (MatchAddress(N, AM))
1176 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001177 assert (T == AM.Segment);
1178 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001179
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001181 unsigned Complexity = 0;
1182 if (AM.BaseType == X86ISelAddressMode::RegBase)
Gabor Greifba36cb52008-08-28 21:40:38 +00001183 if (AM.Base.Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001184 Complexity = 1;
1185 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001186 AM.Base.Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001187 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1188 Complexity = 4;
1189
Gabor Greifba36cb52008-08-28 21:40:38 +00001190 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001191 Complexity++;
1192 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001193 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001194
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001195 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1196 // a simple shift.
1197 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001198 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001199
1200 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1201 // to a LEA. This is determined with some expermentation but is by no means
1202 // optimal (especially for code size consideration). LEA is nice because of
1203 // its three-address nature. Tweak the cost function again when we can run
1204 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001205 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001206 // For X86-64, we should always use lea to materialize RIP relative
1207 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001208 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001209 Complexity = 4;
1210 else
1211 Complexity += 2;
1212 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001213
Gabor Greifba36cb52008-08-28 21:40:38 +00001214 if (AM.Disp && (AM.Base.Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001215 Complexity++;
1216
Chris Lattner25142782009-07-11 22:50:33 +00001217 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001218 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001219 return false;
1220
1221 SDValue Segment;
1222 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1223 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001224}
1225
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001226/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001227bool X86DAGToDAGISel::SelectTLSADDRAddr(SDNode *Op, SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001228 SDValue &Scale, SDValue &Index,
1229 SDValue &Disp) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001230 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1231 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
1232
1233 X86ISelAddressMode AM;
1234 AM.GV = GA->getGlobal();
1235 AM.Disp += GA->getOffset();
1236 AM.Base.Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001237 AM.SymbolFlags = GA->getTargetFlags();
1238
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001240 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001242 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001243 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001244 }
1245
1246 SDValue Segment;
1247 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1248 return true;
1249}
1250
1251
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001252bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001253 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001254 SDValue &Index, SDValue &Disp,
1255 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001256 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1257 !IsProfitableToFold(N, P, P) ||
1258 !IsLegalToFold(N, P, P))
1259 return false;
1260
1261 return SelectAddr(P, N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001262}
1263
Dan Gohman8b746962008-09-23 18:22:58 +00001264/// getGlobalBaseReg - Return an SDNode that returns the value of
1265/// the global base register. Output instructions required to
1266/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001267///
Evan Cheng9ade2182006-08-26 05:34:46 +00001268SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001269 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001270 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001271}
1272
Evan Chengb245d922006-05-20 01:36:52 +00001273static SDNode *FindCallStartFromCall(SDNode *Node) {
1274 if (Node->getOpcode() == ISD::CALLSEQ_START) return Node;
Owen Anderson825b72b2009-08-11 20:47:22 +00001275 assert(Node->getOperand(0).getValueType() == MVT::Other &&
Evan Chengb245d922006-05-20 01:36:52 +00001276 "Node doesn't have a token chain argument!");
Gabor Greifba36cb52008-08-28 21:40:38 +00001277 return FindCallStartFromCall(Node->getOperand(0).getNode());
Evan Chengb245d922006-05-20 01:36:52 +00001278}
1279
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001280SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1281 SDValue Chain = Node->getOperand(0);
1282 SDValue In1 = Node->getOperand(1);
1283 SDValue In2L = Node->getOperand(2);
1284 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001285 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001286 if (!SelectAddr(In1.getNode(), In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001287 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001288 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1289 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1290 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1291 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1292 MVT::i32, MVT::i32, MVT::Other, Ops,
1293 array_lengthof(Ops));
1294 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1295 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001296}
Christopher Lambc59e5212007-08-10 21:48:46 +00001297
Owen Andersone50ed302009-08-10 22:56:29 +00001298SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001299 if (Node->hasAnyUseOfValue(0))
1300 return 0;
1301
1302 // Optimize common patterns for __sync_add_and_fetch and
1303 // __sync_sub_and_fetch where the result is not used. This allows us
1304 // to use "lock" version of add, sub, inc, dec instructions.
1305 // FIXME: Do not use special instructions but instead add the "lock"
1306 // prefix to the target node somehow. The extra information will then be
1307 // transferred to machine instruction and it denotes the prefix.
1308 SDValue Chain = Node->getOperand(0);
1309 SDValue Ptr = Node->getOperand(1);
1310 SDValue Val = Node->getOperand(2);
1311 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001312 if (!SelectAddr(Ptr.getNode(), Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001313 return 0;
1314
1315 bool isInc = false, isDec = false, isSub = false, isCN = false;
1316 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
1317 if (CN) {
1318 isCN = true;
1319 int64_t CNVal = CN->getSExtValue();
1320 if (CNVal == 1)
1321 isInc = true;
1322 else if (CNVal == -1)
1323 isDec = true;
1324 else if (CNVal >= 0)
1325 Val = CurDAG->getTargetConstant(CNVal, NVT);
1326 else {
1327 isSub = true;
1328 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1329 }
1330 } else if (Val.hasOneUse() &&
1331 Val.getOpcode() == ISD::SUB &&
1332 X86::isZeroNode(Val.getOperand(0))) {
1333 isSub = true;
1334 Val = Val.getOperand(1);
1335 }
1336
1337 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001338 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001339 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001341 if (isInc)
1342 Opc = X86::LOCK_INC8m;
1343 else if (isDec)
1344 Opc = X86::LOCK_DEC8m;
1345 else if (isSub) {
1346 if (isCN)
1347 Opc = X86::LOCK_SUB8mi;
1348 else
1349 Opc = X86::LOCK_SUB8mr;
1350 } else {
1351 if (isCN)
1352 Opc = X86::LOCK_ADD8mi;
1353 else
1354 Opc = X86::LOCK_ADD8mr;
1355 }
1356 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001357 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001358 if (isInc)
1359 Opc = X86::LOCK_INC16m;
1360 else if (isDec)
1361 Opc = X86::LOCK_DEC16m;
1362 else if (isSub) {
1363 if (isCN) {
1364 if (Predicate_i16immSExt8(Val.getNode()))
1365 Opc = X86::LOCK_SUB16mi8;
1366 else
1367 Opc = X86::LOCK_SUB16mi;
1368 } else
1369 Opc = X86::LOCK_SUB16mr;
1370 } else {
1371 if (isCN) {
1372 if (Predicate_i16immSExt8(Val.getNode()))
1373 Opc = X86::LOCK_ADD16mi8;
1374 else
1375 Opc = X86::LOCK_ADD16mi;
1376 } else
1377 Opc = X86::LOCK_ADD16mr;
1378 }
1379 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001381 if (isInc)
1382 Opc = X86::LOCK_INC32m;
1383 else if (isDec)
1384 Opc = X86::LOCK_DEC32m;
1385 else if (isSub) {
1386 if (isCN) {
1387 if (Predicate_i32immSExt8(Val.getNode()))
1388 Opc = X86::LOCK_SUB32mi8;
1389 else
1390 Opc = X86::LOCK_SUB32mi;
1391 } else
1392 Opc = X86::LOCK_SUB32mr;
1393 } else {
1394 if (isCN) {
1395 if (Predicate_i32immSExt8(Val.getNode()))
1396 Opc = X86::LOCK_ADD32mi8;
1397 else
1398 Opc = X86::LOCK_ADD32mi;
1399 } else
1400 Opc = X86::LOCK_ADD32mr;
1401 }
1402 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001403 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001404 if (isInc)
1405 Opc = X86::LOCK_INC64m;
1406 else if (isDec)
1407 Opc = X86::LOCK_DEC64m;
1408 else if (isSub) {
1409 Opc = X86::LOCK_SUB64mr;
1410 if (isCN) {
1411 if (Predicate_i64immSExt8(Val.getNode()))
1412 Opc = X86::LOCK_SUB64mi8;
1413 else if (Predicate_i64immSExt32(Val.getNode()))
1414 Opc = X86::LOCK_SUB64mi32;
1415 }
1416 } else {
1417 Opc = X86::LOCK_ADD64mr;
1418 if (isCN) {
1419 if (Predicate_i64immSExt8(Val.getNode()))
1420 Opc = X86::LOCK_ADD64mi8;
1421 else if (Predicate_i64immSExt32(Val.getNode()))
1422 Opc = X86::LOCK_ADD64mi32;
1423 }
1424 }
1425 break;
1426 }
1427
1428 DebugLoc dl = Node->getDebugLoc();
Chris Lattner518bb532010-02-09 19:54:29 +00001429 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001430 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001431 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1432 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001433 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001434 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1435 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1436 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001437 SDValue RetVals[] = { Undef, Ret };
1438 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1439 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001440 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1441 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1442 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001443 SDValue RetVals[] = { Undef, Ret };
1444 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1445 }
1446}
1447
Dan Gohman11596ed2009-10-09 20:35:19 +00001448/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1449/// any uses which require the SF or OF bits to be accurate.
1450static bool HasNoSignedComparisonUses(SDNode *N) {
1451 // Examine each user of the node.
1452 for (SDNode::use_iterator UI = N->use_begin(),
1453 UE = N->use_end(); UI != UE; ++UI) {
1454 // Only examine CopyToReg uses.
1455 if (UI->getOpcode() != ISD::CopyToReg)
1456 return false;
1457 // Only examine CopyToReg uses that copy to EFLAGS.
1458 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1459 X86::EFLAGS)
1460 return false;
1461 // Examine each user of the CopyToReg use.
1462 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1463 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1464 // Only examine the Flag result.
1465 if (FlagUI.getUse().getResNo() != 1) continue;
1466 // Anything unusual: assume conservatively.
1467 if (!FlagUI->isMachineOpcode()) return false;
1468 // Examine the opcode of the user.
1469 switch (FlagUI->getMachineOpcode()) {
1470 // These comparisons don't treat the most significant bit specially.
1471 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1472 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1473 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1474 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001475 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1476 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001477 case X86::CMOVA16rr: case X86::CMOVA16rm:
1478 case X86::CMOVA32rr: case X86::CMOVA32rm:
1479 case X86::CMOVA64rr: case X86::CMOVA64rm:
1480 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1481 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1482 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1483 case X86::CMOVB16rr: case X86::CMOVB16rm:
1484 case X86::CMOVB32rr: case X86::CMOVB32rm:
1485 case X86::CMOVB64rr: case X86::CMOVB64rm:
1486 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1487 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1488 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
1489 case X86::CMOVE16rr: case X86::CMOVE16rm:
1490 case X86::CMOVE32rr: case X86::CMOVE32rm:
1491 case X86::CMOVE64rr: case X86::CMOVE64rm:
1492 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1493 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1494 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1495 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1496 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1497 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1498 case X86::CMOVP16rr: case X86::CMOVP16rm:
1499 case X86::CMOVP32rr: case X86::CMOVP32rm:
1500 case X86::CMOVP64rr: case X86::CMOVP64rm:
1501 continue;
1502 // Anything else: assume conservatively.
1503 default: return false;
1504 }
1505 }
1506 }
1507 return true;
1508}
1509
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001510SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001511 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001512 unsigned Opc, MOpc;
1513 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001514 DebugLoc dl = Node->getDebugLoc();
1515
Chris Lattner7c306da2010-03-02 06:34:30 +00001516 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001517
Dan Gohmane8be6c62008-07-17 19:10:17 +00001518 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001519 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001520 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001521 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001522
Evan Cheng0114e942006-01-06 20:36:21 +00001523 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001524 default: break;
1525 case X86ISD::GlobalBaseReg:
1526 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001527
Dan Gohman72677342009-08-02 16:10:52 +00001528 case X86ISD::ATOMOR64_DAG:
1529 return SelectAtomic64(Node, X86::ATOMOR6432);
1530 case X86ISD::ATOMXOR64_DAG:
1531 return SelectAtomic64(Node, X86::ATOMXOR6432);
1532 case X86ISD::ATOMADD64_DAG:
1533 return SelectAtomic64(Node, X86::ATOMADD6432);
1534 case X86ISD::ATOMSUB64_DAG:
1535 return SelectAtomic64(Node, X86::ATOMSUB6432);
1536 case X86ISD::ATOMNAND64_DAG:
1537 return SelectAtomic64(Node, X86::ATOMNAND6432);
1538 case X86ISD::ATOMAND64_DAG:
1539 return SelectAtomic64(Node, X86::ATOMAND6432);
1540 case X86ISD::ATOMSWAP64_DAG:
1541 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001542
Dan Gohman72677342009-08-02 16:10:52 +00001543 case ISD::ATOMIC_LOAD_ADD: {
1544 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1545 if (RetVal)
1546 return RetVal;
1547 break;
1548 }
1549
1550 case ISD::SMUL_LOHI:
1551 case ISD::UMUL_LOHI: {
1552 SDValue N0 = Node->getOperand(0);
1553 SDValue N1 = Node->getOperand(1);
1554
1555 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00001556 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001558 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
1560 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
1561 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
1562 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001563 }
Bill Wendling12321672009-08-07 21:33:25 +00001564 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001566 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
1568 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
1569 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
1570 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001571 }
Bill Wendling12321672009-08-07 21:33:25 +00001572 }
Dan Gohman72677342009-08-02 16:10:52 +00001573
1574 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001576 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
1578 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
1579 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
1580 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00001581 }
1582
1583 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001584 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00001585 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00001586 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001587 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001588 if (foldedLoad)
1589 std::swap(N0, N1);
1590 }
1591
1592 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
1593 N0, SDValue()).getValue(1);
1594
1595 if (foldedLoad) {
1596 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1597 InFlag };
1598 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001599 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1600 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001601 InFlag = SDValue(CNode, 1);
1602 // Update the chain.
1603 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1604 } else {
1605 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001606 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001607 }
1608
1609 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001610 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001611 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1612 LoReg, NVT, InFlag);
1613 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001614 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001615 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001616 }
1617 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001618 if (!SDValue(Node, 1).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001619 SDValue Result;
1620 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1621 // Prevent use of AH in a REX instruction by referencing AX instead.
1622 // Shift it down 8 bits.
1623 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001624 X86::AX, MVT::i16, InFlag);
Dan Gohman72677342009-08-02 16:10:52 +00001625 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001626 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
1627 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 CurDAG->getTargetConstant(8, MVT::i8)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001629 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001630 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1631 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001632 } else {
1633 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1634 HiReg, NVT, InFlag);
1635 InFlag = Result.getValue(2);
1636 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001637 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001638 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001639 }
1640
Dan Gohman72677342009-08-02 16:10:52 +00001641 return NULL;
1642 }
1643
1644 case ISD::SDIVREM:
1645 case ISD::UDIVREM: {
1646 SDValue N0 = Node->getOperand(0);
1647 SDValue N1 = Node->getOperand(1);
1648
1649 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00001650 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001652 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
1654 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
1655 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
1656 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001657 }
Bill Wendling12321672009-08-07 21:33:25 +00001658 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001660 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
1662 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
1663 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
1664 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00001665 }
Bill Wendling12321672009-08-07 21:33:25 +00001666 }
Dan Gohman72677342009-08-02 16:10:52 +00001667
Chris Lattner9e323832009-12-23 01:45:04 +00001668 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00001669 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00001671 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00001673 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00001674 ClrOpcode = 0;
1675 SExtOpcode = X86::CBW;
1676 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00001678 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001679 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00001680 SExtOpcode = X86::CWD;
1681 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00001683 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00001684 ClrOpcode = X86::MOV32r0;
1685 SExtOpcode = X86::CDQ;
1686 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00001688 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001689 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00001690 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00001691 break;
1692 }
1693
Dan Gohman72677342009-08-02 16:10:52 +00001694 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001695 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00001696 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00001697
Dan Gohman72677342009-08-02 16:10:52 +00001698 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00001700 // Special case for div8, just use a move with zero extension to AX to
1701 // clear the upper 8 bits (AH).
1702 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001703 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00001704 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
1705 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001706 SDValue(CurDAG->getMachineNode(X86::MOVZX16rm8, dl, MVT::i16,
1707 MVT::Other, Ops,
1708 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001709 Chain = Move.getValue(1);
1710 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00001711 } else {
Dan Gohman72677342009-08-02 16:10:52 +00001712 Move =
Dan Gohman602b0c82009-09-25 18:54:59 +00001713 SDValue(CurDAG->getMachineNode(X86::MOVZX16rr8, dl, MVT::i16, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00001714 Chain = CurDAG->getEntryNode();
1715 }
1716 Chain = CurDAG->getCopyToReg(Chain, dl, X86::AX, Move, SDValue());
1717 InFlag = Chain.getValue(1);
1718 } else {
1719 InFlag =
1720 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
1721 LoReg, N0, SDValue()).getValue(1);
1722 if (isSigned && !signBitIsZero) {
1723 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00001724 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001725 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Flag, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00001726 } else {
1727 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001728 SDValue ClrNode =
1729 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00001730 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00001731 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00001732 }
Evan Cheng948f3432006-01-06 23:19:29 +00001733 }
Dan Gohman525178c2007-10-08 18:33:35 +00001734
Dan Gohman72677342009-08-02 16:10:52 +00001735 if (foldedLoad) {
1736 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
1737 InFlag };
1738 SDNode *CNode =
Dan Gohman602b0c82009-09-25 18:54:59 +00001739 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Flag, Ops,
1740 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00001741 InFlag = SDValue(CNode, 1);
1742 // Update the chain.
1743 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
1744 } else {
1745 InFlag =
Dan Gohman602b0c82009-09-25 18:54:59 +00001746 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Flag, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00001747 }
Evan Cheng948f3432006-01-06 23:19:29 +00001748
Dan Gohman72677342009-08-02 16:10:52 +00001749 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001750 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001751 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1752 LoReg, NVT, InFlag);
1753 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001754 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001755 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001756 }
1757 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001758 if (!SDValue(Node, 1).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00001759 SDValue Result;
1760 if (HiReg == X86::AH && Subtarget->is64Bit()) {
1761 // Prevent use of AH in a REX instruction by referencing AX instead.
1762 // Shift it down 8 bits.
1763 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 X86::AX, MVT::i16, InFlag);
Dan Gohmana37c9f72007-09-25 18:23:27 +00001765 InFlag = Result.getValue(2);
Dan Gohman602b0c82009-09-25 18:54:59 +00001766 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
Dan Gohman72677342009-08-02 16:10:52 +00001767 Result,
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 CurDAG->getTargetConstant(8, MVT::i8)),
Dan Gohman72677342009-08-02 16:10:52 +00001769 0);
1770 // Then truncate it down to i8.
Dan Gohman6a402dc2009-08-19 18:16:17 +00001771 Result = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1772 MVT::i8, Result);
Dan Gohman72677342009-08-02 16:10:52 +00001773 } else {
1774 Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
1775 HiReg, NVT, InFlag);
1776 InFlag = Result.getValue(2);
Evan Chengf7ef26e2007-08-09 21:59:35 +00001777 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001778 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00001779 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00001780 }
Dan Gohman72677342009-08-02 16:10:52 +00001781 return NULL;
1782 }
1783
Dan Gohman6a402dc2009-08-19 18:16:17 +00001784 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001785 SDValue N0 = Node->getOperand(0);
1786 SDValue N1 = Node->getOperand(1);
1787
1788 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
1789 // use a smaller encoding.
1790 if (N0.getNode()->getOpcode() == ISD::AND && N0.getNode()->hasOneUse() &&
1791 N0.getValueType() != MVT::i8 &&
1792 X86::isZeroNode(N1)) {
1793 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
1794 if (!C) break;
1795
1796 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00001797 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
1798 (!(C->getZExtValue() & 0x80) ||
1799 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001800 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
1801 SDValue Reg = N0.getNode()->getOperand(0);
1802
1803 // On x86-32, only the ABCD registers have 8-bit subregisters.
1804 if (!Subtarget->is64Bit()) {
1805 TargetRegisterClass *TRC = 0;
1806 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1807 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1808 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1809 default: llvm_unreachable("Unsupported TEST operand type!");
1810 }
1811 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001812 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1813 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001814 }
1815
1816 // Extract the l-register.
1817 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT, dl,
1818 MVT::i8, Reg);
1819
1820 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00001821 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001822 }
1823
1824 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00001825 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
1826 (!(C->getZExtValue() & 0x8000) ||
1827 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001828 // Shift the immediate right by 8 bits.
1829 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
1830 MVT::i8);
1831 SDValue Reg = N0.getNode()->getOperand(0);
1832
1833 // Put the value in an ABCD register.
1834 TargetRegisterClass *TRC = 0;
1835 switch (N0.getValueType().getSimpleVT().SimpleTy) {
1836 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
1837 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
1838 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
1839 default: llvm_unreachable("Unsupported TEST operand type!");
1840 }
1841 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00001842 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
1843 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001844
1845 // Extract the h-register.
1846 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_8BIT_HI, dl,
1847 MVT::i8, Reg);
1848
1849 // Emit a testb. No special NOREX tricks are needed since there's
1850 // only one GPR operand!
Dan Gohman602b0c82009-09-25 18:54:59 +00001851 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32,
1852 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001853 }
1854
1855 // For example, "testl %eax, $32776" to "testw %ax, $32776".
1856 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001857 N0.getValueType() != MVT::i16 &&
1858 (!(C->getZExtValue() & 0x8000) ||
1859 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001860 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
1861 SDValue Reg = N0.getNode()->getOperand(0);
1862
1863 // Extract the 16-bit subregister.
1864 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_16BIT, dl,
1865 MVT::i16, Reg);
1866
1867 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00001868 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001869 }
1870
1871 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
1872 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00001873 N0.getValueType() == MVT::i64 &&
1874 (!(C->getZExtValue() & 0x80000000) ||
1875 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00001876 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
1877 SDValue Reg = N0.getNode()->getOperand(0);
1878
1879 // Extract the 32-bit subregister.
1880 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::SUBREG_32BIT, dl,
1881 MVT::i32, Reg);
1882
1883 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00001884 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00001885 }
1886 }
1887 break;
1888 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00001889 }
1890
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001891 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00001892
Chris Lattner7c306da2010-03-02 06:34:30 +00001893 DEBUG(dbgs() << "=> ";
1894 if (ResNode == NULL || ResNode == Node)
1895 Node->dump(CurDAG);
1896 else
1897 ResNode->dump(CurDAG);
1898 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001899
1900 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00001901}
1902
Chris Lattnerc0bad572006-06-08 18:03:49 +00001903bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00001904SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00001905 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00001906 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00001907 switch (ConstraintCode) {
1908 case 'o': // offsetable ??
1909 case 'v': // not offsetable ??
1910 default: return true;
1911 case 'm': // memory
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001912 if (!SelectAddr(Op.getNode(), Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00001913 return true;
1914 break;
1915 }
1916
Evan Cheng04699902006-08-26 01:05:16 +00001917 OutOps.push_back(Op0);
1918 OutOps.push_back(Op1);
1919 OutOps.push_back(Op2);
1920 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001921 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00001922 return false;
1923}
1924
Chris Lattnerc961eea2005-11-16 01:54:32 +00001925/// createX86ISelDag - This pass converts a legalized DAG into a
1926/// X86-specific DAG, ready for instruction scheduling.
1927///
Bill Wendling98a366d2009-04-29 23:29:43 +00001928FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
1929 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00001930 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00001931}