Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 42 | |
| 43 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 44 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 45 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 46 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 47 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 48 | SDTCisInt<2>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 49 | |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 50 | def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>; |
| 51 | def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>; |
| 52 | def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 53 | def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 54 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 55 | // Node definitions. |
| 56 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 58 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 59 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 60 | [SDNPHasChain, SDNPOutFlag]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 61 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 62 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | |
| 64 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
| 65 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 66 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
| 67 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
| 69 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 70 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 71 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | [SDNPHasChain, SDNPOptInFlag]>; |
| 73 | |
| 74 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
| 75 | [SDNPInFlag]>; |
| 76 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
| 77 | [SDNPInFlag]>; |
| 78 | |
| 79 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
| 80 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 81 | |
| 82 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 83 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 84 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 85 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | |
| 87 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
| 88 | [SDNPOutFlag]>; |
| 89 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 90 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
| 91 | [SDNPOutFlag,SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 92 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 94 | |
| 95 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 96 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>; |
| 97 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 98 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 99 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 100 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 101 | |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 102 | def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7, |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 103 | [SDNPHasChain]>; |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 104 | def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7, |
| 105 | [SDNPHasChain]>; |
| 106 | def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6, |
| 107 | [SDNPHasChain]>; |
| 108 | def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6, |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 111 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 112 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 113 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | // ARM Instruction Predicate Definitions. |
| 115 | // |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 116 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
| 117 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">; |
| 118 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">; |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 119 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 120 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 121 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">; |
| 122 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">; |
| 123 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">; |
| 124 | def HasNEON : Predicate<"Subtarget->hasNEON()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 125 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
| 126 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 127 | def IsThumb : Predicate<"Subtarget->isThumb()">; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 128 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 129 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">; |
Anton Korobeynikov | bb62962 | 2009-06-15 21:46:20 +0000 | [diff] [blame] | 130 | def IsARM : Predicate<"!Subtarget->isThumb()">; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 131 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 132 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 133 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 134 | // FIXME: Eventually this will be just "hasV6T2Ops". |
| 135 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 136 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
| 137 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 138 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 139 | // ARM Flag Definitions. |
| 140 | |
| 141 | class RegConstraint<string C> { |
| 142 | string Constraints = C; |
| 143 | } |
| 144 | |
| 145 | //===----------------------------------------------------------------------===// |
| 146 | // ARM specific transformation functions and pattern fragments. |
| 147 | // |
| 148 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 149 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 150 | // so_imm_neg def below. |
| 151 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 152 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | }]>; |
| 154 | |
| 155 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 156 | // so_imm_not def below. |
| 157 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 158 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 159 | }]>; |
| 160 | |
| 161 | // rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24. |
| 162 | def rot_imm : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 163 | int32_t v = (int32_t)N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 164 | return v == 8 || v == 16 || v == 24; |
| 165 | }]>; |
| 166 | |
| 167 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 168 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 169 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 170 | }]>; |
| 171 | |
| 172 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 173 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 174 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | }]>; |
| 176 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 177 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 178 | PatLeaf<(imm), [{ |
| 179 | return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1; |
| 180 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 181 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 182 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 183 | PatLeaf<(imm), [{ |
| 184 | return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1; |
| 185 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 186 | |
| 187 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 188 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 189 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | }]>; |
| 191 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 192 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 193 | /// e.g., 0xf000ffff |
| 194 | def bf_inv_mask_imm : Operand<i32>, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 195 | PatLeaf<(imm), [{ |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 196 | uint32_t v = (uint32_t)N->getZExtValue(); |
| 197 | if (v == 0xffffffff) |
| 198 | return 0; |
David Goodwin | c2ffd28 | 2009-07-14 00:57:56 +0000 | [diff] [blame] | 199 | // there can be 1's on either or both "outsides", all the "inside" |
| 200 | // bits must be 0's |
| 201 | unsigned int lsb = 0, msb = 31; |
| 202 | while (v & (1 << msb)) --msb; |
| 203 | while (v & (1 << lsb)) ++lsb; |
| 204 | for (unsigned int i = lsb; i <= msb; ++i) { |
| 205 | if (v & (1 << i)) |
| 206 | return 0; |
| 207 | } |
| 208 | return 1; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 209 | }] > { |
| 210 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 211 | } |
| 212 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 213 | /// Split a 32-bit immediate into two 16 bit parts. |
| 214 | def lo16 : SDNodeXForm<imm, [{ |
| 215 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff, |
| 216 | MVT::i32); |
| 217 | }]>; |
| 218 | |
| 219 | def hi16 : SDNodeXForm<imm, [{ |
| 220 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 221 | }]>; |
| 222 | |
| 223 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 224 | // Returns true if all low 16-bits are 0. |
| 225 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 226 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 227 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 228 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 229 | /// [0.65535]. |
| 230 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 231 | return (uint32_t)N->getZExtValue() < 65536; |
| 232 | }]>; |
| 233 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 234 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 235 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 237 | /// adde and sube predicates - True based on whether the carry flag output |
| 238 | /// will be needed or not. |
| 239 | def adde_dead_carry : |
| 240 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 241 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 242 | def sube_dead_carry : |
| 243 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 244 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 245 | def adde_live_carry : |
| 246 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 247 | [{return N->hasAnyUseOfValue(1);}]>; |
| 248 | def sube_live_carry : |
| 249 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 250 | [{return N->hasAnyUseOfValue(1);}]>; |
| 251 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 252 | //===----------------------------------------------------------------------===// |
| 253 | // Operand Definitions. |
| 254 | // |
| 255 | |
| 256 | // Branch target. |
| 257 | def brtarget : Operand<OtherVT>; |
| 258 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | // A list of registers separated by comma. Used by load/store multiple. |
| 260 | def reglist : Operand<i32> { |
| 261 | let PrintMethod = "printRegisterList"; |
| 262 | } |
| 263 | |
| 264 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 265 | def cpinst_operand : Operand<i32> { |
| 266 | let PrintMethod = "printCPInstOperand"; |
| 267 | } |
| 268 | |
| 269 | def jtblock_operand : Operand<i32> { |
| 270 | let PrintMethod = "printJTBlockOperand"; |
| 271 | } |
Evan Cheng | 66ac531 | 2009-07-25 00:33:29 +0000 | [diff] [blame] | 272 | def jt2block_operand : Operand<i32> { |
| 273 | let PrintMethod = "printJT2BlockOperand"; |
| 274 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 275 | |
| 276 | // Local PC labels. |
| 277 | def pclabel : Operand<i32> { |
| 278 | let PrintMethod = "printPCLabel"; |
| 279 | } |
| 280 | |
| 281 | // shifter_operand operands: so_reg and so_imm. |
| 282 | def so_reg : Operand<i32>, // reg reg imm |
| 283 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
| 284 | [shl,srl,sra,rotr]> { |
| 285 | let PrintMethod = "printSORegOperand"; |
| 286 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 287 | } |
| 288 | |
| 289 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 290 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 291 | // represented in the imm field in the same 12-bit form that they are encoded |
| 292 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 293 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
| 294 | def so_imm : Operand<i32>, |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 295 | PatLeaf<(imm), [{ |
| 296 | return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; |
| 297 | }]> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 298 | let PrintMethod = "printSOImmOperand"; |
| 299 | } |
| 300 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 301 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 302 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 303 | // get the first/second pieces. |
| 304 | def so_imm2part : Operand<i32>, |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 305 | PatLeaf<(imm), [{ |
| 306 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 307 | }]> { |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 308 | let PrintMethod = "printSOImm2PartOperand"; |
| 309 | } |
| 310 | |
| 311 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 312 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 313 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 314 | }]>; |
| 315 | |
| 316 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 317 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 318 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 319 | }]>; |
| 320 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 321 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 322 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 323 | }]> { |
| 324 | let PrintMethod = "printSOImm2PartOperand"; |
| 325 | } |
| 326 | |
| 327 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 328 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 329 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 330 | }]>; |
| 331 | |
| 332 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 333 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 334 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 335 | }]>; |
| 336 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 337 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 338 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 339 | return (int32_t)N->getZExtValue() < 32; |
| 340 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | |
| 342 | // Define ARM specific addressing modes. |
| 343 | |
| 344 | // addrmode2 := reg +/- reg shop imm |
| 345 | // addrmode2 := reg +/- imm12 |
| 346 | // |
| 347 | def addrmode2 : Operand<i32>, |
| 348 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
| 349 | let PrintMethod = "printAddrMode2Operand"; |
| 350 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 351 | } |
| 352 | |
| 353 | def am2offset : Operand<i32>, |
| 354 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> { |
| 355 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 356 | let MIOperandInfo = (ops GPR, i32imm); |
| 357 | } |
| 358 | |
| 359 | // addrmode3 := reg +/- reg |
| 360 | // addrmode3 := reg +/- imm8 |
| 361 | // |
| 362 | def addrmode3 : Operand<i32>, |
| 363 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
| 364 | let PrintMethod = "printAddrMode3Operand"; |
| 365 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 366 | } |
| 367 | |
| 368 | def am3offset : Operand<i32>, |
| 369 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> { |
| 370 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 371 | let MIOperandInfo = (ops GPR, i32imm); |
| 372 | } |
| 373 | |
| 374 | // addrmode4 := reg, <mode|W> |
| 375 | // |
| 376 | def addrmode4 : Operand<i32>, |
Anton Korobeynikov | baf3108 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 377 | ComplexPattern<i32, 2, "SelectAddrMode4", []> { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 378 | let PrintMethod = "printAddrMode4Operand"; |
| 379 | let MIOperandInfo = (ops GPR, i32imm); |
| 380 | } |
| 381 | |
| 382 | // addrmode5 := reg +/- imm8*4 |
| 383 | // |
| 384 | def addrmode5 : Operand<i32>, |
| 385 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 386 | let PrintMethod = "printAddrMode5Operand"; |
| 387 | let MIOperandInfo = (ops GPR, i32imm); |
| 388 | } |
| 389 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 390 | // addrmode6 := reg with optional writeback |
| 391 | // |
| 392 | def addrmode6 : Operand<i32>, |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 393 | ComplexPattern<i32, 4, "SelectAddrMode6", []> { |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 394 | let PrintMethod = "printAddrMode6Operand"; |
Jim Grosbach | 8a5ec86 | 2009-11-07 21:25:39 +0000 | [diff] [blame] | 395 | let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm); |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 396 | } |
| 397 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 398 | // addrmodepc := pc + reg |
| 399 | // |
| 400 | def addrmodepc : Operand<i32>, |
| 401 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 402 | let PrintMethod = "printAddrModePCOperand"; |
| 403 | let MIOperandInfo = (ops GPR, i32imm); |
| 404 | } |
| 405 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 406 | def nohash_imm : Operand<i32> { |
| 407 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 410 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 411 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 412 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 413 | |
| 414 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 415 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | // |
| 417 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 418 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | /// binop that produces a value. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 420 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 421 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 422 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 423 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 424 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
| 425 | let Inst{25} = 1; |
| 426 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 427 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 428 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 429 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 430 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 431 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 432 | let isCommutable = Commutable; |
| 433 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 434 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 435 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 436 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
| 437 | let Inst{25} = 0; |
| 438 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 439 | } |
| 440 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 441 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 442 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 443 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 444 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 445 | bit Commutable = 0> { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 446 | def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 447 | IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 448 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 449 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 450 | let Inst{25} = 1; |
| 451 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 452 | def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 453 | IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 454 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> { |
| 455 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 456 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 457 | let Inst{20} = 1; |
Bob Wilson | a7fcb9b | 2009-10-13 15:27:23 +0000 | [diff] [blame] | 458 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 460 | def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 461 | IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 462 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 463 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 464 | let Inst{25} = 0; |
| 465 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 466 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 470 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 471 | /// a explicit result, only implicitly set CPSR. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 472 | let Defs = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 473 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 474 | bit Commutable = 0> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 475 | def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 476 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 477 | [(opnode GPR:$a, so_imm:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 478 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 479 | let Inst{25} = 1; |
| 480 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 481 | def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 482 | opc, "\t$a, $b", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 483 | [(opnode GPR:$a, GPR:$b)]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 484 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 485 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 486 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 487 | let isCommutable = Commutable; |
| 488 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 489 | def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 490 | opc, "\t$a, $b", |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 491 | [(opnode GPR:$a, so_reg:$b)]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 492 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 493 | let Inst{25} = 0; |
| 494 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 495 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | } |
| 497 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 498 | /// AI_unary_rrot - A unary operation with two forms: one whose operand is a |
| 499 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 500 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
| 501 | multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 502 | def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 503 | IIC_iUNAr, opc, "\t$dst, $src", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 504 | [(set GPR:$dst, (opnode GPR:$src))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 505 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 506 | let Inst{11-10} = 0b00; |
| 507 | let Inst{19-16} = 0b1111; |
| 508 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 509 | def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 510 | IIC_iUNAsi, opc, "\t$dst, $src, ror $rot", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 511 | [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 512 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 513 | let Inst{19-16} = 0b1111; |
| 514 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 515 | } |
| 516 | |
| 517 | /// AI_bin_rrot - A binary operation with two forms: one whose operand is a |
| 518 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 519 | multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
| 520 | def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 521 | IIC_iALUr, opc, "\t$dst, $LHS, $RHS", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 523 | Requires<[IsARM, HasV6]> { |
| 524 | let Inst{11-10} = 0b00; |
| 525 | } |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 526 | def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, |
| 527 | i32imm:$rot), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 528 | IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 529 | [(set GPR:$dst, (opnode GPR:$LHS, |
| 530 | (rotr GPR:$RHS, rot_imm:$rot)))]>, |
| 531 | Requires<[IsARM, HasV6]>; |
| 532 | } |
| 533 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 534 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 535 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 536 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 537 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 538 | def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 539 | DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 540 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 541 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 542 | let Inst{25} = 1; |
| 543 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 544 | def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 545 | DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 546 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 547 | Requires<[IsARM]> { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 548 | let isCommutable = Commutable; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 549 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 550 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 551 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 552 | def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 553 | DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b", |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 554 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 555 | Requires<[IsARM]> { |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 556 | let Inst{25} = 0; |
| 557 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 558 | } |
| 559 | // Carry setting variants |
| 560 | let Defs = [CPSR] in { |
| 561 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 562 | bit Commutable = 0> { |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 563 | def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 564 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 565 | [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 566 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 567 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 568 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 569 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 570 | def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 571 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 572 | [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 573 | Requires<[IsARM]> { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 574 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 575 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 576 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 577 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 578 | def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 579 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"), |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 580 | [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 581 | Requires<[IsARM]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 582 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 583 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 584 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 585 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 586 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 587 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 588 | |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 589 | //===----------------------------------------------------------------------===// |
| 590 | // Instructions |
| 591 | //===----------------------------------------------------------------------===// |
| 592 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | //===----------------------------------------------------------------------===// |
| 594 | // Miscellaneous Instructions. |
| 595 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 596 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 597 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 598 | /// the function. The first operand is the ID# for this instruction, the second |
| 599 | /// is the index into the MachineConstantPool that this is, the third is the |
| 600 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 601 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 602 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 603 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 604 | i32imm:$size), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 605 | "${instid:label} ${cpidx:cpentry}", []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 606 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 607 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | def ADJCALLSTACKUP : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 609 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 610 | "@ ADJCALLSTACKUP $amt1", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 611 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 612 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 613 | def ADJCALLSTACKDOWN : |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 614 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 615 | "@ ADJCALLSTACKDOWN $amt", |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 616 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 617 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 618 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 619 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 620 | [/* For disassembly only; pattern left blank */]>, |
| 621 | Requires<[IsARM, HasV6T2]> { |
| 622 | let Inst{27-16} = 0b001100100000; |
| 623 | let Inst{7-0} = 0b00000000; |
| 624 | } |
| 625 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 626 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 627 | [/* For disassembly only; pattern left blank */]>, |
| 628 | Requires<[IsARM, HasV6T2]> { |
| 629 | let Inst{27-16} = 0b001100100000; |
| 630 | let Inst{7-0} = 0b00000001; |
| 631 | } |
| 632 | |
| 633 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 634 | [/* For disassembly only; pattern left blank */]>, |
| 635 | Requires<[IsARM, HasV6T2]> { |
| 636 | let Inst{27-16} = 0b001100100000; |
| 637 | let Inst{7-0} = 0b00000010; |
| 638 | } |
| 639 | |
| 640 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 641 | [/* For disassembly only; pattern left blank */]>, |
| 642 | Requires<[IsARM, HasV6T2]> { |
| 643 | let Inst{27-16} = 0b001100100000; |
| 644 | let Inst{7-0} = 0b00000011; |
| 645 | } |
| 646 | |
| 647 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 648 | [/* For disassembly only; pattern left blank */]>, |
| 649 | Requires<[IsARM, HasV6T2]> { |
| 650 | let Inst{27-16} = 0b001100100000; |
| 651 | let Inst{7-0} = 0b00000100; |
| 652 | } |
| 653 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 654 | // The i32imm operand $val can be used by a debugger to store more information |
| 655 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 656 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 657 | [/* For disassembly only; pattern left blank */]>, |
| 658 | Requires<[IsARM]> { |
| 659 | let Inst{27-20} = 0b00010010; |
| 660 | let Inst{7-4} = 0b0111; |
| 661 | } |
| 662 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 663 | // Change Processor State is a system instruction -- for disassembly only. |
| 664 | // The singleton $opt operand contains the following information: |
| 665 | // opt{4-0} = mode from Inst{4-0} |
| 666 | // opt{5} = changemode from Inst{17} |
| 667 | // opt{8-6} = AIF from Inst{8-6} |
| 668 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 669 | def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 670 | [/* For disassembly only; pattern left blank */]>, |
| 671 | Requires<[IsARM]> { |
| 672 | let Inst{31-28} = 0b1111; |
| 673 | let Inst{27-20} = 0b00010000; |
| 674 | let Inst{16} = 0; |
| 675 | let Inst{5} = 0; |
| 676 | } |
| 677 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 678 | def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe", |
| 679 | [/* For disassembly only; pattern left blank */]>, |
| 680 | Requires<[IsARM]> { |
| 681 | let Inst{31-28} = 0b1111; |
| 682 | let Inst{27-20} = 0b00010000; |
| 683 | let Inst{16} = 1; |
| 684 | let Inst{9} = 1; |
| 685 | let Inst{7-4} = 0b0000; |
| 686 | } |
| 687 | |
| 688 | def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle", |
| 689 | [/* For disassembly only; pattern left blank */]>, |
| 690 | Requires<[IsARM]> { |
| 691 | let Inst{31-28} = 0b1111; |
| 692 | let Inst{27-20} = 0b00010000; |
| 693 | let Inst{16} = 1; |
| 694 | let Inst{9} = 0; |
| 695 | let Inst{7-4} = 0b0000; |
| 696 | } |
| 697 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 698 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 699 | [/* For disassembly only; pattern left blank */]>, |
| 700 | Requires<[IsARM, HasV7]> { |
| 701 | let Inst{27-16} = 0b001100100000; |
| 702 | let Inst{7-4} = 0b1111; |
| 703 | } |
| 704 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 705 | // A5.4 Permanently UNDEFINED instructions. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 706 | def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "", |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 707 | [/* For disassembly only; pattern left blank */]>, |
| 708 | Requires<[IsARM]> { |
| 709 | let Inst{27-25} = 0b011; |
| 710 | let Inst{24-20} = 0b11111; |
| 711 | let Inst{7-5} = 0b111; |
| 712 | let Inst{4} = 0b1; |
| 713 | } |
| 714 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 715 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 716 | let isNotDuplicable = 1 in { |
Evan Cheng | c072966 | 2008-10-31 19:11:09 +0000 | [diff] [blame] | 717 | def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 718 | Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 719 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 720 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 721 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 722 | def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 723 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 724 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 725 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 726 | def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 727 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 728 | [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>; |
| 729 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 730 | def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 731 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 732 | [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>; |
| 733 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 734 | def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 735 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 736 | [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>; |
| 737 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 738 | def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Bob Wilson | afa1df4 | 2009-11-30 17:47:19 +0000 | [diff] [blame] | 739 | Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 740 | [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>; |
| 741 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 742 | let AddedComplexity = 10 in { |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 743 | def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 744 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 745 | [(store GPR:$src, addrmodepc:$addr)]>; |
| 746 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 747 | def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 748 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 749 | [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
| 750 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 751 | def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Bob Wilson | a300300 | 2009-11-18 18:10:35 +0000 | [diff] [blame] | 752 | Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr", |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 753 | [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
| 754 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 755 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 756 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 757 | |
| 758 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 759 | // assembler. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 760 | def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 761 | Pseudo, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 762 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(", |
| 763 | "${:private}PCRELL${:uid}+8))\n"), |
| 764 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
| 765 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 766 | []>; |
| 767 | |
Evan Cheng | 023dd3f | 2009-06-24 23:14:45 +0000 | [diff] [blame] | 768 | def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 769 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 770 | Pseudo, IIC_iALUi, |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 771 | !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, " |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 772 | "(${label}_${id}-(", |
Evan Cheng | eadf049 | 2009-07-22 22:03:29 +0000 | [diff] [blame] | 773 | "${:private}PCRELL${:uid}+8))\n"), |
| 774 | !strconcat("${:private}PCRELL${:uid}:\n\t", |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 775 | "add$p\t$dst, pc, #${:private}PCRELV${:uid}")), |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 776 | []> { |
| 777 | let Inst{25} = 1; |
| 778 | } |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 779 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 780 | //===----------------------------------------------------------------------===// |
| 781 | // Control Flow Instructions. |
| 782 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 783 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 784 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 785 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 786 | "bx", "\tlr", [(ARMretflag)]> { |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 787 | let Inst{3-0} = 0b1110; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 788 | let Inst{7-4} = 0b0001; |
| 789 | let Inst{19-8} = 0b111111111111; |
| 790 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 791 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 792 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 793 | // Indirect branches |
| 794 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 795 | def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 796 | [(brind GPR:$dst)]> { |
| 797 | let Inst{7-4} = 0b0001; |
| 798 | let Inst{19-8} = 0b111111111111; |
| 799 | let Inst{27-20} = 0b00010010; |
Johnny Chen | 9d52e8d | 2009-11-16 23:57:56 +0000 | [diff] [blame] | 800 | let Inst{31-28} = 0b1110; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 801 | } |
| 802 | } |
| 803 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 804 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 805 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 806 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 807 | hasExtraDefRegAllocReq = 1 in |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 808 | def LDM_RET : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 809 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 810 | LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 811 | []>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 812 | |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 813 | // On non-Darwin platforms R9 is callee-saved. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 814 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 815 | Defs = [R0, R1, R2, R3, R12, LR, |
| 816 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 817 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 818 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 819 | def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 820 | IIC_Br, "bl\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 821 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 822 | Requires<[IsARM, IsNotDarwin]> { |
| 823 | let Inst{31-28} = 0b1110; |
| 824 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 825 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 826 | def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 827 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 828 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 829 | Requires<[IsARM, IsNotDarwin]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 830 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 831 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 832 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 833 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 834 | [(ARMcall GPR:$func)]>, |
| 835 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 836 | let Inst{7-4} = 0b0011; |
| 837 | let Inst{19-8} = 0b111111111111; |
| 838 | let Inst{27-20} = 0b00010010; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 841 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 842 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 843 | def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 844 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 845 | [(ARMcall_nolink tGPR:$func)]>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 846 | Requires<[IsARM, IsNotDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 847 | let Inst{7-4} = 0b0001; |
| 848 | let Inst{19-8} = 0b111111111111; |
| 849 | let Inst{27-20} = 0b00010010; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 850 | } |
| 851 | } |
| 852 | |
| 853 | // On Darwin R9 is call-clobbered. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 854 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 855 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 856 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 857 | D16, D17, D18, D19, D20, D21, D22, D23, |
David Goodwin | e8d82c0 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 858 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 859 | def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 860 | IIC_Br, "bl\t${func:call}", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 861 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 862 | let Inst{31-28} = 0b1110; |
| 863 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 864 | |
| 865 | def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 866 | IIC_Br, "bl", "\t${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 867 | [(ARMcall_pred tglobaladdr:$func)]>, |
| 868 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 869 | |
| 870 | // ARMv5T and above |
| 871 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 872 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 873 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
| 874 | let Inst{7-4} = 0b0011; |
| 875 | let Inst{19-8} = 0b111111111111; |
| 876 | let Inst{27-20} = 0b00010010; |
| 877 | } |
| 878 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 879 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 880 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
| 881 | def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 882 | IIC_Br, "mov\tlr, pc\n\tbx\t$func", |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 883 | [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> { |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 884 | let Inst{7-4} = 0b0001; |
| 885 | let Inst{19-8} = 0b111111111111; |
| 886 | let Inst{27-20} = 0b00010010; |
Lauro Ramos Venancio | 64c88d7 | 2007-03-20 17:57:23 +0000 | [diff] [blame] | 887 | } |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 888 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 889 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 890 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 891 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 892 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 893 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 894 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 895 | "b\t$target", [(br bb:$target)]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 896 | |
Owen Anderson | 20ab290 | 2007-11-12 07:39:39 +0000 | [diff] [blame] | 897 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 898 | def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 899 | IIC_Br, "mov\tpc, $target \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 900 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> { |
Johnny Chen | ec68915 | 2009-12-14 21:51:34 +0000 | [diff] [blame] | 901 | let Inst{11-4} = 0b00000000; |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 902 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 903 | let Inst{20} = 0; // S Bit |
| 904 | let Inst{24-21} = 0b1101; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 905 | let Inst{27-25} = 0b000; |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 906 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 907 | def BR_JTm : JTI<(outs), |
| 908 | (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 909 | IIC_Br, "ldr\tpc, $target \n$jt", |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 910 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
| 911 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 912 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 913 | let Inst{20} = 1; // L bit |
| 914 | let Inst{21} = 0; // W bit |
| 915 | let Inst{22} = 0; // B bit |
| 916 | let Inst{24} = 1; // P bit |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 917 | let Inst{27-25} = 0b011; |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 918 | } |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 919 | def BR_JTadd : JTI<(outs), |
| 920 | (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 921 | IIC_Br, "add\tpc, $target, $idx \n$jt", |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 922 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
| 923 | imm:$id)]> { |
Johnny Chen | a9ea9ec | 2009-11-17 17:17:50 +0000 | [diff] [blame] | 924 | let Inst{15-12} = 0b1111; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 925 | let Inst{20} = 0; // S bit |
| 926 | let Inst{24-21} = 0b0100; |
Evan Cheng | 0fc0ade | 2009-07-07 23:45:10 +0000 | [diff] [blame] | 927 | let Inst{27-25} = 0b000; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 928 | } |
| 929 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
| 930 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 931 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 932 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 933 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 934 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 935 | IIC_Br, "b", "\t$target", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 936 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>; |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 937 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 938 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 939 | // Branch and Exchange Jazelle -- for disassembly only |
| 940 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 941 | [/* For disassembly only; pattern left blank */]> { |
| 942 | let Inst{23-20} = 0b0010; |
| 943 | //let Inst{19-8} = 0xfff; |
| 944 | let Inst{7-4} = 0b0010; |
| 945 | } |
| 946 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 947 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 948 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 949 | [/* For disassembly only; pattern left blank */]> { |
| 950 | let Inst{23-20} = 0b0110; |
| 951 | let Inst{7-4} = 0b0111; |
| 952 | } |
| 953 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 954 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 955 | let isCall = 1 in { |
| 956 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
| 957 | [/* For disassembly only; pattern left blank */]>; |
| 958 | } |
| 959 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame^] | 960 | // Store Return State is a system instruction -- for disassembly only |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 961 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 962 | NoItinerary, "srs${addr:submode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 963 | [/* For disassembly only; pattern left blank */]> { |
| 964 | let Inst{31-28} = 0b1111; |
| 965 | let Inst{22-20} = 0b110; // W = 1 |
| 966 | } |
| 967 | |
| 968 | def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode), |
| 969 | NoItinerary, "srs${addr:submode}\tsp, $mode", |
| 970 | [/* For disassembly only; pattern left blank */]> { |
| 971 | let Inst{31-28} = 0b1111; |
| 972 | let Inst{22-20} = 0b100; // W = 0 |
| 973 | } |
| 974 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame^] | 975 | // Return From Exception is a system instruction -- for disassembly only |
| 976 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 977 | NoItinerary, "rfe${addr:submode}\t$base!", |
| 978 | [/* For disassembly only; pattern left blank */]> { |
| 979 | let Inst{31-28} = 0b1111; |
| 980 | let Inst{22-20} = 0b011; // W = 1 |
| 981 | } |
| 982 | |
| 983 | def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base), |
| 984 | NoItinerary, "rfe${addr:submode}\t$base", |
| 985 | [/* For disassembly only; pattern left blank */]> { |
| 986 | let Inst{31-28} = 0b1111; |
| 987 | let Inst{22-20} = 0b001; // W = 0 |
| 988 | } |
| 989 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 990 | //===----------------------------------------------------------------------===// |
| 991 | // Load / store Instructions. |
| 992 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 993 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 994 | // Load |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 995 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 996 | def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 997 | "ldr", "\t$dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 998 | [(set GPR:$dst, (load addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 999 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1000 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 4aedb61 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 1001 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, |
| 1002 | mayHaveSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1003 | def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1004 | "ldr", "\t$dst, $addr", []>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1005 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1006 | // Loads with zero extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1007 | def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1008 | IIC_iLoadr, "ldrh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1009 | [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1010 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1011 | def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1012 | IIC_iLoadr, "ldrb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1013 | [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1014 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1015 | // Loads with sign extension |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1016 | def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1017 | IIC_iLoadr, "ldrsh", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1018 | [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1019 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1020 | def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1021 | IIC_iLoadr, "ldrsb", "\t$dst, $addr", |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1022 | [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1023 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1024 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1025 | // Load doubleword |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1026 | def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1027 | IIC_iLoadr, "ldrd", "\t$dst1, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1028 | []>, Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1029 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1030 | // Indexed loads |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1031 | def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1032 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1033 | "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1034 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1035 | def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1036 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1037 | "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1038 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1039 | def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1040 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1041 | "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1042 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1043 | def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1044 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1045 | "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1046 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1047 | def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1048 | (ins addrmode2:$addr), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1049 | "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Lauro Ramos Venancio | 301009a | 2006-12-28 13:11:14 +0000 | [diff] [blame] | 1050 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1051 | def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1052 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1053 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1054 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1055 | def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1056 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1057 | "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1058 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1059 | def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1060 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1061 | "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1062 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1063 | def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1064 | (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1065 | "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1066 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1067 | def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1068 | (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1069 | "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>; |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 1070 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1071 | |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1072 | // LDRT and LDRBT are for disassembly only. |
| 1073 | |
| 1074 | def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb), |
| 1075 | (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1076 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1077 | let Inst{21} = 1; // overwrite |
| 1078 | } |
| 1079 | |
| 1080 | def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb), |
| 1081 | (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru, |
| 1082 | "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1083 | let Inst{21} = 1; // overwrite |
| 1084 | } |
| 1085 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1086 | // Store |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1087 | def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1088 | "str", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1089 | [(store GPR:$src, addrmode2:$addr)]>; |
| 1090 | |
| 1091 | // Stores with truncate |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1092 | def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm, |
| 1093 | IIC_iStorer, "strh", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1094 | [(truncstorei16 GPR:$src, addrmode3:$addr)]>; |
| 1095 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1096 | def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1097 | "strb", "\t$src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1098 | [(truncstorei8 GPR:$src, addrmode2:$addr)]>; |
| 1099 | |
| 1100 | // Store doubleword |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1101 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1102 | def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1103 | StMiscFrm, IIC_iStorer, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1104 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1105 | |
| 1106 | // Indexed stores |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1107 | def STR_PRE : AI2stwpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1108 | (ins GPR:$src, GPR:$base, am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1109 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1110 | "str", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1111 | [(set GPR:$base_wb, |
| 1112 | (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1113 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1114 | def STR_POST : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1115 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1116 | StFrm, IIC_iStoreru, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1117 | "str", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1118 | [(set GPR:$base_wb, |
| 1119 | (post_store GPR:$src, GPR:$base, am2offset:$offset))]>; |
| 1120 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1121 | def STRH_PRE : AI3sthpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1122 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1123 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1124 | "strh", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1125 | [(set GPR:$base_wb, |
| 1126 | (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>; |
| 1127 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1128 | def STRH_POST: AI3sthpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1129 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1130 | StMiscFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1131 | "strh", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1132 | [(set GPR:$base_wb, (post_truncsti16 GPR:$src, |
| 1133 | GPR:$base, am3offset:$offset))]>; |
| 1134 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1135 | def STRB_PRE : AI2stbpr<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1136 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1137 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1138 | "strb", "\t$src, [$base, $offset]!", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1139 | [(set GPR:$base_wb, (pre_truncsti8 GPR:$src, |
| 1140 | GPR:$base, am2offset:$offset))]>; |
| 1141 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1142 | def STRB_POST: AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1143 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1144 | StFrm, IIC_iStoreru, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1145 | "strb", "\t$src, [$base], $offset", "$base = $base_wb", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1146 | [(set GPR:$base_wb, (post_truncsti8 GPR:$src, |
| 1147 | GPR:$base, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1148 | |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1149 | // STRT and STRBT are for disassembly only. |
| 1150 | |
| 1151 | def STRT : AI2stwpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1152 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1153 | StFrm, IIC_iStoreru, |
| 1154 | "strt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1155 | [/* For disassembly only; pattern left blank */]> { |
| 1156 | let Inst{21} = 1; // overwrite |
| 1157 | } |
| 1158 | |
| 1159 | def STRBT : AI2stbpo<(outs GPR:$base_wb), |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1160 | (ins GPR:$src, GPR:$base,am2offset:$offset), |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1161 | StFrm, IIC_iStoreru, |
| 1162 | "strbt", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1163 | [/* For disassembly only; pattern left blank */]> { |
| 1164 | let Inst{21} = 1; // overwrite |
| 1165 | } |
| 1166 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1167 | //===----------------------------------------------------------------------===// |
| 1168 | // Load / store multiple Instructions. |
| 1169 | // |
| 1170 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1171 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1172 | def LDM : AXI4ld<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1173 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1174 | LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1175 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1176 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 1177 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1178 | def STM : AXI4st<(outs), |
Evan Cheng | d20d658 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1179 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1180 | LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb", |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1181 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 | |
| 1183 | //===----------------------------------------------------------------------===// |
| 1184 | // Move Instructions. |
| 1185 | // |
| 1186 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1187 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1188 | def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1189 | "mov", "\t$dst, $src", []>, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1190 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1191 | let Inst{25} = 0; |
| 1192 | } |
| 1193 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1194 | def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1195 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1196 | "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1197 | let Inst{25} = 0; |
| 1198 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1199 | |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1200 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1201 | def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1202 | "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP { |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1203 | let Inst{25} = 1; |
| 1204 | } |
| 1205 | |
| 1206 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1207 | def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1208 | DPFrm, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1209 | "movw", "\t$dst, $src", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1210 | [(set GPR:$dst, imm0_65535:$src)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1211 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1212 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1213 | let Inst{25} = 1; |
| 1214 | } |
| 1215 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1216 | let Constraints = "$src = $dst" in |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1217 | def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm), |
| 1218 | DPFrm, IIC_iMOVi, |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 1219 | "movt", "\t$dst, $imm", |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1220 | [(set GPR:$dst, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1221 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1222 | lo16AllZero:$imm))]>, UnaryDP, |
| 1223 | Requires<[IsARM, HasV6T2]> { |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1224 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1225 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1226 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1227 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1228 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1229 | Requires<[IsARM, HasV6T2]>; |
| 1230 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1231 | let Uses = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1232 | def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1233 | "mov", "\t$dst, $src, rrx", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1234 | [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1235 | |
| 1236 | // These aren't really mov instructions, but we have to define them this way |
| 1237 | // due to flag operands. |
| 1238 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1239 | let Defs = [CPSR] in { |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1240 | def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1241 | IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1242 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 1243 | def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1244 | IIC_iMOVsi, "movs", "\t$dst, $src, asr #1", |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1245 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1246 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1247 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1248 | //===----------------------------------------------------------------------===// |
| 1249 | // Extend Instructions. |
| 1250 | // |
| 1251 | |
| 1252 | // Sign extenders |
| 1253 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1254 | defm SXTB : AI_unary_rrot<0b01101010, |
| 1255 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1256 | defm SXTH : AI_unary_rrot<0b01101011, |
| 1257 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1258 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1259 | defm SXTAB : AI_bin_rrot<0b01101010, |
| 1260 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
| 1261 | defm SXTAH : AI_bin_rrot<0b01101011, |
| 1262 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1263 | |
| 1264 | // TODO: SXT(A){B|H}16 |
| 1265 | |
| 1266 | // Zero extenders |
| 1267 | |
| 1268 | let AddedComplexity = 16 in { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1269 | defm UXTB : AI_unary_rrot<0b01101110, |
| 1270 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 1271 | defm UXTH : AI_unary_rrot<0b01101111, |
| 1272 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 1273 | defm UXTB16 : AI_unary_rrot<0b01101100, |
| 1274 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1275 | |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1276 | def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1277 | (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1278 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1279 | (UXTB16r_rot GPR:$Src, 8)>; |
| 1280 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1281 | defm UXTAB : AI_bin_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1282 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1283 | defm UXTAH : AI_bin_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1284 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1285 | } |
| 1286 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1287 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
| 1288 | //defm UXTAB16 : xxx<"uxtab16", 0xff00ff>; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 1289 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1290 | // TODO: UXT(A){B|H}16 |
| 1291 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1292 | def SBFX : I<(outs GPR:$dst), |
| 1293 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1294 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1295 | "sbfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1296 | Requires<[IsARM, HasV6T2]> { |
| 1297 | let Inst{27-21} = 0b0111101; |
| 1298 | let Inst{6-4} = 0b101; |
| 1299 | } |
| 1300 | |
| 1301 | def UBFX : I<(outs GPR:$dst), |
| 1302 | (ins GPR:$src, imm0_31:$lsb, imm0_31:$width), |
| 1303 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1304 | "ubfx", "\t$dst, $src, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 1305 | Requires<[IsARM, HasV6T2]> { |
| 1306 | let Inst{27-21} = 0b0111111; |
| 1307 | let Inst{6-4} = 0b101; |
| 1308 | } |
| 1309 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1310 | //===----------------------------------------------------------------------===// |
| 1311 | // Arithmetic Instructions. |
| 1312 | // |
| 1313 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1314 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1315 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1316 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1317 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1318 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1319 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1320 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
| 1321 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 1322 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1323 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1324 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1325 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1326 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1327 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1328 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1329 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1330 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1331 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1332 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1333 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1334 | // These don't define reg/reg forms, because they are handled above. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1335 | def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1336 | IIC_iALUi, "rsb", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1337 | [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> { |
| 1338 | let Inst{25} = 1; |
| 1339 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1340 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1341 | def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1342 | IIC_iALUsr, "rsb", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1343 | [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1344 | let Inst{25} = 0; |
| 1345 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1346 | |
| 1347 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1348 | let Defs = [CPSR] in { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1349 | def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1350 | IIC_iALUi, "rsbs", "\t$dst, $a, $b", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1351 | [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1352 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1353 | let Inst{25} = 1; |
| 1354 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1355 | def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1356 | IIC_iALUsr, "rsbs", "\t$dst, $a, $b", |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1357 | [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> { |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 1358 | let Inst{20} = 1; |
| 1359 | let Inst{25} = 0; |
| 1360 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1361 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1362 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1363 | let Uses = [CPSR] in { |
| 1364 | def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1365 | DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1366 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1367 | Requires<[IsARM]> { |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1368 | let Inst{25} = 1; |
| 1369 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1370 | def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1371 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1372 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1373 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1374 | let Inst{25} = 0; |
| 1375 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1376 | } |
| 1377 | |
| 1378 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1379 | let Defs = [CPSR], Uses = [CPSR] in { |
| 1380 | def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1381 | DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1382 | [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>, |
| 1383 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1384 | let Inst{20} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1385 | let Inst{25} = 1; |
| 1386 | } |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 1387 | def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1388 | DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1389 | [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>, |
| 1390 | Requires<[IsARM]> { |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 1391 | let Inst{20} = 1; |
| 1392 | let Inst{25} = 0; |
| 1393 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1394 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1395 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1396 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
| 1397 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 1398 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
| 1399 | |
| 1400 | //def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 1401 | // (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 1402 | //def : ARMPat<(adde GPR:$src, so_imm_neg:$imm), |
| 1403 | // (SBCri GPR:$src, so_imm_neg:$imm)>; |
| 1404 | |
| 1405 | // Note: These are implemented in C++ code, because they have to generate |
| 1406 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 1407 | // cannot produce. |
| 1408 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 1409 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 1410 | |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1411 | // Saturating adds/subtracts -- for disassembly only |
| 1412 | |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1413 | // GPR:$dst = GPR:$a op GPR:$b |
Bob Wilson | 7dc9747 | 2010-02-15 23:43:47 +0000 | [diff] [blame] | 1414 | class AQI<bits<8> op27_20, bits<4> op7_4, string opc> |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 1415 | : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr, |
Bob Wilson | 7dc9747 | 2010-02-15 23:43:47 +0000 | [diff] [blame] | 1416 | opc, "\t$dst, $a, $b", |
| 1417 | [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 1418 | let Inst{27-20} = op27_20; |
| 1419 | let Inst{7-4} = op7_4; |
| 1420 | } |
| 1421 | |
Bob Wilson | 7dc9747 | 2010-02-15 23:43:47 +0000 | [diff] [blame] | 1422 | def QADD : AQI<0b00010000, 0b0101, "qadd">; |
| 1423 | def QADD16 : AQI<0b01100010, 0b0001, "qadd16">; |
| 1424 | def QADD8 : AQI<0b01100010, 0b1001, "qadd8">; |
| 1425 | def QASX : AQI<0b01100010, 0b0011, "qasx">; |
| 1426 | def QDADD : AQI<0b00010100, 0b0101, "qdadd">; |
| 1427 | def QDSUB : AQI<0b00010110, 0b0101, "qdsub">; |
| 1428 | def QSAX : AQI<0b01100010, 0b0101, "qsax">; |
| 1429 | def QSUB : AQI<0b00010010, 0b0101, "qsub">; |
| 1430 | def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">; |
| 1431 | def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">; |
| 1432 | def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">; |
| 1433 | def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">; |
| 1434 | def UQASX : AQI<0b01100110, 0b0011, "uqasx">; |
| 1435 | def UQSAX : AQI<0b01100110, 0b0101, "uqsax">; |
| 1436 | def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">; |
| 1437 | def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1438 | |
| 1439 | //===----------------------------------------------------------------------===// |
| 1440 | // Bitwise Instructions. |
| 1441 | // |
| 1442 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1443 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1444 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1445 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1446 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1447 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1448 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1449 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1450 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1451 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1452 | def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 1453 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1454 | "bfc", "\t$dst, $imm", "$src = $dst", |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 1455 | [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
| 1456 | Requires<[IsARM, HasV6T2]> { |
| 1457 | let Inst{27-21} = 0b0111110; |
| 1458 | let Inst{6-0} = 0b0011111; |
| 1459 | } |
| 1460 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 1461 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
| 1462 | // Added for disassembler with the pattern field purposely left blank. |
| 1463 | def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm), |
| 1464 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
| 1465 | "bfi", "\t$dst, $src, $imm", "", |
| 1466 | [/* For disassembly only; pattern left blank */]>, |
| 1467 | Requires<[IsARM, HasV6T2]> { |
| 1468 | let Inst{27-21} = 0b0111110; |
| 1469 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 1470 | } |
| 1471 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1472 | def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1473 | "mvn", "\t$dst, $src", |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1474 | [(set GPR:$dst, (not GPR:$src))]>, UnaryDP { |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1475 | let Inst{25} = 0; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1476 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1477 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1478 | def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1479 | IIC_iMOVsr, "mvn", "\t$dst, $src", |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 1480 | [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP { |
| 1481 | let Inst{25} = 0; |
| 1482 | } |
Evan Cheng | b3379fb | 2009-02-05 08:42:55 +0000 | [diff] [blame] | 1483 | let isReMaterializable = 1, isAsCheapAsAMove = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1484 | def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1485 | IIC_iMOVi, "mvn", "\t$dst, $imm", |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1486 | [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP { |
| 1487 | let Inst{25} = 1; |
| 1488 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1489 | |
| 1490 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 1491 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 1492 | |
| 1493 | //===----------------------------------------------------------------------===// |
| 1494 | // Multiply Instructions. |
| 1495 | // |
| 1496 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1497 | let isCommutable = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1498 | def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1499 | IIC_iMUL32, "mul", "\t$dst, $a, $b", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1500 | [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1501 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1502 | def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1503 | IIC_iMAC32, "mla", "\t$dst, $a, $b, $c", |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1504 | [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1505 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1506 | def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1507 | IIC_iMAC32, "mls", "\t$dst, $a, $b, $c", |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 1508 | [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>, |
| 1509 | Requires<[IsARM, HasV6T2]>; |
| 1510 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1511 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1512 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1513 | let isCommutable = 1 in { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1514 | def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1515 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1516 | "smull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1517 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1518 | def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1519 | (ins GPR:$a, GPR:$b), IIC_iMUL64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1520 | "umull", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1521 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1522 | |
| 1523 | // Multiply + accumulate |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1524 | def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1525 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1526 | "smlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1527 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1528 | def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1529 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1530 | "umlal", "\t$ldst, $hdst, $a, $b", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1531 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1532 | def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1533 | (ins GPR:$a, GPR:$b), IIC_iMAC64, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1534 | "umaal", "\t$ldst, $hdst, $a, $b", []>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1535 | Requires<[IsARM, HasV6]>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1536 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1537 | |
| 1538 | // Most significant word multiply |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1539 | def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1540 | IIC_iMUL32, "smmul", "\t$dst, $a, $b", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1541 | [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1542 | Requires<[IsARM, HasV6]> { |
| 1543 | let Inst{7-4} = 0b0001; |
| 1544 | let Inst{15-12} = 0b1111; |
| 1545 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1546 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1547 | def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1548 | IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c", |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1549 | [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1550 | Requires<[IsARM, HasV6]> { |
| 1551 | let Inst{7-4} = 0b0001; |
| 1552 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1553 | |
| 1554 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1555 | def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1556 | IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1557 | [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1558 | Requires<[IsARM, HasV6]> { |
| 1559 | let Inst{7-4} = 0b1101; |
| 1560 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1561 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1562 | multiclass AI_smul<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1563 | def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1564 | IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1565 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
| 1566 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1567 | Requires<[IsARM, HasV5TE]> { |
| 1568 | let Inst{5} = 0; |
| 1569 | let Inst{6} = 0; |
| 1570 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1571 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1572 | def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1573 | IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1574 | [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16), |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1575 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1576 | Requires<[IsARM, HasV5TE]> { |
| 1577 | let Inst{5} = 0; |
| 1578 | let Inst{6} = 1; |
| 1579 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1580 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1581 | def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1582 | IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1583 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1584 | (sext_inreg GPR:$b, i16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1585 | Requires<[IsARM, HasV5TE]> { |
| 1586 | let Inst{5} = 1; |
| 1587 | let Inst{6} = 0; |
| 1588 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1589 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1590 | def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1591 | IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1592 | [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)), |
| 1593 | (sra GPR:$b, (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1594 | Requires<[IsARM, HasV5TE]> { |
| 1595 | let Inst{5} = 1; |
| 1596 | let Inst{6} = 1; |
| 1597 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1598 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1599 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1600 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1601 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1602 | (sext_inreg GPR:$b, i16)), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1603 | Requires<[IsARM, HasV5TE]> { |
| 1604 | let Inst{5} = 1; |
| 1605 | let Inst{6} = 0; |
| 1606 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1607 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1608 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1609 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1610 | [(set GPR:$dst, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1611 | (sra GPR:$b, (i32 16))), (i32 16)))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1612 | Requires<[IsARM, HasV5TE]> { |
| 1613 | let Inst{5} = 1; |
| 1614 | let Inst{6} = 1; |
| 1615 | } |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 1616 | } |
| 1617 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1618 | |
| 1619 | multiclass AI_smla<string opc, PatFrag opnode> { |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1620 | def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1621 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1622 | [(set GPR:$dst, (add GPR:$acc, |
| 1623 | (opnode (sext_inreg GPR:$a, i16), |
| 1624 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1625 | Requires<[IsARM, HasV5TE]> { |
| 1626 | let Inst{5} = 0; |
| 1627 | let Inst{6} = 0; |
| 1628 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1629 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1630 | def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1631 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1632 | [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16), |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1633 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1634 | Requires<[IsARM, HasV5TE]> { |
| 1635 | let Inst{5} = 0; |
| 1636 | let Inst{6} = 1; |
| 1637 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1638 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1639 | def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1640 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc", |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1641 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1642 | (sext_inreg GPR:$b, i16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1643 | Requires<[IsARM, HasV5TE]> { |
| 1644 | let Inst{5} = 1; |
| 1645 | let Inst{6} = 0; |
| 1646 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1647 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1648 | def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1649 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc", |
| 1650 | [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)), |
| 1651 | (sra GPR:$b, (i32 16)))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1652 | Requires<[IsARM, HasV5TE]> { |
| 1653 | let Inst{5} = 1; |
| 1654 | let Inst{6} = 1; |
| 1655 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1656 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1657 | def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1658 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc", |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 1659 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1660 | (sext_inreg GPR:$b, i16)), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1661 | Requires<[IsARM, HasV5TE]> { |
| 1662 | let Inst{5} = 0; |
| 1663 | let Inst{6} = 0; |
| 1664 | } |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1665 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1666 | def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1667 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1668 | [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1669 | (sra GPR:$b, (i32 16))), (i32 16))))]>, |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 1670 | Requires<[IsARM, HasV5TE]> { |
| 1671 | let Inst{5} = 0; |
| 1672 | let Inst{6} = 1; |
| 1673 | } |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 1674 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 1675 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 1676 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 1677 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1678 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 1679 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
| 1680 | def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1681 | IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b", |
| 1682 | [/* For disassembly only; pattern left blank */]>, |
| 1683 | Requires<[IsARM, HasV5TE]> { |
| 1684 | let Inst{5} = 0; |
| 1685 | let Inst{6} = 0; |
| 1686 | } |
| 1687 | |
| 1688 | def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1689 | IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b", |
| 1690 | [/* For disassembly only; pattern left blank */]>, |
| 1691 | Requires<[IsARM, HasV5TE]> { |
| 1692 | let Inst{5} = 0; |
| 1693 | let Inst{6} = 1; |
| 1694 | } |
| 1695 | |
| 1696 | def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1697 | IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b", |
| 1698 | [/* For disassembly only; pattern left blank */]>, |
| 1699 | Requires<[IsARM, HasV5TE]> { |
| 1700 | let Inst{5} = 1; |
| 1701 | let Inst{6} = 0; |
| 1702 | } |
| 1703 | |
| 1704 | def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b), |
| 1705 | IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b", |
| 1706 | [/* For disassembly only; pattern left blank */]>, |
| 1707 | Requires<[IsARM, HasV5TE]> { |
| 1708 | let Inst{5} = 1; |
| 1709 | let Inst{6} = 1; |
| 1710 | } |
| 1711 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1712 | // TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 1713 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1714 | //===----------------------------------------------------------------------===// |
| 1715 | // Misc. Arithmetic Instructions. |
| 1716 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 1717 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1718 | def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1719 | "clz", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1720 | [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> { |
| 1721 | let Inst{7-4} = 0b0001; |
| 1722 | let Inst{11-8} = 0b1111; |
| 1723 | let Inst{19-16} = 0b1111; |
| 1724 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1725 | |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 1726 | def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 1727 | "rbit", "\t$dst, $src", |
| 1728 | [(set GPR:$dst, (ARMrbit GPR:$src))]>, |
| 1729 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 1730 | let Inst{7-4} = 0b0011; |
| 1731 | let Inst{11-8} = 0b1111; |
| 1732 | let Inst{19-16} = 0b1111; |
| 1733 | } |
| 1734 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1735 | def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1736 | "rev", "\t$dst, $src", |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1737 | [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> { |
| 1738 | let Inst{7-4} = 0b0011; |
| 1739 | let Inst{11-8} = 0b1111; |
| 1740 | let Inst{19-16} = 0b1111; |
| 1741 | } |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 1742 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1743 | def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1744 | "rev16", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1745 | [(set GPR:$dst, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1746 | (or (and (srl GPR:$src, (i32 8)), 0xFF), |
| 1747 | (or (and (shl GPR:$src, (i32 8)), 0xFF00), |
| 1748 | (or (and (srl GPR:$src, (i32 8)), 0xFF0000), |
| 1749 | (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1750 | Requires<[IsARM, HasV6]> { |
| 1751 | let Inst{7-4} = 0b1011; |
| 1752 | let Inst{11-8} = 0b1111; |
| 1753 | let Inst{19-16} = 0b1111; |
| 1754 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1755 | |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1756 | def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1757 | "revsh", "\t$dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1758 | [(set GPR:$dst, |
| 1759 | (sext_inreg |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1760 | (or (srl (and GPR:$src, 0xFF00), (i32 8)), |
| 1761 | (shl GPR:$src, (i32 8))), i16))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1762 | Requires<[IsARM, HasV6]> { |
| 1763 | let Inst{7-4} = 0b1011; |
| 1764 | let Inst{11-8} = 0b1111; |
| 1765 | let Inst{19-16} = 0b1111; |
| 1766 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1767 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1768 | def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1769 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1770 | IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1771 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF), |
| 1772 | (and (shl GPR:$src2, (i32 imm:$shamt)), |
| 1773 | 0xFFFF0000)))]>, |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1774 | Requires<[IsARM, HasV6]> { |
| 1775 | let Inst{6-4} = 0b001; |
| 1776 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1777 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1778 | // Alternate cases for PKHBT where identities eliminate some nodes. |
| 1779 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)), |
| 1780 | (PKHBT GPR:$src1, GPR:$src2, 0)>; |
| 1781 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)), |
| 1782 | (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1783 | |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 1784 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1785 | def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst), |
| 1786 | (ins GPR:$src1, GPR:$src2, i32imm:$shamt), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1787 | IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1788 | [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000), |
| 1789 | (and (sra GPR:$src2, imm16_31:$shamt), |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1790 | 0xFFFF)))]>, Requires<[IsARM, HasV6]> { |
| 1791 | let Inst{6-4} = 0b101; |
| 1792 | } |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1793 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1794 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 1795 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 1796 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1797 | (PKHTB GPR:$src1, GPR:$src2, 16)>; |
| 1798 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
| 1799 | (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)), |
| 1800 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1801 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1802 | //===----------------------------------------------------------------------===// |
| 1803 | // Comparison Instructions... |
| 1804 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 1805 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 1806 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 1807 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 1808 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 1809 | // Compare-to-zero still works out, just not the relationals |
| 1810 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 1811 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1812 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1813 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1814 | defm TST : AI1_cmp_irs<0b1000, "tst", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1815 | BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1816 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1817 | BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1818 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1819 | defm CMPz : AI1_cmp_irs<0b1010, "cmp", |
| 1820 | BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>; |
| 1821 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
| 1822 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 1823 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 1824 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 1825 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1826 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 1827 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 1828 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 1829 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 1830 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1831 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1832 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1833 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1834 | def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1835 | IIC_iCMOVr, "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1836 | [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1837 | RegConstraint<"$false = $dst">, UnaryDP { |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1838 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1839 | let Inst{25} = 0; |
| 1840 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 1841 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1842 | def MOVCCs : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1843 | (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1844 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1845 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>, |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1846 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1847 | let Inst{25} = 0; |
| 1848 | } |
Rafael Espindola | 2dc0f2b | 2006-10-09 17:50:29 +0000 | [diff] [blame] | 1849 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 1850 | def MOVCCi : AI1<0b1101, (outs GPR:$dst), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1851 | (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1852 | "mov", "\t$dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1853 | [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>, |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1854 | RegConstraint<"$false = $dst">, UnaryDP { |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1855 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1856 | } |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 1857 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1858 | //===----------------------------------------------------------------------===// |
| 1859 | // Atomic operations intrinsics |
| 1860 | // |
| 1861 | |
| 1862 | // memory barriers protect the atomic sequences |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 1863 | let hasSideEffects = 1 in { |
| 1864 | def Int_MemBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1865 | Pseudo, NoItinerary, |
| 1866 | "dmb", "", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1867 | [(ARMMemBarrierV7)]>, |
Jim Grosbach | a623f5a | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 1868 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 1869 | let Inst{31-4} = 0xf57ff05; |
| 1870 | // FIXME: add support for options other than a full system DMB |
| 1871 | let Inst{3-0} = 0b1111; |
| 1872 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1873 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 1874 | def Int_SyncBarrierV7 : AInoP<(outs), (ins), |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1875 | Pseudo, NoItinerary, |
| 1876 | "dsb", "", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1877 | [(ARMSyncBarrierV7)]>, |
Jim Grosbach | a623f5a | 2009-12-14 19:24:11 +0000 | [diff] [blame] | 1878 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 1879 | let Inst{31-4} = 0xf57ff04; |
| 1880 | // FIXME: add support for options other than a full system DSB |
| 1881 | let Inst{3-0} = 0b1111; |
| 1882 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1883 | |
| 1884 | def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero), |
| 1885 | Pseudo, NoItinerary, |
| 1886 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
| 1887 | [(ARMMemBarrierV6 GPR:$zero)]>, |
| 1888 | Requires<[IsARM, HasV6]> { |
| 1889 | // FIXME: add support for options other than a full system DMB |
| 1890 | // FIXME: add encoding |
| 1891 | } |
| 1892 | |
| 1893 | def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero), |
| 1894 | Pseudo, NoItinerary, |
Jim Grosbach | 80dd125 | 2009-12-14 21:33:32 +0000 | [diff] [blame] | 1895 | "mcr", "\tp15, 0, $zero, c7, c10, 4", |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 1896 | [(ARMSyncBarrierV6 GPR:$zero)]>, |
| 1897 | Requires<[IsARM, HasV6]> { |
| 1898 | // FIXME: add support for options other than a full system DSB |
| 1899 | // FIXME: add encoding |
| 1900 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 1901 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 1902 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 1903 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 1904 | let Uses = [CPSR] in { |
| 1905 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
| 1906 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1907 | "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!", |
| 1908 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 1909 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
| 1910 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1911 | "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!", |
| 1912 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 1913 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
| 1914 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1915 | "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!", |
| 1916 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 1917 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
| 1918 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1919 | "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!", |
| 1920 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 1921 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
| 1922 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1923 | "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!", |
| 1924 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 1925 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
| 1926 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1927 | "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!", |
| 1928 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 1929 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
| 1930 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1931 | "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!", |
| 1932 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 1933 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
| 1934 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1935 | "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!", |
| 1936 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 1937 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
| 1938 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1939 | "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!", |
| 1940 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 1941 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
| 1942 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1943 | "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!", |
| 1944 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 1945 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
| 1946 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1947 | "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!", |
| 1948 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 1949 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
| 1950 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1951 | "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!", |
| 1952 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 1953 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
| 1954 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1955 | "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!", |
| 1956 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 1957 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
| 1958 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1959 | "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!", |
| 1960 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 1961 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
| 1962 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1963 | "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!", |
| 1964 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 1965 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
| 1966 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1967 | "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!", |
| 1968 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 1969 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
| 1970 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1971 | "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!", |
| 1972 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 1973 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
| 1974 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
| 1975 | "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!", |
| 1976 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 1977 | |
| 1978 | def ATOMIC_SWAP_I8 : PseudoInst< |
| 1979 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1980 | "${:comment} ATOMIC_SWAP_I8 PSEUDO!", |
| 1981 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 1982 | def ATOMIC_SWAP_I16 : PseudoInst< |
| 1983 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1984 | "${:comment} ATOMIC_SWAP_I16 PSEUDO!", |
| 1985 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 1986 | def ATOMIC_SWAP_I32 : PseudoInst< |
| 1987 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
| 1988 | "${:comment} ATOMIC_SWAP_I32 PSEUDO!", |
| 1989 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 1990 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 1991 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
| 1992 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 1993 | "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!", |
| 1994 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 1995 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
| 1996 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 1997 | "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!", |
| 1998 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 1999 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
| 2000 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
| 2001 | "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!", |
| 2002 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 2003 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2004 | } |
| 2005 | |
| 2006 | let mayLoad = 1 in { |
| 2007 | def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2008 | "ldrexb", "\t$dest, [$ptr]", |
| 2009 | []>; |
| 2010 | def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2011 | "ldrexh", "\t$dest, [$ptr]", |
| 2012 | []>; |
| 2013 | def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary, |
| 2014 | "ldrex", "\t$dest, [$ptr]", |
| 2015 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2016 | def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2017 | NoItinerary, |
| 2018 | "ldrexd", "\t$dest, $dest2, [$ptr]", |
| 2019 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2020 | } |
| 2021 | |
Jim Grosbach | 587b072 | 2009-12-16 19:44:06 +0000 | [diff] [blame] | 2022 | let mayStore = 1, Constraints = "@earlyclobber $success" in { |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2023 | def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2024 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2025 | "strexb", "\t$success, $src, [$ptr]", |
| 2026 | []>; |
| 2027 | def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
| 2028 | NoItinerary, |
| 2029 | "strexh", "\t$success, $src, [$ptr]", |
| 2030 | []>; |
| 2031 | def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2032 | NoItinerary, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2033 | "strex", "\t$success, $src, [$ptr]", |
| 2034 | []>; |
Johnny Chen | c474796 | 2009-12-14 21:01:46 +0000 | [diff] [blame] | 2035 | def STREXD : AIstrex<0b01, (outs GPR:$success), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 2036 | (ins GPR:$src, GPR:$src2, GPR:$ptr), |
| 2037 | NoItinerary, |
| 2038 | "strexd", "\t$success, $src, $src2, [$ptr]", |
| 2039 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 2040 | } |
| 2041 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 2042 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 2043 | let mayLoad = 1 in { |
| 2044 | def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2045 | "swp", "\t$dst, $src, [$ptr]", |
| 2046 | [/* For disassembly only; pattern left blank */]> { |
| 2047 | let Inst{27-23} = 0b00010; |
| 2048 | let Inst{22} = 0; // B = 0 |
| 2049 | let Inst{21-20} = 0b00; |
| 2050 | let Inst{7-4} = 0b1001; |
| 2051 | } |
| 2052 | |
| 2053 | def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary, |
| 2054 | "swpb", "\t$dst, $src, [$ptr]", |
| 2055 | [/* For disassembly only; pattern left blank */]> { |
| 2056 | let Inst{27-23} = 0b00010; |
| 2057 | let Inst{22} = 1; // B = 1 |
| 2058 | let Inst{21-20} = 0b00; |
| 2059 | let Inst{7-4} = 0b1001; |
| 2060 | } |
| 2061 | } |
| 2062 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2063 | //===----------------------------------------------------------------------===// |
| 2064 | // TLS Instructions |
| 2065 | // |
| 2066 | |
| 2067 | // __aeabi_read_tp preserves the registers r1-r3. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2068 | let isCall = 1, |
| 2069 | Defs = [R0, R12, LR, CPSR] in { |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2070 | def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2071 | "bl\t__aeabi_read_tp", |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 2072 | [(set R0, ARMthread_pointer)]>; |
| 2073 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 2074 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2075 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2076 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 2077 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2078 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2079 | // Since by its nature we may be coming from some other function to get |
| 2080 | // here, and we're using the stack frame for the containing function to |
| 2081 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2082 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2083 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 2084 | // except for our own input by listing the relevant registers in Defs. By |
| 2085 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 2086 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2087 | // A constant value is passed in $val, and we use the location as a scratch. |
| 2088 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 2089 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 2090 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 2091 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 2092 | D31 ] in { |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2093 | def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val), |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 2094 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 2095 | Pseudo, NoItinerary, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2096 | "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t" |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2097 | "add\t$val, pc, #8\n\t" |
| 2098 | "str\t$val, [$src, #+4]\n\t" |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2099 | "mov\tr0, #0\n\t" |
| 2100 | "add\tpc, pc, #0\n\t" |
| 2101 | "mov\tr0, #1 @ eh_setjmp end", "", |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 2102 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 2103 | } |
| 2104 | |
| 2105 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2106 | // Non-Instruction Patterns |
| 2107 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 2108 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2109 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2110 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2111 | // Two piece so_imms. |
Dan Gohman | d45eddd | 2007-06-26 00:48:07 +0000 | [diff] [blame] | 2112 | let isReMaterializable = 1 in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2113 | def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 2114 | Pseudo, IIC_iMOVi, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 2115 | "mov", "\t$dst, $src", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2116 | [(set GPR:$dst, so_imm2part:$src)]>, |
| 2117 | Requires<[IsARM, NoV6T2]>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2118 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2119 | def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2120 | (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2121 | (so_imm2part_2 imm:$RHS))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2122 | def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS), |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 2123 | (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2124 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 65b7f3a | 2009-10-21 20:44:34 +0000 | [diff] [blame] | 2125 | def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS), |
| 2126 | (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)), |
| 2127 | (so_imm2part_2 imm:$RHS))>; |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 2128 | def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS), |
| 2129 | (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)), |
| 2130 | (so_neg_imm2part_2 imm:$RHS))>; |
Rafael Espindola | f621abc | 2006-10-17 13:36:07 +0000 | [diff] [blame] | 2131 | |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2132 | // 32-bit immediate using movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 2133 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 2134 | // as a single unit instead of having to handle reg inputs. |
| 2135 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2136 | let isReMaterializable = 1 in |
| 2137 | def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi, |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 2138 | "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}", |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 2139 | [(set GPR:$dst, (i32 imm:$src))]>, |
| 2140 | Requires<[IsARM, HasV6T2]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2141 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 2142 | // ConstantPool, GlobalAddress, and JumpTable |
| 2143 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 2144 | Requires<[IsARM, DontUseMovt]>; |
| 2145 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 2146 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 2147 | Requires<[IsARM, UseMovt]>; |
| 2148 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 2149 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 2150 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2151 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 2152 | |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 2153 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2154 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2155 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2156 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 2157 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 2158 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2159 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2160 | // zextload i1 -> zextload i8 |
| 2161 | def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 2162 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2163 | // extload -> zextload |
| 2164 | def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2165 | def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>; |
| 2166 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 2167 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 2168 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 2169 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 2170 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2171 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2172 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2173 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2174 | (SMULBB GPR:$a, GPR:$b)>; |
| 2175 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 2176 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2177 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2178 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2179 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2180 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2181 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2182 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 2183 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2184 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2185 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2186 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2187 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2188 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2189 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2190 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2191 | (SMULWB GPR:$a, GPR:$b)>; |
| 2192 | |
| 2193 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2194 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2195 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2196 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2197 | def : ARMV5TEPat<(add GPR:$acc, |
| 2198 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 2199 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2200 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2201 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 2202 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2203 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2204 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2205 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2206 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 2207 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2208 | (mul (sra GPR:$a, (i32 16)), |
| 2209 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2210 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2211 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2212 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2213 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2214 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2215 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 2216 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2217 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2218 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2219 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 2220 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 2221 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2222 | //===----------------------------------------------------------------------===// |
| 2223 | // Thumb Support |
| 2224 | // |
| 2225 | |
| 2226 | include "ARMInstrThumb.td" |
| 2227 | |
| 2228 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 2229 | // Thumb2 Support |
| 2230 | // |
| 2231 | |
| 2232 | include "ARMInstrThumb2.td" |
| 2233 | |
| 2234 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2235 | // Floating Point Support |
| 2236 | // |
| 2237 | |
| 2238 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2239 | |
| 2240 | //===----------------------------------------------------------------------===// |
| 2241 | // Advanced SIMD (NEON) Support |
| 2242 | // |
| 2243 | |
| 2244 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2245 | |
| 2246 | //===----------------------------------------------------------------------===// |
| 2247 | // Coprocessor Instructions. For disassembly only. |
| 2248 | // |
| 2249 | |
| 2250 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2251 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2252 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2253 | [/* For disassembly only; pattern left blank */]> { |
| 2254 | let Inst{4} = 0; |
| 2255 | } |
| 2256 | |
| 2257 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2258 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2259 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 2260 | [/* For disassembly only; pattern left blank */]> { |
| 2261 | let Inst{31-28} = 0b1111; |
| 2262 | let Inst{4} = 0; |
| 2263 | } |
| 2264 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2265 | class ACI<dag oops, dag iops, string opc, string asm> |
| 2266 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 2267 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 2268 | let Inst{27-25} = 0b110; |
| 2269 | } |
| 2270 | |
| 2271 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 2272 | |
| 2273 | def _OFFSET : ACI<(outs), |
| 2274 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2275 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 2276 | let Inst{31-28} = op31_28; |
| 2277 | let Inst{24} = 1; // P = 1 |
| 2278 | let Inst{21} = 0; // W = 0 |
| 2279 | let Inst{22} = 0; // D = 0 |
| 2280 | let Inst{20} = load; |
| 2281 | } |
| 2282 | |
| 2283 | def _PRE : ACI<(outs), |
| 2284 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2285 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 2286 | let Inst{31-28} = op31_28; |
| 2287 | let Inst{24} = 1; // P = 1 |
| 2288 | let Inst{21} = 1; // W = 1 |
| 2289 | let Inst{22} = 0; // D = 0 |
| 2290 | let Inst{20} = load; |
| 2291 | } |
| 2292 | |
| 2293 | def _POST : ACI<(outs), |
| 2294 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2295 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 2296 | let Inst{31-28} = op31_28; |
| 2297 | let Inst{24} = 0; // P = 0 |
| 2298 | let Inst{21} = 1; // W = 1 |
| 2299 | let Inst{22} = 0; // D = 0 |
| 2300 | let Inst{20} = load; |
| 2301 | } |
| 2302 | |
| 2303 | def _OPTION : ACI<(outs), |
| 2304 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 2305 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 2306 | let Inst{31-28} = op31_28; |
| 2307 | let Inst{24} = 0; // P = 0 |
| 2308 | let Inst{23} = 1; // U = 1 |
| 2309 | let Inst{21} = 0; // W = 0 |
| 2310 | let Inst{22} = 0; // D = 0 |
| 2311 | let Inst{20} = load; |
| 2312 | } |
| 2313 | |
| 2314 | def L_OFFSET : ACI<(outs), |
| 2315 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2316 | opc, "l\tp$cop, cr$CRd, $addr"> { |
| 2317 | let Inst{31-28} = op31_28; |
| 2318 | let Inst{24} = 1; // P = 1 |
| 2319 | let Inst{21} = 0; // W = 0 |
| 2320 | let Inst{22} = 1; // D = 1 |
| 2321 | let Inst{20} = load; |
| 2322 | } |
| 2323 | |
| 2324 | def L_PRE : ACI<(outs), |
| 2325 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 2326 | opc, "l\tp$cop, cr$CRd, $addr!"> { |
| 2327 | let Inst{31-28} = op31_28; |
| 2328 | let Inst{24} = 1; // P = 1 |
| 2329 | let Inst{21} = 1; // W = 1 |
| 2330 | let Inst{22} = 1; // D = 1 |
| 2331 | let Inst{20} = load; |
| 2332 | } |
| 2333 | |
| 2334 | def L_POST : ACI<(outs), |
| 2335 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 2336 | opc, "l\tp$cop, cr$CRd, [$base], $offset"> { |
| 2337 | let Inst{31-28} = op31_28; |
| 2338 | let Inst{24} = 0; // P = 0 |
| 2339 | let Inst{21} = 1; // W = 1 |
| 2340 | let Inst{22} = 1; // D = 1 |
| 2341 | let Inst{20} = load; |
| 2342 | } |
| 2343 | |
| 2344 | def L_OPTION : ACI<(outs), |
| 2345 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
| 2346 | opc, "l\tp$cop, cr$CRd, [$base], $option"> { |
| 2347 | let Inst{31-28} = op31_28; |
| 2348 | let Inst{24} = 0; // P = 0 |
| 2349 | let Inst{23} = 1; // U = 1 |
| 2350 | let Inst{21} = 0; // W = 0 |
| 2351 | let Inst{22} = 1; // D = 1 |
| 2352 | let Inst{20} = load; |
| 2353 | } |
| 2354 | } |
| 2355 | |
| 2356 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 2357 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 2358 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 2359 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 2360 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 2361 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2362 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2363 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2364 | [/* For disassembly only; pattern left blank */]> { |
| 2365 | let Inst{20} = 0; |
| 2366 | let Inst{4} = 1; |
| 2367 | } |
| 2368 | |
| 2369 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2370 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2371 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2372 | [/* For disassembly only; pattern left blank */]> { |
| 2373 | let Inst{31-28} = 0b1111; |
| 2374 | let Inst{20} = 0; |
| 2375 | let Inst{4} = 1; |
| 2376 | } |
| 2377 | |
| 2378 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2379 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2380 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2381 | [/* For disassembly only; pattern left blank */]> { |
| 2382 | let Inst{20} = 1; |
| 2383 | let Inst{4} = 1; |
| 2384 | } |
| 2385 | |
| 2386 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 2387 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 2388 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 2389 | [/* For disassembly only; pattern left blank */]> { |
| 2390 | let Inst{31-28} = 0b1111; |
| 2391 | let Inst{20} = 1; |
| 2392 | let Inst{4} = 1; |
| 2393 | } |
| 2394 | |
| 2395 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2396 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2397 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2398 | [/* For disassembly only; pattern left blank */]> { |
| 2399 | let Inst{23-20} = 0b0100; |
| 2400 | } |
| 2401 | |
| 2402 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2403 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2404 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2405 | [/* For disassembly only; pattern left blank */]> { |
| 2406 | let Inst{31-28} = 0b1111; |
| 2407 | let Inst{23-20} = 0b0100; |
| 2408 | } |
| 2409 | |
| 2410 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2411 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2412 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2413 | [/* For disassembly only; pattern left blank */]> { |
| 2414 | let Inst{23-20} = 0b0101; |
| 2415 | } |
| 2416 | |
| 2417 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 2418 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 2419 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 2420 | [/* For disassembly only; pattern left blank */]> { |
| 2421 | let Inst{31-28} = 0b1111; |
| 2422 | let Inst{23-20} = 0b0101; |
| 2423 | } |
| 2424 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2425 | //===----------------------------------------------------------------------===// |
| 2426 | // Move between special register and ARM core register -- for disassembly only |
| 2427 | // |
| 2428 | |
| 2429 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 2430 | [/* For disassembly only; pattern left blank */]> { |
| 2431 | let Inst{23-20} = 0b0000; |
| 2432 | let Inst{7-4} = 0b0000; |
| 2433 | } |
| 2434 | |
| 2435 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 2436 | [/* For disassembly only; pattern left blank */]> { |
| 2437 | let Inst{23-20} = 0b0100; |
| 2438 | let Inst{7-4} = 0b0000; |
| 2439 | } |
| 2440 | |
| 2441 | // FIXME: mask is ignored for the time being. |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2442 | def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2443 | [/* For disassembly only; pattern left blank */]> { |
| 2444 | let Inst{23-20} = 0b0010; |
| 2445 | let Inst{7-4} = 0b0000; |
| 2446 | } |
| 2447 | |
| 2448 | // FIXME: mask is ignored for the time being. |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 2449 | def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a", |
| 2450 | [/* For disassembly only; pattern left blank */]> { |
| 2451 | let Inst{23-20} = 0b0010; |
| 2452 | let Inst{7-4} = 0b0000; |
| 2453 | } |
| 2454 | |
| 2455 | // FIXME: mask is ignored for the time being. |
| 2456 | def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src", |
| 2457 | [/* For disassembly only; pattern left blank */]> { |
| 2458 | let Inst{23-20} = 0b0110; |
| 2459 | let Inst{7-4} = 0b0000; |
| 2460 | } |
| 2461 | |
| 2462 | // FIXME: mask is ignored for the time being. |
| 2463 | def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 2464 | [/* For disassembly only; pattern left blank */]> { |
| 2465 | let Inst{23-20} = 0b0110; |
| 2466 | let Inst{7-4} = 0b0000; |
| 2467 | } |