blob: 0722895ea0df6db220feb4abb89cb4ae286ab633 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000039#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000041#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000044#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000045#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000046#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000048#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt() || Subtarget->hasAVX();
172 X86ScalarSSEf32 = Subtarget->hasXMM() || Subtarget->hasAVX();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000183
Eric Christopherde5e1012011-03-11 01:05:58 +0000184 // For 64-bit since we have so many registers use the ILP scheduler, for
185 // 32-bit code use the register pressure specific scheduling.
186 if (Subtarget->is64Bit())
187 setSchedulingPreference(Sched::ILP);
188 else
189 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000191
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000192 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000193 // Setup Windows compiler runtime calls.
194 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000196 setLibcallName(RTLIB::SREM_I64, "_allrem");
197 setLibcallName(RTLIB::UREM_I64, "_aullrem");
198 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000199 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000200 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000201 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000202 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000203 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
205 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000206 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
207 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000208 }
209
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000210 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000211 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 setUseUnderscoreSetJmp(false);
213 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000214 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000215 // MS runtime is weird: it exports _setjmp, but longjmp!
216 setUseUnderscoreSetJmp(true);
217 setUseUnderscoreLongJmp(false);
218 } else {
219 setUseUnderscoreSetJmp(true);
220 setUseUnderscoreLongJmp(true);
221 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000227 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000231
Scott Michelfdc40a02009-02-17 22:15:04 +0000232 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000234 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
238 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000239
240 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000247
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000248 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
249 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
252 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000253
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000258 // We have an algorithm for SSE2->double, and we turn this into a
259 // 64-bit FILD followed by conditional FADD for other targets.
260 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000261 // We have an algorithm for SSE2, and we turn this into a 64-bit
262 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000263 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000264 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000265
266 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
267 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
269 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000270
Devang Patel6a784892009-06-05 18:48:29 +0000271 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000272 // SSE has no i16 to fp conversion, only i32
273 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000275 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000280 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000281 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000284 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285
Dale Johannesen73328d12007-09-19 23:55:34 +0000286 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
287 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000290
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
292 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
294 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000295
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000296 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000298 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000300 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
302 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000303 }
304
305 // Handle FP_TO_UINT by promoting the destination to a larger signed
306 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
313 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000314 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000315 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
379 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000380 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
381 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
383 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000384 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
388
Benjamin Kramer1292c222010-12-04 20:32:23 +0000389 if (Subtarget->hasPOPCNT()) {
390 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
391 } else {
392 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
393 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
394 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
397 }
398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
400 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000401
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000403 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000404 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000405 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000406 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
408 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
409 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
410 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
411 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000412 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
414 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
415 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
416 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000419 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000420 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000422
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000423 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
425 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
426 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
427 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
430 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000431 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
434 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
435 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
436 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000437 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000438 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000439 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
441 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
442 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
445 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
446 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000447 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000448
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000449 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000451
Eric Christopher9a9d2752010-07-22 02:48:34 +0000452 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000453 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000454
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000455 // On X86 and X86-64, atomic operations are lowered to locked instructions.
456 // Locked instructions, in turn, have implicit fence semantics (all memory
457 // operations are flushed before issuing the locked instruction, and they
458 // are not buffered), so we can fold away the common pattern of
459 // fence-atomic-fence.
460 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000461
Mon P Wang63307c32008-05-05 19:05:59 +0000462 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000463 for (unsigned i = 0, e = 4; i != e; ++i) {
464 MVT VT = IntVTs[i];
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
466 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
467 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000468
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000469 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
471 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
472 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
473 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
474 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
475 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
476 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000477 }
478
Evan Cheng3c992d22006-03-07 02:02:57 +0000479 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000480 if (!Subtarget->isTargetDarwin() &&
481 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000482 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000484 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000485
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
487 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
488 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
489 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000490 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000491 setExceptionPointerRegister(X86::RAX);
492 setExceptionSelectorRegister(X86::RDX);
493 } else {
494 setExceptionPointerRegister(X86::EAX);
495 setExceptionSelectorRegister(X86::EDX);
496 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
498 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000499
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000503
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::VASTART , MVT::Other, Custom);
506 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000507 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::VAARG , MVT::Other, Custom);
509 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000510 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000511 setOperationAction(ISD::VAARG , MVT::Other, Expand);
512 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000513 }
Evan Chengae642192007-03-02 23:16:35 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
516 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
NAKAMURA Takumia2e07622011-03-24 07:07:00 +0000517 setOperationAction(ISD::DYNAMIC_STACKALLOC,
518 (Subtarget->is64Bit() ? MVT::i64 : MVT::i32),
519 (Subtarget->isTargetCOFF()
520 && !Subtarget->isTargetEnvMacho()
521 ? Custom : Expand));
Chris Lattnerb99329e2006-01-13 02:42:53 +0000522
Evan Chengc7ce29b2009-02-13 22:36:38 +0000523 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000524 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000525 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
527 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000528
Evan Cheng223547a2006-01-31 22:28:30 +0000529 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FABS , MVT::f64, Custom);
531 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000532
533 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FNEG , MVT::f64, Custom);
535 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000536
Evan Cheng68c47cb2007-01-05 07:55:56 +0000537 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
539 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000540
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000541 // Lower this to FGETSIGNx86 plus an AND.
542 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
543 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
544
Evan Chengd25e9e82006-02-02 00:28:23 +0000545 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::FSIN , MVT::f64, Expand);
547 setOperationAction(ISD::FCOS , MVT::f64, Expand);
548 setOperationAction(ISD::FSIN , MVT::f32, Expand);
549 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000550
Chris Lattnera54aa942006-01-29 06:26:08 +0000551 // Expand FP immediates into loads from the stack, except for the special
552 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000553 addLegalFPImmediate(APFloat(+0.0)); // xorpd
554 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000555 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000556 // Use SSE for f32, x87 for f64.
557 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
559 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000560
561 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000563
564 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000566
Owen Anderson825b72b2009-08-11 20:47:22 +0000567 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568
569 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
571 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000572
573 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FSIN , MVT::f32, Expand);
575 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000576
Nate Begemane1795842008-02-14 08:57:00 +0000577 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
579 addLegalFPImmediate(APFloat(+0.0)); // FLD0
580 addLegalFPImmediate(APFloat(+1.0)); // FLD1
581 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
582 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
583
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
586 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000588 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000589 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
592 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000593
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
595 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
596 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
597 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000598
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000599 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
601 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000602 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
608 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
609 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
610 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000611 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612
Cameron Zwarich33390842011-07-08 21:39:21 +0000613 // We don't support FMA.
614 setOperationAction(ISD::FMA, MVT::f64, Expand);
615 setOperationAction(ISD::FMA, MVT::f32, Expand);
616
Dale Johannesen59a58732007-08-05 18:49:15 +0000617 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000618 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
620 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000622 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000623 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000624 addLegalFPImmediate(TmpFlt); // FLD0
625 TmpFlt.changeSign();
626 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000627
628 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000629 APFloat TmpFlt2(+1.0);
630 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
631 &ignored);
632 addLegalFPImmediate(TmpFlt2); // FLD1
633 TmpFlt2.changeSign();
634 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
635 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000636
Evan Chengc7ce29b2009-02-13 22:36:38 +0000637 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000640 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000641
642 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000643 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000644
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000645 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
647 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
648 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FLOG, MVT::f80, Expand);
651 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
652 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
653 setOperationAction(ISD::FEXP, MVT::f80, Expand);
654 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000655
Mon P Wangf007a8b2008-11-06 05:31:54 +0000656 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000657 // (for widening) or expand (for scalarization). Then we will selectively
658 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
660 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
661 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
662 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
663 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
664 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
665 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
666 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
667 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
668 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
669 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
670 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
671 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
672 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
673 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
674 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000677 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
678 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
680 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
681 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
682 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
683 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
684 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
685 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
700 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
701 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000710 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000711 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
715 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
716 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
717 setTruncStoreAction((MVT::SimpleValueType)VT,
718 (MVT::SimpleValueType)InnerVT, Expand);
719 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
720 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
721 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000722 }
723
Evan Chengc7ce29b2009-02-13 22:36:38 +0000724 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
725 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000726 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000727 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000728 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729 }
730
Dale Johannesen0488fb62010-09-30 23:57:10 +0000731 // MMX-sized vectors (other than x86mmx) are expected to be expanded
732 // into smaller operations.
733 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
734 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
735 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
736 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
737 setOperationAction(ISD::AND, MVT::v8i8, Expand);
738 setOperationAction(ISD::AND, MVT::v4i16, Expand);
739 setOperationAction(ISD::AND, MVT::v2i32, Expand);
740 setOperationAction(ISD::AND, MVT::v1i64, Expand);
741 setOperationAction(ISD::OR, MVT::v8i8, Expand);
742 setOperationAction(ISD::OR, MVT::v4i16, Expand);
743 setOperationAction(ISD::OR, MVT::v2i32, Expand);
744 setOperationAction(ISD::OR, MVT::v1i64, Expand);
745 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
746 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
747 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
748 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
750 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
751 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
753 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
754 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
755 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
756 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
757 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000758 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
759 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
760 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
761 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000762
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000763 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000765
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
767 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
768 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
769 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
770 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
771 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
772 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
773 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
774 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
776 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
777 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000778 }
779
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000780 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
784 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
786 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
787 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
788 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
791 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
792 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
793 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
794 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
795 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
796 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
797 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
798 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
799 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
800 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
801 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
802 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
803 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
804 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
805 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000806
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
808 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
809 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
810 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
813 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000817
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000818 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
819 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
820 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
821 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
822 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
823
Evan Cheng2c3ae372006-04-12 21:21:57 +0000824 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
826 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000827 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000828 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000829 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000830 // Do not attempt to custom lower non-128-bit vectors
831 if (!VT.is128BitVector())
832 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::BUILD_VECTOR,
834 VT.getSimpleVT().SimpleTy, Custom);
835 setOperationAction(ISD::VECTOR_SHUFFLE,
836 VT.getSimpleVT().SimpleTy, Custom);
837 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
838 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000839 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
842 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
843 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
844 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000847
Nate Begemancdd1eec2008-02-12 22:51:28 +0000848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000851 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000853 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
855 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000856 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000857
858 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000859 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000860 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000861
Owen Andersond6662ad2009-08-10 20:46:15 +0000862 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000864 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000865 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000866 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000868 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000870 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000873
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
878 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
879 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
880 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
883 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000884 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000885
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000886 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000887 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
888 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
889 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
890 setOperationAction(ISD::FRINT, MVT::f32, Legal);
891 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
892 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
893 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
894 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
895 setOperationAction(ISD::FRINT, MVT::f64, Legal);
896 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
897
Nate Begeman14d12ca2008-02-11 04:19:36 +0000898 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000900
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000901 // Can turn SHL into an integer multiply.
902 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000903 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000904
Nate Begeman14d12ca2008-02-11 04:19:36 +0000905 // i8 and i16 vectors are custom , because the source register and source
906 // source memory operand types are not the same width. f32 vectors are
907 // custom since the immediate controlling the insert encodes additional
908 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
916 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
917 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000918
919 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
921 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000922 }
923 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000924
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000925 if (Subtarget->hasSSE2() || Subtarget->hasAVX()) {
Nadav Rotem43012222011-05-11 08:12:09 +0000926 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
927 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
928 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000929 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000930
931 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
932 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
933 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
934
935 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
936 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
937 }
938
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000939 if (Subtarget->hasSSE42() || Subtarget->hasAVX())
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000941
David Greene9b9838d2009-06-29 16:47:10 +0000942 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000943 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
944 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
945 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
946 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
947 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
948 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000949
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
952 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000953
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
955 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
956 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
957 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
958 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
959 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
962 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
963 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
964 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
965 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
966 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000967
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000968 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
969 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +0000970 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +0000971
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +0000972 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
973 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
974 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
975 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
976 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
977 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
978
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000979 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
980 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
981 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
982 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
983
984 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
985 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
986 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
987 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
988
989 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
990 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
991
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +0000992 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
993 setOperationAction(ISD::VSETCC, MVT::v4i64, Custom);
994
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +0000995 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
996 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
997 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
998
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +0000999 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001000 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001001 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1002 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1003 EVT VT = SVT;
1004
1005 // Extract subvector is special because the value type
1006 // (result) is 128-bit but the source is 256-bit wide.
1007 if (VT.is128BitVector())
1008 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1009
1010 // Do not attempt to custom lower other non-256-bit vectors
1011 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001012 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001013
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001014 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1015 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1016 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1017 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001018 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001019 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001020 }
1021
David Greene54d8eba2011-01-27 22:38:56 +00001022 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001023 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1024 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1025 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001026
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001027 // Do not attempt to promote non-256-bit vectors
1028 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001029 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001030
1031 setOperationAction(ISD::AND, SVT, Promote);
1032 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1033 setOperationAction(ISD::OR, SVT, Promote);
1034 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1035 setOperationAction(ISD::XOR, SVT, Promote);
1036 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1037 setOperationAction(ISD::LOAD, SVT, Promote);
1038 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1039 setOperationAction(ISD::SELECT, SVT, Promote);
1040 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001041 }
David Greene9b9838d2009-06-29 16:47:10 +00001042 }
1043
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001044 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1045 // of this type with custom code.
1046 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1047 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1048 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1049 }
1050
Evan Cheng6be2c582006-04-05 23:38:46 +00001051 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001053
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001054
Eli Friedman962f5492010-06-02 19:35:46 +00001055 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1056 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001057 //
Eli Friedman962f5492010-06-02 19:35:46 +00001058 // FIXME: We really should do custom legalization for addition and
1059 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1060 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001061 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1062 // Add/Sub/Mul with overflow operations are custom lowered.
1063 MVT VT = IntVTs[i];
1064 setOperationAction(ISD::SADDO, VT, Custom);
1065 setOperationAction(ISD::UADDO, VT, Custom);
1066 setOperationAction(ISD::SSUBO, VT, Custom);
1067 setOperationAction(ISD::USUBO, VT, Custom);
1068 setOperationAction(ISD::SMULO, VT, Custom);
1069 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001070 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001071
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001072 // There are no 8-bit 3-address imul/mul instructions
1073 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1074 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001075
Evan Chengd54f2d52009-03-31 19:38:51 +00001076 if (!Subtarget->is64Bit()) {
1077 // These libcalls are not available in 32-bit.
1078 setLibcallName(RTLIB::SHL_I128, 0);
1079 setLibcallName(RTLIB::SRL_I128, 0);
1080 setLibcallName(RTLIB::SRA_I128, 0);
1081 }
1082
Evan Cheng206ee9d2006-07-07 08:33:52 +00001083 // We have target-specific dag combine patterns for the following nodes:
1084 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001085 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001086 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001087 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001088 setTargetDAGCombine(ISD::SHL);
1089 setTargetDAGCombine(ISD::SRA);
1090 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001091 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001092 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001093 setTargetDAGCombine(ISD::ADD);
1094 setTargetDAGCombine(ISD::SUB);
Chris Lattner149a4e52008-02-22 02:09:43 +00001095 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001096 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001097 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001098 if (Subtarget->is64Bit())
1099 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001100
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001101 computeRegisterProperties();
1102
Evan Cheng05219282011-01-06 06:52:41 +00001103 // On Darwin, -Os means optimize for size without hurting performance,
1104 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001105 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001106 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001108 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1109 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1110 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001111 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001112 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001113
1114 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001115}
1116
Scott Michel5b8f82e2008-03-10 15:42:14 +00001117
Owen Anderson825b72b2009-08-11 20:47:22 +00001118MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1119 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001120}
1121
1122
Evan Cheng29286502008-01-23 23:17:41 +00001123/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1124/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001125static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001126 if (MaxAlign == 16)
1127 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001128 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001129 if (VTy->getBitWidth() == 128)
1130 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001131 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001132 unsigned EltAlign = 0;
1133 getMaxByValAlign(ATy->getElementType(), EltAlign);
1134 if (EltAlign > MaxAlign)
1135 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001136 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001137 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1138 unsigned EltAlign = 0;
1139 getMaxByValAlign(STy->getElementType(i), EltAlign);
1140 if (EltAlign > MaxAlign)
1141 MaxAlign = EltAlign;
1142 if (MaxAlign == 16)
1143 break;
1144 }
1145 }
1146 return;
1147}
1148
1149/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1150/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001151/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1152/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001153unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001154 if (Subtarget->is64Bit()) {
1155 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001156 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001157 if (TyAlign > 8)
1158 return TyAlign;
1159 return 8;
1160 }
1161
Evan Cheng29286502008-01-23 23:17:41 +00001162 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001163 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001164 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001165 return Align;
1166}
Chris Lattner2b02a442007-02-25 08:29:00 +00001167
Evan Chengf0df0312008-05-15 08:39:06 +00001168/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001169/// and store operations as a result of memset, memcpy, and memmove
1170/// lowering. If DstAlign is zero that means it's safe to destination
1171/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1172/// means there isn't a need to check it against alignment requirement,
1173/// probably because the source does not need to be loaded. If
1174/// 'NonScalarIntSafe' is true, that means it's safe to return a
1175/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1176/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1177/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001178/// It returns EVT::Other if the type should be determined using generic
1179/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001180EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001181X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1182 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001183 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001184 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001185 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001186 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1187 // linux. This is because the stack realignment code can't handle certain
1188 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001189 const Function *F = MF.getFunction();
Evan Chenga5e13622011-01-07 19:35:30 +00001190 if (NonScalarIntSafe &&
1191 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001192 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001193 (Subtarget->isUnalignedMemAccessFast() ||
1194 ((DstAlign == 0 || DstAlign >= 16) &&
1195 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001196 Subtarget->getStackAlignment() >= 16) {
1197 if (Subtarget->hasSSE2())
1198 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001199 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001200 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001201 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001202 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001203 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001204 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001205 // Do not use f64 to lower memcpy if source is string constant. It's
1206 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001207 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001208 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001209 }
Evan Chengf0df0312008-05-15 08:39:06 +00001210 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 return MVT::i64;
1212 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001213}
1214
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001215/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1216/// current function. The returned value is a member of the
1217/// MachineJumpTableInfo::JTEntryKind enum.
1218unsigned X86TargetLowering::getJumpTableEncoding() const {
1219 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1220 // symbol.
1221 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1222 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001223 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001224
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001225 // Otherwise, use the normal jump table encoding heuristics.
1226 return TargetLowering::getJumpTableEncoding();
1227}
1228
Chris Lattnerc64daab2010-01-26 05:02:42 +00001229const MCExpr *
1230X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1231 const MachineBasicBlock *MBB,
1232 unsigned uid,MCContext &Ctx) const{
1233 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1234 Subtarget->isPICStyleGOT());
1235 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1236 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001237 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1238 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001239}
1240
Evan Chengcc415862007-11-09 01:32:10 +00001241/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1242/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001243SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001244 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001245 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001246 // This doesn't have DebugLoc associated with it, but is not really the
1247 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001248 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001249 return Table;
1250}
1251
Chris Lattner589c6f62010-01-26 06:28:43 +00001252/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1253/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1254/// MCExpr.
1255const MCExpr *X86TargetLowering::
1256getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1257 MCContext &Ctx) const {
1258 // X86-64 uses RIP relative addressing based on the jump table label.
1259 if (Subtarget->isPICStyleRIPRel())
1260 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1261
1262 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001263 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001264}
1265
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001266// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001267std::pair<const TargetRegisterClass*, uint8_t>
1268X86TargetLowering::findRepresentativeClass(EVT VT) const{
1269 const TargetRegisterClass *RRC = 0;
1270 uint8_t Cost = 1;
1271 switch (VT.getSimpleVT().SimpleTy) {
1272 default:
1273 return TargetLowering::findRepresentativeClass(VT);
1274 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1275 RRC = (Subtarget->is64Bit()
1276 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1277 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001278 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001279 RRC = X86::VR64RegisterClass;
1280 break;
1281 case MVT::f32: case MVT::f64:
1282 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1283 case MVT::v4f32: case MVT::v2f64:
1284 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1285 case MVT::v4f64:
1286 RRC = X86::VR128RegisterClass;
1287 break;
1288 }
1289 return std::make_pair(RRC, Cost);
1290}
1291
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001292bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1293 unsigned &Offset) const {
1294 if (!Subtarget->isTargetLinux())
1295 return false;
1296
1297 if (Subtarget->is64Bit()) {
1298 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1299 Offset = 0x28;
1300 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1301 AddressSpace = 256;
1302 else
1303 AddressSpace = 257;
1304 } else {
1305 // %gs:0x14 on i386
1306 Offset = 0x14;
1307 AddressSpace = 256;
1308 }
1309 return true;
1310}
1311
1312
Chris Lattner2b02a442007-02-25 08:29:00 +00001313//===----------------------------------------------------------------------===//
1314// Return Value Calling Convention Implementation
1315//===----------------------------------------------------------------------===//
1316
Chris Lattner59ed56b2007-02-28 04:55:35 +00001317#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001318
Michael J. Spencerec38de22010-10-10 22:04:20 +00001319bool
Eric Christopher471e4222011-06-08 23:55:35 +00001320X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1321 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001322 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001323 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001324 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001325 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001326 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001327 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001328}
1329
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330SDValue
1331X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001332 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001334 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001335 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001336 MachineFunction &MF = DAG.getMachineFunction();
1337 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Chris Lattner9774c912007-02-27 05:28:59 +00001339 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001340 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 RVLocs, *DAG.getContext());
1342 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Evan Chengdcea1632010-02-04 02:40:39 +00001344 // Add the regs to the liveout set for the function.
1345 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1346 for (unsigned i = 0; i != RVLocs.size(); ++i)
1347 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1348 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Dan Gohman475871a2008-07-27 21:46:04 +00001350 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001351
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001353 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1354 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001355 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1356 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001357
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001358 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1360 CCValAssign &VA = RVLocs[i];
1361 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001362 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001363 EVT ValVT = ValToCopy.getValueType();
1364
Dale Johannesenc4510512010-09-24 19:05:48 +00001365 // If this is x86-64, and we disabled SSE, we can't return FP values,
1366 // or SSE or MMX vectors.
1367 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1368 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001369 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001370 report_fatal_error("SSE register return with SSE disabled");
1371 }
1372 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1373 // llvm-gcc has never done it right and no one has noticed, so this
1374 // should be OK for now.
1375 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001376 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001377 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Chris Lattner447ff682008-03-11 03:23:40 +00001379 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1380 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001381 if (VA.getLocReg() == X86::ST0 ||
1382 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001383 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1384 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001385 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001386 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001387 RetOps.push_back(ValToCopy);
1388 // Don't emit a copytoreg.
1389 continue;
1390 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001391
Evan Cheng242b38b2009-02-23 09:03:22 +00001392 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1393 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001394 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001395 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001396 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001398 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1399 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001400 // If we don't have SSE2 available, convert to v4f32 so the generated
1401 // register is legal.
1402 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001403 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001404 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001405 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001406 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001407
Dale Johannesendd64c412009-02-04 00:33:20 +00001408 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001409 Flag = Chain.getValue(1);
1410 }
Dan Gohman61a92132008-04-21 23:59:07 +00001411
1412 // The x86-64 ABI for returning structs by value requires that we copy
1413 // the sret argument into %rax for the return. We saved the argument into
1414 // a virtual register in the entry block, so now we copy the value out
1415 // and into %rax.
1416 if (Subtarget->is64Bit() &&
1417 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1418 MachineFunction &MF = DAG.getMachineFunction();
1419 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1420 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001421 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001422 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001423 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001424
Dale Johannesendd64c412009-02-04 00:33:20 +00001425 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001426 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001427
1428 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001429 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001431
Chris Lattner447ff682008-03-11 03:23:40 +00001432 RetOps[0] = Chain; // Update chain.
1433
1434 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001435 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001436 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001437
1438 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001440}
1441
Evan Cheng3d2125c2010-11-30 23:55:39 +00001442bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1443 if (N->getNumValues() != 1)
1444 return false;
1445 if (!N->hasNUsesOfValue(1, 0))
1446 return false;
1447
1448 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001449 if (Copy->getOpcode() != ISD::CopyToReg &&
1450 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001451 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001452
1453 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001454 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001455 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001456 if (UI->getOpcode() != X86ISD::RET_FLAG)
1457 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001458 HasRet = true;
1459 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001460
Evan Cheng1bf891a2010-12-01 22:59:46 +00001461 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001462}
1463
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001464EVT
1465X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001466 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001467 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001468 // TODO: Is this also valid on 32-bit?
1469 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001470 ReturnMVT = MVT::i8;
1471 else
1472 ReturnMVT = MVT::i32;
1473
1474 EVT MinVT = getRegisterType(Context, ReturnMVT);
1475 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001476}
1477
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478/// LowerCallResult - Lower the result values of a call into the
1479/// appropriate copies out of appropriate physical registers.
1480///
1481SDValue
1482X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001483 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 const SmallVectorImpl<ISD::InputArg> &Ins,
1485 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001486 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001487
Chris Lattnere32bbf62007-02-28 07:09:55 +00001488 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001489 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001490 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001491 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1492 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner3085e152007-02-25 08:59:22 +00001495 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001497 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001498 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Torok Edwin3f142c32009-02-01 18:15:56 +00001500 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001502 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001503 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001504 }
1505
Evan Cheng79fb3b42009-02-20 20:43:02 +00001506 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001507
1508 // If this is a call to a function that returns an fp value on the floating
1509 // point stack, we must guarantee the the value is popped from the stack, so
1510 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001511 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001512 // instead.
1513 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1514 // If we prefer to use the value in xmm registers, copy it out as f80 and
1515 // use a truncate to move it from fp stack reg to xmm reg.
1516 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001517 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001518 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1519 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001520 Val = Chain.getValue(0);
1521
1522 // Round the f80 to the right size, which also moves it to the appropriate
1523 // xmm register.
1524 if (CopyVT != VA.getValVT())
1525 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1526 // This truncation won't change the value.
1527 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001528 } else {
1529 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1530 CopyVT, InFlag).getValue(1);
1531 Val = Chain.getValue(0);
1532 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001533 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001534 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001535 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001536
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001538}
1539
1540
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001541//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001542// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001543//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001544// StdCall calling convention seems to be standard for many Windows' API
1545// routines and around. It differs from C calling convention just a little:
1546// callee should clean up the stack, not caller. Symbols should be also
1547// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001548// For info on fast calling convention see Fast Calling Convention (tail call)
1549// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001552/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1554 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001556
Dan Gohman98ca4f22009-08-05 01:29:28 +00001557 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001558}
1559
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001560/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001561/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562static bool
1563ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1564 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001565 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001566
Dan Gohman98ca4f22009-08-05 01:29:28 +00001567 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001568}
1569
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001570/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1571/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001572/// the specific parameter attribute. The copy will be passed as a byval
1573/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001574static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001575CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1577 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001578 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001579
Dale Johannesendd64c412009-02-04 00:33:20 +00001580 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001581 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001582 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001583}
1584
Chris Lattner29689432010-03-11 00:22:57 +00001585/// IsTailCallConvention - Return true if the calling convention is one that
1586/// supports tail call optimization.
1587static bool IsTailCallConvention(CallingConv::ID CC) {
1588 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1589}
1590
Evan Cheng485fafc2011-03-21 01:19:09 +00001591bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1592 if (!CI->isTailCall())
1593 return false;
1594
1595 CallSite CS(CI);
1596 CallingConv::ID CalleeCC = CS.getCallingConv();
1597 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1598 return false;
1599
1600 return true;
1601}
1602
Evan Cheng0c439eb2010-01-27 00:07:07 +00001603/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1604/// a tailcall target by changing its ABI.
1605static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001606 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001607}
1608
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609SDValue
1610X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001611 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 const SmallVectorImpl<ISD::InputArg> &Ins,
1613 DebugLoc dl, SelectionDAG &DAG,
1614 const CCValAssign &VA,
1615 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001617 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001619 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001620 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001621 EVT ValVT;
1622
1623 // If value is passed by pointer we have address passed instead of the value
1624 // itself.
1625 if (VA.getLocInfo() == CCValAssign::Indirect)
1626 ValVT = VA.getLocVT();
1627 else
1628 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001629
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001630 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001631 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001632 // In case of tail call optimization mark all arguments mutable. Since they
1633 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001634 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001635 unsigned Bytes = Flags.getByValSize();
1636 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1637 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001638 return DAG.getFrameIndex(FI, getPointerTy());
1639 } else {
1640 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001641 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001642 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1643 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001644 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00001645 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001646 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001647}
1648
Dan Gohman475871a2008-07-27 21:46:04 +00001649SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001651 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 bool isVarArg,
1653 const SmallVectorImpl<ISD::InputArg> &Ins,
1654 DebugLoc dl,
1655 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 SmallVectorImpl<SDValue> &InVals)
1657 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001658 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001659 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Gordon Henriksen86737662008-01-05 16:56:59 +00001661 const Function* Fn = MF.getFunction();
1662 if (Fn->hasExternalLinkage() &&
1663 Subtarget->isTargetCygMing() &&
1664 Fn->getName() == "main")
1665 FuncInfo->setForceFramePointer(true);
1666
Evan Cheng1bc78042006-04-26 01:20:17 +00001667 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001668 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001670
Chris Lattner29689432010-03-11 00:22:57 +00001671 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1672 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001673
Chris Lattner638402b2007-02-28 07:00:42 +00001674 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001676 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001678
1679 // Allocate shadow area for Win64
1680 if (IsWin64) {
1681 CCInfo.AllocateStack(32, 8);
1682 }
1683
Duncan Sands45907662010-10-31 13:21:44 +00001684 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001685
Chris Lattnerf39f7712007-02-28 05:46:49 +00001686 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001687 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001688 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1689 CCValAssign &VA = ArgLocs[i];
1690 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1691 // places.
1692 assert(VA.getValNo() != LastVal &&
1693 "Don't support value assigned to multiple locs yet");
1694 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Chris Lattnerf39f7712007-02-28 05:46:49 +00001696 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001698 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001700 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001701 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001706 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001707 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1708 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001710 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001711 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001712 RC = X86::VR64RegisterClass;
1713 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001714 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001715
Devang Patel68e6bee2011-02-21 23:21:26 +00001716 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001717 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001718
Chris Lattnerf39f7712007-02-28 05:46:49 +00001719 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1720 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1721 // right size.
1722 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001723 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001724 DAG.getValueType(VA.getValVT()));
1725 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001726 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001727 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001728 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001729 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001731 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001732 // Handle MMX values passed in XMM regs.
1733 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001734 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1735 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001736 } else
1737 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001738 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001739 } else {
1740 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001742 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001743
1744 // If value is passed via pointer - do a load.
1745 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001746 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
1747 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001750 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001751
Dan Gohman61a92132008-04-21 23:59:07 +00001752 // The x86-64 ABI for returning structs by value requires that we copy
1753 // the sret argument into %rax for the return. Save the argument into
1754 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001755 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001756 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1757 unsigned Reg = FuncInfo->getSRetReturnReg();
1758 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001760 FuncInfo->setSRetReturnReg(Reg);
1761 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001764 }
1765
Chris Lattnerf39f7712007-02-28 05:46:49 +00001766 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001767 // Align stack specially for tail calls.
1768 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001769 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001770
Evan Cheng1bc78042006-04-26 01:20:17 +00001771 // If the function takes variable number of arguments, make a frame index for
1772 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001773 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001774 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1775 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001776 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 }
1778 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001779 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1780
1781 // FIXME: We should really autogenerate these arrays
1782 static const unsigned GPR64ArgRegsWin64[] = {
1783 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785 static const unsigned GPR64ArgRegs64Bit[] = {
1786 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1787 };
1788 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001789 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1790 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1791 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001792 const unsigned *GPR64ArgRegs;
1793 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001794
1795 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001796 // The XMM registers which might contain var arg parameters are shadowed
1797 // in their paired GPR. So we only need to save the GPR to their home
1798 // slots.
1799 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001800 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001801 } else {
1802 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1803 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001804
1805 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 }
1807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1808 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809
Devang Patel578efa92009-06-05 21:57:13 +00001810 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001811 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001812 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001813 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001814 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001815 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 // Kernel mode asks for SSE to be disabled, so don't push them
1817 // on the stack.
1818 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001819
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001820 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001821 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001822 // Get to the caller-allocated home save location. Add 8 to account
1823 // for the return address.
1824 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001825 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001826 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001827 // Fixup to set vararg frame on shadow area (4 x i64).
1828 if (NumIntRegs < 4)
1829 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001830 } else {
1831 // For X86-64, if there are vararg parameters that are passed via
1832 // registers, then we must store them to their spots on the stack so they
1833 // may be loaded by deferencing the result of va_next.
1834 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1835 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1836 FuncInfo->setRegSaveFrameIndex(
1837 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001838 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001839 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001840
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1844 getPointerTy());
1845 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001847 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1848 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001849 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001853 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001854 MachinePointerInfo::getFixedStack(
1855 FuncInfo->getRegSaveFrameIndex(), Offset),
1856 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001858 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001860
Dan Gohmanface41a2009-08-16 21:24:25 +00001861 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1862 // Now store the XMM (fp + vector) parameter registers.
1863 SmallVector<SDValue, 11> SaveXMMOps;
1864 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001865
Devang Patel68e6bee2011-02-21 23:21:26 +00001866 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001867 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1868 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001869
Dan Gohman1e93df62010-04-17 14:41:14 +00001870 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1871 FuncInfo->getRegSaveFrameIndex()));
1872 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1873 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001874
Dan Gohmanface41a2009-08-16 21:24:25 +00001875 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001876 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001877 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001878 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1879 SaveXMMOps.push_back(Val);
1880 }
1881 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1882 MVT::Other,
1883 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001885
1886 if (!MemOps.empty())
1887 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1888 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001889 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001891
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00001893 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001895 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001896 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001897 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001898 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001899 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001900 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001901
Gordon Henriksen86737662008-01-05 16:56:59 +00001902 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001903 // RegSaveFrameIndex is X86-64 only.
1904 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001905 if (CallConv == CallingConv::X86_FastCall ||
1906 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001907 // fastcc functions can't have varargs.
1908 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 }
Evan Cheng25caf632006-05-23 21:06:34 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001912}
1913
Dan Gohman475871a2008-07-27 21:46:04 +00001914SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1916 SDValue StackPtr, SDValue Arg,
1917 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001918 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001919 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001920 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001922 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001923 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00001924 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001925
1926 return DAG.getStore(Chain, dl, Arg, PtrOff,
1927 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00001928 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001929}
1930
Bill Wendling64e87322009-01-16 19:25:27 +00001931/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001932/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001933SDValue
1934X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001935 SDValue &OutRetAddr, SDValue Chain,
1936 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001937 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001938 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001939 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001940 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001941
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001942 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00001943 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
1944 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001945 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001946}
1947
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001948/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001949/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001950static SDValue
1951EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001952 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001953 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001954 // Store the return address to the appropriate stack slot.
1955 if (!FPDiff) return Chain;
1956 // Calculate the new stack slot for the return address.
1957 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001959 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001961 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001962 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00001963 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00001964 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001965 return Chain;
1966}
1967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001969X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001970 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001971 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001973 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 const SmallVectorImpl<ISD::InputArg> &Ins,
1975 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001976 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001977 MachineFunction &MF = DAG.getMachineFunction();
1978 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00001979 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001981 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982
Evan Cheng5f941932010-02-05 02:21:12 +00001983 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001984 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001985 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1986 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001987 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001988
1989 // Sibcalls are automatically detected tailcalls which do not require
1990 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001991 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001992 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001993
1994 if (isTailCall)
1995 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001996 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001997
Chris Lattner29689432010-03-11 00:22:57 +00001998 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1999 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002000
Chris Lattner638402b2007-02-28 07:00:42 +00002001 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002002 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002003 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002005
2006 // Allocate shadow area for Win64
2007 if (IsWin64) {
2008 CCInfo.AllocateStack(32, 8);
2009 }
2010
Duncan Sands45907662010-10-31 13:21:44 +00002011 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002012
Chris Lattner423c5f42007-02-28 05:31:48 +00002013 // Get a count of how many bytes are to be pushed on the stack.
2014 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002015 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002016 // This is a sibcall. The memory operands are available in caller's
2017 // own caller's stack.
2018 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002019 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002020 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002021
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002023 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2027 FPDiff = NumBytesCallerPushed - NumBytes;
2028
2029 // Set the delta of movement of the returnaddr stackslot.
2030 // But only set if delta is greater than previous delta.
2031 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2032 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2033 }
2034
Evan Chengf22f9b32010-02-06 03:28:46 +00002035 if (!IsSibcall)
2036 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002037
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002039 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002040 if (isTailCall && FPDiff)
2041 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2042 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002043
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2045 SmallVector<SDValue, 8> MemOpChains;
2046 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002047
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002048 // Walk the register/memloc assignments, inserting copies/loads. In the case
2049 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002050 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2051 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002052 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002053 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002055 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Chris Lattner423c5f42007-02-28 05:31:48 +00002057 // Promote the value if needed.
2058 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002059 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002060 case CCValAssign::Full: break;
2061 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002062 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002063 break;
2064 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002065 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002066 break;
2067 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002068 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2069 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002070 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2072 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002073 } else
2074 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2075 break;
2076 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002078 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002079 case CCValAssign::Indirect: {
2080 // Store the argument.
2081 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002082 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002083 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002084 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002085 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002086 Arg = SpillSlot;
2087 break;
2088 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002090
Chris Lattner423c5f42007-02-28 05:31:48 +00002091 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002092 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2093 if (isVarArg && IsWin64) {
2094 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2095 // shadow reg if callee is a varargs function.
2096 unsigned ShadowReg = 0;
2097 switch (VA.getLocReg()) {
2098 case X86::XMM0: ShadowReg = X86::RCX; break;
2099 case X86::XMM1: ShadowReg = X86::RDX; break;
2100 case X86::XMM2: ShadowReg = X86::R8; break;
2101 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002102 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002103 if (ShadowReg)
2104 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002105 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002106 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002107 assert(VA.isMemLoc());
2108 if (StackPtr.getNode() == 0)
2109 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2110 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2111 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002112 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002114
Evan Cheng32fe1032006-05-25 00:59:30 +00002115 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002117 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002118
Evan Cheng347d5f72006-04-28 21:29:37 +00002119 // Build a sequence of copy-to-reg nodes chained together with token chain
2120 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 // Tail call byval lowering might overwrite argument registers so in case of
2123 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002127 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128 InFlag = Chain.getValue(1);
2129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130
Chris Lattner88e1fd52009-07-09 04:24:46 +00002131 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002132 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2133 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002135 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2136 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002137 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002138 InFlag);
2139 InFlag = Chain.getValue(1);
2140 } else {
2141 // If we are tail calling and generating PIC/GOT style code load the
2142 // address of the callee into ECX. The value in ecx is used as target of
2143 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2144 // for tail calls on PIC/GOT architectures. Normally we would just put the
2145 // address of GOT into ebx and then call target@PLT. But for tail calls
2146 // ebx would be restored (since ebx is callee saved) before jumping to the
2147 // target@PLT.
2148
2149 // Note: The actual moving to ECX is done further down.
2150 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2151 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2152 !G->getGlobal()->hasProtectedVisibility())
2153 Callee = LowerGlobalAddress(Callee, DAG);
2154 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002155 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002156 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002157 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002158
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002159 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002160 // From AMD64 ABI document:
2161 // For calls that may call functions that use varargs or stdargs
2162 // (prototype-less calls or calls to functions containing ellipsis (...) in
2163 // the declaration) %al is used as hidden argument to specify the number
2164 // of SSE registers used. The contents of %al do not need to match exactly
2165 // the number of registers, but must be an ubound on the number of SSE
2166 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002167
Gordon Henriksen86737662008-01-05 16:56:59 +00002168 // Count the number of XMM registers allocated.
2169 static const unsigned XMMArgRegs[] = {
2170 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2171 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2172 };
2173 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002174 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002175 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Dale Johannesendd64c412009-02-04 00:33:20 +00002177 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 InFlag = Chain.getValue(1);
2180 }
2181
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002182
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002183 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002184 if (isTailCall) {
2185 // Force all the incoming stack arguments to be loaded from the stack
2186 // before any new outgoing arguments are stored to the stack, because the
2187 // outgoing stack slots may alias the incoming argument stack slots, and
2188 // the alias isn't otherwise explicit. This is slightly more conservative
2189 // than necessary, because it means that each store effectively depends
2190 // on every argument instead of just those arguments it would clobber.
2191 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SmallVector<SDValue, 8> MemOpChains2;
2194 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002195 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002196 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002197 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002198 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002199 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2200 CCValAssign &VA = ArgLocs[i];
2201 if (VA.isRegLoc())
2202 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002203 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002204 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002206 // Create frame index.
2207 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002208 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002209 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002210 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002211
Duncan Sands276dcbd2008-03-21 09:14:45 +00002212 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002213 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002215 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002216 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002217 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002218 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2221 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002222 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002224 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002225 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002227 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002228 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002229 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002230 }
2231 }
2232
2233 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002235 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 // Copy arguments to their registers.
2238 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002239 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002240 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002241 InFlag = Chain.getValue(1);
2242 }
Dan Gohman475871a2008-07-27 21:46:04 +00002243 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002244
Gordon Henriksen86737662008-01-05 16:56:59 +00002245 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002246 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002247 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002248 }
2249
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002250 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2251 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2252 // In the 64-bit large code model, we have to make all calls
2253 // through a register, since the call instruction's 32-bit
2254 // pc-relative offset may not be large enough to hold the whole
2255 // address.
2256 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002257 // If the callee is a GlobalAddress node (quite common, every direct call
2258 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2259 // it.
2260
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002261 // We should use extra load for direct calls to dllimported functions in
2262 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002263 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002264 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002265 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002266 bool ExtraLoad = false;
2267 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002268
Chris Lattner48a7d022009-07-09 05:02:21 +00002269 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2270 // external symbols most go through the PLT in PIC mode. If the symbol
2271 // has hidden or protected visibility, or if it is static or local, then
2272 // we don't need to use the PLT - we can directly call it.
2273 if (Subtarget->isTargetELF() &&
2274 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002275 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002276 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002277 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002278 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002279 (!Subtarget->getTargetTriple().isMacOSX() ||
2280 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002281 // PC-relative references to external symbols should go through $stub,
2282 // unless we're building with the leopard linker or later, which
2283 // automatically synthesizes these stubs.
2284 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002285 } else if (Subtarget->isPICStyleRIPRel() &&
2286 isa<Function>(GV) &&
2287 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2288 // If the function is marked as non-lazy, generate an indirect call
2289 // which loads from the GOT directly. This avoids runtime overhead
2290 // at the cost of eager binding (and one extra byte of encoding).
2291 OpFlags = X86II::MO_GOTPCREL;
2292 WrapperKind = X86ISD::WrapperRIP;
2293 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002294 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002295
Devang Patel0d881da2010-07-06 22:08:15 +00002296 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002297 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002298
2299 // Add a wrapper if needed.
2300 if (WrapperKind != ISD::DELETED_NODE)
2301 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2302 // Add extra indirection if needed.
2303 if (ExtraLoad)
2304 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2305 MachinePointerInfo::getGOT(),
2306 false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002307 }
Bill Wendling056292f2008-09-16 21:48:12 +00002308 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002309 unsigned char OpFlags = 0;
2310
Evan Cheng1bf891a2010-12-01 22:59:46 +00002311 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2312 // external symbols should go through the PLT.
2313 if (Subtarget->isTargetELF() &&
2314 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2315 OpFlags = X86II::MO_PLT;
2316 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002317 (!Subtarget->getTargetTriple().isMacOSX() ||
2318 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002319 // PC-relative references to external symbols should go through $stub,
2320 // unless we're building with the leopard linker or later, which
2321 // automatically synthesizes these stubs.
2322 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002323 }
Eric Christopherfd179292009-08-27 18:07:15 +00002324
Chris Lattner48a7d022009-07-09 05:02:21 +00002325 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2326 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002327 }
2328
Chris Lattnerd96d0722007-02-25 06:40:16 +00002329 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002330 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002332
Evan Chengf22f9b32010-02-06 03:28:46 +00002333 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002334 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2335 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002338
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002339 Ops.push_back(Chain);
2340 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002341
Dan Gohman98ca4f22009-08-05 01:29:28 +00002342 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002343 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002344
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 // Add argument registers to the end of the list so that they are known live
2346 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002347 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2348 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2349 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002350
Evan Cheng586ccac2008-03-18 23:36:35 +00002351 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002353 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2354
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002355 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002356 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002358
Gabor Greifba36cb52008-08-28 21:40:38 +00002359 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002360 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002361
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002363 // We used to do:
2364 //// If this is the first return lowered for this function, add the regs
2365 //// to the liveout set for the function.
2366 // This isn't right, although it's probably harmless on x86; liveouts
2367 // should be computed from returns not tail calls. Consider a void
2368 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002369 return DAG.getNode(X86ISD::TC_RETURN, dl,
2370 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002371 }
2372
Dale Johannesenace16102009-02-03 19:33:06 +00002373 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002374 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002375
Chris Lattner2d297092006-05-23 18:50:38 +00002376 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002378 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002380 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002381 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002382 // pops the hidden struct pointer, so we have to push it back.
2383 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002384 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002386 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002387
Gordon Henriksenae636f82008-01-03 16:47:34 +00002388 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002389 if (!IsSibcall) {
2390 Chain = DAG.getCALLSEQ_END(Chain,
2391 DAG.getIntPtrConstant(NumBytes, true),
2392 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2393 true),
2394 InFlag);
2395 InFlag = Chain.getValue(1);
2396 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002397
Chris Lattner3085e152007-02-25 08:59:22 +00002398 // Handle result values, copying them out of physregs into vregs that we
2399 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002400 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2401 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002402}
2403
Evan Cheng25ab6902006-09-08 06:48:29 +00002404
2405//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002406// Fast Calling Convention (tail call) implementation
2407//===----------------------------------------------------------------------===//
2408
2409// Like std call, callee cleans arguments, convention except that ECX is
2410// reserved for storing the tail called function address. Only 2 registers are
2411// free for argument passing (inreg). Tail call optimization is performed
2412// provided:
2413// * tailcallopt is enabled
2414// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002415// On X86_64 architecture with GOT-style position independent code only local
2416// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002417// To keep the stack aligned according to platform abi the function
2418// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2419// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002420// If a tail called function callee has more arguments than the caller the
2421// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002422// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002423// original REtADDR, but before the saved framepointer or the spilled registers
2424// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2425// stack layout:
2426// arg1
2427// arg2
2428// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002429// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002430// move area ]
2431// (possible EBP)
2432// ESI
2433// EDI
2434// local1 ..
2435
2436/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2437/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002438unsigned
2439X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2440 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002441 MachineFunction &MF = DAG.getMachineFunction();
2442 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002443 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002444 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002445 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002446 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002447 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002448 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2449 // Number smaller than 12 so just add the difference.
2450 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2451 } else {
2452 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002453 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002454 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002455 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002456 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002457}
2458
Evan Cheng5f941932010-02-05 02:21:12 +00002459/// MatchingStackOffset - Return true if the given stack call argument is
2460/// already available in the same position (relatively) of the caller's
2461/// incoming argument stack.
2462static
2463bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2464 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2465 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002466 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2467 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002468 if (Arg.getOpcode() == ISD::CopyFromReg) {
2469 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002470 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002471 return false;
2472 MachineInstr *Def = MRI->getVRegDef(VR);
2473 if (!Def)
2474 return false;
2475 if (!Flags.isByVal()) {
2476 if (!TII->isLoadFromStackSlot(Def, FI))
2477 return false;
2478 } else {
2479 unsigned Opcode = Def->getOpcode();
2480 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2481 Def->getOperand(1).isFI()) {
2482 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002483 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002484 } else
2485 return false;
2486 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002487 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2488 if (Flags.isByVal())
2489 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002490 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002491 // define @foo(%struct.X* %A) {
2492 // tail call @bar(%struct.X* byval %A)
2493 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002494 return false;
2495 SDValue Ptr = Ld->getBasePtr();
2496 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2497 if (!FINode)
2498 return false;
2499 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002500 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002501 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002502 FI = FINode->getIndex();
2503 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002504 } else
2505 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002506
Evan Cheng4cae1332010-03-05 08:38:04 +00002507 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002508 if (!MFI->isFixedObjectIndex(FI))
2509 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002510 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002511}
2512
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2514/// for tail call optimization. Targets which want to do tail call
2515/// optimization should implement this function.
2516bool
2517X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002518 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002519 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002520 bool isCalleeStructRet,
2521 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002522 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002523 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002524 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002526 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002527 CalleeCC != CallingConv::C)
2528 return false;
2529
Evan Cheng7096ae42010-01-29 06:45:59 +00002530 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002531 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002532 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002533 CallingConv::ID CallerCC = CallerF->getCallingConv();
2534 bool CCMatch = CallerCC == CalleeCC;
2535
Dan Gohman1797ed52010-02-08 20:27:50 +00002536 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002537 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002538 return true;
2539 return false;
2540 }
2541
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002542 // Look for obvious safe cases to perform tail call optimization that do not
2543 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002544
Evan Cheng2c12cb42010-03-26 16:26:03 +00002545 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2546 // emit a special epilogue.
2547 if (RegInfo->needsStackRealignment(MF))
2548 return false;
2549
Evan Chenga375d472010-03-15 18:54:48 +00002550 // Also avoid sibcall optimization if either caller or callee uses struct
2551 // return semantics.
2552 if (isCalleeStructRet || isCallerStructRet)
2553 return false;
2554
Chad Rosier2416da32011-06-24 21:15:36 +00002555 // An stdcall caller is expected to clean up its arguments; the callee
2556 // isn't going to do that.
2557 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2558 return false;
2559
Chad Rosier871f6642011-05-18 19:59:50 +00002560 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002561 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002562 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002563
2564 // Optimizing for varargs on Win64 is unlikely to be safe without
2565 // additional testing.
2566 if (Subtarget->isTargetWin64())
2567 return false;
2568
Chad Rosier871f6642011-05-18 19:59:50 +00002569 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002570 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2571 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002572
Chad Rosier871f6642011-05-18 19:59:50 +00002573 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2574 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2575 if (!ArgLocs[i].isRegLoc())
2576 return false;
2577 }
2578
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002579 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2580 // Therefore if it's not used by the call it is not safe to optimize this into
2581 // a sibcall.
2582 bool Unused = false;
2583 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2584 if (!Ins[i].Used) {
2585 Unused = true;
2586 break;
2587 }
2588 }
2589 if (Unused) {
2590 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002591 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2592 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002593 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002594 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002595 CCValAssign &VA = RVLocs[i];
2596 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2597 return false;
2598 }
2599 }
2600
Evan Cheng13617962010-04-30 01:12:32 +00002601 // If the calling conventions do not match, then we'd better make sure the
2602 // results are returned in the same way as what the caller expects.
2603 if (!CCMatch) {
2604 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002605 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2606 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002607 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2608
2609 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002610 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2611 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002612 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2613
2614 if (RVLocs1.size() != RVLocs2.size())
2615 return false;
2616 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2617 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2618 return false;
2619 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2620 return false;
2621 if (RVLocs1[i].isRegLoc()) {
2622 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2623 return false;
2624 } else {
2625 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2626 return false;
2627 }
2628 }
2629 }
2630
Evan Chenga6bff982010-01-30 01:22:00 +00002631 // If the callee takes no arguments then go on to check the results of the
2632 // call.
2633 if (!Outs.empty()) {
2634 // Check if stack adjustment is needed. For now, do not do this if any
2635 // argument is passed on the stack.
2636 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002637 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2638 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002639
2640 // Allocate shadow area for Win64
2641 if (Subtarget->isTargetWin64()) {
2642 CCInfo.AllocateStack(32, 8);
2643 }
2644
Duncan Sands45907662010-10-31 13:21:44 +00002645 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002646 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002647 MachineFunction &MF = DAG.getMachineFunction();
2648 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2649 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002650
2651 // Check if the arguments are already laid out in the right way as
2652 // the caller's fixed stack objects.
2653 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002654 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2655 const X86InstrInfo *TII =
2656 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002657 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2658 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002659 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002660 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002661 if (VA.getLocInfo() == CCValAssign::Indirect)
2662 return false;
2663 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002664 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2665 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002666 return false;
2667 }
2668 }
2669 }
Evan Cheng9c044672010-05-29 01:35:22 +00002670
2671 // If the tailcall address may be in a register, then make sure it's
2672 // possible to register allocate for it. In 32-bit, the call address can
2673 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002674 // callee-saved registers are restored. These happen to be the same
2675 // registers used to pass 'inreg' arguments so watch out for those.
2676 if (!Subtarget->is64Bit() &&
2677 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002678 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002679 unsigned NumInRegs = 0;
2680 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2681 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002682 if (!VA.isRegLoc())
2683 continue;
2684 unsigned Reg = VA.getLocReg();
2685 switch (Reg) {
2686 default: break;
2687 case X86::EAX: case X86::EDX: case X86::ECX:
2688 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002689 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002690 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002691 }
2692 }
2693 }
Evan Chenga6bff982010-01-30 01:22:00 +00002694 }
Evan Chengb1712452010-01-27 06:25:16 +00002695
Evan Cheng86809cc2010-02-03 03:28:02 +00002696 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002697}
2698
Dan Gohman3df24e62008-09-03 23:12:08 +00002699FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002700X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2701 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002702}
2703
2704
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002705//===----------------------------------------------------------------------===//
2706// Other Lowering Hooks
2707//===----------------------------------------------------------------------===//
2708
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002709static bool MayFoldLoad(SDValue Op) {
2710 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2711}
2712
2713static bool MayFoldIntoStore(SDValue Op) {
2714 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2715}
2716
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002717static bool isTargetShuffle(unsigned Opcode) {
2718 switch(Opcode) {
2719 default: return false;
2720 case X86ISD::PSHUFD:
2721 case X86ISD::PSHUFHW:
2722 case X86ISD::PSHUFLW:
2723 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002724 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002725 case X86ISD::SHUFPS:
2726 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002727 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002728 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002729 case X86ISD::MOVLPS:
2730 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002731 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002732 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002733 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002734 case X86ISD::MOVSS:
2735 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002736 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002737 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002738 case X86ISD::VUNPCKLPSY:
2739 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002740 case X86ISD::PUNPCKLWD:
2741 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002742 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002743 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002744 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002745 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002746 case X86ISD::VUNPCKHPSY:
2747 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002748 case X86ISD::PUNPCKHWD:
2749 case X86ISD::PUNPCKHBW:
2750 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002751 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002752 case X86ISD::VPERMILPS:
2753 case X86ISD::VPERMILPSY:
2754 case X86ISD::VPERMILPD:
2755 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002756 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002757 return true;
2758 }
2759 return false;
2760}
2761
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002762static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002763 SDValue V1, SelectionDAG &DAG) {
2764 switch(Opc) {
2765 default: llvm_unreachable("Unknown x86 shuffle node");
2766 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002767 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002768 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002769 return DAG.getNode(Opc, dl, VT, V1);
2770 }
2771
2772 return SDValue();
2773}
2774
2775static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002776 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002777 switch(Opc) {
2778 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002779 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002780 case X86ISD::PSHUFHW:
2781 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002782 case X86ISD::VPERMILPS:
2783 case X86ISD::VPERMILPSY:
2784 case X86ISD::VPERMILPD:
2785 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002786 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2787 }
2788
2789 return SDValue();
2790}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002791
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002792static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2793 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2794 switch(Opc) {
2795 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002796 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002797 case X86ISD::SHUFPD:
2798 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002799 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002800 return DAG.getNode(Opc, dl, VT, V1, V2,
2801 DAG.getConstant(TargetMask, MVT::i8));
2802 }
2803 return SDValue();
2804}
2805
2806static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2807 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2808 switch(Opc) {
2809 default: llvm_unreachable("Unknown x86 shuffle node");
2810 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002811 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002812 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002813 case X86ISD::MOVLPS:
2814 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002815 case X86ISD::MOVSS:
2816 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002817 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002818 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002819 case X86ISD::VUNPCKLPSY:
2820 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002821 case X86ISD::PUNPCKLWD:
2822 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002823 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002824 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002825 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002826 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002827 case X86ISD::VUNPCKHPSY:
2828 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002829 case X86ISD::PUNPCKHWD:
2830 case X86ISD::PUNPCKHBW:
2831 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002832 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002833 return DAG.getNode(Opc, dl, VT, V1, V2);
2834 }
2835 return SDValue();
2836}
2837
Dan Gohmand858e902010-04-17 15:26:15 +00002838SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002839 MachineFunction &MF = DAG.getMachineFunction();
2840 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2841 int ReturnAddrIndex = FuncInfo->getRAIndex();
2842
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002843 if (ReturnAddrIndex == 0) {
2844 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002845 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002846 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002847 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002848 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002849 }
2850
Evan Cheng25ab6902006-09-08 06:48:29 +00002851 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002852}
2853
2854
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002855bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2856 bool hasSymbolicDisplacement) {
2857 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002858 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002859 return false;
2860
2861 // If we don't have a symbolic displacement - we don't have any extra
2862 // restrictions.
2863 if (!hasSymbolicDisplacement)
2864 return true;
2865
2866 // FIXME: Some tweaks might be needed for medium code model.
2867 if (M != CodeModel::Small && M != CodeModel::Kernel)
2868 return false;
2869
2870 // For small code model we assume that latest object is 16MB before end of 31
2871 // bits boundary. We may also accept pretty large negative constants knowing
2872 // that all objects are in the positive half of address space.
2873 if (M == CodeModel::Small && Offset < 16*1024*1024)
2874 return true;
2875
2876 // For kernel code model we know that all object resist in the negative half
2877 // of 32bits address space. We may not accept negative offsets, since they may
2878 // be just off and we may accept pretty large positive ones.
2879 if (M == CodeModel::Kernel && Offset > 0)
2880 return true;
2881
2882 return false;
2883}
2884
Evan Chengef41ff62011-06-23 17:54:54 +00002885/// isCalleePop - Determines whether the callee is required to pop its
2886/// own arguments. Callee pop is necessary to support tail calls.
2887bool X86::isCalleePop(CallingConv::ID CallingConv,
2888 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2889 if (IsVarArg)
2890 return false;
2891
2892 switch (CallingConv) {
2893 default:
2894 return false;
2895 case CallingConv::X86_StdCall:
2896 return !is64Bit;
2897 case CallingConv::X86_FastCall:
2898 return !is64Bit;
2899 case CallingConv::X86_ThisCall:
2900 return !is64Bit;
2901 case CallingConv::Fast:
2902 return TailCallOpt;
2903 case CallingConv::GHC:
2904 return TailCallOpt;
2905 }
2906}
2907
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002908/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2909/// specific condition code, returning the condition code and the LHS/RHS of the
2910/// comparison to make.
2911static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2912 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002913 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002914 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2915 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2916 // X > -1 -> X == 0, jump !sign.
2917 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002918 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002919 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2920 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002921 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00002922 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002923 // X < 1 -> X <= 0
2924 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002925 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002926 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002927 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002928
Evan Chengd9558e02006-01-06 00:43:03 +00002929 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002930 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002931 case ISD::SETEQ: return X86::COND_E;
2932 case ISD::SETGT: return X86::COND_G;
2933 case ISD::SETGE: return X86::COND_GE;
2934 case ISD::SETLT: return X86::COND_L;
2935 case ISD::SETLE: return X86::COND_LE;
2936 case ISD::SETNE: return X86::COND_NE;
2937 case ISD::SETULT: return X86::COND_B;
2938 case ISD::SETUGT: return X86::COND_A;
2939 case ISD::SETULE: return X86::COND_BE;
2940 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002941 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002942 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002943
Chris Lattner4c78e022008-12-23 23:42:27 +00002944 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002945
Chris Lattner4c78e022008-12-23 23:42:27 +00002946 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00002947 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
2948 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002949 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2950 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002951 }
2952
Chris Lattner4c78e022008-12-23 23:42:27 +00002953 switch (SetCCOpcode) {
2954 default: break;
2955 case ISD::SETOLT:
2956 case ISD::SETOLE:
2957 case ISD::SETUGT:
2958 case ISD::SETUGE:
2959 std::swap(LHS, RHS);
2960 break;
2961 }
2962
2963 // On a floating point condition, the flags are set as follows:
2964 // ZF PF CF op
2965 // 0 | 0 | 0 | X > Y
2966 // 0 | 0 | 1 | X < Y
2967 // 1 | 0 | 0 | X == Y
2968 // 1 | 1 | 1 | unordered
2969 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002970 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002971 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002972 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002973 case ISD::SETOLT: // flipped
2974 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002975 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002976 case ISD::SETOLE: // flipped
2977 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002978 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002979 case ISD::SETUGT: // flipped
2980 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002981 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002982 case ISD::SETUGE: // flipped
2983 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002984 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002985 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002986 case ISD::SETNE: return X86::COND_NE;
2987 case ISD::SETUO: return X86::COND_P;
2988 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002989 case ISD::SETOEQ:
2990 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002991 }
Evan Chengd9558e02006-01-06 00:43:03 +00002992}
2993
Evan Cheng4a460802006-01-11 00:33:36 +00002994/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2995/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002996/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002997static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002998 switch (X86CC) {
2999 default:
3000 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003001 case X86::COND_B:
3002 case X86::COND_BE:
3003 case X86::COND_E:
3004 case X86::COND_P:
3005 case X86::COND_A:
3006 case X86::COND_AE:
3007 case X86::COND_NE:
3008 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003009 return true;
3010 }
3011}
3012
Evan Chengeb2f9692009-10-27 19:56:55 +00003013/// isFPImmLegal - Returns true if the target can instruction select the
3014/// specified FP immediate natively. If false, the legalizer will
3015/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003016bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003017 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3018 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3019 return true;
3020 }
3021 return false;
3022}
3023
Nate Begeman9008ca62009-04-27 18:41:29 +00003024/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3025/// the specified range (L, H].
3026static bool isUndefOrInRange(int Val, int Low, int Hi) {
3027 return (Val < 0) || (Val >= Low && Val < Hi);
3028}
3029
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003030/// isUndefOrInRange - Return true if every element in Mask, begining
3031/// from position Pos and ending in Pos+Size, falls within the specified
3032/// range (L, L+Pos]. or is undef.
3033static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3034 int Pos, int Size, int Low, int Hi) {
3035 for (int i = Pos, e = Pos+Size; i != e; ++i)
3036 if (!isUndefOrInRange(Mask[i], Low, Hi))
3037 return false;
3038 return true;
3039}
3040
Nate Begeman9008ca62009-04-27 18:41:29 +00003041/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3042/// specified value.
3043static bool isUndefOrEqual(int Val, int CmpVal) {
3044 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003045 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003046 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003047}
3048
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003049/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3050/// from position Pos and ending in Pos+Size, falls within the specified
3051/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003052static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3053 int Pos, int Size, int Low) {
3054 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3055 if (!isUndefOrEqual(Mask[i], Low))
3056 return false;
3057 return true;
3058}
3059
Nate Begeman9008ca62009-04-27 18:41:29 +00003060/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3061/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3062/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003063static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003064 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003065 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 return (Mask[0] < 2 && Mask[1] < 2);
3068 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003069}
3070
Nate Begeman9008ca62009-04-27 18:41:29 +00003071bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003072 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 N->getMask(M);
3074 return ::isPSHUFDMask(M, N->getValueType(0));
3075}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003076
Nate Begeman9008ca62009-04-27 18:41:29 +00003077/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3078/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003079static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003081 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003082
Nate Begeman9008ca62009-04-27 18:41:29 +00003083 // Lower quadword copied in order or undef.
3084 for (int i = 0; i != 4; ++i)
3085 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003086 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003087
Evan Cheng506d3df2006-03-29 23:07:14 +00003088 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 for (int i = 4; i != 8; ++i)
3090 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003091 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003092
Evan Cheng506d3df2006-03-29 23:07:14 +00003093 return true;
3094}
3095
Nate Begeman9008ca62009-04-27 18:41:29 +00003096bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003097 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 N->getMask(M);
3099 return ::isPSHUFHWMask(M, N->getValueType(0));
3100}
Evan Cheng506d3df2006-03-29 23:07:14 +00003101
Nate Begeman9008ca62009-04-27 18:41:29 +00003102/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3103/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003104static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003106 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003107
Rafael Espindola15684b22009-04-24 12:40:33 +00003108 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 for (int i = 4; i != 8; ++i)
3110 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003111 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003112
Rafael Espindola15684b22009-04-24 12:40:33 +00003113 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 for (int i = 0; i != 4; ++i)
3115 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003116 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003117
Rafael Espindola15684b22009-04-24 12:40:33 +00003118 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003119}
3120
Nate Begeman9008ca62009-04-27 18:41:29 +00003121bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003122 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 N->getMask(M);
3124 return ::isPSHUFLWMask(M, N->getValueType(0));
3125}
3126
Nate Begemana09008b2009-10-19 02:17:23 +00003127/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3128/// is suitable for input to PALIGNR.
3129static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
3130 bool hasSSSE3) {
3131 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003132 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3133 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003134
Nate Begemana09008b2009-10-19 02:17:23 +00003135 // Do not handle v2i64 / v2f64 shuffles with palignr.
3136 if (e < 4 || !hasSSSE3)
3137 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003138
Nate Begemana09008b2009-10-19 02:17:23 +00003139 for (i = 0; i != e; ++i)
3140 if (Mask[i] >= 0)
3141 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003142
Nate Begemana09008b2009-10-19 02:17:23 +00003143 // All undef, not a palignr.
3144 if (i == e)
3145 return false;
3146
Eli Friedman63f8dde2011-07-25 21:36:45 +00003147 // Make sure we're shifting in the right direction.
3148 if (Mask[i] <= i)
3149 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003150
3151 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003152
Nate Begemana09008b2009-10-19 02:17:23 +00003153 // Check the rest of the elements to see if they are consecutive.
3154 for (++i; i != e; ++i) {
3155 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003156 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003157 return false;
3158 }
3159 return true;
3160}
3161
Evan Cheng14aed5e2006-03-24 01:18:28 +00003162/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3163/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00003164static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003165 int NumElems = VT.getVectorNumElements();
3166 if (NumElems != 2 && NumElems != 4)
3167 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 int Half = NumElems / 2;
3170 for (int i = 0; i < Half; ++i)
3171 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003172 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 for (int i = Half; i < NumElems; ++i)
3174 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003175 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003176
Evan Cheng14aed5e2006-03-24 01:18:28 +00003177 return true;
3178}
3179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3181 SmallVector<int, 8> M;
3182 N->getMask(M);
3183 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003184}
3185
Evan Cheng213d2cf2007-05-17 18:45:50 +00003186/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003187/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3188/// half elements to come from vector 1 (which would equal the dest.) and
3189/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003190static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003192
3193 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 int Half = NumElems / 2;
3197 for (int i = 0; i < Half; ++i)
3198 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003199 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 for (int i = Half; i < NumElems; ++i)
3201 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003202 return false;
3203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3207 SmallVector<int, 8> M;
3208 N->getMask(M);
3209 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003210}
3211
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003212/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3213/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003214bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003215 EVT VT = N->getValueType(0);
3216 unsigned NumElems = VT.getVectorNumElements();
3217
3218 if (VT.getSizeInBits() != 128)
3219 return false;
3220
3221 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003222 return false;
3223
Evan Cheng2064a2b2006-03-28 06:50:32 +00003224 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3226 isUndefOrEqual(N->getMaskElt(1), 7) &&
3227 isUndefOrEqual(N->getMaskElt(2), 2) &&
3228 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003229}
3230
Nate Begeman0b10b912009-11-07 23:17:15 +00003231/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3232/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3233/// <2, 3, 2, 3>
3234bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003235 EVT VT = N->getValueType(0);
3236 unsigned NumElems = VT.getVectorNumElements();
3237
3238 if (VT.getSizeInBits() != 128)
3239 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Nate Begeman0b10b912009-11-07 23:17:15 +00003241 if (NumElems != 4)
3242 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003243
Nate Begeman0b10b912009-11-07 23:17:15 +00003244 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003245 isUndefOrEqual(N->getMaskElt(1), 3) &&
3246 isUndefOrEqual(N->getMaskElt(2), 2) &&
3247 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003248}
3249
Evan Cheng5ced1d82006-04-06 23:23:56 +00003250/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3251/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003252bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3253 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003254
Evan Cheng5ced1d82006-04-06 23:23:56 +00003255 if (NumElems != 2 && NumElems != 4)
3256 return false;
3257
Evan Chengc5cdff22006-04-07 21:53:05 +00003258 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003260 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003261
Evan Chengc5cdff22006-04-07 21:53:05 +00003262 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003263 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003264 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003265
3266 return true;
3267}
3268
Nate Begeman0b10b912009-11-07 23:17:15 +00003269/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3270/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3271bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003272 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003273
David Greenea20244d2011-03-02 17:23:43 +00003274 if ((NumElems != 2 && NumElems != 4)
3275 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003276 return false;
3277
Evan Chengc5cdff22006-04-07 21:53:05 +00003278 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003279 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003280 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003281
Nate Begeman9008ca62009-04-27 18:41:29 +00003282 for (unsigned i = 0; i < NumElems/2; ++i)
3283 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003284 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003285
3286 return true;
3287}
3288
Evan Cheng0038e592006-03-28 00:39:58 +00003289/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3290/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003291static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003292 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003294
3295 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3296 "Unsupported vector type for unpckh");
3297
3298 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng0038e592006-03-28 00:39:58 +00003299 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003300
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003301 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3302 // independently on 128-bit lanes.
3303 unsigned NumLanes = VT.getSizeInBits()/128;
3304 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003305
3306 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003307 unsigned End = NumLaneElts;
3308 for (unsigned s = 0; s < NumLanes; ++s) {
3309 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003310 i != End;
3311 i += 2, ++j) {
3312 int BitI = Mask[i];
3313 int BitI1 = Mask[i+1];
3314 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003315 return false;
David Greenea20244d2011-03-02 17:23:43 +00003316 if (V2IsSplat) {
3317 if (!isUndefOrEqual(BitI1, NumElts))
3318 return false;
3319 } else {
3320 if (!isUndefOrEqual(BitI1, j + NumElts))
3321 return false;
3322 }
Evan Cheng39623da2006-04-20 08:58:49 +00003323 }
David Greenea20244d2011-03-02 17:23:43 +00003324 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003325 Start += NumLaneElts;
3326 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003327 }
David Greenea20244d2011-03-02 17:23:43 +00003328
Evan Cheng0038e592006-03-28 00:39:58 +00003329 return true;
3330}
3331
Nate Begeman9008ca62009-04-27 18:41:29 +00003332bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3333 SmallVector<int, 8> M;
3334 N->getMask(M);
3335 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003336}
3337
Evan Cheng4fcb9222006-03-28 02:43:26 +00003338/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3339/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003340static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003341 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003342 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003343
3344 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3345 "Unsupported vector type for unpckh");
3346
3347 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003348 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003349
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003350 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3351 // independently on 128-bit lanes.
3352 unsigned NumLanes = VT.getSizeInBits()/128;
3353 unsigned NumLaneElts = NumElts/NumLanes;
3354
3355 unsigned Start = 0;
3356 unsigned End = NumLaneElts;
3357 for (unsigned l = 0; l != NumLanes; ++l) {
3358 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3359 i != End; i += 2, ++j) {
3360 int BitI = Mask[i];
3361 int BitI1 = Mask[i+1];
3362 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003363 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003364 if (V2IsSplat) {
3365 if (isUndefOrEqual(BitI1, NumElts))
3366 return false;
3367 } else {
3368 if (!isUndefOrEqual(BitI1, j+NumElts))
3369 return false;
3370 }
Evan Cheng39623da2006-04-20 08:58:49 +00003371 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003372 // Process the next 128 bits.
3373 Start += NumLaneElts;
3374 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003375 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003376 return true;
3377}
3378
Nate Begeman9008ca62009-04-27 18:41:29 +00003379bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3380 SmallVector<int, 8> M;
3381 N->getMask(M);
3382 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003383}
3384
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003385/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3386/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3387/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003388static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003389 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003390 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003391 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003392
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003393 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3394 // independently on 128-bit lanes.
3395 unsigned NumLanes = VT.getSizeInBits() / 128;
3396 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003397
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003398 for (unsigned s = 0; s < NumLanes; ++s) {
3399 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3400 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003401 i += 2, ++j) {
3402 int BitI = Mask[i];
3403 int BitI1 = Mask[i+1];
3404
3405 if (!isUndefOrEqual(BitI, j))
3406 return false;
3407 if (!isUndefOrEqual(BitI1, j))
3408 return false;
3409 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003410 }
David Greenea20244d2011-03-02 17:23:43 +00003411
Rafael Espindola15684b22009-04-24 12:40:33 +00003412 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003413}
3414
Nate Begeman9008ca62009-04-27 18:41:29 +00003415bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3416 SmallVector<int, 8> M;
3417 N->getMask(M);
3418 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3419}
3420
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003421/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3422/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3423/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003424static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003426 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3427 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003428
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3430 int BitI = Mask[i];
3431 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003432 if (!isUndefOrEqual(BitI, j))
3433 return false;
3434 if (!isUndefOrEqual(BitI1, j))
3435 return false;
3436 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003437 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003438}
3439
Nate Begeman9008ca62009-04-27 18:41:29 +00003440bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3441 SmallVector<int, 8> M;
3442 N->getMask(M);
3443 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3444}
3445
Evan Cheng017dcc62006-04-21 01:05:10 +00003446/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3447/// specifies a shuffle of elements that is suitable for input to MOVSS,
3448/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003449static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003450 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003451 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003452
3453 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003454
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003456 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 for (int i = 1; i < NumElts; ++i)
3459 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003460 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003461
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003462 return true;
3463}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003464
Nate Begeman9008ca62009-04-27 18:41:29 +00003465bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3466 SmallVector<int, 8> M;
3467 N->getMask(M);
3468 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003469}
3470
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003471/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3472/// as permutations between 128-bit chunks or halves. As an example: this
3473/// shuffle bellow:
3474/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3475/// The first half comes from the second half of V1 and the second half from the
3476/// the second half of V2.
3477static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3478 const X86Subtarget *Subtarget) {
3479 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3480 return false;
3481
3482 // The shuffle result is divided into half A and half B. In total the two
3483 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3484 // B must come from C, D, E or F.
3485 int HalfSize = VT.getVectorNumElements()/2;
3486 bool MatchA = false, MatchB = false;
3487
3488 // Check if A comes from one of C, D, E, F.
3489 for (int Half = 0; Half < 4; ++Half) {
3490 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3491 MatchA = true;
3492 break;
3493 }
3494 }
3495
3496 // Check if B comes from one of C, D, E, F.
3497 for (int Half = 0; Half < 4; ++Half) {
3498 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3499 MatchB = true;
3500 break;
3501 }
3502 }
3503
3504 return MatchA && MatchB;
3505}
3506
3507/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3508/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3509static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3510 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3511 EVT VT = SVOp->getValueType(0);
3512
3513 int HalfSize = VT.getVectorNumElements()/2;
3514
3515 int FstHalf = 0, SndHalf = 0;
3516 for (int i = 0; i < HalfSize; ++i) {
3517 if (SVOp->getMaskElt(i) > 0) {
3518 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3519 break;
3520 }
3521 }
3522 for (int i = HalfSize; i < HalfSize*2; ++i) {
3523 if (SVOp->getMaskElt(i) > 0) {
3524 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3525 break;
3526 }
3527 }
3528
3529 return (FstHalf | (SndHalf << 4));
3530}
3531
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003532/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3533/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3534/// Note that VPERMIL mask matching is different depending whether theunderlying
3535/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3536/// to the same elements of the low, but to the higher half of the source.
3537/// In VPERMILPD the two lanes could be shuffled independently of each other
3538/// with the same restriction that lanes can't be crossed.
3539static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3540 const X86Subtarget *Subtarget) {
3541 int NumElts = VT.getVectorNumElements();
3542 int NumLanes = VT.getSizeInBits()/128;
3543
3544 if (!Subtarget->hasAVX())
3545 return false;
3546
3547 // Match any permutation of 128-bit vector with 64-bit types
3548 if (NumLanes == 1 && NumElts != 2)
3549 return false;
3550
3551 // Only match 256-bit with 32 types
3552 if (VT.getSizeInBits() == 256 && NumElts != 4)
3553 return false;
3554
3555 // The mask on the high lane is independent of the low. Both can match
3556 // any element in inside its own lane, but can't cross.
3557 int LaneSize = NumElts/NumLanes;
3558 for (int l = 0; l < NumLanes; ++l)
3559 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3560 int LaneStart = l*LaneSize;
3561 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3562 return false;
3563 }
3564
3565 return true;
3566}
3567
3568/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3569/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3570/// Note that VPERMIL mask matching is different depending whether theunderlying
3571/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3572/// to the same elements of the low, but to the higher half of the source.
3573/// In VPERMILPD the two lanes could be shuffled independently of each other
3574/// with the same restriction that lanes can't be crossed.
3575static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3576 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003577 unsigned NumElts = VT.getVectorNumElements();
3578 unsigned NumLanes = VT.getSizeInBits()/128;
3579
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003580 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003581 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003582
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003583 // Match any permutation of 128-bit vector with 32-bit types
3584 if (NumLanes == 1 && NumElts != 4)
3585 return false;
3586
3587 // Only match 256-bit with 32 types
3588 if (VT.getSizeInBits() == 256 && NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003589 return false;
3590
3591 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003592 // they can differ if any of the corresponding index in a lane is undef
3593 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003594 int LaneSize = NumElts/NumLanes;
3595 for (int i = 0; i < LaneSize; ++i) {
3596 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003597 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3598 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3599
3600 if (!HighValid || !LowValid)
3601 return false;
3602 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003603 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003604 if (Mask[HighElt]-Mask[i] != LaneSize)
3605 return false;
3606 }
3607
3608 return true;
3609}
3610
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003611/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3612/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3613static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003614 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3615 EVT VT = SVOp->getValueType(0);
3616
3617 int NumElts = VT.getVectorNumElements();
3618 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003619 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003620
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003621 // Although the mask is equal for both lanes do it twice to get the cases
3622 // where a mask will match because the same mask element is undef on the
3623 // first half but valid on the second. This would get pathological cases
3624 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003625 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003626 for (int l = 0; l < NumLanes; ++l) {
3627 for (int i = 0; i < LaneSize; ++i) {
3628 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3629 if (MaskElt < 0)
3630 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003631 if (MaskElt >= LaneSize)
3632 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003633 Mask |= MaskElt << (i*2);
3634 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003635 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003636
3637 return Mask;
3638}
3639
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003640/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3641/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3642static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3643 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3644 EVT VT = SVOp->getValueType(0);
3645
3646 int NumElts = VT.getVectorNumElements();
3647 int NumLanes = VT.getSizeInBits()/128;
3648
3649 unsigned Mask = 0;
3650 int LaneSize = NumElts/NumLanes;
3651 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003652 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3653 int MaskElt = SVOp->getMaskElt(i);
3654 if (MaskElt < 0)
3655 continue;
3656 Mask |= (MaskElt-l*LaneSize) << i;
3657 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003658
3659 return Mask;
3660}
3661
Evan Cheng017dcc62006-04-21 01:05:10 +00003662/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3663/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003664/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003665static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 bool V2IsSplat = false, bool V2IsUndef = false) {
3667 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003668 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003669 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003670
Nate Begeman9008ca62009-04-27 18:41:29 +00003671 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003672 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003673
Nate Begeman9008ca62009-04-27 18:41:29 +00003674 for (int i = 1; i < NumOps; ++i)
3675 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3676 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3677 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003679
Evan Cheng39623da2006-04-20 08:58:49 +00003680 return true;
3681}
3682
Nate Begeman9008ca62009-04-27 18:41:29 +00003683static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003684 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003685 SmallVector<int, 8> M;
3686 N->getMask(M);
3687 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003688}
3689
Evan Chengd9539472006-04-14 21:59:03 +00003690/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3691/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003692/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3693bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3694 const X86Subtarget *Subtarget) {
3695 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003696 return false;
3697
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003698 // The second vector must be undef
3699 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3700 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003701
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003702 EVT VT = N->getValueType(0);
3703 unsigned NumElems = VT.getVectorNumElements();
3704
3705 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3706 (VT.getSizeInBits() == 256 && NumElems != 8))
3707 return false;
3708
3709 // "i+1" is the value the indexed mask element must have
3710 for (unsigned i = 0; i < NumElems; i += 2)
3711 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3712 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003713 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003714
3715 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003716}
3717
3718/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3719/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003720/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3721bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3722 const X86Subtarget *Subtarget) {
3723 if (!Subtarget->hasSSE3() && !Subtarget->hasAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003724 return false;
3725
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003726 // The second vector must be undef
3727 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3728 return false;
3729
3730 EVT VT = N->getValueType(0);
3731 unsigned NumElems = VT.getVectorNumElements();
3732
3733 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3734 (VT.getSizeInBits() == 256 && NumElems != 8))
3735 return false;
3736
3737 // "i" is the value the indexed mask element must have
3738 for (unsigned i = 0; i < NumElems; i += 2)
3739 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3740 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003741 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003742
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003743 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003744}
3745
Evan Cheng0b457f02008-09-25 20:50:48 +00003746/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3747/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003748bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3749 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003750
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 for (int i = 0; i < e; ++i)
3752 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003753 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 for (int i = 0; i < e; ++i)
3755 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003756 return false;
3757 return true;
3758}
3759
David Greenec38a03e2011-02-03 15:50:00 +00003760/// isVEXTRACTF128Index - Return true if the specified
3761/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3762/// suitable for input to VEXTRACTF128.
3763bool X86::isVEXTRACTF128Index(SDNode *N) {
3764 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3765 return false;
3766
3767 // The index should be aligned on a 128-bit boundary.
3768 uint64_t Index =
3769 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3770
3771 unsigned VL = N->getValueType(0).getVectorNumElements();
3772 unsigned VBits = N->getValueType(0).getSizeInBits();
3773 unsigned ElSize = VBits / VL;
3774 bool Result = (Index * ElSize) % 128 == 0;
3775
3776 return Result;
3777}
3778
David Greeneccacdc12011-02-04 16:08:29 +00003779/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3780/// operand specifies a subvector insert that is suitable for input to
3781/// VINSERTF128.
3782bool X86::isVINSERTF128Index(SDNode *N) {
3783 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3784 return false;
3785
3786 // The index should be aligned on a 128-bit boundary.
3787 uint64_t Index =
3788 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3789
3790 unsigned VL = N->getValueType(0).getVectorNumElements();
3791 unsigned VBits = N->getValueType(0).getSizeInBits();
3792 unsigned ElSize = VBits / VL;
3793 bool Result = (Index * ElSize) % 128 == 0;
3794
3795 return Result;
3796}
3797
Evan Cheng63d33002006-03-22 08:01:21 +00003798/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003799/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003800unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3802 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3803
Evan Chengb9df0ca2006-03-22 02:53:00 +00003804 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3805 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003806 for (int i = 0; i < NumOperands; ++i) {
3807 int Val = SVOp->getMaskElt(NumOperands-i-1);
3808 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003809 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003810 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003811 if (i != NumOperands - 1)
3812 Mask <<= Shift;
3813 }
Evan Cheng63d33002006-03-22 08:01:21 +00003814 return Mask;
3815}
3816
Evan Cheng506d3df2006-03-29 23:07:14 +00003817/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003818/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003819unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003820 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003821 unsigned Mask = 0;
3822 // 8 nodes, but we only care about the last 4.
3823 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 int Val = SVOp->getMaskElt(i);
3825 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003826 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003827 if (i != 4)
3828 Mask <<= 2;
3829 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003830 return Mask;
3831}
3832
3833/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003834/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003835unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003836 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003837 unsigned Mask = 0;
3838 // 8 nodes, but we only care about the first 4.
3839 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003840 int Val = SVOp->getMaskElt(i);
3841 if (Val >= 0)
3842 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003843 if (i != 0)
3844 Mask <<= 2;
3845 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003846 return Mask;
3847}
3848
Nate Begemana09008b2009-10-19 02:17:23 +00003849/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3850/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3851unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3852 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3853 EVT VVT = N->getValueType(0);
3854 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3855 int Val = 0;
3856
3857 unsigned i, e;
3858 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3859 Val = SVOp->getMaskElt(i);
3860 if (Val >= 0)
3861 break;
3862 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00003863 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003864 return (Val - i) * EltSize;
3865}
3866
David Greenec38a03e2011-02-03 15:50:00 +00003867/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3868/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3869/// instructions.
3870unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3871 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3872 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3873
3874 uint64_t Index =
3875 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3876
3877 EVT VecVT = N->getOperand(0).getValueType();
3878 EVT ElVT = VecVT.getVectorElementType();
3879
3880 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003881 return Index / NumElemsPerChunk;
3882}
3883
David Greeneccacdc12011-02-04 16:08:29 +00003884/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3885/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3886/// instructions.
3887unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3888 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3889 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3890
3891 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003892 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003893
3894 EVT VecVT = N->getValueType(0);
3895 EVT ElVT = VecVT.getVectorElementType();
3896
3897 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003898 return Index / NumElemsPerChunk;
3899}
3900
Evan Cheng37b73872009-07-30 08:33:02 +00003901/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3902/// constant +0.0.
3903bool X86::isZeroNode(SDValue Elt) {
3904 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003905 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003906 (isa<ConstantFPSDNode>(Elt) &&
3907 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3908}
3909
Nate Begeman9008ca62009-04-27 18:41:29 +00003910/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3911/// their permute mask.
3912static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3913 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003914 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003915 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003916 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003917
Nate Begeman5a5ca152009-04-29 05:20:52 +00003918 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 int idx = SVOp->getMaskElt(i);
3920 if (idx < 0)
3921 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003922 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003923 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003924 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003926 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003927 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3928 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003929}
3930
Evan Cheng779ccea2007-12-07 21:30:01 +00003931/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3932/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003933static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003934 unsigned NumElems = VT.getVectorNumElements();
3935 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 int idx = Mask[i];
3937 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003938 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003939 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003941 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003942 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003943 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003944}
3945
Evan Cheng533a0aa2006-04-19 20:35:22 +00003946/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3947/// match movhlps. The lower half elements should come from upper half of
3948/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003949/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003950static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003951 EVT VT = Op->getValueType(0);
3952 if (VT.getSizeInBits() != 128)
3953 return false;
3954 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003955 return false;
3956 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003957 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003958 return false;
3959 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003961 return false;
3962 return true;
3963}
3964
Evan Cheng5ced1d82006-04-06 23:23:56 +00003965/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003966/// is promoted to a vector. It also returns the LoadSDNode by reference if
3967/// required.
3968static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003969 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3970 return false;
3971 N = N->getOperand(0).getNode();
3972 if (!ISD::isNON_EXTLoad(N))
3973 return false;
3974 if (LD)
3975 *LD = cast<LoadSDNode>(N);
3976 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003977}
3978
Evan Cheng533a0aa2006-04-19 20:35:22 +00003979/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3980/// match movlp{s|d}. The lower half elements should come from lower half of
3981/// V1 (and in order), and the upper half elements should come from the upper
3982/// half of V2 (and in order). And since V1 will become the source of the
3983/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003984static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3985 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003986 EVT VT = Op->getValueType(0);
3987 if (VT.getSizeInBits() != 128)
3988 return false;
3989
Evan Cheng466685d2006-10-09 20:57:25 +00003990 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003991 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003992 // Is V2 is a vector load, don't do this transformation. We will try to use
3993 // load folding shufps op.
3994 if (ISD::isNON_EXTLoad(V2))
3995 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003996
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003997 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003998
Evan Cheng533a0aa2006-04-19 20:35:22 +00003999 if (NumElems != 2 && NumElems != 4)
4000 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004001 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004002 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004003 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004004 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004006 return false;
4007 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004008}
4009
Evan Cheng39623da2006-04-20 08:58:49 +00004010/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4011/// all the same.
4012static bool isSplatVector(SDNode *N) {
4013 if (N->getOpcode() != ISD::BUILD_VECTOR)
4014 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004015
Dan Gohman475871a2008-07-27 21:46:04 +00004016 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004017 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4018 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004019 return false;
4020 return true;
4021}
4022
Evan Cheng213d2cf2007-05-17 18:45:50 +00004023/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004024/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004025/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004026static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004027 SDValue V1 = N->getOperand(0);
4028 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004029 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4030 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004031 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004032 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004033 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004034 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4035 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004036 if (Opc != ISD::BUILD_VECTOR ||
4037 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 return false;
4039 } else if (Idx >= 0) {
4040 unsigned Opc = V1.getOpcode();
4041 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4042 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004043 if (Opc != ISD::BUILD_VECTOR ||
4044 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004045 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004046 }
4047 }
4048 return true;
4049}
4050
4051/// getZeroVector - Returns a vector of specified type with all zero elements.
4052///
Owen Andersone50ed302009-08-10 22:56:29 +00004053static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004054 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004055 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004056
Dale Johannesen0488fb62010-09-30 23:57:10 +00004057 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004058 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004059 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004060 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004061 if (HasSSE2) { // SSE2
4062 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4063 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4064 } else { // SSE1
4065 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4066 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4067 }
4068 } else if (VT.getSizeInBits() == 256) { // AVX
4069 // 256-bit logic and arithmetic instructions in AVX are
4070 // all floating-point, no support for integer ops. Default
4071 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004073 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4074 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004075 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004076 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004077}
4078
Chris Lattner8a594482007-11-25 00:24:49 +00004079/// getOnesVector - Returns a vector of specified type with all bits set.
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004080/// Always build ones vectors as <4 x i32>. For 256-bit types, use two
4081/// <4 x i32> inserted in a <8 x i32> appropriately. Then bitcast to their
4082/// original type, ensuring they get CSE'd.
Owen Andersone50ed302009-08-10 22:56:29 +00004083static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004084 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004085 assert((VT.is128BitVector() || VT.is256BitVector())
4086 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004089 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
4090 Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004091
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004092 if (VT.is256BitVector()) {
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004093 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4094 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4095 Vec = Insert128BitVector(InsV, Vec,
4096 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4097 }
4098
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004099 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004100}
4101
Evan Cheng39623da2006-04-20 08:58:49 +00004102/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4103/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004104static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004105 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004106 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004107
Evan Cheng39623da2006-04-20 08:58:49 +00004108 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 SmallVector<int, 8> MaskVec;
4110 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004111
Nate Begeman5a5ca152009-04-29 05:20:52 +00004112 for (unsigned i = 0; i != NumElems; ++i) {
4113 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 MaskVec[i] = NumElems;
4115 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004116 }
Evan Cheng39623da2006-04-20 08:58:49 +00004117 }
Evan Cheng39623da2006-04-20 08:58:49 +00004118 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4120 SVOp->getOperand(1), &MaskVec[0]);
4121 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004122}
4123
Evan Cheng017dcc62006-04-21 01:05:10 +00004124/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4125/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004126static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 SDValue V2) {
4128 unsigned NumElems = VT.getVectorNumElements();
4129 SmallVector<int, 8> Mask;
4130 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004131 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004132 Mask.push_back(i);
4133 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004134}
4135
Nate Begeman9008ca62009-04-27 18:41:29 +00004136/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004137static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004138 SDValue V2) {
4139 unsigned NumElems = VT.getVectorNumElements();
4140 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004141 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 Mask.push_back(i);
4143 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004144 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004146}
4147
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004148/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004149static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 SDValue V2) {
4151 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004152 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004154 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 Mask.push_back(i + Half);
4156 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004158 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004159}
4160
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004161// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004162// a generic shuffle instruction because the target has no such instructions.
4163// Generate shuffles which repeat i16 and i8 several times until they can be
4164// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004165static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004166 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004168 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004169
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 while (NumElems > 4) {
4171 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004172 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004174 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 EltNo -= NumElems/2;
4176 }
4177 NumElems >>= 1;
4178 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004179 return V;
4180}
Eric Christopherfd179292009-08-27 18:07:15 +00004181
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004182/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4183static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4184 EVT VT = V.getValueType();
4185 DebugLoc dl = V.getDebugLoc();
4186 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4187 && "Vector size not supported");
4188
4189 bool Is128 = VT.getSizeInBits() == 128;
4190 EVT NVT = Is128 ? MVT::v4f32 : MVT::v8f32;
4191 V = DAG.getNode(ISD::BITCAST, dl, NVT, V);
4192
4193 if (Is128) {
4194 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
4195 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4196 } else {
4197 // The second half of indicies refer to the higher part, which is a
4198 // duplication of the lower one. This makes this shuffle a perfect match
4199 // for the VPERM instruction.
4200 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4201 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
4202 V = DAG.getVectorShuffle(NVT, dl, V, DAG.getUNDEF(NVT), &SplatMask[0]);
4203 }
4204
4205 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4206}
4207
4208/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32 and
4209/// v8i32, v16i16 or v32i8 to v8f32.
4210static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4211 EVT SrcVT = SV->getValueType(0);
4212 SDValue V1 = SV->getOperand(0);
4213 DebugLoc dl = SV->getDebugLoc();
4214
4215 int EltNo = SV->getSplatIndex();
4216 int NumElems = SrcVT.getVectorNumElements();
4217 unsigned Size = SrcVT.getSizeInBits();
4218
4219 // Extract the 128-bit part containing the splat element and update
4220 // the splat element index when it refers to the higher register.
4221 if (Size == 256) {
4222 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4223 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4224 if (Idx > 0)
4225 EltNo -= NumElems/2;
4226 }
4227
4228 // Make this 128-bit vector duplicate i8 and i16 elements
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004229 EVT EltVT = SrcVT.getVectorElementType();
4230 if (NumElems > 4 && (EltVT == MVT::i8 || EltVT == MVT::i16))
4231 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004232
4233 // Recreate the 256-bit vector and place the same 128-bit vector
4234 // into the low and high part. This is necessary because we want
4235 // to use VPERM to shuffle the v8f32 vector, and VPERM only shuffles
4236 // inside each separate v4f32 lane.
4237 if (Size == 256) {
4238 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4239 DAG.getConstant(0, MVT::i32), DAG, dl);
4240 V1 = Insert128BitVector(InsV, V1,
4241 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4242 }
4243
4244 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004245}
4246
Evan Chengba05f722006-04-21 23:03:30 +00004247/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004248/// vector of zero or undef vector. This produces a shuffle where the low
4249/// element of V2 is swizzled into the zero/undef vector, landing at element
4250/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004251static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00004252 bool isZero, bool HasSSE2,
4253 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004254 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004255 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
4257 unsigned NumElems = VT.getVectorNumElements();
4258 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004259 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 // If this is the insertion idx, put the low elt of V2 here.
4261 MaskVec.push_back(i == Idx ? NumElems : i);
4262 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004263}
4264
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004265/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4266/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004267static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4268 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004269 if (Depth == 6)
4270 return SDValue(); // Limit search depth.
4271
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004272 SDValue V = SDValue(N, 0);
4273 EVT VT = V.getValueType();
4274 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004275
4276 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4277 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4278 Index = SV->getMaskElt(Index);
4279
4280 if (Index < 0)
4281 return DAG.getUNDEF(VT.getVectorElementType());
4282
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004283 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004284 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004285 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004286 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004287
4288 // Recurse into target specific vector shuffles to find scalars.
4289 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004290 int NumElems = VT.getVectorNumElements();
4291 SmallVector<unsigned, 16> ShuffleMask;
4292 SDValue ImmN;
4293
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004294 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004295 case X86ISD::SHUFPS:
4296 case X86ISD::SHUFPD:
4297 ImmN = N->getOperand(N->getNumOperands()-1);
4298 DecodeSHUFPSMask(NumElems,
4299 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4300 ShuffleMask);
4301 break;
4302 case X86ISD::PUNPCKHBW:
4303 case X86ISD::PUNPCKHWD:
4304 case X86ISD::PUNPCKHDQ:
4305 case X86ISD::PUNPCKHQDQ:
4306 DecodePUNPCKHMask(NumElems, ShuffleMask);
4307 break;
4308 case X86ISD::UNPCKHPS:
4309 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004310 case X86ISD::VUNPCKHPSY:
4311 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004312 DecodeUNPCKHPMask(NumElems, ShuffleMask);
4313 break;
4314 case X86ISD::PUNPCKLBW:
4315 case X86ISD::PUNPCKLWD:
4316 case X86ISD::PUNPCKLDQ:
4317 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004318 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004319 break;
4320 case X86ISD::UNPCKLPS:
4321 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004322 case X86ISD::VUNPCKLPSY:
4323 case X86ISD::VUNPCKLPDY:
4324 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004325 break;
4326 case X86ISD::MOVHLPS:
4327 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4328 break;
4329 case X86ISD::MOVLHPS:
4330 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4331 break;
4332 case X86ISD::PSHUFD:
4333 ImmN = N->getOperand(N->getNumOperands()-1);
4334 DecodePSHUFMask(NumElems,
4335 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4336 ShuffleMask);
4337 break;
4338 case X86ISD::PSHUFHW:
4339 ImmN = N->getOperand(N->getNumOperands()-1);
4340 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4341 ShuffleMask);
4342 break;
4343 case X86ISD::PSHUFLW:
4344 ImmN = N->getOperand(N->getNumOperands()-1);
4345 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4346 ShuffleMask);
4347 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004348 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004349 case X86ISD::MOVSD: {
4350 // The index 0 always comes from the first element of the second source,
4351 // this is why MOVSS and MOVSD are used in the first place. The other
4352 // elements come from the other positions of the first source vector.
4353 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004354 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4355 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004356 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004357 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004358 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004359 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004360 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004361 break;
4362 case X86ISD::VPERMILPSY:
4363 ImmN = N->getOperand(N->getNumOperands()-1);
4364 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4365 ShuffleMask);
4366 break;
4367 case X86ISD::VPERMILPD:
4368 ImmN = N->getOperand(N->getNumOperands()-1);
4369 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4370 ShuffleMask);
4371 break;
4372 case X86ISD::VPERMILPDY:
4373 ImmN = N->getOperand(N->getNumOperands()-1);
4374 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4375 ShuffleMask);
4376 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004377 case X86ISD::VPERM2F128:
4378 ImmN = N->getOperand(N->getNumOperands()-1);
4379 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4380 ShuffleMask);
4381 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004382 default:
4383 assert("not implemented for target shuffle node");
4384 return SDValue();
4385 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004386
4387 Index = ShuffleMask[Index];
4388 if (Index < 0)
4389 return DAG.getUNDEF(VT.getVectorElementType());
4390
4391 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4392 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4393 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004394 }
4395
4396 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004397 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004398 V = V.getOperand(0);
4399 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004400 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004401
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004402 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004403 return SDValue();
4404 }
4405
4406 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4407 return (Index == 0) ? V.getOperand(0)
4408 : DAG.getUNDEF(VT.getVectorElementType());
4409
4410 if (V.getOpcode() == ISD::BUILD_VECTOR)
4411 return V.getOperand(Index);
4412
4413 return SDValue();
4414}
4415
4416/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4417/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004418/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004419static
4420unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4421 bool ZerosFromLeft, SelectionDAG &DAG) {
4422 int i = 0;
4423
4424 while (i < NumElems) {
4425 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004426 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004427 if (!(Elt.getNode() &&
4428 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4429 break;
4430 ++i;
4431 }
4432
4433 return i;
4434}
4435
4436/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4437/// MaskE correspond consecutively to elements from one of the vector operands,
4438/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4439static
4440bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4441 int OpIdx, int NumElems, unsigned &OpNum) {
4442 bool SeenV1 = false;
4443 bool SeenV2 = false;
4444
4445 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4446 int Idx = SVOp->getMaskElt(i);
4447 // Ignore undef indicies
4448 if (Idx < 0)
4449 continue;
4450
4451 if (Idx < NumElems)
4452 SeenV1 = true;
4453 else
4454 SeenV2 = true;
4455
4456 // Only accept consecutive elements from the same vector
4457 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4458 return false;
4459 }
4460
4461 OpNum = SeenV1 ? 0 : 1;
4462 return true;
4463}
4464
4465/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4466/// logical left shift of a vector.
4467static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4468 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4469 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4470 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4471 false /* check zeros from right */, DAG);
4472 unsigned OpSrc;
4473
4474 if (!NumZeros)
4475 return false;
4476
4477 // Considering the elements in the mask that are not consecutive zeros,
4478 // check if they consecutively come from only one of the source vectors.
4479 //
4480 // V1 = {X, A, B, C} 0
4481 // \ \ \ /
4482 // vector_shuffle V1, V2 <1, 2, 3, X>
4483 //
4484 if (!isShuffleMaskConsecutive(SVOp,
4485 0, // Mask Start Index
4486 NumElems-NumZeros-1, // Mask End Index
4487 NumZeros, // Where to start looking in the src vector
4488 NumElems, // Number of elements in vector
4489 OpSrc)) // Which source operand ?
4490 return false;
4491
4492 isLeft = false;
4493 ShAmt = NumZeros;
4494 ShVal = SVOp->getOperand(OpSrc);
4495 return true;
4496}
4497
4498/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4499/// logical left shift of a vector.
4500static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4501 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4502 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4503 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4504 true /* check zeros from left */, DAG);
4505 unsigned OpSrc;
4506
4507 if (!NumZeros)
4508 return false;
4509
4510 // Considering the elements in the mask that are not consecutive zeros,
4511 // check if they consecutively come from only one of the source vectors.
4512 //
4513 // 0 { A, B, X, X } = V2
4514 // / \ / /
4515 // vector_shuffle V1, V2 <X, X, 4, 5>
4516 //
4517 if (!isShuffleMaskConsecutive(SVOp,
4518 NumZeros, // Mask Start Index
4519 NumElems-1, // Mask End Index
4520 0, // Where to start looking in the src vector
4521 NumElems, // Number of elements in vector
4522 OpSrc)) // Which source operand ?
4523 return false;
4524
4525 isLeft = true;
4526 ShAmt = NumZeros;
4527 ShVal = SVOp->getOperand(OpSrc);
4528 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004529}
4530
4531/// isVectorShift - Returns true if the shuffle can be implemented as a
4532/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004533static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004534 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4536 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4537 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004538
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004539 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004540}
4541
Evan Chengc78d3b42006-04-24 18:01:45 +00004542/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4543///
Dan Gohman475871a2008-07-27 21:46:04 +00004544static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004545 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004546 SelectionDAG &DAG,
4547 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004548 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004549 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004550
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004551 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004552 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004553 bool First = true;
4554 for (unsigned i = 0; i < 16; ++i) {
4555 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4556 if (ThisIsNonZero && First) {
4557 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004559 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004560 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004561 First = false;
4562 }
4563
4564 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004566 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4567 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004568 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004570 }
4571 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4573 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4574 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004575 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004577 } else
4578 ThisElt = LastElt;
4579
Gabor Greifba36cb52008-08-28 21:40:38 +00004580 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004582 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004583 }
4584 }
4585
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004586 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004587}
4588
Bill Wendlinga348c562007-03-22 18:42:45 +00004589/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004590///
Dan Gohman475871a2008-07-27 21:46:04 +00004591static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004592 unsigned NumNonZero, unsigned NumZero,
4593 SelectionDAG &DAG,
4594 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004595 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004596 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004597
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004598 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004599 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004600 bool First = true;
4601 for (unsigned i = 0; i < 8; ++i) {
4602 bool isNonZero = (NonZeros & (1 << i)) != 0;
4603 if (isNonZero) {
4604 if (First) {
4605 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004606 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004607 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004608 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004609 First = false;
4610 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004611 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004613 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004614 }
4615 }
4616
4617 return V;
4618}
4619
Evan Chengf26ffe92008-05-29 08:22:04 +00004620/// getVShift - Return a vector logical shift node.
4621///
Owen Andersone50ed302009-08-10 22:56:29 +00004622static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 unsigned NumBits, SelectionDAG &DAG,
4624 const TargetLowering &TLI, DebugLoc dl) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004625 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004626 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004627 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4628 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004629 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004630 DAG.getConstant(NumBits,
4631 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004632}
4633
Dan Gohman475871a2008-07-27 21:46:04 +00004634SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004635X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004636 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004637
Evan Chengc3630942009-12-09 21:00:30 +00004638 // Check if the scalar load can be widened into a vector load. And if
4639 // the address is "base + cst" see if the cst can be "absorbed" into
4640 // the shuffle mask.
4641 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4642 SDValue Ptr = LD->getBasePtr();
4643 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4644 return SDValue();
4645 EVT PVT = LD->getValueType(0);
4646 if (PVT != MVT::i32 && PVT != MVT::f32)
4647 return SDValue();
4648
4649 int FI = -1;
4650 int64_t Offset = 0;
4651 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4652 FI = FINode->getIndex();
4653 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004654 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004655 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4656 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4657 Offset = Ptr.getConstantOperandVal(1);
4658 Ptr = Ptr.getOperand(0);
4659 } else {
4660 return SDValue();
4661 }
4662
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004663 // FIXME: 256-bit vector instructions don't require a strict alignment,
4664 // improve this code to support it better.
4665 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004666 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004667 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004668 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004669 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004670 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004671 // Can't change the alignment. FIXME: It's possible to compute
4672 // the exact stack offset and reference FI + adjust offset instead.
4673 // If someone *really* cares about this. That's the way to implement it.
4674 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004675 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004676 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004677 }
4678 }
4679
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004680 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004681 // Ptr + (Offset & ~15).
4682 if (Offset < 0)
4683 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004684 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004685 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004686 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004687 if (StartOffset)
4688 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4689 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4690
4691 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004692 int NumElems = VT.getVectorNumElements();
4693
4694 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4695 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4696 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004697 LD->getPointerInfo().getWithOffset(StartOffset),
David Greene67c9d422010-02-15 16:53:33 +00004698 false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004699
4700 // Canonicalize it to a v4i32 or v8i32 shuffle.
4701 SmallVector<int, 8> Mask;
4702 for (int i = 0; i < NumElems; ++i)
4703 Mask.push_back(EltNo);
4704
4705 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4706 return DAG.getNode(ISD::BITCAST, dl, NVT,
4707 DAG.getVectorShuffle(CanonVT, dl, V1,
4708 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004709 }
4710
4711 return SDValue();
4712}
4713
Michael J. Spencerec38de22010-10-10 22:04:20 +00004714/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4715/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004716/// load which has the same value as a build_vector whose operands are 'elts'.
4717///
4718/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004719///
Nate Begeman1449f292010-03-24 22:19:06 +00004720/// FIXME: we'd also like to handle the case where the last elements are zero
4721/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4722/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004723static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004724 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004725 EVT EltVT = VT.getVectorElementType();
4726 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004727
Nate Begemanfdea31a2010-03-24 20:49:50 +00004728 LoadSDNode *LDBase = NULL;
4729 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004730
Nate Begeman1449f292010-03-24 22:19:06 +00004731 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004732 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004733 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004734 for (unsigned i = 0; i < NumElems; ++i) {
4735 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004736
Nate Begemanfdea31a2010-03-24 20:49:50 +00004737 if (!Elt.getNode() ||
4738 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4739 return SDValue();
4740 if (!LDBase) {
4741 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4742 return SDValue();
4743 LDBase = cast<LoadSDNode>(Elt.getNode());
4744 LastLoadedElt = i;
4745 continue;
4746 }
4747 if (Elt.getOpcode() == ISD::UNDEF)
4748 continue;
4749
4750 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4751 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4752 return SDValue();
4753 LastLoadedElt = i;
4754 }
Nate Begeman1449f292010-03-24 22:19:06 +00004755
4756 // If we have found an entire vector of loads and undefs, then return a large
4757 // load of the entire vector width starting at the base pointer. If we found
4758 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004759 if (LastLoadedElt == NumElems - 1) {
4760 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004761 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004762 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004763 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004764 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004765 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004766 LDBase->isVolatile(), LDBase->isNonTemporal(),
4767 LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004768 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4769 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004770 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4771 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Chris Lattner88641552010-09-22 00:34:38 +00004772 SDValue ResNode = DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys,
4773 Ops, 2, MVT::i32,
4774 LDBase->getMemOperand());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004775 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004776 }
4777 return SDValue();
4778}
4779
Evan Chengc3630942009-12-09 21:00:30 +00004780SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004781X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004782 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004783
David Greenef125a292011-02-08 19:04:41 +00004784 EVT VT = Op.getValueType();
4785 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004786 unsigned NumElems = Op.getNumOperands();
4787
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004788 // Vectors containing all zeros can be matched by pxor and xorps later
4789 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4790 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4791 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004792 if (Op.getValueType() == MVT::v4i32 ||
4793 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004794 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004795
Dale Johannesenace16102009-02-03 19:33:06 +00004796 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004797 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004798
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004799 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
4800 // vectors or broken into v4i32 operations on 256-bit vectors.
4801 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
4802 if (Op.getValueType() == MVT::v4i32)
4803 return Op;
4804
4805 return getOnesVector(Op.getValueType(), DAG, dl);
4806 }
4807
Owen Andersone50ed302009-08-10 22:56:29 +00004808 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004809
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810 unsigned NumZero = 0;
4811 unsigned NumNonZero = 0;
4812 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004813 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004814 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004817 if (Elt.getOpcode() == ISD::UNDEF)
4818 continue;
4819 Values.insert(Elt);
4820 if (Elt.getOpcode() != ISD::Constant &&
4821 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004822 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004823 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004824 NumZero++;
4825 else {
4826 NonZeros |= (1 << i);
4827 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004828 }
4829 }
4830
Chris Lattner97a2a562010-08-26 05:24:29 +00004831 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4832 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004833 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004834
Chris Lattner67f453a2008-03-09 05:42:06 +00004835 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004836 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004838 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004839
Chris Lattner62098042008-03-09 01:05:04 +00004840 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4841 // the value are obviously zero, truncate the value to i32 and do the
4842 // insertion that way. Only do this if the value is non-constant or if the
4843 // value is a constant being inserted into element 0. It is cheaper to do
4844 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004846 (!IsAllConstants || Idx == 0)) {
4847 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004848 // Handle SSE only.
4849 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4850 EVT VecVT = MVT::v4i32;
4851 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004852
Chris Lattner62098042008-03-09 01:05:04 +00004853 // Truncate the value (which may itself be a constant) to i32, and
4854 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004856 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004857 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4858 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004859
Chris Lattner62098042008-03-09 01:05:04 +00004860 // Now we have our 32-bit value zero extended in the low element of
4861 // a vector. If Idx != 0, swizzle it into place.
4862 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 SmallVector<int, 4> Mask;
4864 Mask.push_back(Idx);
4865 for (unsigned i = 1; i != VecElts; ++i)
4866 Mask.push_back(i);
4867 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004868 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004869 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004870 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004871 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004872 }
4873 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004874
Chris Lattner19f79692008-03-08 22:59:52 +00004875 // If we have a constant or non-constant insertion into the low element of
4876 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4877 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004878 // depending on what the source datatype is.
4879 if (Idx == 0) {
4880 if (NumZero == 0) {
4881 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004882 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4883 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004884 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4885 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4886 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4887 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4889 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004890 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
4891 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004892 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4893 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4894 Subtarget->hasSSE2(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004895 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00004896 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004897 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004898
4899 // Is it a vector logical left shift?
4900 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004901 X86::isZeroNode(Op.getOperand(0)) &&
4902 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004903 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004904 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004905 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004906 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004907 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004908 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004909
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004910 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004911 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004912
Chris Lattner19f79692008-03-08 22:59:52 +00004913 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4914 // is a non-constant being inserted into an element other than the low one,
4915 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4916 // movd/movss) to move this into the low element, then shuffle it into
4917 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004918 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004919 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004922 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4923 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004924 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004925 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 MaskVec.push_back(i == Idx ? 0 : 1);
4927 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 }
4929 }
4930
Chris Lattner67f453a2008-03-09 05:42:06 +00004931 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004932 if (Values.size() == 1) {
4933 if (EVTBits == 32) {
4934 // Instead of a shuffle like this:
4935 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4936 // Check if it's possible to issue this instead.
4937 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4938 unsigned Idx = CountTrailingZeros_32(NonZeros);
4939 SDValue Item = Op.getOperand(Idx);
4940 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4941 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4942 }
Dan Gohman475871a2008-07-27 21:46:04 +00004943 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004944 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004945
Dan Gohmana3941172007-07-24 22:55:08 +00004946 // A vector full of immediates; various special cases are already
4947 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004948 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004949 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004950
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004951 // For AVX-length vectors, build the individual 128-bit pieces and use
4952 // shuffles to put them in place.
4953 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
4954 SmallVector<SDValue, 32> V;
4955 for (unsigned i = 0; i < NumElems; ++i)
4956 V.push_back(Op.getOperand(i));
4957
4958 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
4959
4960 // Build both the lower and upper subvector.
4961 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
4962 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
4963 NumElems/2);
4964
4965 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00004966 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
4967 DAG.getConstant(0, MVT::i32), DAG, dl);
4968 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00004969 DAG, dl);
4970 }
4971
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004972 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004973 if (EVTBits == 64) {
4974 if (NumNonZero == 1) {
4975 // One half is zero or undef.
4976 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004977 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004978 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004979 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4980 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004981 }
Dan Gohman475871a2008-07-27 21:46:04 +00004982 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004983 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984
4985 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004986 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004988 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004989 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004990 }
4991
Bill Wendling826f36f2007-03-28 00:57:11 +00004992 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004993 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004994 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004995 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004996 }
4997
4998 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005000 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001 if (NumElems == 4 && NumZero > 0) {
5002 for (unsigned i = 0; i < 4; ++i) {
5003 bool isZero = !(NonZeros & (1 << i));
5004 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00005005 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006 else
Dale Johannesenace16102009-02-03 19:33:06 +00005007 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008 }
5009
5010 for (unsigned i = 0; i < 2; ++i) {
5011 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5012 default: break;
5013 case 0:
5014 V[i] = V[i*2]; // Must be a zero vector.
5015 break;
5016 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005017 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018 break;
5019 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005020 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005021 break;
5022 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005023 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005024 break;
5025 }
5026 }
5027
Nate Begeman9008ca62009-04-27 18:41:29 +00005028 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005029 bool Reverse = (NonZeros & 0x3) == 2;
5030 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005032 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5033 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5035 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005036 }
5037
Nate Begemanfdea31a2010-03-24 20:49:50 +00005038 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5039 // Check for a build vector of consecutive loads.
5040 for (unsigned i = 0; i < NumElems; ++i)
5041 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005042
Nate Begemanfdea31a2010-03-24 20:49:50 +00005043 // Check for elements which are consecutive loads.
5044 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5045 if (LD.getNode())
5046 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005047
5048 // For SSE 4.1, use insertps to put the high elements into the low element.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005049 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005050 SDValue Result;
5051 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5052 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5053 else
5054 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005055
Chris Lattner24faf612010-08-28 17:59:08 +00005056 for (unsigned i = 1; i < NumElems; ++i) {
5057 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5058 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005059 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005060 }
5061 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005062 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005063
Chris Lattner6e80e442010-08-28 17:15:43 +00005064 // Otherwise, expand into a number of unpckl*, start by extending each of
5065 // our (non-undef) elements to the full vector width with the element in the
5066 // bottom slot of the vector (which generates no code for SSE).
5067 for (unsigned i = 0; i < NumElems; ++i) {
5068 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5069 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5070 else
5071 V[i] = DAG.getUNDEF(VT);
5072 }
5073
5074 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5076 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5077 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005078 unsigned EltStride = NumElems >> 1;
5079 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005080 for (unsigned i = 0; i < EltStride; ++i) {
5081 // If V[i+EltStride] is undef and this is the first round of mixing,
5082 // then it is safe to just drop this shuffle: V[i] is already in the
5083 // right place, the one element (since it's the first round) being
5084 // inserted as undef can be dropped. This isn't safe for successive
5085 // rounds because they will permute elements within both vectors.
5086 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5087 EltStride == NumElems/2)
5088 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005089
Chris Lattner6e80e442010-08-28 17:15:43 +00005090 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005091 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005092 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005093 }
5094 return V[0];
5095 }
Dan Gohman475871a2008-07-27 21:46:04 +00005096 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097}
5098
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005099// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5100// them in a MMX register. This is better than doing a stack convert.
5101static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005102 DebugLoc dl = Op.getDebugLoc();
5103 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005104
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005105 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5106 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5107 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005108 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005109 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5110 InVec = Op.getOperand(1);
5111 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5112 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005114 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5115 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5116 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005117 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005118 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5119 Mask[0] = 0; Mask[1] = 2;
5120 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5121 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005122 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005123}
5124
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005125// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5126// to create 256-bit vectors from two other 128-bit ones.
5127static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5128 DebugLoc dl = Op.getDebugLoc();
5129 EVT ResVT = Op.getValueType();
5130
5131 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5132
5133 SDValue V1 = Op.getOperand(0);
5134 SDValue V2 = Op.getOperand(1);
5135 unsigned NumElems = ResVT.getVectorNumElements();
5136
5137 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5138 DAG.getConstant(0, MVT::i32), DAG, dl);
5139 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5140 DAG, dl);
5141}
5142
5143SDValue
5144X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005145 EVT ResVT = Op.getValueType();
5146
5147 assert(Op.getNumOperands() == 2);
5148 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5149 "Unsupported CONCAT_VECTORS for value type");
5150
5151 // We support concatenate two MMX registers and place them in a MMX register.
5152 // This is better than doing a stack convert.
5153 if (ResVT.is128BitVector())
5154 return LowerMMXCONCAT_VECTORS(Op, DAG);
5155
5156 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5157 // from two other 128-bit ones.
5158 return LowerAVXCONCAT_VECTORS(Op, DAG);
5159}
5160
Nate Begemanb9a47b82009-02-23 08:49:38 +00005161// v8i16 shuffles - Prefer shuffles in the following order:
5162// 1. [all] pshuflw, pshufhw, optional move
5163// 2. [ssse3] 1 x pshufb
5164// 3. [ssse3] 2 x pshufb + 1 x por
5165// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005166SDValue
5167X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5168 SelectionDAG &DAG) const {
5169 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005170 SDValue V1 = SVOp->getOperand(0);
5171 SDValue V2 = SVOp->getOperand(1);
5172 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005173 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005174
Nate Begemanb9a47b82009-02-23 08:49:38 +00005175 // Determine if more than 1 of the words in each of the low and high quadwords
5176 // of the result come from the same quadword of one of the two inputs. Undef
5177 // mask values count as coming from any quadword, for better codegen.
5178 SmallVector<unsigned, 4> LoQuad(4);
5179 SmallVector<unsigned, 4> HiQuad(4);
5180 BitVector InputQuads(4);
5181 for (unsigned i = 0; i < 8; ++i) {
5182 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005183 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005184 MaskVals.push_back(EltIdx);
5185 if (EltIdx < 0) {
5186 ++Quad[0];
5187 ++Quad[1];
5188 ++Quad[2];
5189 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005190 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005191 }
5192 ++Quad[EltIdx / 4];
5193 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005194 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005195
Nate Begemanb9a47b82009-02-23 08:49:38 +00005196 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005197 unsigned MaxQuad = 1;
5198 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005199 if (LoQuad[i] > MaxQuad) {
5200 BestLoQuad = i;
5201 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005202 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005203 }
5204
Nate Begemanb9a47b82009-02-23 08:49:38 +00005205 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005206 MaxQuad = 1;
5207 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005208 if (HiQuad[i] > MaxQuad) {
5209 BestHiQuad = i;
5210 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005211 }
5212 }
5213
Nate Begemanb9a47b82009-02-23 08:49:38 +00005214 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005215 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005216 // single pshufb instruction is necessary. If There are more than 2 input
5217 // quads, disable the next transformation since it does not help SSSE3.
5218 bool V1Used = InputQuads[0] || InputQuads[1];
5219 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005220 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005221 if (InputQuads.count() == 2 && V1Used && V2Used) {
5222 BestLoQuad = InputQuads.find_first();
5223 BestHiQuad = InputQuads.find_next(BestLoQuad);
5224 }
5225 if (InputQuads.count() > 2) {
5226 BestLoQuad = -1;
5227 BestHiQuad = -1;
5228 }
5229 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005230
Nate Begemanb9a47b82009-02-23 08:49:38 +00005231 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5232 // the shuffle mask. If a quad is scored as -1, that means that it contains
5233 // words from all 4 input quadwords.
5234 SDValue NewV;
5235 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005236 SmallVector<int, 8> MaskV;
5237 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5238 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005239 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005240 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5241 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5242 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005243
Nate Begemanb9a47b82009-02-23 08:49:38 +00005244 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5245 // source words for the shuffle, to aid later transformations.
5246 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005247 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005248 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005249 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005250 if (idx != (int)i)
5251 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005252 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005253 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005254 AllWordsInNewV = false;
5255 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005256 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005257
Nate Begemanb9a47b82009-02-23 08:49:38 +00005258 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5259 if (AllWordsInNewV) {
5260 for (int i = 0; i != 8; ++i) {
5261 int idx = MaskVals[i];
5262 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005263 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005264 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005265 if ((idx != i) && idx < 4)
5266 pshufhw = false;
5267 if ((idx != i) && idx > 3)
5268 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005269 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005270 V1 = NewV;
5271 V2Used = false;
5272 BestLoQuad = 0;
5273 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005274 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005275
Nate Begemanb9a47b82009-02-23 08:49:38 +00005276 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5277 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005278 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005279 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5280 unsigned TargetMask = 0;
5281 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005283 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5284 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5285 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005286 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005287 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005288 }
Eric Christopherfd179292009-08-27 18:07:15 +00005289
Nate Begemanb9a47b82009-02-23 08:49:38 +00005290 // If we have SSSE3, and all words of the result are from 1 input vector,
5291 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5292 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005293 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005294 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005295
Nate Begemanb9a47b82009-02-23 08:49:38 +00005296 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005297 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005298 // mask, and elements that come from V1 in the V2 mask, so that the two
5299 // results can be OR'd together.
5300 bool TwoInputs = V1Used && V2Used;
5301 for (unsigned i = 0; i != 8; ++i) {
5302 int EltIdx = MaskVals[i] * 2;
5303 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5305 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005306 continue;
5307 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5309 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005310 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005311 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005312 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005313 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005315 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005316 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005317
Nate Begemanb9a47b82009-02-23 08:49:38 +00005318 // Calculate the shuffle mask for the second input, shuffle it, and
5319 // OR it with the first shuffled input.
5320 pshufbMask.clear();
5321 for (unsigned i = 0; i != 8; ++i) {
5322 int EltIdx = MaskVals[i] * 2;
5323 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5325 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005326 continue;
5327 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005328 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5329 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005330 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005331 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005332 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005333 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 MVT::v16i8, &pshufbMask[0], 16));
5335 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005336 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005337 }
5338
5339 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5340 // and update MaskVals with new element order.
5341 BitVector InOrder(8);
5342 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005344 for (int i = 0; i != 4; ++i) {
5345 int idx = MaskVals[i];
5346 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005347 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005348 InOrder.set(i);
5349 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005351 InOrder.set(i);
5352 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005353 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005354 }
5355 }
5356 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005357 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005358 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005359 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005360
5361 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5362 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5363 NewV.getOperand(0),
5364 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5365 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 }
Eric Christopherfd179292009-08-27 18:07:15 +00005367
Nate Begemanb9a47b82009-02-23 08:49:38 +00005368 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5369 // and update MaskVals with the new element order.
5370 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005371 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005372 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005373 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 for (unsigned i = 4; i != 8; ++i) {
5375 int idx = MaskVals[i];
5376 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005378 InOrder.set(i);
5379 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005380 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005381 InOrder.set(i);
5382 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005384 }
5385 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005387 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005388
5389 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
5390 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5391 NewV.getOperand(0),
5392 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5393 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005394 }
Eric Christopherfd179292009-08-27 18:07:15 +00005395
Nate Begemanb9a47b82009-02-23 08:49:38 +00005396 // In case BestHi & BestLo were both -1, which means each quadword has a word
5397 // from each of the four input quadwords, calculate the InOrder bitvector now
5398 // before falling through to the insert/extract cleanup.
5399 if (BestLoQuad == -1 && BestHiQuad == -1) {
5400 NewV = V1;
5401 for (int i = 0; i != 8; ++i)
5402 if (MaskVals[i] < 0 || MaskVals[i] == i)
5403 InOrder.set(i);
5404 }
Eric Christopherfd179292009-08-27 18:07:15 +00005405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 // The other elements are put in the right place using pextrw and pinsrw.
5407 for (unsigned i = 0; i != 8; ++i) {
5408 if (InOrder[i])
5409 continue;
5410 int EltIdx = MaskVals[i];
5411 if (EltIdx < 0)
5412 continue;
5413 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005415 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005417 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005419 DAG.getIntPtrConstant(i));
5420 }
5421 return NewV;
5422}
5423
5424// v16i8 shuffles - Prefer shuffles in the following order:
5425// 1. [ssse3] 1 x pshufb
5426// 2. [ssse3] 2 x pshufb + 1 x por
5427// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5428static
Nate Begeman9008ca62009-04-27 18:41:29 +00005429SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005430 SelectionDAG &DAG,
5431 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005432 SDValue V1 = SVOp->getOperand(0);
5433 SDValue V2 = SVOp->getOperand(1);
5434 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005435 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005436 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005437
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005439 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005440 // present, fall back to case 3.
5441 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5442 bool V1Only = true;
5443 bool V2Only = true;
5444 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005445 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 if (EltIdx < 0)
5447 continue;
5448 if (EltIdx < 16)
5449 V2Only = false;
5450 else
5451 V1Only = false;
5452 }
Eric Christopherfd179292009-08-27 18:07:15 +00005453
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
5455 if (TLI.getSubtarget()->hasSSSE3()) {
5456 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005457
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005459 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005460 //
5461 // Otherwise, we have elements from both input vectors, and must zero out
5462 // elements that come from V2 in the first mask, and V1 in the second mask
5463 // so that we can OR them together.
5464 bool TwoInputs = !(V1Only || V2Only);
5465 for (unsigned i = 0; i != 16; ++i) {
5466 int EltIdx = MaskVals[i];
5467 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 continue;
5470 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 }
5473 // If all the elements are from V2, assign it to V1 and return after
5474 // building the first pshufb.
5475 if (V2Only)
5476 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005478 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 if (!TwoInputs)
5481 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005482
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 // Calculate the shuffle mask for the second input, shuffle it, and
5484 // OR it with the first shuffled input.
5485 pshufbMask.clear();
5486 for (unsigned i = 0; i != 16; ++i) {
5487 int EltIdx = MaskVals[i];
5488 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005489 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 continue;
5491 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005492 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005495 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005496 MVT::v16i8, &pshufbMask[0], 16));
5497 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 }
Eric Christopherfd179292009-08-27 18:07:15 +00005499
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 // No SSSE3 - Calculate in place words and then fix all out of place words
5501 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5502 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005503 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5504 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 SDValue NewV = V2Only ? V2 : V1;
5506 for (int i = 0; i != 8; ++i) {
5507 int Elt0 = MaskVals[i*2];
5508 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005509
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 // This word of the result is all undef, skip it.
5511 if (Elt0 < 0 && Elt1 < 0)
5512 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005513
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 // This word of the result is already in the correct place, skip it.
5515 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5516 continue;
5517 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5518 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005519
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5521 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5522 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005523
5524 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5525 // using a single extract together, load it and store it.
5526 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005528 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005529 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005530 DAG.getIntPtrConstant(i));
5531 continue;
5532 }
5533
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005535 // source byte is not also odd, shift the extracted word left 8 bits
5536 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 DAG.getIntPtrConstant(Elt1 / 2));
5540 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005542 DAG.getConstant(8,
5543 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005544 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5546 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 }
5548 // If Elt0 is defined, extract it from the appropriate source. If the
5549 // source byte is not also even, shift the extracted word right 8 bits. If
5550 // Elt1 was also defined, OR the extracted values together before
5551 // inserting them in the result.
5552 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5555 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005557 DAG.getConstant(8,
5558 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005559 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5561 DAG.getConstant(0x00FF, MVT::i16));
5562 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 : InsElt0;
5564 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 DAG.getIntPtrConstant(i));
5567 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005568 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005569}
5570
Evan Cheng7a831ce2007-12-15 03:00:47 +00005571/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005572/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005573/// done when every pair / quad of shuffle mask elements point to elements in
5574/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005575/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005576static
Nate Begeman9008ca62009-04-27 18:41:29 +00005577SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005578 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005579 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005580 SDValue V1 = SVOp->getOperand(0);
5581 SDValue V2 = SVOp->getOperand(1);
5582 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005583 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005584 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005586 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 case MVT::v4f32: NewVT = MVT::v2f64; break;
5588 case MVT::v4i32: NewVT = MVT::v2i64; break;
5589 case MVT::v8i16: NewVT = MVT::v4i32; break;
5590 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005591 }
5592
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 int Scale = NumElems / NewWidth;
5594 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005595 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005596 int StartIdx = -1;
5597 for (int j = 0; j < Scale; ++j) {
5598 int EltIdx = SVOp->getMaskElt(i+j);
5599 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005600 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005601 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005602 StartIdx = EltIdx - (EltIdx % Scale);
5603 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005604 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005605 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005606 if (StartIdx == -1)
5607 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005608 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005610 }
5611
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005612 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5613 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005614 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005615}
5616
Evan Chengd880b972008-05-09 21:53:03 +00005617/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005618///
Owen Andersone50ed302009-08-10 22:56:29 +00005619static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005620 SDValue SrcOp, SelectionDAG &DAG,
5621 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005623 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005624 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005625 LD = dyn_cast<LoadSDNode>(SrcOp);
5626 if (!LD) {
5627 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5628 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005629 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005630 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005631 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005632 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005633 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005634 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005636 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005637 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5638 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5639 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005640 SrcOp.getOperand(0)
5641 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005642 }
5643 }
5644 }
5645
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005646 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005647 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005648 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005649 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005650}
5651
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005652/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5653/// shuffle node referes to only one lane in the sources.
5654static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5655 EVT VT = SVOp->getValueType(0);
5656 int NumElems = VT.getVectorNumElements();
5657 int HalfSize = NumElems/2;
5658 SmallVector<int, 16> M;
5659 SVOp->getMask(M);
5660 bool MatchA = false, MatchB = false;
5661
5662 for (int l = 0; l < NumElems*2; l += HalfSize) {
5663 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5664 MatchA = true;
5665 break;
5666 }
5667 }
5668
5669 for (int l = 0; l < NumElems*2; l += HalfSize) {
5670 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5671 MatchB = true;
5672 break;
5673 }
5674 }
5675
5676 return MatchA && MatchB;
5677}
5678
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005679/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5680/// which could not be matched by any known target speficic shuffle
5681static SDValue
5682LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005683 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5684 // If each half of a vector shuffle node referes to only one lane in the
5685 // source vectors, extract each used 128-bit lane and shuffle them using
5686 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5687 // the work to the legalizer.
5688 DebugLoc dl = SVOp->getDebugLoc();
5689 EVT VT = SVOp->getValueType(0);
5690 int NumElems = VT.getVectorNumElements();
5691 int HalfSize = NumElems/2;
5692
5693 // Extract the reference for each half
5694 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5695 int FstVecOpNum = 0, SndVecOpNum = 0;
5696 for (int i = 0; i < HalfSize; ++i) {
5697 int Elt = SVOp->getMaskElt(i);
5698 if (SVOp->getMaskElt(i) < 0)
5699 continue;
5700 FstVecOpNum = Elt/NumElems;
5701 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5702 break;
5703 }
5704 for (int i = HalfSize; i < NumElems; ++i) {
5705 int Elt = SVOp->getMaskElt(i);
5706 if (SVOp->getMaskElt(i) < 0)
5707 continue;
5708 SndVecOpNum = Elt/NumElems;
5709 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5710 break;
5711 }
5712
5713 // Extract the subvectors
5714 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
5715 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
5716 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
5717 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
5718
5719 // Generate 128-bit shuffles
5720 SmallVector<int, 16> MaskV1, MaskV2;
5721 for (int i = 0; i < HalfSize; ++i) {
5722 int Elt = SVOp->getMaskElt(i);
5723 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5724 }
5725 for (int i = HalfSize; i < NumElems; ++i) {
5726 int Elt = SVOp->getMaskElt(i);
5727 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
5728 }
5729
5730 EVT NVT = V1.getValueType();
5731 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
5732 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
5733
5734 // Concatenate the result back
5735 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
5736 DAG.getConstant(0, MVT::i32), DAG, dl);
5737 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5738 DAG, dl);
5739 }
5740
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005741 return SDValue();
5742}
5743
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005744/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5745/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005746static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005747LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005748 SDValue V1 = SVOp->getOperand(0);
5749 SDValue V2 = SVOp->getOperand(1);
5750 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005751 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005752
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005753 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5754
Evan Chengace3c172008-07-22 21:13:36 +00005755 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00005756 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005757 SmallVector<int, 8> Mask1(4U, -1);
5758 SmallVector<int, 8> PermMask;
5759 SVOp->getMask(PermMask);
5760
Evan Chengace3c172008-07-22 21:13:36 +00005761 unsigned NumHi = 0;
5762 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005763 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 int Idx = PermMask[i];
5765 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005766 Locs[i] = std::make_pair(-1, -1);
5767 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5769 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005770 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005771 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005772 NumLo++;
5773 } else {
5774 Locs[i] = std::make_pair(1, NumHi);
5775 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005777 NumHi++;
5778 }
5779 }
5780 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005781
Evan Chengace3c172008-07-22 21:13:36 +00005782 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005783 // If no more than two elements come from either vector. This can be
5784 // implemented with two shuffles. First shuffle gather the elements.
5785 // The second shuffle, which takes the first shuffle as both of its
5786 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005787 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005788
Nate Begeman9008ca62009-04-27 18:41:29 +00005789 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00005790
Evan Chengace3c172008-07-22 21:13:36 +00005791 for (unsigned i = 0; i != 4; ++i) {
5792 if (Locs[i].first == -1)
5793 continue;
5794 else {
5795 unsigned Idx = (i < 2) ? 0 : 4;
5796 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005797 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005798 }
5799 }
5800
Nate Begeman9008ca62009-04-27 18:41:29 +00005801 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005802 } else if (NumLo == 3 || NumHi == 3) {
5803 // Otherwise, we must have three elements from one vector, call it X, and
5804 // one element from the other, call it Y. First, use a shufps to build an
5805 // intermediate vector with the one element from Y and the element from X
5806 // that will be in the same half in the final destination (the indexes don't
5807 // matter). Then, use a shufps to build the final vector, taking the half
5808 // containing the element from Y from the intermediate, and the other half
5809 // from X.
5810 if (NumHi == 3) {
5811 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00005812 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005813 std::swap(V1, V2);
5814 }
5815
5816 // Find the element from V2.
5817 unsigned HiIndex;
5818 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005819 int Val = PermMask[HiIndex];
5820 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005821 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005822 if (Val >= 4)
5823 break;
5824 }
5825
Nate Begeman9008ca62009-04-27 18:41:29 +00005826 Mask1[0] = PermMask[HiIndex];
5827 Mask1[1] = -1;
5828 Mask1[2] = PermMask[HiIndex^1];
5829 Mask1[3] = -1;
5830 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005831
5832 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005833 Mask1[0] = PermMask[0];
5834 Mask1[1] = PermMask[1];
5835 Mask1[2] = HiIndex & 1 ? 6 : 4;
5836 Mask1[3] = HiIndex & 1 ? 4 : 6;
5837 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005838 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005839 Mask1[0] = HiIndex & 1 ? 2 : 0;
5840 Mask1[1] = HiIndex & 1 ? 0 : 2;
5841 Mask1[2] = PermMask[2];
5842 Mask1[3] = PermMask[3];
5843 if (Mask1[2] >= 0)
5844 Mask1[2] += 4;
5845 if (Mask1[3] >= 0)
5846 Mask1[3] += 4;
5847 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005848 }
Evan Chengace3c172008-07-22 21:13:36 +00005849 }
5850
5851 // Break it into (shuffle shuffle_hi, shuffle_lo).
5852 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00005853 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00005854 SmallVector<int,8> LoMask(4U, -1);
5855 SmallVector<int,8> HiMask(4U, -1);
5856
5857 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00005858 unsigned MaskIdx = 0;
5859 unsigned LoIdx = 0;
5860 unsigned HiIdx = 2;
5861 for (unsigned i = 0; i != 4; ++i) {
5862 if (i == 2) {
5863 MaskPtr = &HiMask;
5864 MaskIdx = 1;
5865 LoIdx = 0;
5866 HiIdx = 2;
5867 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005868 int Idx = PermMask[i];
5869 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005870 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005872 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005873 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005874 LoIdx++;
5875 } else {
5876 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005878 HiIdx++;
5879 }
5880 }
5881
Nate Begeman9008ca62009-04-27 18:41:29 +00005882 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
5883 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
5884 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00005885 for (unsigned i = 0; i != 4; ++i) {
5886 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005887 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00005888 } else {
5889 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005890 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00005891 }
5892 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005893 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00005894}
5895
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005896static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005897 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00005898 V = V.getOperand(0);
5899 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5900 V = V.getOperand(0);
5901 if (MayFoldLoad(V))
5902 return true;
5903 return false;
5904}
5905
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005906// FIXME: the version above should always be used. Since there's
5907// a bug where several vector shuffles can't be folded because the
5908// DAG is not updated during lowering and a node claims to have two
5909// uses while it only has one, use this version, and let isel match
5910// another instruction if the load really happens to have more than
5911// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00005912// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005913static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005914 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005915 V = V.getOperand(0);
5916 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5917 V = V.getOperand(0);
5918 if (ISD::isNormalLoad(V.getNode()))
5919 return true;
5920 return false;
5921}
5922
5923/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
5924/// a vector extract, and if both can be later optimized into a single load.
5925/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
5926/// here because otherwise a target specific shuffle node is going to be
5927/// emitted for this shuffle, and the optimization not done.
5928/// FIXME: This is probably not the best approach, but fix the problem
5929/// until the right path is decided.
5930static
5931bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
5932 const TargetLowering &TLI) {
5933 EVT VT = V.getValueType();
5934 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
5935
5936 // Be sure that the vector shuffle is present in a pattern like this:
5937 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
5938 if (!V.hasOneUse())
5939 return false;
5940
5941 SDNode *N = *V.getNode()->use_begin();
5942 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
5943 return false;
5944
5945 SDValue EltNo = N->getOperand(1);
5946 if (!isa<ConstantSDNode>(EltNo))
5947 return false;
5948
5949 // If the bit convert changed the number of elements, it is unsafe
5950 // to examine the mask.
5951 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005952 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005953 EVT SrcVT = V.getOperand(0).getValueType();
5954 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
5955 return false;
5956 V = V.getOperand(0);
5957 HasShuffleIntoBitcast = true;
5958 }
5959
5960 // Select the input vector, guarding against out of range extract vector.
5961 unsigned NumElems = VT.getVectorNumElements();
5962 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
5963 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
5964 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
5965
5966 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005967 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00005968 V = V.getOperand(0);
5969
5970 if (ISD::isNormalLoad(V.getNode())) {
5971 // Is the original load suitable?
5972 LoadSDNode *LN0 = cast<LoadSDNode>(V);
5973
5974 // FIXME: avoid the multi-use bug that is preventing lots of
5975 // of foldings to be detected, this is still wrong of course, but
5976 // give the temporary desired behavior, and if it happens that
5977 // the load has real more uses, during isel it will not fold, and
5978 // will generate poor code.
5979 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
5980 return false;
5981
5982 if (!HasShuffleIntoBitcast)
5983 return true;
5984
5985 // If there's a bitcast before the shuffle, check if the load type and
5986 // alignment is valid.
5987 unsigned Align = LN0->getAlignment();
5988 unsigned NewAlign =
5989 TLI.getTargetData()->getABITypeAlignment(
5990 VT.getTypeForEVT(*DAG.getContext()));
5991
5992 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
5993 return false;
5994 }
5995
5996 return true;
5997}
5998
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00005999static
Evan Cheng835580f2010-10-07 20:50:20 +00006000SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6001 EVT VT = Op.getValueType();
6002
6003 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006004 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6005 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006006 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6007 V1, DAG));
6008}
6009
6010static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006011SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
6012 bool HasSSE2) {
6013 SDValue V1 = Op.getOperand(0);
6014 SDValue V2 = Op.getOperand(1);
6015 EVT VT = Op.getValueType();
6016
6017 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6018
6019 if (HasSSE2 && VT == MVT::v2f64)
6020 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6021
6022 // v4f32 or v4i32
6023 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V2, DAG);
6024}
6025
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006026static
6027SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6028 SDValue V1 = Op.getOperand(0);
6029 SDValue V2 = Op.getOperand(1);
6030 EVT VT = Op.getValueType();
6031
6032 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6033 "unsupported shuffle type");
6034
6035 if (V2.getOpcode() == ISD::UNDEF)
6036 V2 = V1;
6037
6038 // v4i32 or v4f32
6039 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6040}
6041
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006042static
6043SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
6044 SDValue V1 = Op.getOperand(0);
6045 SDValue V2 = Op.getOperand(1);
6046 EVT VT = Op.getValueType();
6047 unsigned NumElems = VT.getVectorNumElements();
6048
6049 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6050 // operand of these instructions is only memory, so check if there's a
6051 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6052 // same masks.
6053 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006054
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006055 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006056 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006057 CanFoldLoad = true;
6058
6059 // When V1 is a load, it can be folded later into a store in isel, example:
6060 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6061 // turns into:
6062 // (MOVLPSmr addr:$src1, VR128:$src2)
6063 // So, recognize this potential and also use MOVLPS or MOVLPD
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006064 if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006065 CanFoldLoad = true;
6066
Eric Christopher893a8822011-02-20 05:04:42 +00006067 // Both of them can't be memory operations though.
6068 if (MayFoldVectorLoad(V1) && MayFoldVectorLoad(V2))
6069 CanFoldLoad = false;
Owen Anderson95771af2011-02-25 21:41:48 +00006070
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006071 if (CanFoldLoad) {
6072 if (HasSSE2 && NumElems == 2)
6073 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6074
6075 if (NumElems == 4)
6076 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
6077 }
6078
6079 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6080 // movl and movlp will both match v2i64, but v2i64 is never matched by
6081 // movl earlier because we make it strict to avoid messing with the movlp load
6082 // folding logic (see the code above getMOVLP call). Match it here then,
6083 // this is horrible, but will stay like this until we move all shuffle
6084 // matching to x86 specific nodes. Note that for the 1st condition all
6085 // types are matched with movsd.
6086 if ((HasSSE2 && NumElems == 2) || !X86::isMOVLMask(SVOp))
6087 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6088 else if (HasSSE2)
6089 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6090
6091
6092 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6093
6094 // Invert the operand order and use SHUFPS to match it.
6095 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V2, V1,
6096 X86::getShuffleSHUFImmediate(SVOp), DAG);
6097}
6098
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006099static inline unsigned getUNPCKLOpcode(EVT VT) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006100 switch(VT.getSimpleVT().SimpleTy) {
6101 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6102 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006103 case MVT::v4f32: return X86ISD::UNPCKLPS;
6104 case MVT::v2f64: return X86ISD::UNPCKLPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006105 case MVT::v8i32: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006106 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006107 case MVT::v4i64: // Use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006108 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006109 case MVT::v16i8: return X86ISD::PUNPCKLBW;
6110 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6111 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006112 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006113 }
6114 return 0;
6115}
6116
6117static inline unsigned getUNPCKHOpcode(EVT VT) {
6118 switch(VT.getSimpleVT().SimpleTy) {
6119 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6120 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6121 case MVT::v4f32: return X86ISD::UNPCKHPS;
6122 case MVT::v2f64: return X86ISD::UNPCKHPD;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006123 case MVT::v8i32: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006124 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Bruno Cardoso Lopescde4a1a2011-08-09 22:18:37 +00006125 case MVT::v4i64: // Use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006126 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006127 case MVT::v16i8: return X86ISD::PUNPCKHBW;
6128 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6129 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006130 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006131 }
6132 return 0;
6133}
6134
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006135static inline unsigned getVPERMILOpcode(EVT VT) {
6136 switch(VT.getSimpleVT().SimpleTy) {
6137 case MVT::v4i32:
6138 case MVT::v4f32: return X86ISD::VPERMILPS;
6139 case MVT::v2i64:
6140 case MVT::v2f64: return X86ISD::VPERMILPD;
6141 case MVT::v8i32:
6142 case MVT::v8f32: return X86ISD::VPERMILPSY;
6143 case MVT::v4i64:
6144 case MVT::v4f64: return X86ISD::VPERMILPDY;
6145 default:
6146 llvm_unreachable("Unknown type for vpermil");
6147 }
6148 return 0;
6149}
6150
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006151static
6152SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006153 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006154 const X86Subtarget *Subtarget) {
6155 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6156 EVT VT = Op.getValueType();
6157 DebugLoc dl = Op.getDebugLoc();
6158 SDValue V1 = Op.getOperand(0);
6159 SDValue V2 = Op.getOperand(1);
6160
6161 if (isZeroShuffle(SVOp))
6162 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
6163
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006164 // Handle splat operations
6165 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006166 unsigned NumElem = VT.getVectorNumElements();
6167 // Special case, this is the only place now where it's allowed to return
6168 // a vector_shuffle operation without using a target specific node, because
6169 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6170 // this be moved to DAGCombine instead?
6171 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006172 return Op;
6173
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006174 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00006175 if (VT.is128BitVector() && NumElem <= 4)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006176 return SDValue();
6177
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006178 // All i16 and i8 vector types can't be used directly by a generic shuffle
6179 // instruction because the target has no such instruction. Generate shuffles
6180 // which repeat i16 and i8 several times until they fit in i32, and then can
6181 // be manipulated by target suported shuffles. After the insertion of the
6182 // necessary shuffles, the result is bitcasted back to v4f32 or v8f32.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006183 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006184 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006185
6186 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6187 // do it!
6188 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6189 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6190 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006191 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006192 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
6193 // FIXME: Figure out a cleaner way to do this.
6194 // Try to make use of movq to zero out the top part.
6195 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6196 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6197 if (NewOp.getNode()) {
6198 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6199 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6200 DAG, Subtarget, dl);
6201 }
6202 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6203 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6204 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6205 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6206 DAG, Subtarget, dl);
6207 }
6208 }
6209 return SDValue();
6210}
6211
Dan Gohman475871a2008-07-27 21:46:04 +00006212SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006213X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006214 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006215 SDValue V1 = Op.getOperand(0);
6216 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006217 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006218 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006219 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006220 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006221 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6222 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006223 bool V1IsSplat = false;
6224 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006225 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006226 bool HasSSE3 = Subtarget->hasSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006227 bool HasSSSE3 = Subtarget->hasSSSE3() || Subtarget->hasAVX();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006228 MachineFunction &MF = DAG.getMachineFunction();
6229 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006230
Dale Johannesen0488fb62010-09-30 23:57:10 +00006231 // Shuffle operations on MMX not supported.
6232 if (isMMX)
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006233 return Op;
6234
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006235 // Vector shuffle lowering takes 3 steps:
6236 //
6237 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6238 // narrowing and commutation of operands should be handled.
6239 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6240 // shuffle nodes.
6241 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6242 // so the shuffle can be broken into other shuffles and the legalizer can
6243 // try the lowering again.
6244 //
6245 // The general ideia is that no vector_shuffle operation should be left to
6246 // be matched during isel, all of them must be converted to a target specific
6247 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006248
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006249 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6250 // narrowing and commutation of operands should be handled. The actual code
6251 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006252 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006253 if (NewOp.getNode())
6254 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006255
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006256 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6257 // unpckh_undef). Only use pshufd if speed is more important than size.
6258 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006259 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006260 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006261 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006262
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006263 if (X86::isMOVDDUPMask(SVOp) && HasSSE3 && V2IsUndef &&
Dale Johannesen0488fb62010-09-30 23:57:10 +00006264 RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006265 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006266
Dale Johannesen0488fb62010-09-30 23:57:10 +00006267 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006268 return getMOVHighToLow(Op, dl, DAG);
6269
6270 // Use to match splats
6271 if (HasSSE2 && X86::isUNPCKHMask(SVOp) && V2IsUndef &&
6272 (VT == MVT::v2f64 || VT == MVT::v2i64))
6273 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
6274
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006275 if (X86::isPSHUFDMask(SVOp)) {
6276 // The actual implementation will match the mask in the if above and then
6277 // during isel it can match several different instructions, not only pshufd
6278 // as its name says, sad but true, emulate the behavior for now...
6279 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6280 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6281
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006282 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6283
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006284 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006285 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6286
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006287 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006288 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
6289 TargetMask, DAG);
6290
6291 if (VT == MVT::v4f32)
6292 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
6293 TargetMask, DAG);
6294 }
Eric Christopherfd179292009-08-27 18:07:15 +00006295
Evan Chengf26ffe92008-05-29 08:22:04 +00006296 // Check if this can be converted into a logical shift.
6297 bool isLeft = false;
6298 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006299 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00006300 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00006301 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006302 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006303 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006304 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006305 EVT EltVT = VT.getVectorElementType();
6306 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006307 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006308 }
Eric Christopherfd179292009-08-27 18:07:15 +00006309
Nate Begeman9008ca62009-04-27 18:41:29 +00006310 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006311 if (V1IsUndef)
6312 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006313 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006314 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006315 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006316 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006317 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6318
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006319 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006320 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6321 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006322 }
Eric Christopherfd179292009-08-27 18:07:15 +00006323
Nate Begeman9008ca62009-04-27 18:41:29 +00006324 // FIXME: fold these into legal mask.
Dale Johannesen0488fb62010-09-30 23:57:10 +00006325 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp))
6326 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006327
Dale Johannesen0488fb62010-09-30 23:57:10 +00006328 if (X86::isMOVHLPSMask(SVOp))
6329 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006330
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006331 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006332 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006333
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006334 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006335 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006336
Dale Johannesen0488fb62010-09-30 23:57:10 +00006337 if (X86::isMOVLPMask(SVOp))
6338 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006339
Nate Begeman9008ca62009-04-27 18:41:29 +00006340 if (ShouldXformToMOVHLPS(SVOp) ||
6341 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6342 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343
Evan Chengf26ffe92008-05-29 08:22:04 +00006344 if (isShift) {
6345 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006346 EVT EltVT = VT.getVectorElementType();
6347 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006348 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006349 }
Eric Christopherfd179292009-08-27 18:07:15 +00006350
Evan Cheng9eca5e82006-10-25 21:49:50 +00006351 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006352 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6353 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006354 V1IsSplat = isSplatVector(V1.getNode());
6355 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006356
Chris Lattner8a594482007-11-25 00:24:49 +00006357 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006358 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006359 Op = CommuteVectorShuffle(SVOp, DAG);
6360 SVOp = cast<ShuffleVectorSDNode>(Op);
6361 V1 = SVOp->getOperand(0);
6362 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006363 std::swap(V1IsSplat, V2IsSplat);
6364 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006365 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006366 }
6367
Nate Begeman9008ca62009-04-27 18:41:29 +00006368 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6369 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006370 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006371 return V1;
6372 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6373 // the instruction selector will not match, so get a canonical MOVL with
6374 // swapped operands to undo the commute.
6375 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006376 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006377
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006378 if (X86::isUNPCKLMask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006379 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006380
6381 if (X86::isUNPCKHMask(SVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006382 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006383
Evan Cheng9bbbb982006-10-25 20:48:19 +00006384 if (V2IsSplat) {
6385 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006386 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006387 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006388 SDValue NewMask = NormalizeMask(SVOp, DAG);
6389 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6390 if (NSVOp != SVOp) {
6391 if (X86::isUNPCKLMask(NSVOp, true)) {
6392 return NewMask;
6393 } else if (X86::isUNPCKHMask(NSVOp, true)) {
6394 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006395 }
6396 }
6397 }
6398
Evan Cheng9eca5e82006-10-25 21:49:50 +00006399 if (Commuted) {
6400 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006401 // FIXME: this seems wrong.
6402 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6403 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006404
6405 if (X86::isUNPCKLMask(NewSVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006406 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006407
6408 if (X86::isUNPCKHMask(NewSVOp))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006409 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006410 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006411
Nate Begeman9008ca62009-04-27 18:41:29 +00006412 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006413 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006414 return CommuteVectorShuffle(SVOp, DAG);
6415
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006416 // The checks below are all present in isShuffleMaskLegal, but they are
6417 // inlined here right now to enable us to directly emit target specific
6418 // nodes, and remove one by one until they don't return Op anymore.
6419 SmallVector<int, 16> M;
6420 SVOp->getMask(M);
6421
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006422 if (isPALIGNRMask(M, VT, HasSSSE3))
6423 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6424 X86::getShufflePALIGNRImmediate(SVOp),
6425 DAG);
6426
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006427 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6428 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006429 if (VT == MVT::v2f64)
6430 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006431 if (VT == MVT::v2i64)
6432 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6433 }
6434
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006435 if (isPSHUFHWMask(M, VT))
6436 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6437 X86::getShufflePSHUFHWImmediate(SVOp),
6438 DAG);
6439
6440 if (isPSHUFLWMask(M, VT))
6441 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6442 X86::getShufflePSHUFLWImmediate(SVOp),
6443 DAG);
6444
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006445 if (isSHUFPMask(M, VT)) {
6446 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6447 if (VT == MVT::v4f32 || VT == MVT::v4i32)
6448 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V2,
6449 TargetMask, DAG);
6450 if (VT == MVT::v2f64 || VT == MVT::v2i64)
6451 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V2,
6452 TargetMask, DAG);
6453 }
6454
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006455 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Bruno Cardoso Lopes5f6c4402011-07-26 02:39:25 +00006456 return getTargetShuffleNode(getUNPCKLOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006457 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Rafael Espindola23e31012011-07-22 18:56:05 +00006458 return getTargetShuffleNode(getUNPCKHOpcode(VT), dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006459
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006460 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006461 // Generate target specific nodes for 128 or 256-bit shuffles only
6462 // supported in the AVX instruction set.
6463 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006464
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006465 // Handle VPERMILPS* permutations
6466 if (isVPERMILPSMask(M, VT, Subtarget))
6467 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6468 getShuffleVPERMILPSImmediate(SVOp), DAG);
6469
6470 // Handle VPERMILPD* permutations
6471 if (isVPERMILPDMask(M, VT, Subtarget))
6472 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6473 getShuffleVPERMILPDImmediate(SVOp), DAG);
6474
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006475 // Handle VPERM2F128 permutations
6476 if (isVPERM2F128Mask(M, VT, Subtarget))
6477 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6478 getShuffleVPERM2F128Immediate(SVOp), DAG);
6479
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006480 //===--------------------------------------------------------------------===//
6481 // Since no target specific shuffle was selected for this generic one,
6482 // lower it into other known shuffles. FIXME: this isn't true yet, but
6483 // this is the plan.
6484 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006485
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006486 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6487 if (VT == MVT::v8i16) {
6488 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6489 if (NewOp.getNode())
6490 return NewOp;
6491 }
6492
6493 if (VT == MVT::v16i8) {
6494 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6495 if (NewOp.getNode())
6496 return NewOp;
6497 }
6498
6499 // Handle all 128-bit wide vectors with 4 elements, and match them with
6500 // several different shuffle types.
6501 if (NumElems == 4 && VT.getSizeInBits() == 128)
6502 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6503
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006504 // Handle general 256-bit shuffles
6505 if (VT.is256BitVector())
6506 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6507
Dan Gohman475871a2008-07-27 21:46:04 +00006508 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509}
6510
Dan Gohman475871a2008-07-27 21:46:04 +00006511SDValue
6512X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006513 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006514 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006515 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006516
6517 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6518 return SDValue();
6519
Duncan Sands83ec4b62008-06-06 12:08:01 +00006520 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006522 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006524 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006525 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006526 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006527 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6528 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6529 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006530 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6531 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006532 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006534 Op.getOperand(0)),
6535 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006536 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006537 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006538 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006539 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006540 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006541 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006542 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6543 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006544 // result has a single use which is a store or a bitcast to i32. And in
6545 // the case of a store, it's not worth it if the index is a constant 0,
6546 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006547 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006548 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006549 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006550 if ((User->getOpcode() != ISD::STORE ||
6551 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6552 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006553 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006554 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006555 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006556 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006557 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006558 Op.getOperand(0)),
6559 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006560 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Owen Anderson825b72b2009-08-11 20:47:22 +00006561 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006562 // ExtractPS works with constant index.
6563 if (isa<ConstantSDNode>(Op.getOperand(1)))
6564 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006565 }
Dan Gohman475871a2008-07-27 21:46:04 +00006566 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006567}
6568
6569
Dan Gohman475871a2008-07-27 21:46:04 +00006570SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006571X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6572 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006573 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006574 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006575
David Greene74a579d2011-02-10 16:57:36 +00006576 SDValue Vec = Op.getOperand(0);
6577 EVT VecVT = Vec.getValueType();
6578
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006579 // If this is a 256-bit vector result, first extract the 128-bit vector and
6580 // then extract the element from the 128-bit vector.
6581 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006582 DebugLoc dl = Op.getNode()->getDebugLoc();
6583 unsigned NumElems = VecVT.getVectorNumElements();
6584 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006585 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6586
6587 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006588 bool Upper = IdxVal >= NumElems/2;
6589 Vec = Extract128BitVector(Vec,
6590 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006591
David Greene74a579d2011-02-10 16:57:36 +00006592 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006593 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006594 }
6595
6596 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6597
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006598 if (Subtarget->hasSSE41() || Subtarget->hasAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006599 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006600 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006601 return Res;
6602 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006603
Owen Andersone50ed302009-08-10 22:56:29 +00006604 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006605 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006606 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006607 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006608 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006609 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006610 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6612 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006613 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006614 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006615 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006616 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006617 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006618 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006620 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006622 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006623 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006624 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006625 if (Idx == 0)
6626 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006627
Evan Cheng0db9fe62006-04-25 20:13:52 +00006628 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006629 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006630 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006631 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006632 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006633 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006634 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006635 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006636 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6637 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6638 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006639 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006640 if (Idx == 0)
6641 return Op;
6642
6643 // UNPCKHPD the element to the lowest double word, then movsd.
6644 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6645 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006646 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006647 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006648 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006649 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006650 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006651 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006652 }
6653
Dan Gohman475871a2008-07-27 21:46:04 +00006654 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006655}
6656
Dan Gohman475871a2008-07-27 21:46:04 +00006657SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006658X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6659 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006660 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006661 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006662 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006663
Dan Gohman475871a2008-07-27 21:46:04 +00006664 SDValue N0 = Op.getOperand(0);
6665 SDValue N1 = Op.getOperand(1);
6666 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006667
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006668 if (VT.getSizeInBits() == 256)
6669 return SDValue();
6670
Dan Gohman8a55ce42009-09-23 21:02:20 +00006671 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006672 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006673 unsigned Opc;
6674 if (VT == MVT::v8i16)
6675 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006676 else if (VT == MVT::v16i8)
6677 Opc = X86ISD::PINSRB;
6678 else
6679 Opc = X86ISD::PINSRB;
6680
Nate Begeman14d12ca2008-02-11 04:19:36 +00006681 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6682 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006683 if (N1.getValueType() != MVT::i32)
6684 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6685 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006686 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006687 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006688 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006689 // Bits [7:6] of the constant are the source select. This will always be
6690 // zero here. The DAG Combiner may combine an extract_elt index into these
6691 // bits. For example (insert (extract, 3), 2) could be matched by putting
6692 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006693 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006694 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006695 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006696 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006697 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006698 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006699 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006700 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006701 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006702 // PINSR* works with constant index.
6703 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006704 }
Dan Gohman475871a2008-07-27 21:46:04 +00006705 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006706}
6707
Dan Gohman475871a2008-07-27 21:46:04 +00006708SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006709X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006710 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006711 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006712
David Greene6b381262011-02-09 15:32:06 +00006713 DebugLoc dl = Op.getDebugLoc();
6714 SDValue N0 = Op.getOperand(0);
6715 SDValue N1 = Op.getOperand(1);
6716 SDValue N2 = Op.getOperand(2);
6717
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006718 // If this is a 256-bit vector result, first extract the 128-bit vector,
6719 // insert the element into the extracted half and then place it back.
6720 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006721 if (!isa<ConstantSDNode>(N2))
6722 return SDValue();
6723
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006724 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006725 unsigned NumElems = VT.getVectorNumElements();
6726 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006727 bool Upper = IdxVal >= NumElems/2;
6728 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6729 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006730
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006731 // Insert the element into the desired half.
6732 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6733 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006734
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006735 // Insert the changed part back to the 256-bit vector
6736 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006737 }
6738
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006739 if (Subtarget->hasSSE41() || Subtarget->hasAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006740 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6741
Dan Gohman8a55ce42009-09-23 21:02:20 +00006742 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006743 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006744
Dan Gohman8a55ce42009-09-23 21:02:20 +00006745 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006746 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6747 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006748 if (N1.getValueType() != MVT::i32)
6749 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6750 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006751 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006752 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 }
Dan Gohman475871a2008-07-27 21:46:04 +00006754 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755}
6756
Dan Gohman475871a2008-07-27 21:46:04 +00006757SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006758X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006759 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006760 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006761 EVT OpVT = Op.getValueType();
6762
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006763 // If this is a 256-bit vector result, first insert into a 128-bit
6764 // vector and then insert into the 256-bit vector.
6765 if (OpVT.getSizeInBits() > 128) {
6766 // Insert into a 128-bit vector.
6767 EVT VT128 = EVT::getVectorVT(*Context,
6768 OpVT.getVectorElementType(),
6769 OpVT.getVectorNumElements() / 2);
6770
6771 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6772
6773 // Insert the 128-bit vector.
6774 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6775 DAG.getConstant(0, MVT::i32),
6776 DAG, dl);
6777 }
6778
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006779 if (Op.getValueType() == MVT::v1i64 &&
6780 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006782
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006784 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6785 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006786 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006787 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006788}
6789
David Greene91585092011-01-26 15:38:49 +00006790// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6791// a simple subregister reference or explicit instructions to grab
6792// upper bits of a vector.
6793SDValue
6794X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6795 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006796 DebugLoc dl = Op.getNode()->getDebugLoc();
6797 SDValue Vec = Op.getNode()->getOperand(0);
6798 SDValue Idx = Op.getNode()->getOperand(1);
6799
6800 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6801 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6802 return Extract128BitVector(Vec, Idx, DAG, dl);
6803 }
David Greene91585092011-01-26 15:38:49 +00006804 }
6805 return SDValue();
6806}
6807
David Greenecfe33c42011-01-26 19:13:22 +00006808// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6809// simple superregister reference or explicit instructions to insert
6810// the upper bits of a vector.
6811SDValue
6812X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6813 if (Subtarget->hasAVX()) {
6814 DebugLoc dl = Op.getNode()->getDebugLoc();
6815 SDValue Vec = Op.getNode()->getOperand(0);
6816 SDValue SubVec = Op.getNode()->getOperand(1);
6817 SDValue Idx = Op.getNode()->getOperand(2);
6818
6819 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6820 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006821 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006822 }
6823 }
6824 return SDValue();
6825}
6826
Bill Wendling056292f2008-09-16 21:48:12 +00006827// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6828// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6829// one of the above mentioned nodes. It has to be wrapped because otherwise
6830// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6831// be used to form addressing mode. These wrapped nodes will be selected
6832// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006833SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006834X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006835 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006836
Chris Lattner41621a22009-06-26 19:22:52 +00006837 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6838 // global base reg.
6839 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006840 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006841 CodeModel::Model M = getTargetMachine().getCodeModel();
6842
Chris Lattner4f066492009-07-11 20:29:19 +00006843 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006844 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006845 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006846 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006847 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006848 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006849 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006850
Evan Cheng1606e8e2009-03-13 07:51:59 +00006851 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006852 CP->getAlignment(),
6853 CP->getOffset(), OpFlag);
6854 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006855 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006856 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006857 if (OpFlag) {
6858 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006859 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006860 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006861 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006862 }
6863
6864 return Result;
6865}
6866
Dan Gohmand858e902010-04-17 15:26:15 +00006867SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006868 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006869
Chris Lattner18c59872009-06-27 04:16:01 +00006870 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6871 // global base reg.
6872 unsigned char OpFlag = 0;
6873 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006874 CodeModel::Model M = getTargetMachine().getCodeModel();
6875
Chris Lattner4f066492009-07-11 20:29:19 +00006876 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006877 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006878 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006879 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006880 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006881 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006882 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006883
Chris Lattner18c59872009-06-27 04:16:01 +00006884 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6885 OpFlag);
6886 DebugLoc DL = JT->getDebugLoc();
6887 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006888
Chris Lattner18c59872009-06-27 04:16:01 +00006889 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006890 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006891 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6892 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006893 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006894 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006895
Chris Lattner18c59872009-06-27 04:16:01 +00006896 return Result;
6897}
6898
6899SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006900X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006901 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00006902
Chris Lattner18c59872009-06-27 04:16:01 +00006903 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6904 // global base reg.
6905 unsigned char OpFlag = 0;
6906 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006907 CodeModel::Model M = getTargetMachine().getCodeModel();
6908
Chris Lattner4f066492009-07-11 20:29:19 +00006909 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00006910 (M == CodeModel::Small || M == CodeModel::Kernel)) {
6911 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
6912 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00006913 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00006914 } else if (Subtarget->isPICStyleGOT()) {
6915 OpFlag = X86II::MO_GOT;
6916 } else if (Subtarget->isPICStyleStubPIC()) {
6917 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
6918 } else if (Subtarget->isPICStyleStubNoDynamic()) {
6919 OpFlag = X86II::MO_DARWIN_NONLAZY;
6920 }
Eric Christopherfd179292009-08-27 18:07:15 +00006921
Chris Lattner18c59872009-06-27 04:16:01 +00006922 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00006923
Chris Lattner18c59872009-06-27 04:16:01 +00006924 DebugLoc DL = Op.getDebugLoc();
6925 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006926
6927
Chris Lattner18c59872009-06-27 04:16:01 +00006928 // With PIC, the address is actually $g + Offset.
6929 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00006930 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00006931 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6932 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006933 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006934 Result);
6935 }
Eric Christopherfd179292009-08-27 18:07:15 +00006936
Eli Friedman586272d2011-08-11 01:48:05 +00006937 // For symbols that require a load from a stub to get the address, emit the
6938 // load.
6939 if (isGlobalStubReference(OpFlag))
6940 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
6941 MachinePointerInfo::getGOT(), false, false, 0);
6942
Chris Lattner18c59872009-06-27 04:16:01 +00006943 return Result;
6944}
6945
Dan Gohman475871a2008-07-27 21:46:04 +00006946SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006947X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00006948 // Create the TargetBlockAddressAddress node.
6949 unsigned char OpFlags =
6950 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00006951 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00006952 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00006953 DebugLoc dl = Op.getDebugLoc();
6954 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
6955 /*isTarget=*/true, OpFlags);
6956
Dan Gohmanf705adb2009-10-30 01:28:02 +00006957 if (Subtarget->isPICStyleRIPRel() &&
6958 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00006959 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6960 else
6961 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00006962
Dan Gohman29cbade2009-11-20 23:18:13 +00006963 // With PIC, the address is actually $g + Offset.
6964 if (isGlobalRelativeToPICBase(OpFlags)) {
6965 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
6966 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
6967 Result);
6968 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00006969
6970 return Result;
6971}
6972
6973SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00006974X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00006975 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00006976 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00006977 // Create the TargetGlobalAddress node, folding in the constant
6978 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00006979 unsigned char OpFlags =
6980 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006981 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00006982 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006983 if (OpFlags == X86II::MO_NO_FLAG &&
6984 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00006985 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00006986 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00006987 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006988 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00006989 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00006990 }
Eric Christopherfd179292009-08-27 18:07:15 +00006991
Chris Lattner4f066492009-07-11 20:29:19 +00006992 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006993 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00006994 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
6995 else
6996 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00006997
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006998 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00006999 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007000 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7001 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007002 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007004
Chris Lattner36c25012009-07-10 07:34:39 +00007005 // For globals that require a load from a stub to get the address, emit the
7006 // load.
7007 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007008 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007009 MachinePointerInfo::getGOT(), false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007010
Dan Gohman6520e202008-10-18 02:06:02 +00007011 // If there was a non-zero offset that we didn't fold, create an explicit
7012 // addition for it.
7013 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007014 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007015 DAG.getConstant(Offset, getPointerTy()));
7016
Evan Cheng0db9fe62006-04-25 20:13:52 +00007017 return Result;
7018}
7019
Evan Chengda43bcf2008-09-24 00:05:32 +00007020SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007021X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007022 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007023 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007024 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007025}
7026
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007027static SDValue
7028GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007029 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007030 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007031 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007032 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007033 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007034 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007035 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007036 GA->getOffset(),
7037 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007038 if (InFlag) {
7039 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007040 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007041 } else {
7042 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007043 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007044 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007045
7046 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007047 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007048
Rafael Espindola15f1b662009-04-24 12:59:40 +00007049 SDValue Flag = Chain.getValue(1);
7050 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007051}
7052
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007053// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007054static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007055LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007056 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007057 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007058 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7059 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007060 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007061 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007062 InFlag = Chain.getValue(1);
7063
Chris Lattnerb903bed2009-06-26 21:20:29 +00007064 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007065}
7066
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007067// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007068static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007069LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007070 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007071 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7072 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007073}
7074
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007075// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7076// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007077static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007078 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007079 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007080 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007081
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007082 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7083 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7084 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007085
Michael J. Spencerec38de22010-10-10 22:04:20 +00007086 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007087 DAG.getIntPtrConstant(0),
7088 MachinePointerInfo(Ptr), false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007089
Chris Lattnerb903bed2009-06-26 21:20:29 +00007090 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007091 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7092 // initialexec.
7093 unsigned WrapperKind = X86ISD::Wrapper;
7094 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007095 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007096 } else if (is64Bit) {
7097 assert(model == TLSModel::InitialExec);
7098 OperandFlags = X86II::MO_GOTTPOFF;
7099 WrapperKind = X86ISD::WrapperRIP;
7100 } else {
7101 assert(model == TLSModel::InitialExec);
7102 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007103 }
Eric Christopherfd179292009-08-27 18:07:15 +00007104
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007105 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7106 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007107 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007108 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007109 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007110 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007111
Rafael Espindola9a580232009-02-27 13:37:18 +00007112 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007113 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00007114 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007115
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007116 // The address of the thread local variable is the add of the thread
7117 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007118 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007119}
7120
Dan Gohman475871a2008-07-27 21:46:04 +00007121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007122X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007123
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007124 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007125 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007126
Eric Christopher30ef0e52010-06-03 04:07:48 +00007127 if (Subtarget->isTargetELF()) {
7128 // TODO: implement the "local dynamic" model
7129 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007130
Eric Christopher30ef0e52010-06-03 04:07:48 +00007131 // If GV is an alias then use the aliasee for determining
7132 // thread-localness.
7133 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7134 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007135
7136 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007137 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007138
Eric Christopher30ef0e52010-06-03 04:07:48 +00007139 switch (model) {
7140 case TLSModel::GeneralDynamic:
7141 case TLSModel::LocalDynamic: // not implemented
7142 if (Subtarget->is64Bit())
7143 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7144 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007145
Eric Christopher30ef0e52010-06-03 04:07:48 +00007146 case TLSModel::InitialExec:
7147 case TLSModel::LocalExec:
7148 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7149 Subtarget->is64Bit());
7150 }
7151 } else if (Subtarget->isTargetDarwin()) {
7152 // Darwin only has one model of TLS. Lower to that.
7153 unsigned char OpFlag = 0;
7154 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7155 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007156
Eric Christopher30ef0e52010-06-03 04:07:48 +00007157 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7158 // global base reg.
7159 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7160 !Subtarget->is64Bit();
7161 if (PIC32)
7162 OpFlag = X86II::MO_TLVP_PIC_BASE;
7163 else
7164 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007165 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007166 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007167 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007168 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007169 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007170
Eric Christopher30ef0e52010-06-03 04:07:48 +00007171 // With PIC32, the address is actually $g + Offset.
7172 if (PIC32)
7173 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7174 DAG.getNode(X86ISD::GlobalBaseReg,
7175 DebugLoc(), getPointerTy()),
7176 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007177
Eric Christopher30ef0e52010-06-03 04:07:48 +00007178 // Lowering the machine isd will make sure everything is in the right
7179 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007180 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007181 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007182 SDValue Args[] = { Chain, Offset };
7183 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007184
Eric Christopher30ef0e52010-06-03 04:07:48 +00007185 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7186 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7187 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007188
Eric Christopher30ef0e52010-06-03 04:07:48 +00007189 // And our return value (tls address) is in the standard call return value
7190 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007191 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
7192 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007193 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007194
Eric Christopher30ef0e52010-06-03 04:07:48 +00007195 assert(false &&
7196 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007197
Torok Edwinc23197a2009-07-14 16:55:14 +00007198 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007199 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007200}
7201
Evan Cheng0db9fe62006-04-25 20:13:52 +00007202
Nadav Rotem43012222011-05-11 08:12:09 +00007203/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007204/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007205SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007206 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007207 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007208 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007209 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007210 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007211 SDValue ShOpLo = Op.getOperand(0);
7212 SDValue ShOpHi = Op.getOperand(1);
7213 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007214 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007216 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007217
Dan Gohman475871a2008-07-27 21:46:04 +00007218 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007219 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007220 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7221 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007222 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007223 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7224 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007225 }
Evan Chenge3413162006-01-09 18:33:28 +00007226
Owen Anderson825b72b2009-08-11 20:47:22 +00007227 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7228 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007229 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007231
Dan Gohman475871a2008-07-27 21:46:04 +00007232 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007234 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7235 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007236
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007237 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007238 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7239 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007240 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007241 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7242 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007243 }
7244
Dan Gohman475871a2008-07-27 21:46:04 +00007245 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007246 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007247}
Evan Chenga3195e82006-01-12 22:54:21 +00007248
Dan Gohmand858e902010-04-17 15:26:15 +00007249SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7250 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007251 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007252
Dale Johannesen0488fb62010-09-30 23:57:10 +00007253 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007254 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007255
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007257 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Eli Friedman36df4992009-05-27 00:47:34 +00007259 // These are really Legal; return the operand so the caller accepts it as
7260 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007261 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007262 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007264 Subtarget->is64Bit()) {
7265 return Op;
7266 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007268 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007269 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007270 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007271 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007272 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007273 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007274 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007275 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007276 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007277 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7278}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007279
Owen Andersone50ed302009-08-10 22:56:29 +00007280SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007281 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007282 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007283 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007284 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007285 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007286 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007287 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007288 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007289 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007291
Chris Lattner492a43e2010-09-22 01:28:21 +00007292 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007293
Stuart Hastings84be9582011-06-02 15:57:11 +00007294 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7295 MachineMemOperand *MMO;
7296 if (FI) {
7297 int SSFI = FI->getIndex();
7298 MMO =
7299 DAG.getMachineFunction()
7300 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7301 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7302 } else {
7303 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7304 StackSlot = StackSlot.getOperand(1);
7305 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007306 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007307 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7308 X86ISD::FILD, DL,
7309 Tys, Ops, array_lengthof(Ops),
7310 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007311
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007312 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007313 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007314 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007315
7316 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7317 // shouldn't be necessary except that RFP cannot be live across
7318 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007319 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007320 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7321 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007322 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007323 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007324 SDValue Ops[] = {
7325 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7326 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007327 MachineMemOperand *MMO =
7328 DAG.getMachineFunction()
7329 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007330 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007331
Chris Lattner492a43e2010-09-22 01:28:21 +00007332 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7333 Ops, array_lengthof(Ops),
7334 Op.getValueType(), MMO);
7335 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007336 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007337 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007338 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007339
Evan Cheng0db9fe62006-04-25 20:13:52 +00007340 return Result;
7341}
7342
Bill Wendling8b8a6362009-01-17 03:56:04 +00007343// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007344SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7345 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007346 // This algorithm is not obvious. Here it is in C code, more or less:
7347 /*
7348 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7349 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7350 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007351
Bill Wendling8b8a6362009-01-17 03:56:04 +00007352 // Copy ints to xmm registers.
7353 __m128i xh = _mm_cvtsi32_si128( hi );
7354 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007355
Bill Wendling8b8a6362009-01-17 03:56:04 +00007356 // Combine into low half of a single xmm register.
7357 __m128i x = _mm_unpacklo_epi32( xh, xl );
7358 __m128d d;
7359 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007360
Bill Wendling8b8a6362009-01-17 03:56:04 +00007361 // Merge in appropriate exponents to give the integer bits the right
7362 // magnitude.
7363 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007364
Bill Wendling8b8a6362009-01-17 03:56:04 +00007365 // Subtract away the biases to deal with the IEEE-754 double precision
7366 // implicit 1.
7367 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007368
Bill Wendling8b8a6362009-01-17 03:56:04 +00007369 // All conversions up to here are exact. The correctly rounded result is
7370 // calculated using the current rounding mode using the following
7371 // horizontal add.
7372 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7373 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7374 // store doesn't really need to be here (except
7375 // maybe to zero the other double)
7376 return sd;
7377 }
7378 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007379
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007380 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007381 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007382
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007383 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007384 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007385 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7386 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7387 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7388 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007389 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007390 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007391
Bill Wendling8b8a6362009-01-17 03:56:04 +00007392 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007393 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007394 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007395 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007396 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007397 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007398 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007399
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7401 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007402 Op.getOperand(0),
7403 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7405 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007406 Op.getOperand(0),
7407 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007408 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7409 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007410 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007411 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007413 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007414 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007415 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007416 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007417 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007418
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007419 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007420 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7422 DAG.getUNDEF(MVT::v2f64), ShufMask);
7423 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7424 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007425 DAG.getIntPtrConstant(0));
7426}
7427
Bill Wendling8b8a6362009-01-17 03:56:04 +00007428// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007429SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7430 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007431 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007432 // FP constant to bias correct the final result.
7433 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007435
7436 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007438 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007439
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007441 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007442 DAG.getIntPtrConstant(0));
7443
7444 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007446 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007447 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007449 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007450 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 MVT::v2f64, Bias)));
7452 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007453 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007454 DAG.getIntPtrConstant(0));
7455
7456 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007458
7459 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007460 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007461
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007463 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007464 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007466 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007467 }
7468
7469 // Handle final rounding.
7470 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007471}
7472
Dan Gohmand858e902010-04-17 15:26:15 +00007473SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7474 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007475 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007476 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007477
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007478 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007479 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7480 // the optimization here.
7481 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007482 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007483
Owen Andersone50ed302009-08-10 22:56:29 +00007484 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007485 EVT DstVT = Op.getValueType();
7486 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007487 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007488 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007489 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007490
7491 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007492 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007493 if (SrcVT == MVT::i32) {
7494 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7495 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7496 getPointerTy(), StackSlot, WordOff);
7497 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007498 StackSlot, MachinePointerInfo(),
7499 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007500 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007501 OffsetSlot, MachinePointerInfo(),
7502 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007503 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7504 return Fild;
7505 }
7506
7507 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7508 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007509 StackSlot, MachinePointerInfo(),
7510 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007511 // For i64 source, we need to add the appropriate power of 2 if the input
7512 // was negative. This is the same as the optimization in
7513 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7514 // we must be careful to do the computation in x87 extended precision, not
7515 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007516 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7517 MachineMemOperand *MMO =
7518 DAG.getMachineFunction()
7519 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7520 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007521
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007522 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7523 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007524 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7525 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007526
7527 APInt FF(32, 0x5F800000ULL);
7528
7529 // Check whether the sign bit is set.
7530 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7531 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7532 ISD::SETLT);
7533
7534 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7535 SDValue FudgePtr = DAG.getConstantPool(
7536 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7537 getPointerTy());
7538
7539 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7540 SDValue Zero = DAG.getIntPtrConstant(0);
7541 SDValue Four = DAG.getIntPtrConstant(4);
7542 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7543 Zero, Four);
7544 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7545
7546 // Load the value out, extending it from f32 to f80.
7547 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007548 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007549 FudgePtr, MachinePointerInfo::getConstantPool(),
7550 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007551 // Extend everything to 80 bits to force it to be done on x87.
7552 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7553 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007554}
7555
Dan Gohman475871a2008-07-27 21:46:04 +00007556std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007557FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007558 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007559
Owen Andersone50ed302009-08-10 22:56:29 +00007560 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007561
7562 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7564 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007565 }
7566
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7568 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007569 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007570
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007571 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007572 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007573 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007574 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007575 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007576 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007577 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007578 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007579
Evan Cheng87c89352007-10-15 20:11:21 +00007580 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7581 // stack slot.
7582 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007583 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007584 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007585 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007586
Michael J. Spencerec38de22010-10-10 22:04:20 +00007587
7588
Evan Cheng0db9fe62006-04-25 20:13:52 +00007589 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007591 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007592 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7593 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7594 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007595 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007596
Dan Gohman475871a2008-07-27 21:46:04 +00007597 SDValue Chain = DAG.getEntryNode();
7598 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007599 EVT TheVT = Op.getOperand(0).getValueType();
7600 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007601 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007602 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007603 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007604 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007605 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007606 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007607 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007608 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007609
Chris Lattner492a43e2010-09-22 01:28:21 +00007610 MachineMemOperand *MMO =
7611 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7612 MachineMemOperand::MOLoad, MemSize, MemSize);
7613 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7614 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007615 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007616 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007617 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7618 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007619
Chris Lattner07290932010-09-22 01:05:16 +00007620 MachineMemOperand *MMO =
7621 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7622 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007623
Evan Cheng0db9fe62006-04-25 20:13:52 +00007624 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007625 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007626 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7627 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007628
Chris Lattner27a6c732007-11-24 07:07:01 +00007629 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630}
7631
Dan Gohmand858e902010-04-17 15:26:15 +00007632SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7633 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007634 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007635 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007636
Eli Friedman948e95a2009-05-23 09:59:16 +00007637 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007638 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007639 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7640 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007641
Chris Lattner27a6c732007-11-24 07:07:01 +00007642 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007643 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007644 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007645}
7646
Dan Gohmand858e902010-04-17 15:26:15 +00007647SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7648 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007649 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7650 SDValue FIST = Vals.first, StackSlot = Vals.second;
7651 assert(FIST.getNode() && "Unexpected failure");
7652
7653 // Load the result.
7654 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Chris Lattner51abfe42010-09-21 06:02:19 +00007655 FIST, StackSlot, MachinePointerInfo(), false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007656}
7657
Dan Gohmand858e902010-04-17 15:26:15 +00007658SDValue X86TargetLowering::LowerFABS(SDValue Op,
7659 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007660 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007661 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007662 EVT VT = Op.getValueType();
7663 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007664 if (VT.isVector())
7665 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007666 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007668 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00007669 CV.push_back(C);
7670 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007671 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007672 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00007673 CV.push_back(C);
7674 CV.push_back(C);
7675 CV.push_back(C);
7676 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007677 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007678 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007679 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007680 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007681 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007682 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007683 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684}
7685
Dan Gohmand858e902010-04-17 15:26:15 +00007686SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007687 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007688 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007689 EVT VT = Op.getValueType();
7690 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00007691 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00007692 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007695 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00007696 CV.push_back(C);
7697 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007698 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007699 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00007700 CV.push_back(C);
7701 CV.push_back(C);
7702 CV.push_back(C);
7703 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007704 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007705 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007706 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007707 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007708 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007709 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007710 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007711 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007713 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007714 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007715 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007716 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007717 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007718 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007719}
7720
Dan Gohmand858e902010-04-17 15:26:15 +00007721SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007722 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007723 SDValue Op0 = Op.getOperand(0);
7724 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007725 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007726 EVT VT = Op.getValueType();
7727 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007728
7729 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007730 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007731 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007732 SrcVT = VT;
7733 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007734 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007735 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007736 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007737 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007738 }
7739
7740 // At this point the operands and the result should have the same
7741 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007742
Evan Cheng68c47cb2007-01-05 07:55:56 +00007743 // First get the sign bit of second operand.
7744 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007746 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7747 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007748 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007749 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7750 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7751 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7752 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007753 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007754 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007755 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007756 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007757 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007758 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007759 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007760
7761 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007762 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007763 // Op0 is MVT::f32, Op1 is MVT::f64.
7764 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7765 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7766 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007767 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007768 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007769 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007770 }
7771
Evan Cheng73d6cf12007-01-05 21:37:56 +00007772 // Clear first operand sign bit.
7773 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007775 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7776 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007777 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007778 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7779 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7780 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7781 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007782 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007783 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007784 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007785 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007786 MachinePointerInfo::getConstantPool(),
David Greene67c9d422010-02-15 16:53:33 +00007787 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007788 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007789
7790 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007791 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007792}
7793
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007794SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7795 SDValue N0 = Op.getOperand(0);
7796 DebugLoc dl = Op.getDebugLoc();
7797 EVT VT = Op.getValueType();
7798
7799 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7800 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7801 DAG.getConstant(1, VT));
7802 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7803}
7804
Dan Gohman076aee32009-03-04 19:44:21 +00007805/// Emit nodes that will be selected as "test Op0,Op0", or something
7806/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007807SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007808 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007809 DebugLoc dl = Op.getDebugLoc();
7810
Dan Gohman31125812009-03-07 01:58:32 +00007811 // CF and OF aren't always set the way we want. Determine which
7812 // of these we need.
7813 bool NeedCF = false;
7814 bool NeedOF = false;
7815 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007816 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007817 case X86::COND_A: case X86::COND_AE:
7818 case X86::COND_B: case X86::COND_BE:
7819 NeedCF = true;
7820 break;
7821 case X86::COND_G: case X86::COND_GE:
7822 case X86::COND_L: case X86::COND_LE:
7823 case X86::COND_O: case X86::COND_NO:
7824 NeedOF = true;
7825 break;
Dan Gohman31125812009-03-07 01:58:32 +00007826 }
7827
Dan Gohman076aee32009-03-04 19:44:21 +00007828 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007829 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7830 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007831 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7832 // Emit a CMP with 0, which is the TEST pattern.
7833 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7834 DAG.getConstant(0, Op.getValueType()));
7835
7836 unsigned Opcode = 0;
7837 unsigned NumOperands = 0;
7838 switch (Op.getNode()->getOpcode()) {
7839 case ISD::ADD:
7840 // Due to an isel shortcoming, be conservative if this add is likely to be
7841 // selected as part of a load-modify-store instruction. When the root node
7842 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7843 // uses of other nodes in the match, such as the ADD in this case. This
7844 // leads to the ADD being left around and reselected, with the result being
7845 // two adds in the output. Alas, even if none our users are stores, that
7846 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7847 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7848 // climbing the DAG back to the root, and it doesn't seem to be worth the
7849 // effort.
7850 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00007851 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007852 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
7853 goto default_case;
7854
7855 if (ConstantSDNode *C =
7856 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
7857 // An add of one will be selected as an INC.
7858 if (C->getAPIntValue() == 1) {
7859 Opcode = X86ISD::INC;
7860 NumOperands = 1;
7861 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00007862 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007863
7864 // An add of negative one (subtract of one) will be selected as a DEC.
7865 if (C->getAPIntValue().isAllOnesValue()) {
7866 Opcode = X86ISD::DEC;
7867 NumOperands = 1;
7868 break;
7869 }
Dan Gohman076aee32009-03-04 19:44:21 +00007870 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007871
7872 // Otherwise use a regular EFLAGS-setting add.
7873 Opcode = X86ISD::ADD;
7874 NumOperands = 2;
7875 break;
7876 case ISD::AND: {
7877 // If the primary and result isn't used, don't bother using X86ISD::AND,
7878 // because a TEST instruction will be better.
7879 bool NonFlagUse = false;
7880 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7881 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
7882 SDNode *User = *UI;
7883 unsigned UOpNo = UI.getOperandNo();
7884 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
7885 // Look pass truncate.
7886 UOpNo = User->use_begin().getOperandNo();
7887 User = *User->use_begin();
7888 }
7889
7890 if (User->getOpcode() != ISD::BRCOND &&
7891 User->getOpcode() != ISD::SETCC &&
7892 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
7893 NonFlagUse = true;
7894 break;
7895 }
Dan Gohman076aee32009-03-04 19:44:21 +00007896 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007897
7898 if (!NonFlagUse)
7899 break;
7900 }
7901 // FALL THROUGH
7902 case ISD::SUB:
7903 case ISD::OR:
7904 case ISD::XOR:
7905 // Due to the ISEL shortcoming noted above, be conservative if this op is
7906 // likely to be selected as part of a load-modify-store instruction.
7907 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
7908 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7909 if (UI->getOpcode() == ISD::STORE)
7910 goto default_case;
7911
7912 // Otherwise use a regular EFLAGS-setting instruction.
7913 switch (Op.getNode()->getOpcode()) {
7914 default: llvm_unreachable("unexpected operator!");
7915 case ISD::SUB: Opcode = X86ISD::SUB; break;
7916 case ISD::OR: Opcode = X86ISD::OR; break;
7917 case ISD::XOR: Opcode = X86ISD::XOR; break;
7918 case ISD::AND: Opcode = X86ISD::AND; break;
7919 }
7920
7921 NumOperands = 2;
7922 break;
7923 case X86ISD::ADD:
7924 case X86ISD::SUB:
7925 case X86ISD::INC:
7926 case X86ISD::DEC:
7927 case X86ISD::OR:
7928 case X86ISD::XOR:
7929 case X86ISD::AND:
7930 return SDValue(Op.getNode(), 1);
7931 default:
7932 default_case:
7933 break;
Dan Gohman076aee32009-03-04 19:44:21 +00007934 }
7935
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007936 if (Opcode == 0)
7937 // Emit a CMP with 0, which is the TEST pattern.
7938 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7939 DAG.getConstant(0, Op.getValueType()));
7940
7941 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
7942 SmallVector<SDValue, 4> Ops;
7943 for (unsigned i = 0; i != NumOperands; ++i)
7944 Ops.push_back(Op.getOperand(i));
7945
7946 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
7947 DAG.ReplaceAllUsesWith(Op, New);
7948 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00007949}
7950
7951/// Emit nodes that will be selected as "cmp Op0,Op1", or something
7952/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007953SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007954 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007955 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
7956 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00007957 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00007958
7959 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00007961}
7962
Evan Chengd40d03e2010-01-06 19:38:29 +00007963/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
7964/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00007965SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
7966 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007967 SDValue Op0 = And.getOperand(0);
7968 SDValue Op1 = And.getOperand(1);
7969 if (Op0.getOpcode() == ISD::TRUNCATE)
7970 Op0 = Op0.getOperand(0);
7971 if (Op1.getOpcode() == ISD::TRUNCATE)
7972 Op1 = Op1.getOperand(0);
7973
Evan Chengd40d03e2010-01-06 19:38:29 +00007974 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007975 if (Op1.getOpcode() == ISD::SHL)
7976 std::swap(Op0, Op1);
7977 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00007978 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
7979 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00007980 // If we looked past a truncate, check that it's only truncating away
7981 // known zeros.
7982 unsigned BitWidth = Op0.getValueSizeInBits();
7983 unsigned AndBitWidth = And.getValueSizeInBits();
7984 if (BitWidth > AndBitWidth) {
7985 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
7986 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
7987 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
7988 return SDValue();
7989 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007990 LHS = Op1;
7991 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00007992 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00007993 } else if (Op1.getOpcode() == ISD::Constant) {
7994 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
7995 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00007996 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
7997 LHS = AndLHS.getOperand(0);
7998 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00007999 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008000 }
Evan Cheng0488db92007-09-25 01:57:46 +00008001
Evan Chengd40d03e2010-01-06 19:38:29 +00008002 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008003 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008004 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008005 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008006 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008007 // Also promote i16 to i32 for performance / code size reason.
8008 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008009 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008010 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008011
Evan Chengd40d03e2010-01-06 19:38:29 +00008012 // If the operand types disagree, extend the shift amount to match. Since
8013 // BT ignores high bits (like shifts) we can use anyextend.
8014 if (LHS.getValueType() != RHS.getValueType())
8015 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008016
Evan Chengd40d03e2010-01-06 19:38:29 +00008017 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8018 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8019 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8020 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008021 }
8022
Evan Cheng54de3ea2010-01-05 06:52:31 +00008023 return SDValue();
8024}
8025
Dan Gohmand858e902010-04-17 15:26:15 +00008026SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00008027 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8028 SDValue Op0 = Op.getOperand(0);
8029 SDValue Op1 = Op.getOperand(1);
8030 DebugLoc dl = Op.getDebugLoc();
8031 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8032
8033 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008034 // Lower (X & (1 << N)) == 0 to BT(X, N).
8035 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8036 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008037 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008038 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008039 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008040 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8041 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8042 if (NewSetCC.getNode())
8043 return NewSetCC;
8044 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008045
Chris Lattner481eebc2010-12-19 21:23:48 +00008046 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8047 // these.
8048 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008049 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008050 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8051 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008052
Chris Lattner481eebc2010-12-19 21:23:48 +00008053 // If the input is a setcc, then reuse the input setcc or use a new one with
8054 // the inverted condition.
8055 if (Op0.getOpcode() == X86ISD::SETCC) {
8056 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8057 bool Invert = (CC == ISD::SETNE) ^
8058 cast<ConstantSDNode>(Op1)->isNullValue();
8059 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008060
Evan Cheng2c755ba2010-02-27 07:36:59 +00008061 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008062 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8063 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8064 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008065 }
8066
Evan Chenge5b51ac2010-04-17 06:13:15 +00008067 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008068 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008069 if (X86CC == X86::COND_INVALID)
8070 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008071
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008072 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008073 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008074 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008075}
8076
Dan Gohmand858e902010-04-17 15:26:15 +00008077SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008078 SDValue Cond;
8079 SDValue Op0 = Op.getOperand(0);
8080 SDValue Op1 = Op.getOperand(1);
8081 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008082 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008083 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8084 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008085 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008086
8087 if (isFP) {
8088 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008089 EVT EltVT = Op0.getValueType().getVectorElementType();
8090 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8091
8092 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008093 bool Swap = false;
8094
8095 switch (SetCCOpcode) {
8096 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008097 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008098 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00008099 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00008100 case ISD::SETGT: Swap = true; // Fallthrough
8101 case ISD::SETLT:
8102 case ISD::SETOLT: SSECC = 1; break;
8103 case ISD::SETOGE:
8104 case ISD::SETGE: Swap = true; // Fallthrough
8105 case ISD::SETLE:
8106 case ISD::SETOLE: SSECC = 2; break;
8107 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008108 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008109 case ISD::SETNE: SSECC = 4; break;
8110 case ISD::SETULE: Swap = true;
8111 case ISD::SETUGE: SSECC = 5; break;
8112 case ISD::SETULT: Swap = true;
8113 case ISD::SETUGT: SSECC = 6; break;
8114 case ISD::SETO: SSECC = 7; break;
8115 }
8116 if (Swap)
8117 std::swap(Op0, Op1);
8118
Nate Begemanfb8ead02008-07-25 19:05:58 +00008119 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008120 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008121 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008122 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008123 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8124 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008125 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008126 }
8127 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008128 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00008129 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8130 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008131 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008132 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008133 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008134 }
8135 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00008136 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008137 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008138
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008139 if (!isFP && VT.getSizeInBits() == 256)
8140 return SDValue();
8141
Nate Begeman30a0de92008-07-17 16:51:19 +00008142 // We are handling one of the integer comparisons here. Since SSE only has
8143 // GT and EQ comparisons for integer, swapping operands and multiple
8144 // operations may be required for some comparisons.
8145 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8146 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008147
Owen Anderson825b72b2009-08-11 20:47:22 +00008148 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008149 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008151 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
Owen Anderson825b72b2009-08-11 20:47:22 +00008152 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8153 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008154 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008155
Nate Begeman30a0de92008-07-17 16:51:19 +00008156 switch (SetCCOpcode) {
8157 default: break;
8158 case ISD::SETNE: Invert = true;
8159 case ISD::SETEQ: Opc = EQOpc; break;
8160 case ISD::SETLT: Swap = true;
8161 case ISD::SETGT: Opc = GTOpc; break;
8162 case ISD::SETGE: Swap = true;
8163 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8164 case ISD::SETULT: Swap = true;
8165 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8166 case ISD::SETUGE: Swap = true;
8167 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8168 }
8169 if (Swap)
8170 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008171
Nate Begeman30a0de92008-07-17 16:51:19 +00008172 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8173 // bits of the inputs before performing those operations.
8174 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008175 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008176 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8177 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008178 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008179 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8180 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008181 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8182 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Dale Johannesenace16102009-02-03 19:33:06 +00008185 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008186
8187 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008188 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008189 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008190
Nate Begeman30a0de92008-07-17 16:51:19 +00008191 return Result;
8192}
Evan Cheng0488db92007-09-25 01:57:46 +00008193
Evan Cheng370e5342008-12-03 08:38:43 +00008194// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008195static bool isX86LogicalCmp(SDValue Op) {
8196 unsigned Opc = Op.getNode()->getOpcode();
8197 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8198 return true;
8199 if (Op.getResNo() == 1 &&
8200 (Opc == X86ISD::ADD ||
8201 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008202 Opc == X86ISD::ADC ||
8203 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008204 Opc == X86ISD::SMUL ||
8205 Opc == X86ISD::UMUL ||
8206 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008207 Opc == X86ISD::DEC ||
8208 Opc == X86ISD::OR ||
8209 Opc == X86ISD::XOR ||
8210 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008211 return true;
8212
Chris Lattner9637d5b2010-12-05 07:49:54 +00008213 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8214 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008215
Dan Gohman076aee32009-03-04 19:44:21 +00008216 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008217}
8218
Chris Lattnera2b56002010-12-05 01:23:24 +00008219static bool isZero(SDValue V) {
8220 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8221 return C && C->isNullValue();
8222}
8223
Chris Lattner96908b12010-12-05 02:00:51 +00008224static bool isAllOnes(SDValue V) {
8225 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8226 return C && C->isAllOnesValue();
8227}
8228
Dan Gohmand858e902010-04-17 15:26:15 +00008229SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008230 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008231 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008232 SDValue Op1 = Op.getOperand(1);
8233 SDValue Op2 = Op.getOperand(2);
8234 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008235 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008236
Dan Gohman1a492952009-10-20 16:22:37 +00008237 if (Cond.getOpcode() == ISD::SETCC) {
8238 SDValue NewCond = LowerSETCC(Cond, DAG);
8239 if (NewCond.getNode())
8240 Cond = NewCond;
8241 }
Evan Cheng734503b2006-09-11 02:19:56 +00008242
Chris Lattnera2b56002010-12-05 01:23:24 +00008243 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008244 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008245 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008246 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008247 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008248 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8249 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008250 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008251
Chris Lattnera2b56002010-12-05 01:23:24 +00008252 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008253
8254 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008255 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8256 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008257
8258 SDValue CmpOp0 = Cmp.getOperand(0);
8259 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8260 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008261
Chris Lattner96908b12010-12-05 02:00:51 +00008262 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008263 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8264 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008265
Chris Lattner96908b12010-12-05 02:00:51 +00008266 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8267 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008268
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008269 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008270 if (N2C == 0 || !N2C->isNullValue())
8271 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8272 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008273 }
8274 }
8275
Chris Lattnera2b56002010-12-05 01:23:24 +00008276 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008277 if (Cond.getOpcode() == ISD::AND &&
8278 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8279 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008280 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008281 Cond = Cond.getOperand(0);
8282 }
8283
Evan Cheng3f41d662007-10-08 22:16:29 +00008284 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8285 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008286 if (Cond.getOpcode() == X86ISD::SETCC ||
8287 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008288 CC = Cond.getOperand(0);
8289
Dan Gohman475871a2008-07-27 21:46:04 +00008290 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008291 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008292 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008293
Evan Cheng3f41d662007-10-08 22:16:29 +00008294 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008295 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008296 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008297 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008298
Chris Lattnerd1980a52009-03-12 06:52:53 +00008299 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8300 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008301 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008302 addTest = false;
8303 }
8304 }
8305
8306 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008307 // Look pass the truncate.
8308 if (Cond.getOpcode() == ISD::TRUNCATE)
8309 Cond = Cond.getOperand(0);
8310
8311 // We know the result of AND is compared against zero. Try to match
8312 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008313 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008314 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008315 if (NewSetCC.getNode()) {
8316 CC = NewSetCC.getOperand(0);
8317 Cond = NewSetCC.getOperand(1);
8318 addTest = false;
8319 }
8320 }
8321 }
8322
8323 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008324 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008325 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008326 }
8327
Benjamin Kramere915ff32010-12-22 23:09:28 +00008328 // a < b ? -1 : 0 -> RES = ~setcc_carry
8329 // a < b ? 0 : -1 -> RES = setcc_carry
8330 // a >= b ? -1 : 0 -> RES = setcc_carry
8331 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8332 if (Cond.getOpcode() == X86ISD::CMP) {
8333 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8334
8335 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8336 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8337 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8338 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8339 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8340 return DAG.getNOT(DL, Res, Res.getValueType());
8341 return Res;
8342 }
8343 }
8344
Evan Cheng0488db92007-09-25 01:57:46 +00008345 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8346 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008347 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008348 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008349 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008350}
8351
Evan Cheng370e5342008-12-03 08:38:43 +00008352// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8353// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8354// from the AND / OR.
8355static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8356 Opc = Op.getOpcode();
8357 if (Opc != ISD::OR && Opc != ISD::AND)
8358 return false;
8359 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8360 Op.getOperand(0).hasOneUse() &&
8361 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8362 Op.getOperand(1).hasOneUse());
8363}
8364
Evan Cheng961d6d42009-02-02 08:19:07 +00008365// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8366// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008367static bool isXor1OfSetCC(SDValue Op) {
8368 if (Op.getOpcode() != ISD::XOR)
8369 return false;
8370 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8371 if (N1C && N1C->getAPIntValue() == 1) {
8372 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8373 Op.getOperand(0).hasOneUse();
8374 }
8375 return false;
8376}
8377
Dan Gohmand858e902010-04-17 15:26:15 +00008378SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008379 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008380 SDValue Chain = Op.getOperand(0);
8381 SDValue Cond = Op.getOperand(1);
8382 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008383 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008384 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00008385
Dan Gohman1a492952009-10-20 16:22:37 +00008386 if (Cond.getOpcode() == ISD::SETCC) {
8387 SDValue NewCond = LowerSETCC(Cond, DAG);
8388 if (NewCond.getNode())
8389 Cond = NewCond;
8390 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008391#if 0
8392 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008393 else if (Cond.getOpcode() == X86ISD::ADD ||
8394 Cond.getOpcode() == X86ISD::SUB ||
8395 Cond.getOpcode() == X86ISD::SMUL ||
8396 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008397 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008398#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008399
Evan Chengad9c0a32009-12-15 00:53:42 +00008400 // Look pass (and (setcc_carry (cmp ...)), 1).
8401 if (Cond.getOpcode() == ISD::AND &&
8402 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8403 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008404 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008405 Cond = Cond.getOperand(0);
8406 }
8407
Evan Cheng3f41d662007-10-08 22:16:29 +00008408 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8409 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00008410 if (Cond.getOpcode() == X86ISD::SETCC ||
8411 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008412 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008413
Dan Gohman475871a2008-07-27 21:46:04 +00008414 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008415 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008416 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008417 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008418 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008419 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008420 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008421 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008422 default: break;
8423 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008424 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008425 // These can only come from an arithmetic instruction with overflow,
8426 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008427 Cond = Cond.getNode()->getOperand(1);
8428 addTest = false;
8429 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008430 }
Evan Cheng0488db92007-09-25 01:57:46 +00008431 }
Evan Cheng370e5342008-12-03 08:38:43 +00008432 } else {
8433 unsigned CondOpc;
8434 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8435 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008436 if (CondOpc == ISD::OR) {
8437 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8438 // two branches instead of an explicit OR instruction with a
8439 // separate test.
8440 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008441 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008442 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008443 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008444 Chain, Dest, CC, Cmp);
8445 CC = Cond.getOperand(1).getOperand(0);
8446 Cond = Cmp;
8447 addTest = false;
8448 }
8449 } else { // ISD::AND
8450 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8451 // two branches instead of an explicit AND instruction with a
8452 // separate test. However, we only do this if this block doesn't
8453 // have a fall-through edge, because this requires an explicit
8454 // jmp when the condition is false.
8455 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008456 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008457 Op.getNode()->hasOneUse()) {
8458 X86::CondCode CCode =
8459 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8460 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008461 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008462 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008463 // Look for an unconditional branch following this conditional branch.
8464 // We need this because we need to reverse the successors in order
8465 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008466 if (User->getOpcode() == ISD::BR) {
8467 SDValue FalseBB = User->getOperand(1);
8468 SDNode *NewBR =
8469 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008470 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008471 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008472 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008473
Dale Johannesene4d209d2009-02-03 20:21:25 +00008474 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008475 Chain, Dest, CC, Cmp);
8476 X86::CondCode CCode =
8477 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8478 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008479 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008480 Cond = Cmp;
8481 addTest = false;
8482 }
8483 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008484 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008485 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8486 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8487 // It should be transformed during dag combiner except when the condition
8488 // is set by a arithmetics with overflow node.
8489 X86::CondCode CCode =
8490 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8491 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008492 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008493 Cond = Cond.getOperand(0).getOperand(1);
8494 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00008495 }
Evan Cheng0488db92007-09-25 01:57:46 +00008496 }
8497
8498 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008499 // Look pass the truncate.
8500 if (Cond.getOpcode() == ISD::TRUNCATE)
8501 Cond = Cond.getOperand(0);
8502
8503 // We know the result of AND is compared against zero. Try to match
8504 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008505 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008506 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8507 if (NewSetCC.getNode()) {
8508 CC = NewSetCC.getOperand(0);
8509 Cond = NewSetCC.getOperand(1);
8510 addTest = false;
8511 }
8512 }
8513 }
8514
8515 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008516 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008517 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008518 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008519 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008520 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008521}
8522
Anton Korobeynikove060b532007-04-17 19:34:00 +00008523
8524// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8525// Calls to _alloca is needed to probe the stack when allocating more than 4k
8526// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8527// that the guard pages used by the OS virtual memory manager are allocated in
8528// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008529SDValue
8530X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008531 SelectionDAG &DAG) const {
Duncan Sands1e1ca0b2010-10-21 16:02:12 +00008532 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows()) &&
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008533 "This should be used only on Windows targets");
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008534 assert(!Subtarget->isTargetEnvMacho());
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008535 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008536
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008537 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008538 SDValue Chain = Op.getOperand(0);
8539 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008540 // FIXME: Ensure alignment here
8541
Dan Gohman475871a2008-07-27 21:46:04 +00008542 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008543
Owen Anderson825b72b2009-08-11 20:47:22 +00008544 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008545 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008546
NAKAMURA Takumia2e07622011-03-24 07:07:00 +00008547 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008548 Flag = Chain.getValue(1);
8549
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008550 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008551
Michael J. Spencere9c253e2010-10-21 01:41:01 +00008552 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008553 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008554
Dale Johannesendd64c412009-02-04 00:33:20 +00008555 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008556
Dan Gohman475871a2008-07-27 21:46:04 +00008557 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008558 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008559}
8560
Dan Gohmand858e902010-04-17 15:26:15 +00008561SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008562 MachineFunction &MF = DAG.getMachineFunction();
8563 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8564
Dan Gohman69de1932008-02-06 22:27:42 +00008565 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008566 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008567
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008568 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008569 // vastart just stores the address of the VarArgsFrameIndex slot into the
8570 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008571 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8572 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008573 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8574 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008575 }
8576
8577 // __va_list_tag:
8578 // gp_offset (0 - 6 * 8)
8579 // fp_offset (48 - 48 + 8 * 16)
8580 // overflow_arg_area (point to parameters coming in memory).
8581 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008582 SmallVector<SDValue, 8> MemOps;
8583 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008584 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008585 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008586 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8587 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008588 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008589 MemOps.push_back(Store);
8590
8591 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008592 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008593 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008594 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008595 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8596 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008597 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008598 MemOps.push_back(Store);
8599
8600 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008601 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008602 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008603 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8604 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008605 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8606 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008607 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008608 MemOps.push_back(Store);
8609
8610 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008611 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008612 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008613 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8614 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008615 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8616 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008617 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008618 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008619 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008620}
8621
Dan Gohmand858e902010-04-17 15:26:15 +00008622SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00008623 assert(Subtarget->is64Bit() &&
8624 "LowerVAARG only handles 64-bit va_arg!");
8625 assert((Subtarget->isTargetLinux() ||
8626 Subtarget->isTargetDarwin()) &&
8627 "Unhandled target in LowerVAARG");
8628 assert(Op.getNode()->getNumOperands() == 4);
8629 SDValue Chain = Op.getOperand(0);
8630 SDValue SrcPtr = Op.getOperand(1);
8631 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
8632 unsigned Align = Op.getConstantOperandVal(3);
8633 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00008634
Dan Gohman320afb82010-10-12 18:00:49 +00008635 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00008636 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00008637 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
8638 uint8_t ArgMode;
8639
8640 // Decide which area this value should be read from.
8641 // TODO: Implement the AMD64 ABI in its entirety. This simple
8642 // selection mechanism works only for the basic types.
8643 if (ArgVT == MVT::f80) {
8644 llvm_unreachable("va_arg for f80 not yet implemented");
8645 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
8646 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
8647 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
8648 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
8649 } else {
8650 llvm_unreachable("Unhandled argument type in LowerVAARG");
8651 }
8652
8653 if (ArgMode == 2) {
8654 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00008655 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00008656 !(DAG.getMachineFunction()
8657 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00008658 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00008659 }
8660
8661 // Insert VAARG_64 node into the DAG
8662 // VAARG_64 returns two values: Variable Argument Address, Chain
8663 SmallVector<SDValue, 11> InstOps;
8664 InstOps.push_back(Chain);
8665 InstOps.push_back(SrcPtr);
8666 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
8667 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
8668 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
8669 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
8670 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
8671 VTs, &InstOps[0], InstOps.size(),
8672 MVT::i64,
8673 MachinePointerInfo(SV),
8674 /*Align=*/0,
8675 /*Volatile=*/false,
8676 /*ReadMem=*/true,
8677 /*WriteMem=*/true);
8678 Chain = VAARG.getValue(1);
8679
8680 // Load the next argument and return it
8681 return DAG.getLoad(ArgVT, dl,
8682 Chain,
8683 VAARG,
8684 MachinePointerInfo(),
8685 false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00008686}
8687
Dan Gohmand858e902010-04-17 15:26:15 +00008688SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00008689 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00008690 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00008691 SDValue Chain = Op.getOperand(0);
8692 SDValue DstPtr = Op.getOperand(1);
8693 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00008694 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
8695 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00008696 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00008697
Chris Lattnere72f2022010-09-21 05:40:29 +00008698 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00008699 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008700 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00008701 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00008702}
8703
Dan Gohman475871a2008-07-27 21:46:04 +00008704SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008705X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008706 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008707 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008708 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00008709 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00008710 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00008711 case Intrinsic::x86_sse_comieq_ss:
8712 case Intrinsic::x86_sse_comilt_ss:
8713 case Intrinsic::x86_sse_comile_ss:
8714 case Intrinsic::x86_sse_comigt_ss:
8715 case Intrinsic::x86_sse_comige_ss:
8716 case Intrinsic::x86_sse_comineq_ss:
8717 case Intrinsic::x86_sse_ucomieq_ss:
8718 case Intrinsic::x86_sse_ucomilt_ss:
8719 case Intrinsic::x86_sse_ucomile_ss:
8720 case Intrinsic::x86_sse_ucomigt_ss:
8721 case Intrinsic::x86_sse_ucomige_ss:
8722 case Intrinsic::x86_sse_ucomineq_ss:
8723 case Intrinsic::x86_sse2_comieq_sd:
8724 case Intrinsic::x86_sse2_comilt_sd:
8725 case Intrinsic::x86_sse2_comile_sd:
8726 case Intrinsic::x86_sse2_comigt_sd:
8727 case Intrinsic::x86_sse2_comige_sd:
8728 case Intrinsic::x86_sse2_comineq_sd:
8729 case Intrinsic::x86_sse2_ucomieq_sd:
8730 case Intrinsic::x86_sse2_ucomilt_sd:
8731 case Intrinsic::x86_sse2_ucomile_sd:
8732 case Intrinsic::x86_sse2_ucomigt_sd:
8733 case Intrinsic::x86_sse2_ucomige_sd:
8734 case Intrinsic::x86_sse2_ucomineq_sd: {
8735 unsigned Opc = 0;
8736 ISD::CondCode CC = ISD::SETCC_INVALID;
8737 switch (IntNo) {
8738 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008739 case Intrinsic::x86_sse_comieq_ss:
8740 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008741 Opc = X86ISD::COMI;
8742 CC = ISD::SETEQ;
8743 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008744 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008745 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008746 Opc = X86ISD::COMI;
8747 CC = ISD::SETLT;
8748 break;
8749 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008750 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008751 Opc = X86ISD::COMI;
8752 CC = ISD::SETLE;
8753 break;
8754 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008755 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008756 Opc = X86ISD::COMI;
8757 CC = ISD::SETGT;
8758 break;
8759 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008760 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008761 Opc = X86ISD::COMI;
8762 CC = ISD::SETGE;
8763 break;
8764 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008765 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008766 Opc = X86ISD::COMI;
8767 CC = ISD::SETNE;
8768 break;
8769 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008770 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008771 Opc = X86ISD::UCOMI;
8772 CC = ISD::SETEQ;
8773 break;
8774 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008775 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008776 Opc = X86ISD::UCOMI;
8777 CC = ISD::SETLT;
8778 break;
8779 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008780 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008781 Opc = X86ISD::UCOMI;
8782 CC = ISD::SETLE;
8783 break;
8784 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008785 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008786 Opc = X86ISD::UCOMI;
8787 CC = ISD::SETGT;
8788 break;
8789 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00008790 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00008791 Opc = X86ISD::UCOMI;
8792 CC = ISD::SETGE;
8793 break;
8794 case Intrinsic::x86_sse_ucomineq_ss:
8795 case Intrinsic::x86_sse2_ucomineq_sd:
8796 Opc = X86ISD::UCOMI;
8797 CC = ISD::SETNE;
8798 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00008799 }
Evan Cheng734503b2006-09-11 02:19:56 +00008800
Dan Gohman475871a2008-07-27 21:46:04 +00008801 SDValue LHS = Op.getOperand(1);
8802 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00008803 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008804 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008805 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
8806 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8807 DAG.getConstant(X86CC, MVT::i8), Cond);
8808 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00008809 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008810 // ptest and testp intrinsics. The intrinsic these come from are designed to
8811 // return an integer value, not just an instruction so lower it to the ptest
8812 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00008813 case Intrinsic::x86_sse41_ptestz:
8814 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008815 case Intrinsic::x86_sse41_ptestnzc:
8816 case Intrinsic::x86_avx_ptestz_256:
8817 case Intrinsic::x86_avx_ptestc_256:
8818 case Intrinsic::x86_avx_ptestnzc_256:
8819 case Intrinsic::x86_avx_vtestz_ps:
8820 case Intrinsic::x86_avx_vtestc_ps:
8821 case Intrinsic::x86_avx_vtestnzc_ps:
8822 case Intrinsic::x86_avx_vtestz_pd:
8823 case Intrinsic::x86_avx_vtestc_pd:
8824 case Intrinsic::x86_avx_vtestnzc_pd:
8825 case Intrinsic::x86_avx_vtestz_ps_256:
8826 case Intrinsic::x86_avx_vtestc_ps_256:
8827 case Intrinsic::x86_avx_vtestnzc_ps_256:
8828 case Intrinsic::x86_avx_vtestz_pd_256:
8829 case Intrinsic::x86_avx_vtestc_pd_256:
8830 case Intrinsic::x86_avx_vtestnzc_pd_256: {
8831 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00008832 unsigned X86CC = 0;
8833 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00008834 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008835 case Intrinsic::x86_avx_vtestz_ps:
8836 case Intrinsic::x86_avx_vtestz_pd:
8837 case Intrinsic::x86_avx_vtestz_ps_256:
8838 case Intrinsic::x86_avx_vtestz_pd_256:
8839 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008840 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008841 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008842 // ZF = 1
8843 X86CC = X86::COND_E;
8844 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008845 case Intrinsic::x86_avx_vtestc_ps:
8846 case Intrinsic::x86_avx_vtestc_pd:
8847 case Intrinsic::x86_avx_vtestc_ps_256:
8848 case Intrinsic::x86_avx_vtestc_pd_256:
8849 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00008850 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008851 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008852 // CF = 1
8853 X86CC = X86::COND_B;
8854 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008855 case Intrinsic::x86_avx_vtestnzc_ps:
8856 case Intrinsic::x86_avx_vtestnzc_pd:
8857 case Intrinsic::x86_avx_vtestnzc_ps_256:
8858 case Intrinsic::x86_avx_vtestnzc_pd_256:
8859 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00008860 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008861 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00008862 // ZF and CF = 0
8863 X86CC = X86::COND_A;
8864 break;
8865 }
Eric Christopherfd179292009-08-27 18:07:15 +00008866
Eric Christopher71c67532009-07-29 00:28:05 +00008867 SDValue LHS = Op.getOperand(1);
8868 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008869 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
8870 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00008871 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
8872 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
8873 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00008874 }
Evan Cheng5759f972008-05-04 09:15:50 +00008875
8876 // Fix vector shift instructions where the last operand is a non-immediate
8877 // i32 value.
8878 case Intrinsic::x86_sse2_pslli_w:
8879 case Intrinsic::x86_sse2_pslli_d:
8880 case Intrinsic::x86_sse2_pslli_q:
8881 case Intrinsic::x86_sse2_psrli_w:
8882 case Intrinsic::x86_sse2_psrli_d:
8883 case Intrinsic::x86_sse2_psrli_q:
8884 case Intrinsic::x86_sse2_psrai_w:
8885 case Intrinsic::x86_sse2_psrai_d:
8886 case Intrinsic::x86_mmx_pslli_w:
8887 case Intrinsic::x86_mmx_pslli_d:
8888 case Intrinsic::x86_mmx_pslli_q:
8889 case Intrinsic::x86_mmx_psrli_w:
8890 case Intrinsic::x86_mmx_psrli_d:
8891 case Intrinsic::x86_mmx_psrli_q:
8892 case Intrinsic::x86_mmx_psrai_w:
8893 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00008894 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00008895 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00008896 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00008897
8898 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008900 switch (IntNo) {
8901 case Intrinsic::x86_sse2_pslli_w:
8902 NewIntNo = Intrinsic::x86_sse2_psll_w;
8903 break;
8904 case Intrinsic::x86_sse2_pslli_d:
8905 NewIntNo = Intrinsic::x86_sse2_psll_d;
8906 break;
8907 case Intrinsic::x86_sse2_pslli_q:
8908 NewIntNo = Intrinsic::x86_sse2_psll_q;
8909 break;
8910 case Intrinsic::x86_sse2_psrli_w:
8911 NewIntNo = Intrinsic::x86_sse2_psrl_w;
8912 break;
8913 case Intrinsic::x86_sse2_psrli_d:
8914 NewIntNo = Intrinsic::x86_sse2_psrl_d;
8915 break;
8916 case Intrinsic::x86_sse2_psrli_q:
8917 NewIntNo = Intrinsic::x86_sse2_psrl_q;
8918 break;
8919 case Intrinsic::x86_sse2_psrai_w:
8920 NewIntNo = Intrinsic::x86_sse2_psra_w;
8921 break;
8922 case Intrinsic::x86_sse2_psrai_d:
8923 NewIntNo = Intrinsic::x86_sse2_psra_d;
8924 break;
8925 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008926 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00008927 switch (IntNo) {
8928 case Intrinsic::x86_mmx_pslli_w:
8929 NewIntNo = Intrinsic::x86_mmx_psll_w;
8930 break;
8931 case Intrinsic::x86_mmx_pslli_d:
8932 NewIntNo = Intrinsic::x86_mmx_psll_d;
8933 break;
8934 case Intrinsic::x86_mmx_pslli_q:
8935 NewIntNo = Intrinsic::x86_mmx_psll_q;
8936 break;
8937 case Intrinsic::x86_mmx_psrli_w:
8938 NewIntNo = Intrinsic::x86_mmx_psrl_w;
8939 break;
8940 case Intrinsic::x86_mmx_psrli_d:
8941 NewIntNo = Intrinsic::x86_mmx_psrl_d;
8942 break;
8943 case Intrinsic::x86_mmx_psrli_q:
8944 NewIntNo = Intrinsic::x86_mmx_psrl_q;
8945 break;
8946 case Intrinsic::x86_mmx_psrai_w:
8947 NewIntNo = Intrinsic::x86_mmx_psra_w;
8948 break;
8949 case Intrinsic::x86_mmx_psrai_d:
8950 NewIntNo = Intrinsic::x86_mmx_psra_d;
8951 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00008952 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00008953 }
8954 break;
8955 }
8956 }
Mon P Wangefa42202009-09-03 19:56:25 +00008957
8958 // The vector shift intrinsics with scalars uses 32b shift amounts but
8959 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
8960 // to be zero.
8961 SDValue ShOps[4];
8962 ShOps[0] = ShAmt;
8963 ShOps[1] = DAG.getConstant(0, MVT::i32);
8964 if (ShAmtVT == MVT::v4i32) {
8965 ShOps[2] = DAG.getUNDEF(MVT::i32);
8966 ShOps[3] = DAG.getUNDEF(MVT::i32);
8967 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
8968 } else {
8969 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00008970// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00008971 }
8972
Owen Andersone50ed302009-08-10 22:56:29 +00008973 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008974 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008975 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008976 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00008977 Op.getOperand(1), ShAmt);
8978 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00008979 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008980}
Evan Cheng72261582005-12-20 06:22:03 +00008981
Dan Gohmand858e902010-04-17 15:26:15 +00008982SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
8983 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00008984 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8985 MFI->setReturnAddressIsTaken(true);
8986
Bill Wendling64e87322009-01-16 19:25:27 +00008987 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008988 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00008989
8990 if (Depth > 0) {
8991 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8992 SDValue Offset =
8993 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00008994 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008995 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008996 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008997 FrameAddr, Offset),
Chris Lattner51abfe42010-09-21 06:02:19 +00008998 MachinePointerInfo(), false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00008999 }
9000
9001 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009002 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009003 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009004 RetAddrFI, MachinePointerInfo(), false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009005}
9006
Dan Gohmand858e902010-04-17 15:26:15 +00009007SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009008 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9009 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009010
Owen Andersone50ed302009-08-10 22:56:29 +00009011 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009012 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009013 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9014 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009015 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009016 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009017 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9018 MachinePointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +00009019 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009020 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009021}
9022
Dan Gohman475871a2008-07-27 21:46:04 +00009023SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009024 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009025 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009026}
9027
Dan Gohmand858e902010-04-17 15:26:15 +00009028SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009029 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009030 SDValue Chain = Op.getOperand(0);
9031 SDValue Offset = Op.getOperand(1);
9032 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009033 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009034
Dan Gohmand8816272010-08-11 18:14:00 +00009035 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9036 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9037 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009038 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009039
Dan Gohmand8816272010-08-11 18:14:00 +00009040 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9041 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009042 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009043 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9044 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009045 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009046 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009047
Dale Johannesene4d209d2009-02-03 20:21:25 +00009048 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009049 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009050 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009051}
9052
Dan Gohman475871a2008-07-27 21:46:04 +00009053SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009054 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009055 SDValue Root = Op.getOperand(0);
9056 SDValue Trmp = Op.getOperand(1); // trampoline
9057 SDValue FPtr = Op.getOperand(2); // nested function
9058 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009059 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009060
Dan Gohman69de1932008-02-06 22:27:42 +00009061 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009062
9063 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009064 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009065
9066 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009067 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9068 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009069
Evan Cheng0e6a0522011-07-18 20:57:22 +00009070 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9071 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009072
9073 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9074
9075 // Load the pointer to the nested function into R11.
9076 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009077 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009078 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009079 Addr, MachinePointerInfo(TrmpAddr),
9080 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009081
Owen Anderson825b72b2009-08-11 20:47:22 +00009082 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9083 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009084 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9085 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009086 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009087
9088 // Load the 'nest' parameter value into R10.
9089 // R10 is specified in X86CallingConv.td
9090 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9092 DAG.getConstant(10, MVT::i64));
9093 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009094 Addr, MachinePointerInfo(TrmpAddr, 10),
9095 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009096
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9098 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009099 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9100 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009101 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009102
9103 // Jump to the nested function.
9104 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009105 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9106 DAG.getConstant(20, MVT::i64));
9107 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009108 Addr, MachinePointerInfo(TrmpAddr, 20),
9109 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009110
9111 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9113 DAG.getConstant(22, MVT::i64));
9114 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009115 MachinePointerInfo(TrmpAddr, 22),
9116 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009117
Dan Gohman475871a2008-07-27 21:46:04 +00009118 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009119 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009120 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009121 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009122 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009123 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009124 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009125 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009126
9127 switch (CC) {
9128 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009129 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009130 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009131 case CallingConv::X86_StdCall: {
9132 // Pass 'nest' parameter in ECX.
9133 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009134 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009135
9136 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009137 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009138 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009139
Chris Lattner58d74912008-03-12 17:45:29 +00009140 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009141 unsigned InRegCount = 0;
9142 unsigned Idx = 1;
9143
9144 for (FunctionType::param_iterator I = FTy->param_begin(),
9145 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009146 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009147 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009148 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009149
9150 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009151 report_fatal_error("Nest register in use - reduce number of inreg"
9152 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009153 }
9154 }
9155 break;
9156 }
9157 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009158 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009159 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009160 // Pass 'nest' parameter in EAX.
9161 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009162 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009163 break;
9164 }
9165
Dan Gohman475871a2008-07-27 21:46:04 +00009166 SDValue OutChains[4];
9167 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009168
Owen Anderson825b72b2009-08-11 20:47:22 +00009169 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9170 DAG.getConstant(10, MVT::i32));
9171 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009172
Chris Lattnera62fe662010-02-05 19:20:30 +00009173 // This is storing the opcode for MOV32ri.
9174 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009175 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009176 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009177 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009178 Trmp, MachinePointerInfo(TrmpAddr),
9179 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009180
Owen Anderson825b72b2009-08-11 20:47:22 +00009181 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9182 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009183 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9184 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009185 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009186
Chris Lattnera62fe662010-02-05 19:20:30 +00009187 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009188 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9189 DAG.getConstant(5, MVT::i32));
9190 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009191 MachinePointerInfo(TrmpAddr, 5),
9192 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009193
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9195 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009196 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9197 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009198 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009199
Dan Gohman475871a2008-07-27 21:46:04 +00009200 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00009201 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009202 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009203 }
9204}
9205
Dan Gohmand858e902010-04-17 15:26:15 +00009206SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9207 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009208 /*
9209 The rounding mode is in bits 11:10 of FPSR, and has the following
9210 settings:
9211 00 Round to nearest
9212 01 Round to -inf
9213 10 Round to +inf
9214 11 Round to 0
9215
9216 FLT_ROUNDS, on the other hand, expects the following:
9217 -1 Undefined
9218 0 Round to 0
9219 1 Round to nearest
9220 2 Round to +inf
9221 3 Round to -inf
9222
9223 To perform the conversion, we do:
9224 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9225 */
9226
9227 MachineFunction &MF = DAG.getMachineFunction();
9228 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009229 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009230 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009231 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009232 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009233
9234 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009235 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009236 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009237
Michael J. Spencerec38de22010-10-10 22:04:20 +00009238
Chris Lattner2156b792010-09-22 01:11:26 +00009239 MachineMemOperand *MMO =
9240 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9241 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009242
Chris Lattner2156b792010-09-22 01:11:26 +00009243 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9244 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9245 DAG.getVTList(MVT::Other),
9246 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009247
9248 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009249 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Chris Lattner51abfe42010-09-21 06:02:19 +00009250 MachinePointerInfo(), false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009251
9252 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009253 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009254 DAG.getNode(ISD::SRL, DL, MVT::i16,
9255 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009256 CWD, DAG.getConstant(0x800, MVT::i16)),
9257 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009258 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009259 DAG.getNode(ISD::SRL, DL, MVT::i16,
9260 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009261 CWD, DAG.getConstant(0x400, MVT::i16)),
9262 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009263
Dan Gohman475871a2008-07-27 21:46:04 +00009264 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009265 DAG.getNode(ISD::AND, DL, MVT::i16,
9266 DAG.getNode(ISD::ADD, DL, MVT::i16,
9267 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 DAG.getConstant(1, MVT::i16)),
9269 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009270
9271
Duncan Sands83ec4b62008-06-06 12:08:01 +00009272 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009273 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009274}
9275
Dan Gohmand858e902010-04-17 15:26:15 +00009276SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009277 EVT VT = Op.getValueType();
9278 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009279 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009280 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009281
9282 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009283 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009284 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009285 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009286 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009287 }
Evan Cheng18efe262007-12-14 02:13:44 +00009288
Evan Cheng152804e2007-12-14 08:30:15 +00009289 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009291 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009292
9293 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009294 SDValue Ops[] = {
9295 Op,
9296 DAG.getConstant(NumBits+NumBits-1, OpVT),
9297 DAG.getConstant(X86::COND_E, MVT::i8),
9298 Op.getValue(1)
9299 };
9300 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009301
9302 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009303 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009304
Owen Anderson825b72b2009-08-11 20:47:22 +00009305 if (VT == MVT::i8)
9306 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009307 return Op;
9308}
9309
Dan Gohmand858e902010-04-17 15:26:15 +00009310SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009311 EVT VT = Op.getValueType();
9312 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009313 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009314 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009315
9316 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009317 if (VT == MVT::i8) {
9318 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009319 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009320 }
Evan Cheng152804e2007-12-14 08:30:15 +00009321
9322 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009323 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009324 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009325
9326 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009327 SDValue Ops[] = {
9328 Op,
9329 DAG.getConstant(NumBits, OpVT),
9330 DAG.getConstant(X86::COND_E, MVT::i8),
9331 Op.getValue(1)
9332 };
9333 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009334
Owen Anderson825b72b2009-08-11 20:47:22 +00009335 if (VT == MVT::i8)
9336 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009337 return Op;
9338}
9339
Dan Gohmand858e902010-04-17 15:26:15 +00009340SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009341 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00009342 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009343 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009344
Mon P Wangaf9b9522008-12-18 21:42:19 +00009345 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9346 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9347 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9348 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9349 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9350 //
9351 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9352 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9353 // return AloBlo + AloBhi + AhiBlo;
9354
9355 SDValue A = Op.getOperand(0);
9356 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009357
Dale Johannesene4d209d2009-02-03 20:21:25 +00009358 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9360 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009361 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009362 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9363 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009364 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009366 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009367 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009369 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009370 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009371 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00009372 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009373 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9375 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009376 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009377 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9378 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009379 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9380 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009381 return Res;
9382}
9383
Nadav Rotem43012222011-05-11 08:12:09 +00009384SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
9385
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009386 EVT VT = Op.getValueType();
9387 DebugLoc dl = Op.getDebugLoc();
9388 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +00009389 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009390 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009391
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00009392 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
9393 return SDValue();
9394
9395 // Decompose 256-bit shifts into smaller 128-bit shifts.
9396 if (VT.getSizeInBits() == 256) {
9397 int NumElems = VT.getVectorNumElements();
9398 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9399 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9400
9401 // Extract the two vectors
9402 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
9403 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
9404 DAG, dl);
9405
9406 // Recreate the shift amount vectors
9407 SmallVector<SDValue, 4> Amt1Csts;
9408 SmallVector<SDValue, 4> Amt2Csts;
9409 for (int i = 0; i < NumElems/2; ++i)
9410 Amt1Csts.push_back(Amt->getOperand(i));
9411 for (int i = NumElems/2; i < NumElems; ++i)
9412 Amt2Csts.push_back(Amt->getOperand(i));
9413
9414 SDValue Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9415 &Amt1Csts[0], NumElems/2);
9416 SDValue Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
9417 &Amt2Csts[0], NumElems/2);
9418
9419 // Issue new vector shifts for the smaller types
9420 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
9421 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
9422
9423 // Concatenate the result back
9424 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
9425 }
Nate Begeman51409212010-07-28 00:21:48 +00009426
Nadav Rotem43012222011-05-11 08:12:09 +00009427 // Optimize shl/srl/sra with constant shift amount.
9428 if (isSplatVector(Amt.getNode())) {
9429 SDValue SclrAmt = Amt->getOperand(0);
9430 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
9431 uint64_t ShiftAmt = C->getZExtValue();
9432
9433 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
9434 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9435 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
9436 R, DAG.getConstant(ShiftAmt, MVT::i32));
9437
9438 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
9439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9440 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9441 R, DAG.getConstant(ShiftAmt, MVT::i32));
9442
9443 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
9444 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9445 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9446 R, DAG.getConstant(ShiftAmt, MVT::i32));
9447
9448 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
9449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9450 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
9451 R, DAG.getConstant(ShiftAmt, MVT::i32));
9452
9453 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
9454 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9455 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
9456 R, DAG.getConstant(ShiftAmt, MVT::i32));
9457
9458 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
9459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9460 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
9461 R, DAG.getConstant(ShiftAmt, MVT::i32));
9462
9463 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
9464 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9465 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
9466 R, DAG.getConstant(ShiftAmt, MVT::i32));
9467
9468 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
9469 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9470 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
9471 R, DAG.getConstant(ShiftAmt, MVT::i32));
9472 }
9473 }
9474
9475 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00009476 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009477 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9478 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
9479 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
9480
9481 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009482
Nate Begeman51409212010-07-28 00:21:48 +00009483 std::vector<Constant*> CV(4, CI);
9484 Constant *C = ConstantVector::get(CV);
9485 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9486 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009487 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009488 false, false, 16);
9489
9490 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009491 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009492 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
9493 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
9494 }
Nadav Rotem43012222011-05-11 08:12:09 +00009495 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +00009496 // a = a << 5;
9497 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9498 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
9499 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
9500
9501 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
9502 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
9503
9504 std::vector<Constant*> CVM1(16, CM1);
9505 std::vector<Constant*> CVM2(16, CM2);
9506 Constant *C = ConstantVector::get(CVM1);
9507 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9508 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009509 MachinePointerInfo::getConstantPool(),
Nate Begeman51409212010-07-28 00:21:48 +00009510 false, false, 16);
9511
9512 // r = pblendv(r, psllw(r & (char16)15, 4), a);
9513 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9514 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9515 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9516 DAG.getConstant(4, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009517 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009518 // a += a
9519 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009520
Nate Begeman51409212010-07-28 00:21:48 +00009521 C = ConstantVector::get(CVM2);
9522 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
9523 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009524 MachinePointerInfo::getConstantPool(),
Chris Lattner51abfe42010-09-21 06:02:19 +00009525 false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009526
Nate Begeman51409212010-07-28 00:21:48 +00009527 // r = pblendv(r, psllw(r & (char16)63, 2), a);
9528 M = DAG.getNode(ISD::AND, dl, VT, R, M);
9529 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9530 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
9531 DAG.getConstant(2, MVT::i32));
Nate Begeman672fb622010-12-20 22:04:24 +00009532 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT, R, M, Op);
Nate Begeman51409212010-07-28 00:21:48 +00009533 // a += a
9534 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009535
Nate Begeman51409212010-07-28 00:21:48 +00009536 // return pblendv(r, r+r, a);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009537 R = DAG.getNode(X86ISD::PBLENDVB, dl, VT,
Nate Begeman51409212010-07-28 00:21:48 +00009538 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
9539 return R;
9540 }
9541 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00009542}
Mon P Wangaf9b9522008-12-18 21:42:19 +00009543
Dan Gohmand858e902010-04-17 15:26:15 +00009544SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00009545 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
9546 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00009547 // looks for this combo and may remove the "setcc" instruction if the "setcc"
9548 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00009549 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00009550 SDValue LHS = N->getOperand(0);
9551 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00009552 unsigned BaseOp = 0;
9553 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009554 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00009555 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009556 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00009557 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00009558 // A subtract of one will be selected as a INC. Note that INC doesn't
9559 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009560 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9561 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009562 BaseOp = X86ISD::INC;
9563 Cond = X86::COND_O;
9564 break;
9565 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009566 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00009567 Cond = X86::COND_O;
9568 break;
9569 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009570 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00009571 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009572 break;
9573 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00009574 // A subtract of one will be selected as a DEC. Note that DEC doesn't
9575 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +00009576 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
9577 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +00009578 BaseOp = X86ISD::DEC;
9579 Cond = X86::COND_O;
9580 break;
9581 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009582 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00009583 Cond = X86::COND_O;
9584 break;
9585 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00009586 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00009587 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00009588 break;
9589 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00009590 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00009591 Cond = X86::COND_O;
9592 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009593 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
9594 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
9595 MVT::i32);
9596 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009597
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009598 SDValue SetCC =
9599 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9600 DAG.getConstant(X86::COND_O, MVT::i32),
9601 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009602
Dan Gohman6e5fda22011-07-22 18:45:15 +00009603 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009604 }
Bill Wendling74c37652008-12-09 22:08:41 +00009605 }
Bill Wendling3fafd932008-11-26 22:37:40 +00009606
Bill Wendling61edeb52008-12-02 01:06:39 +00009607 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009608 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009609 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00009610
Bill Wendling61edeb52008-12-02 01:06:39 +00009611 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +00009612 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
9613 DAG.getConstant(Cond, MVT::i32),
9614 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00009615
Dan Gohman6e5fda22011-07-22 18:45:15 +00009616 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +00009617}
9618
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009619SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
9620 DebugLoc dl = Op.getDebugLoc();
9621 SDNode* Node = Op.getNode();
9622 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
9623 EVT VT = Node->getValueType(0);
9624
9625 if (Subtarget->hasSSE2() && VT.isVector()) {
9626 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
9627 ExtraVT.getScalarType().getSizeInBits();
9628 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
9629
9630 unsigned SHLIntrinsicsID = 0;
9631 unsigned SRAIntrinsicsID = 0;
9632 switch (VT.getSimpleVT().SimpleTy) {
9633 default:
9634 return SDValue();
9635 case MVT::v2i64: {
9636 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_q;
9637 SRAIntrinsicsID = 0;
9638 break;
9639 }
9640 case MVT::v4i32: {
9641 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
9642 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
9643 break;
9644 }
9645 case MVT::v8i16: {
9646 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
9647 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
9648 break;
9649 }
9650 }
9651
9652 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9653 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
9654 Node->getOperand(0), ShAmt);
9655
9656 // In case of 1 bit sext, no need to shr
9657 if (ExtraVT.getScalarType().getSizeInBits() == 1) return Tmp1;
9658
9659 if (SRAIntrinsicsID) {
9660 Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9661 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
9662 Tmp1, ShAmt);
9663 }
9664 return Tmp1;
9665 }
9666
9667 return SDValue();
9668}
9669
9670
Eric Christopher9a9d2752010-07-22 02:48:34 +00009671SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
9672 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009673
Eric Christopher77ed1352011-07-08 00:04:56 +00009674 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
9675 // There isn't any reason to disable it if the target processor supports it.
9676 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00009677 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +00009678 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00009679 SDValue Ops[] = {
9680 DAG.getRegister(X86::ESP, MVT::i32), // Base
9681 DAG.getTargetConstant(1, MVT::i8), // Scale
9682 DAG.getRegister(0, MVT::i32), // Index
9683 DAG.getTargetConstant(0, MVT::i32), // Disp
9684 DAG.getRegister(0, MVT::i32), // Segment.
9685 Zero,
9686 Chain
9687 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00009688 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +00009689 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9690 array_lengthof(Ops));
9691 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00009692 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00009693
Eric Christopher9a9d2752010-07-22 02:48:34 +00009694 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00009695 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00009696 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009697
Chris Lattner132929a2010-08-14 17:26:09 +00009698 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9699 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
9700 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
9701 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +00009702
Chris Lattner132929a2010-08-14 17:26:09 +00009703 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
9704 if (!Op1 && !Op2 && !Op3 && Op4)
9705 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009706
Chris Lattner132929a2010-08-14 17:26:09 +00009707 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
9708 if (Op1 && !Op2 && !Op3 && !Op4)
9709 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009710
9711 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +00009712 // (MFENCE)>;
9713 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00009714}
9715
Eli Friedman14648462011-07-27 22:21:52 +00009716SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
9717 SelectionDAG &DAG) const {
9718 DebugLoc dl = Op.getDebugLoc();
9719 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
9720 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
9721 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
9722 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
9723
9724 // The only fence that needs an instruction is a sequentially-consistent
9725 // cross-thread fence.
9726 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
9727 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
9728 // no-sse2). There isn't any reason to disable it if the target processor
9729 // supports it.
9730 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
9731 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
9732
9733 SDValue Chain = Op.getOperand(0);
9734 SDValue Zero = DAG.getConstant(0, MVT::i32);
9735 SDValue Ops[] = {
9736 DAG.getRegister(X86::ESP, MVT::i32), // Base
9737 DAG.getTargetConstant(1, MVT::i8), // Scale
9738 DAG.getRegister(0, MVT::i32), // Index
9739 DAG.getTargetConstant(0, MVT::i32), // Disp
9740 DAG.getRegister(0, MVT::i32), // Segment.
9741 Zero,
9742 Chain
9743 };
9744 SDNode *Res =
9745 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
9746 array_lengthof(Ops));
9747 return SDValue(Res, 0);
9748 }
9749
9750 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
9751 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
9752}
9753
9754
Dan Gohmand858e902010-04-17 15:26:15 +00009755SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009756 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009757 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00009758 unsigned Reg = 0;
9759 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009761 default:
9762 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 case MVT::i8: Reg = X86::AL; size = 1; break;
9764 case MVT::i16: Reg = X86::AX; size = 2; break;
9765 case MVT::i32: Reg = X86::EAX; size = 4; break;
9766 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00009767 assert(Subtarget->is64Bit() && "Node not type legal!");
9768 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00009769 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009770 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009771 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00009772 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00009773 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009774 Op.getOperand(1),
9775 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00009776 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00009777 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009778 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009779 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
9780 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
9781 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +00009782 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +00009783 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00009784 return cpOut;
9785}
9786
Duncan Sands1607f052008-12-01 11:39:25 +00009787SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009788 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00009789 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009790 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009791 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009792 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009793 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
9795 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00009796 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
9798 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00009799 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00009800 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00009801 rdx.getValue(1)
9802 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00009803 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009804}
9805
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009806SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +00009807 SelectionDAG &DAG) const {
9808 EVT SrcVT = Op.getOperand(0).getValueType();
9809 EVT DstVT = Op.getValueType();
Chris Lattner2a786eb2010-12-19 20:19:20 +00009810 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
9811 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +00009812 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +00009813 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009814 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +00009815 // i64 <=> MMX conversions are Legal.
9816 if (SrcVT==MVT::i64 && DstVT.isVector())
9817 return Op;
9818 if (DstVT==MVT::i64 && SrcVT.isVector())
9819 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00009820 // MMX <=> MMX conversions are Legal.
9821 if (SrcVT.isVector() && DstVT.isVector())
9822 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00009823 // All other conversions need to be expanded.
9824 return SDValue();
9825}
Chris Lattner5b856542010-12-20 00:59:46 +00009826
Dan Gohmand858e902010-04-17 15:26:15 +00009827SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009828 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00009829 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009830 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009831 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00009832 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009833 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009834 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00009835 Node->getOperand(0),
9836 Node->getOperand(1), negOp,
9837 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +00009838 cast<AtomicSDNode>(Node)->getAlignment(),
9839 cast<AtomicSDNode>(Node)->getOrdering(),
9840 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +00009841}
9842
Chris Lattner5b856542010-12-20 00:59:46 +00009843static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
9844 EVT VT = Op.getNode()->getValueType(0);
9845
9846 // Let legalize expand this if it isn't a legal type yet.
9847 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
9848 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009849
Chris Lattner5b856542010-12-20 00:59:46 +00009850 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009851
Chris Lattner5b856542010-12-20 00:59:46 +00009852 unsigned Opc;
9853 bool ExtraOp = false;
9854 switch (Op.getOpcode()) {
9855 default: assert(0 && "Invalid code");
9856 case ISD::ADDC: Opc = X86ISD::ADD; break;
9857 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
9858 case ISD::SUBC: Opc = X86ISD::SUB; break;
9859 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
9860 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00009861
Chris Lattner5b856542010-12-20 00:59:46 +00009862 if (!ExtraOp)
9863 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9864 Op.getOperand(1));
9865 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
9866 Op.getOperand(1), Op.getOperand(2));
9867}
9868
Evan Cheng0db9fe62006-04-25 20:13:52 +00009869/// LowerOperation - Provide custom lowering hooks for some operations.
9870///
Dan Gohmand858e902010-04-17 15:26:15 +00009871SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00009872 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009873 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009874 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +00009875 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +00009876 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00009877 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
9878 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009879 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00009880 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009881 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
9882 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
9883 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +00009884 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +00009885 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009886 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
9887 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
9888 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00009889 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00009890 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00009891 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009892 case ISD::SHL_PARTS:
9893 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +00009894 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009895 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00009896 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009897 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00009898 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009899 case ISD::FABS: return LowerFABS(Op, DAG);
9900 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009901 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009902 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009903 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00009904 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00009905 case ISD::SELECT: return LowerSELECT(Op, DAG);
9906 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009907 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009908 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00009909 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00009910 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009911 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009912 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
9913 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009914 case ISD::FRAME_TO_ARGS_OFFSET:
9915 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009916 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009917 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00009919 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00009920 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
9921 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00009922 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +00009923 case ISD::SRA:
9924 case ISD::SRL:
9925 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00009926 case ISD::SADDO:
9927 case ISD::UADDO:
9928 case ISD::SSUBO:
9929 case ISD::USUBO:
9930 case ISD::SMULO:
9931 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00009932 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009933 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +00009934 case ISD::ADDC:
9935 case ISD::ADDE:
9936 case ISD::SUBC:
9937 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009938 }
Chris Lattner27a6c732007-11-24 07:07:01 +00009939}
9940
Duncan Sands1607f052008-12-01 11:39:25 +00009941void X86TargetLowering::
9942ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009943 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009944 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009945 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00009946 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00009947
9948 SDValue Chain = Node->getOperand(0);
9949 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009950 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009951 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00009952 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00009953 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00009954 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00009955 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00009956 SDValue Result =
9957 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
9958 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00009959 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00009960 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00009961 Results.push_back(Result.getValue(2));
9962}
9963
Duncan Sands126d9072008-07-04 11:47:58 +00009964/// ReplaceNodeResults - Replace a node with an illegal result type
9965/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00009966void X86TargetLowering::ReplaceNodeResults(SDNode *N,
9967 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00009968 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009969 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00009970 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00009971 default:
Duncan Sands1607f052008-12-01 11:39:25 +00009972 assert(false && "Do not know how to custom type legalize this operation!");
9973 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00009974 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +00009975 case ISD::ADDC:
9976 case ISD::ADDE:
9977 case ISD::SUBC:
9978 case ISD::SUBE:
9979 // We don't want to expand or promote these.
9980 return;
Duncan Sands1607f052008-12-01 11:39:25 +00009981 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00009982 std::pair<SDValue,SDValue> Vals =
9983 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00009984 SDValue FIST = Vals.first, StackSlot = Vals.second;
9985 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00009986 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00009987 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +00009988 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
9989 MachinePointerInfo(), false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00009990 }
9991 return;
9992 }
9993 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00009994 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +00009995 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009996 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00009998 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010000 eax.getValue(2));
10001 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10002 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010003 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010004 Results.push_back(edx.getValue(1));
10005 return;
10006 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010007 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010008 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +000010010 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
10012 DAG.getConstant(0, MVT::i32));
10013 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
10014 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +000010015 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
10016 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +000010017 cpInL.getValue(1));
10018 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
10020 DAG.getConstant(0, MVT::i32));
10021 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
10022 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +000010023 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +000010024 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +000010025 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +000010026 swapInL.getValue(1));
10027 SDValue Ops[] = { swapInH.getValue(0),
10028 N->getOperand(1),
10029 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010030 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010031 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
10032 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG8_DAG, dl, Tys,
10033 Ops, 3, T, MMO);
Dale Johannesendd64c412009-02-04 00:33:20 +000010034 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +000010035 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +000010036 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +000010037 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010038 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010039 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010040 Results.push_back(cpOutH.getValue(1));
10041 return;
10042 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010043 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010046 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010049 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010052 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10054 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010055 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010056 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10057 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010058 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010059 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10060 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010061 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010062 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10063 return;
Chris Lattner27a6c732007-11-24 07:07:01 +000010064 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010065}
10066
Evan Cheng72261582005-12-20 06:22:03 +000010067const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10068 switch (Opcode) {
10069 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010070 case X86ISD::BSF: return "X86ISD::BSF";
10071 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010072 case X86ISD::SHLD: return "X86ISD::SHLD";
10073 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010074 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010075 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010076 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010077 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010078 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010079 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010080 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10081 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10082 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010083 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010084 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010085 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010086 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010087 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010088 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010089 case X86ISD::COMI: return "X86ISD::COMI";
10090 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010091 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010092 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010093 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10094 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010095 case X86ISD::CMOV: return "X86ISD::CMOV";
10096 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010097 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010098 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10099 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010100 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010101 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010102 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010103 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010104 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010105 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10106 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010107 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010108 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010109 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Nate Begemanb65c1752010-12-17 22:55:37 +000010110 case X86ISD::PSIGNB: return "X86ISD::PSIGNB";
10111 case X86ISD::PSIGNW: return "X86ISD::PSIGNW";
10112 case X86ISD::PSIGND: return "X86ISD::PSIGND";
Nate Begeman672fb622010-12-20 22:04:24 +000010113 case X86ISD::PBLENDVB: return "X86ISD::PBLENDVB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010114 case X86ISD::FMAX: return "X86ISD::FMAX";
10115 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010116 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10117 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010118 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010119 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010120 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010121 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010122 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010123 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10124 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010125 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10126 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10127 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10128 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10129 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10130 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010131 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10132 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010133 case X86ISD::VSHL: return "X86ISD::VSHL";
10134 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010135 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10136 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10137 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10138 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10139 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10140 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10141 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10142 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10143 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10144 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010145 case X86ISD::ADD: return "X86ISD::ADD";
10146 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010147 case X86ISD::ADC: return "X86ISD::ADC";
10148 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010149 case X86ISD::SMUL: return "X86ISD::SMUL";
10150 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010151 case X86ISD::INC: return "X86ISD::INC";
10152 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010153 case X86ISD::OR: return "X86ISD::OR";
10154 case X86ISD::XOR: return "X86ISD::XOR";
10155 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +000010156 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010157 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010158 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010159 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10160 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10161 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10162 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10163 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
10164 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
10165 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
10166 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
10167 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010168 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000010169 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010170 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000010171 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
10172 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010173 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
10174 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
10175 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
10176 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
10177 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
10178 case X86ISD::MOVSD: return "X86ISD::MOVSD";
10179 case X86ISD::MOVSS: return "X86ISD::MOVSS";
10180 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
10181 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
David Greenefbf05d32011-02-22 23:31:46 +000010182 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010183 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
10184 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
10185 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
10186 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
10187 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
10188 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
10189 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
10190 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
10191 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
10192 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000010193 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
10194 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
10195 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
10196 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000010197 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000010198 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000010199 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000010200 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000010201 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Evan Cheng72261582005-12-20 06:22:03 +000010202 }
10203}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000010204
Chris Lattnerc9addb72007-03-30 23:15:24 +000010205// isLegalAddressingMode - Return true if the addressing mode represented
10206// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000010207bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010208 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000010209 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010210 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000010211 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000010212
Chris Lattnerc9addb72007-03-30 23:15:24 +000010213 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010214 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010215 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000010216
Chris Lattnerc9addb72007-03-30 23:15:24 +000010217 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000010218 unsigned GVFlags =
10219 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010220
Chris Lattnerdfed4132009-07-10 07:38:24 +000010221 // If a reference to this global requires an extra load, we can't fold it.
10222 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000010223 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010224
Chris Lattnerdfed4132009-07-10 07:38:24 +000010225 // If BaseGV requires a register for the PIC base, we cannot also have a
10226 // BaseReg specified.
10227 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000010228 return false;
Evan Cheng52787842007-08-01 23:46:47 +000010229
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010230 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000010231 if ((M != CodeModel::Small || R != Reloc::Static) &&
10232 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000010233 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000010234 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010235
Chris Lattnerc9addb72007-03-30 23:15:24 +000010236 switch (AM.Scale) {
10237 case 0:
10238 case 1:
10239 case 2:
10240 case 4:
10241 case 8:
10242 // These scales always work.
10243 break;
10244 case 3:
10245 case 5:
10246 case 9:
10247 // These scales are formed with basereg+scalereg. Only accept if there is
10248 // no basereg yet.
10249 if (AM.HasBaseReg)
10250 return false;
10251 break;
10252 default: // Other stuff never works.
10253 return false;
10254 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010255
Chris Lattnerc9addb72007-03-30 23:15:24 +000010256 return true;
10257}
10258
10259
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010260bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010261 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000010262 return false;
Evan Chenge127a732007-10-29 07:57:50 +000010263 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
10264 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010265 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000010266 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010267 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000010268}
10269
Owen Andersone50ed302009-08-10 22:56:29 +000010270bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010271 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010272 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010273 unsigned NumBits1 = VT1.getSizeInBits();
10274 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000010275 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010276 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000010277 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000010278}
Evan Cheng2bd122c2007-10-26 01:56:11 +000010279
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010280bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010281 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010282 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010283}
10284
Owen Andersone50ed302009-08-10 22:56:29 +000010285bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000010286 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000010288}
10289
Owen Andersone50ed302009-08-10 22:56:29 +000010290bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000010291 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000010292 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000010293}
10294
Evan Cheng60c07e12006-07-05 22:17:51 +000010295/// isShuffleMaskLegal - Targets can use this to indicate that they only
10296/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
10297/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
10298/// are assumed to be legal.
10299bool
Eric Christopherfd179292009-08-27 18:07:15 +000010300X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000010301 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000010302 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000010303 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +000010304 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +000010305
Nate Begemana09008b2009-10-19 02:17:23 +000010306 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000010307 return (VT.getVectorNumElements() == 2 ||
10308 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
10309 isMOVLMask(M, VT) ||
10310 isSHUFPMask(M, VT) ||
10311 isPSHUFDMask(M, VT) ||
10312 isPSHUFHWMask(M, VT) ||
10313 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +000010314 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000010315 isUNPCKLMask(M, VT) ||
10316 isUNPCKHMask(M, VT) ||
10317 isUNPCKL_v_undef_Mask(M, VT) ||
10318 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010319}
10320
Dan Gohman7d8143f2008-04-09 20:09:42 +000010321bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000010322X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000010323 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000010324 unsigned NumElts = VT.getVectorNumElements();
10325 // FIXME: This collection of masks seems suspect.
10326 if (NumElts == 2)
10327 return true;
10328 if (NumElts == 4 && VT.getSizeInBits() == 128) {
10329 return (isMOVLMask(Mask, VT) ||
10330 isCommutedMOVLMask(Mask, VT, true) ||
10331 isSHUFPMask(Mask, VT) ||
10332 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000010333 }
10334 return false;
10335}
10336
10337//===----------------------------------------------------------------------===//
10338// X86 Scheduler Hooks
10339//===----------------------------------------------------------------------===//
10340
Mon P Wang63307c32008-05-05 19:05:59 +000010341// private utility function
10342MachineBasicBlock *
10343X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
10344 MachineBasicBlock *MBB,
10345 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010346 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010347 unsigned LoadOpc,
10348 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000010349 unsigned notOpc,
10350 unsigned EAXreg,
10351 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010352 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010353 // For the atomic bitwise operator, we generate
10354 // thisMBB:
10355 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010356 // ld t1 = [bitinstr.addr]
10357 // op t2 = t1, [bitinstr.val]
10358 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010359 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10360 // bz newMBB
10361 // fallthrough -->nextMBB
10362 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10363 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010364 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010365 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010366
Mon P Wang63307c32008-05-05 19:05:59 +000010367 /// First build the CFG
10368 MachineFunction *F = MBB->getParent();
10369 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010370 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10371 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10372 F->insert(MBBIter, newMBB);
10373 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010374
Dan Gohman14152b42010-07-06 20:24:04 +000010375 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10376 nextMBB->splice(nextMBB->begin(), thisMBB,
10377 llvm::next(MachineBasicBlock::iterator(bInstr)),
10378 thisMBB->end());
10379 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010380
Mon P Wang63307c32008-05-05 19:05:59 +000010381 // Update thisMBB to fall through to newMBB
10382 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010383
Mon P Wang63307c32008-05-05 19:05:59 +000010384 // newMBB jumps to itself and fall through to nextMBB
10385 newMBB->addSuccessor(nextMBB);
10386 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010387
Mon P Wang63307c32008-05-05 19:05:59 +000010388 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010389 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010390 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000010391 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010392 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010393 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010394 int numArgs = bInstr->getNumOperands() - 1;
10395 for (int i=0; i < numArgs; ++i)
10396 argOpers[i] = &bInstr->getOperand(i+1);
10397
10398 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010399 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010400 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010401
Dale Johannesen140be2d2008-08-19 18:47:28 +000010402 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010403 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010404 for (int i=0; i <= lastAddrIndx; ++i)
10405 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010406
Dale Johannesen140be2d2008-08-19 18:47:28 +000010407 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010408 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010409 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010410 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010411 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010412 tt = t1;
10413
Dale Johannesen140be2d2008-08-19 18:47:28 +000010414 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000010415 assert((argOpers[valArgIndx]->isReg() ||
10416 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010417 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000010418 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010419 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010420 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010421 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010422 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000010423 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000010424
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010425 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000010426 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010427
Dale Johannesene4d209d2009-02-03 20:21:25 +000010428 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000010429 for (int i=0; i <= lastAddrIndx; ++i)
10430 (*MIB).addOperand(*argOpers[i]);
10431 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000010432 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010433 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10434 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000010435
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010436 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000010437 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010438
Mon P Wang63307c32008-05-05 19:05:59 +000010439 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010440 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010441
Dan Gohman14152b42010-07-06 20:24:04 +000010442 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010443 return nextMBB;
10444}
10445
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000010446// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000010447MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010448X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
10449 MachineBasicBlock *MBB,
10450 unsigned regOpcL,
10451 unsigned regOpcH,
10452 unsigned immOpcL,
10453 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010454 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010455 // For the atomic bitwise operator, we generate
10456 // thisMBB (instructions are in pairs, except cmpxchg8b)
10457 // ld t1,t2 = [bitinstr.addr]
10458 // newMBB:
10459 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
10460 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000010461 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010462 // mov ECX, EBX <- t5, t6
10463 // mov EAX, EDX <- t1, t2
10464 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
10465 // mov t3, t4 <- EAX, EDX
10466 // bz newMBB
10467 // result in out1, out2
10468 // fallthrough -->nextMBB
10469
10470 const TargetRegisterClass *RC = X86::GR32RegisterClass;
10471 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010472 const unsigned NotOpc = X86::NOT32r;
10473 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10474 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10475 MachineFunction::iterator MBBIter = MBB;
10476 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010477
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010478 /// First build the CFG
10479 MachineFunction *F = MBB->getParent();
10480 MachineBasicBlock *thisMBB = MBB;
10481 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10482 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10483 F->insert(MBBIter, newMBB);
10484 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010485
Dan Gohman14152b42010-07-06 20:24:04 +000010486 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10487 nextMBB->splice(nextMBB->begin(), thisMBB,
10488 llvm::next(MachineBasicBlock::iterator(bInstr)),
10489 thisMBB->end());
10490 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010491
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010492 // Update thisMBB to fall through to newMBB
10493 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010494
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010495 // newMBB jumps to itself and fall through to nextMBB
10496 newMBB->addSuccessor(nextMBB);
10497 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010498
Dale Johannesene4d209d2009-02-03 20:21:25 +000010499 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010500 // Insert instructions into newMBB based on incoming instruction
10501 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010502 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010503 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010504 MachineOperand& dest1Oper = bInstr->getOperand(0);
10505 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010506 MachineOperand* argOpers[2 + X86::AddrNumOperands];
10507 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010508 argOpers[i] = &bInstr->getOperand(i+2);
10509
Dan Gohman71ea4e52010-05-14 21:01:44 +000010510 // We use some of the operands multiple times, so conservatively just
10511 // clear any kill flags that might be present.
10512 if (argOpers[i]->isReg() && argOpers[i]->isUse())
10513 argOpers[i]->setIsKill(false);
10514 }
10515
Evan Chengad5b52f2010-01-08 19:14:57 +000010516 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010517 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000010518
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010519 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010520 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010521 for (int i=0; i <= lastAddrIndx; ++i)
10522 (*MIB).addOperand(*argOpers[i]);
10523 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010524 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000010525 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000010526 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010527 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000010528 MachineOperand newOp3 = *(argOpers[3]);
10529 if (newOp3.isImm())
10530 newOp3.setImm(newOp3.getImm()+4);
10531 else
10532 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010533 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000010534 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010535
10536 // t3/4 are defined later, at the bottom of the loop
10537 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
10538 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010539 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010540 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010541 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010542 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
10543
Evan Cheng306b4ca2010-01-08 23:41:50 +000010544 // The subsequent operations should be using the destination registers of
10545 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000010546 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010547 t1 = F->getRegInfo().createVirtualRegister(RC);
10548 t2 = F->getRegInfo().createVirtualRegister(RC);
10549 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
10550 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010551 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000010552 t1 = dest1Oper.getReg();
10553 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010554 }
10555
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010556 int valArgIndx = lastAddrIndx + 1;
10557 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000010558 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010559 "invalid operand");
10560 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
10561 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010562 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010563 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010564 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010565 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000010566 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010567 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010568 (*MIB).addOperand(*argOpers[valArgIndx]);
10569 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010570 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010571 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000010572 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010573 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000010574 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010575 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010576 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000010577 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000010578 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010579 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010580
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010581 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010582 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010583 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010584 MIB.addReg(t2);
10585
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010586 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010587 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010589 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000010590
Dale Johannesene4d209d2009-02-03 20:21:25 +000010591 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010592 for (int i=0; i <= lastAddrIndx; ++i)
10593 (*MIB).addOperand(*argOpers[i]);
10594
10595 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010596 (*MIB).setMemRefs(bInstr->memoperands_begin(),
10597 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010598
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010599 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010600 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010601 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010602 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010603
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010604 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010605 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010606
Dan Gohman14152b42010-07-06 20:24:04 +000010607 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010608 return nextMBB;
10609}
10610
10611// private utility function
10612MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000010613X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
10614 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000010615 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000010616 // For the atomic min/max operator, we generate
10617 // thisMBB:
10618 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000010619 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000010620 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000010621 // cmp t1, t2
10622 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000010623 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000010624 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
10625 // bz newMBB
10626 // fallthrough -->nextMBB
10627 //
10628 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10629 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010630 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000010631 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000010632
Mon P Wang63307c32008-05-05 19:05:59 +000010633 /// First build the CFG
10634 MachineFunction *F = MBB->getParent();
10635 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000010636 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
10637 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
10638 F->insert(MBBIter, newMBB);
10639 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010640
Dan Gohman14152b42010-07-06 20:24:04 +000010641 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
10642 nextMBB->splice(nextMBB->begin(), thisMBB,
10643 llvm::next(MachineBasicBlock::iterator(mInstr)),
10644 thisMBB->end());
10645 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010646
Mon P Wang63307c32008-05-05 19:05:59 +000010647 // Update thisMBB to fall through to newMBB
10648 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010649
Mon P Wang63307c32008-05-05 19:05:59 +000010650 // newMBB jumps to newMBB and fall through to nextMBB
10651 newMBB->addSuccessor(nextMBB);
10652 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000010653
Dale Johannesene4d209d2009-02-03 20:21:25 +000010654 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000010655 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010656 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000010657 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000010658 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010659 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000010660 int numArgs = mInstr->getNumOperands() - 1;
10661 for (int i=0; i < numArgs; ++i)
10662 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000010663
Mon P Wang63307c32008-05-05 19:05:59 +000010664 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000010665 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000010666 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000010667
Mon P Wangab3e7472008-05-05 22:56:23 +000010668 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010669 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000010670 for (int i=0; i <= lastAddrIndx; ++i)
10671 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000010672
Mon P Wang63307c32008-05-05 19:05:59 +000010673 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000010674 assert((argOpers[valArgIndx]->isReg() ||
10675 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000010676 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000010677
10678 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000010679 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010680 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000010681 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000010682 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000010683 (*MIB).addOperand(*argOpers[valArgIndx]);
10684
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010685 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000010686 MIB.addReg(t1);
10687
Dale Johannesene4d209d2009-02-03 20:21:25 +000010688 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000010689 MIB.addReg(t1);
10690 MIB.addReg(t2);
10691
10692 // Generate movc
10693 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010694 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000010695 MIB.addReg(t2);
10696 MIB.addReg(t1);
10697
10698 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000010699 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000010700 for (int i=0; i <= lastAddrIndx; ++i)
10701 (*MIB).addOperand(*argOpers[i]);
10702 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000010703 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000010704 (*MIB).setMemRefs(mInstr->memoperands_begin(),
10705 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000010706
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000010707 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000010708 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000010709
Mon P Wang63307c32008-05-05 19:05:59 +000010710 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000010711 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000010712
Dan Gohman14152b42010-07-06 20:24:04 +000010713 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000010714 return nextMBB;
10715}
10716
Eric Christopherf83a5de2009-08-27 18:08:16 +000010717// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010718// or XMM0_V32I8 in AVX all of this code can be replaced with that
10719// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000010720MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000010721X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000010722 unsigned numArgs, bool memArg) const {
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010723 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
10724 "Target must have SSE4.2 or AVX features enabled");
10725
Eric Christopherb120ab42009-08-18 22:50:32 +000010726 DebugLoc dl = MI->getDebugLoc();
10727 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000010728 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000010729 if (!Subtarget->hasAVX()) {
10730 if (memArg)
10731 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
10732 else
10733 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
10734 } else {
10735 if (memArg)
10736 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
10737 else
10738 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
10739 }
Eric Christopherb120ab42009-08-18 22:50:32 +000010740
Eric Christopher41c902f2010-11-30 08:20:21 +000010741 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000010742 for (unsigned i = 0; i < numArgs; ++i) {
10743 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000010744 if (!(Op.isReg() && Op.isImplicit()))
10745 MIB.addOperand(Op);
10746 }
Eric Christopher41c902f2010-11-30 08:20:21 +000010747 BuildMI(*BB, MI, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000010748 .addReg(X86::XMM0);
10749
Dan Gohman14152b42010-07-06 20:24:04 +000010750 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000010751 return BB;
10752}
10753
10754MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000010755X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010756 DebugLoc dl = MI->getDebugLoc();
10757 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010758
Eric Christopher228232b2010-11-30 07:20:12 +000010759 // Address into RAX/EAX, other two args into ECX, EDX.
10760 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
10761 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
10762 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
10763 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000010764 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010765
Eric Christopher228232b2010-11-30 07:20:12 +000010766 unsigned ValOps = X86::AddrNumOperands;
10767 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10768 .addReg(MI->getOperand(ValOps).getReg());
10769 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
10770 .addReg(MI->getOperand(ValOps+1).getReg());
10771
10772 // The instruction doesn't actually take any operands though.
10773 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010774
Eric Christopher228232b2010-11-30 07:20:12 +000010775 MI->eraseFromParent(); // The pseudo is gone now.
10776 return BB;
10777}
10778
10779MachineBasicBlock *
10780X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000010781 DebugLoc dl = MI->getDebugLoc();
10782 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010783
Eric Christopher228232b2010-11-30 07:20:12 +000010784 // First arg in ECX, the second in EAX.
10785 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
10786 .addReg(MI->getOperand(0).getReg());
10787 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
10788 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010789
Eric Christopher228232b2010-11-30 07:20:12 +000010790 // The instruction doesn't actually take any operands though.
10791 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010792
Eric Christopher228232b2010-11-30 07:20:12 +000010793 MI->eraseFromParent(); // The pseudo is gone now.
10794 return BB;
10795}
10796
10797MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000010798X86TargetLowering::EmitVAARG64WithCustomInserter(
10799 MachineInstr *MI,
10800 MachineBasicBlock *MBB) const {
10801 // Emit va_arg instruction on X86-64.
10802
10803 // Operands to this pseudo-instruction:
10804 // 0 ) Output : destination address (reg)
10805 // 1-5) Input : va_list address (addr, i64mem)
10806 // 6 ) ArgSize : Size (in bytes) of vararg type
10807 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
10808 // 8 ) Align : Alignment of type
10809 // 9 ) EFLAGS (implicit-def)
10810
10811 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
10812 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
10813
10814 unsigned DestReg = MI->getOperand(0).getReg();
10815 MachineOperand &Base = MI->getOperand(1);
10816 MachineOperand &Scale = MI->getOperand(2);
10817 MachineOperand &Index = MI->getOperand(3);
10818 MachineOperand &Disp = MI->getOperand(4);
10819 MachineOperand &Segment = MI->getOperand(5);
10820 unsigned ArgSize = MI->getOperand(6).getImm();
10821 unsigned ArgMode = MI->getOperand(7).getImm();
10822 unsigned Align = MI->getOperand(8).getImm();
10823
10824 // Memory Reference
10825 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
10826 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
10827 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
10828
10829 // Machine Information
10830 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
10831 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
10832 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
10833 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
10834 DebugLoc DL = MI->getDebugLoc();
10835
10836 // struct va_list {
10837 // i32 gp_offset
10838 // i32 fp_offset
10839 // i64 overflow_area (address)
10840 // i64 reg_save_area (address)
10841 // }
10842 // sizeof(va_list) = 24
10843 // alignment(va_list) = 8
10844
10845 unsigned TotalNumIntRegs = 6;
10846 unsigned TotalNumXMMRegs = 8;
10847 bool UseGPOffset = (ArgMode == 1);
10848 bool UseFPOffset = (ArgMode == 2);
10849 unsigned MaxOffset = TotalNumIntRegs * 8 +
10850 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
10851
10852 /* Align ArgSize to a multiple of 8 */
10853 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
10854 bool NeedsAlign = (Align > 8);
10855
10856 MachineBasicBlock *thisMBB = MBB;
10857 MachineBasicBlock *overflowMBB;
10858 MachineBasicBlock *offsetMBB;
10859 MachineBasicBlock *endMBB;
10860
10861 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
10862 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
10863 unsigned OffsetReg = 0;
10864
10865 if (!UseGPOffset && !UseFPOffset) {
10866 // If we only pull from the overflow region, we don't create a branch.
10867 // We don't need to alter control flow.
10868 OffsetDestReg = 0; // unused
10869 OverflowDestReg = DestReg;
10870
10871 offsetMBB = NULL;
10872 overflowMBB = thisMBB;
10873 endMBB = thisMBB;
10874 } else {
10875 // First emit code to check if gp_offset (or fp_offset) is below the bound.
10876 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
10877 // If not, pull from overflow_area. (branch to overflowMBB)
10878 //
10879 // thisMBB
10880 // | .
10881 // | .
10882 // offsetMBB overflowMBB
10883 // | .
10884 // | .
10885 // endMBB
10886
10887 // Registers for the PHI in endMBB
10888 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
10889 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
10890
10891 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
10892 MachineFunction *MF = MBB->getParent();
10893 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10894 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10895 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
10896
10897 MachineFunction::iterator MBBIter = MBB;
10898 ++MBBIter;
10899
10900 // Insert the new basic blocks
10901 MF->insert(MBBIter, offsetMBB);
10902 MF->insert(MBBIter, overflowMBB);
10903 MF->insert(MBBIter, endMBB);
10904
10905 // Transfer the remainder of MBB and its successor edges to endMBB.
10906 endMBB->splice(endMBB->begin(), thisMBB,
10907 llvm::next(MachineBasicBlock::iterator(MI)),
10908 thisMBB->end());
10909 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
10910
10911 // Make offsetMBB and overflowMBB successors of thisMBB
10912 thisMBB->addSuccessor(offsetMBB);
10913 thisMBB->addSuccessor(overflowMBB);
10914
10915 // endMBB is a successor of both offsetMBB and overflowMBB
10916 offsetMBB->addSuccessor(endMBB);
10917 overflowMBB->addSuccessor(endMBB);
10918
10919 // Load the offset value into a register
10920 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10921 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
10922 .addOperand(Base)
10923 .addOperand(Scale)
10924 .addOperand(Index)
10925 .addDisp(Disp, UseFPOffset ? 4 : 0)
10926 .addOperand(Segment)
10927 .setMemRefs(MMOBegin, MMOEnd);
10928
10929 // Check if there is enough room left to pull this argument.
10930 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
10931 .addReg(OffsetReg)
10932 .addImm(MaxOffset + 8 - ArgSizeA8);
10933
10934 // Branch to "overflowMBB" if offset >= max
10935 // Fall through to "offsetMBB" otherwise
10936 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
10937 .addMBB(overflowMBB);
10938 }
10939
10940 // In offsetMBB, emit code to use the reg_save_area.
10941 if (offsetMBB) {
10942 assert(OffsetReg != 0);
10943
10944 // Read the reg_save_area address.
10945 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
10946 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
10947 .addOperand(Base)
10948 .addOperand(Scale)
10949 .addOperand(Index)
10950 .addDisp(Disp, 16)
10951 .addOperand(Segment)
10952 .setMemRefs(MMOBegin, MMOEnd);
10953
10954 // Zero-extend the offset
10955 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
10956 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
10957 .addImm(0)
10958 .addReg(OffsetReg)
10959 .addImm(X86::sub_32bit);
10960
10961 // Add the offset to the reg_save_area to get the final address.
10962 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
10963 .addReg(OffsetReg64)
10964 .addReg(RegSaveReg);
10965
10966 // Compute the offset for the next argument
10967 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
10968 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
10969 .addReg(OffsetReg)
10970 .addImm(UseFPOffset ? 16 : 8);
10971
10972 // Store it back into the va_list.
10973 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
10974 .addOperand(Base)
10975 .addOperand(Scale)
10976 .addOperand(Index)
10977 .addDisp(Disp, UseFPOffset ? 4 : 0)
10978 .addOperand(Segment)
10979 .addReg(NextOffsetReg)
10980 .setMemRefs(MMOBegin, MMOEnd);
10981
10982 // Jump to endMBB
10983 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
10984 .addMBB(endMBB);
10985 }
10986
10987 //
10988 // Emit code to use overflow area
10989 //
10990
10991 // Load the overflow_area address into a register.
10992 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
10993 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
10994 .addOperand(Base)
10995 .addOperand(Scale)
10996 .addOperand(Index)
10997 .addDisp(Disp, 8)
10998 .addOperand(Segment)
10999 .setMemRefs(MMOBegin, MMOEnd);
11000
11001 // If we need to align it, do so. Otherwise, just copy the address
11002 // to OverflowDestReg.
11003 if (NeedsAlign) {
11004 // Align the overflow address
11005 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11006 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11007
11008 // aligned_addr = (addr + (align-1)) & ~(align-1)
11009 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11010 .addReg(OverflowAddrReg)
11011 .addImm(Align-1);
11012
11013 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11014 .addReg(TmpReg)
11015 .addImm(~(uint64_t)(Align-1));
11016 } else {
11017 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11018 .addReg(OverflowAddrReg);
11019 }
11020
11021 // Compute the next overflow address after this argument.
11022 // (the overflow address should be kept 8-byte aligned)
11023 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11024 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11025 .addReg(OverflowDestReg)
11026 .addImm(ArgSizeA8);
11027
11028 // Store the new overflow address.
11029 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11030 .addOperand(Base)
11031 .addOperand(Scale)
11032 .addOperand(Index)
11033 .addDisp(Disp, 8)
11034 .addOperand(Segment)
11035 .addReg(NextAddrReg)
11036 .setMemRefs(MMOBegin, MMOEnd);
11037
11038 // If we branched, emit the PHI to the front of endMBB.
11039 if (offsetMBB) {
11040 BuildMI(*endMBB, endMBB->begin(), DL,
11041 TII->get(X86::PHI), DestReg)
11042 .addReg(OffsetDestReg).addMBB(offsetMBB)
11043 .addReg(OverflowDestReg).addMBB(overflowMBB);
11044 }
11045
11046 // Erase the pseudo instruction
11047 MI->eraseFromParent();
11048
11049 return endMBB;
11050}
11051
11052MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011053X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11054 MachineInstr *MI,
11055 MachineBasicBlock *MBB) const {
11056 // Emit code to save XMM registers to the stack. The ABI says that the
11057 // number of registers to save is given in %al, so it's theoretically
11058 // possible to do an indirect jump trick to avoid saving all of them,
11059 // however this code takes a simpler approach and just executes all
11060 // of the stores if %al is non-zero. It's less code, and it's probably
11061 // easier on the hardware branch predictor, and stores aren't all that
11062 // expensive anyway.
11063
11064 // Create the new basic blocks. One block contains all the XMM stores,
11065 // and one block is the final destination regardless of whether any
11066 // stores were performed.
11067 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11068 MachineFunction *F = MBB->getParent();
11069 MachineFunction::iterator MBBIter = MBB;
11070 ++MBBIter;
11071 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11072 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11073 F->insert(MBBIter, XMMSaveMBB);
11074 F->insert(MBBIter, EndMBB);
11075
Dan Gohman14152b42010-07-06 20:24:04 +000011076 // Transfer the remainder of MBB and its successor edges to EndMBB.
11077 EndMBB->splice(EndMBB->begin(), MBB,
11078 llvm::next(MachineBasicBlock::iterator(MI)),
11079 MBB->end());
11080 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11081
Dan Gohmand6708ea2009-08-15 01:38:56 +000011082 // The original block will now fall through to the XMM save block.
11083 MBB->addSuccessor(XMMSaveMBB);
11084 // The XMMSaveMBB will fall through to the end block.
11085 XMMSaveMBB->addSuccessor(EndMBB);
11086
11087 // Now add the instructions.
11088 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11089 DebugLoc DL = MI->getDebugLoc();
11090
11091 unsigned CountReg = MI->getOperand(0).getReg();
11092 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11093 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11094
11095 if (!Subtarget->isTargetWin64()) {
11096 // If %al is 0, branch around the XMM save block.
11097 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011098 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011099 MBB->addSuccessor(EndMBB);
11100 }
11101
11102 // In the XMM save block, save all the XMM argument registers.
11103 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11104 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011105 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011106 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011107 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011108 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011109 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011110 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
11111 .addFrameIndex(RegSaveFrameIndex)
11112 .addImm(/*Scale=*/1)
11113 .addReg(/*IndexReg=*/0)
11114 .addImm(/*Disp=*/Offset)
11115 .addReg(/*Segment=*/0)
11116 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011117 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011118 }
11119
Dan Gohman14152b42010-07-06 20:24:04 +000011120 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011121
11122 return EndMBB;
11123}
Mon P Wang63307c32008-05-05 19:05:59 +000011124
Evan Cheng60c07e12006-07-05 22:17:51 +000011125MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011126X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011127 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011128 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11129 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011130
Chris Lattner52600972009-09-02 05:57:00 +000011131 // To "insert" a SELECT_CC instruction, we actually have to insert the
11132 // diamond control-flow pattern. The incoming instruction knows the
11133 // destination vreg to set, the condition code register to branch on, the
11134 // true/false values to select between, and a branch opcode to use.
11135 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11136 MachineFunction::iterator It = BB;
11137 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011138
Chris Lattner52600972009-09-02 05:57:00 +000011139 // thisMBB:
11140 // ...
11141 // TrueVal = ...
11142 // cmpTY ccX, r1, r2
11143 // bCC copy1MBB
11144 // fallthrough --> copy0MBB
11145 MachineBasicBlock *thisMBB = BB;
11146 MachineFunction *F = BB->getParent();
11147 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11148 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011149 F->insert(It, copy0MBB);
11150 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011151
Bill Wendling730c07e2010-06-25 20:48:10 +000011152 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11153 // live into the sink and copy blocks.
11154 const MachineFunction *MF = BB->getParent();
11155 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
11156 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +000011157
Dan Gohman14152b42010-07-06 20:24:04 +000011158 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
11159 const MachineOperand &MO = MI->getOperand(I);
11160 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +000011161 unsigned Reg = MO.getReg();
11162 if (Reg != X86::EFLAGS) continue;
11163 copy0MBB->addLiveIn(Reg);
11164 sinkMBB->addLiveIn(Reg);
11165 }
11166
Dan Gohman14152b42010-07-06 20:24:04 +000011167 // Transfer the remainder of BB and its successor edges to sinkMBB.
11168 sinkMBB->splice(sinkMBB->begin(), BB,
11169 llvm::next(MachineBasicBlock::iterator(MI)),
11170 BB->end());
11171 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11172
11173 // Add the true and fallthrough blocks as its successors.
11174 BB->addSuccessor(copy0MBB);
11175 BB->addSuccessor(sinkMBB);
11176
11177 // Create the conditional branch instruction.
11178 unsigned Opc =
11179 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11180 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11181
Chris Lattner52600972009-09-02 05:57:00 +000011182 // copy0MBB:
11183 // %FalseValue = ...
11184 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000011185 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000011186
Chris Lattner52600972009-09-02 05:57:00 +000011187 // sinkMBB:
11188 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
11189 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000011190 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
11191 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000011192 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
11193 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
11194
Dan Gohman14152b42010-07-06 20:24:04 +000011195 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000011196 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000011197}
11198
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011199MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011200X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011201 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011202 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11203 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011204
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011205 assert(!Subtarget->isTargetEnvMacho());
11206
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011207 // The lowering is pretty easy: we're just emitting the call to _alloca. The
11208 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011209
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011210 if (Subtarget->isTargetWin64()) {
11211 if (Subtarget->isTargetCygMing()) {
11212 // ___chkstk(Mingw64):
11213 // Clobbers R10, R11, RAX and EFLAGS.
11214 // Updates RSP.
11215 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11216 .addExternalSymbol("___chkstk")
11217 .addReg(X86::RAX, RegState::Implicit)
11218 .addReg(X86::RSP, RegState::Implicit)
11219 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
11220 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
11221 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11222 } else {
11223 // __chkstk(MSVCRT): does not update stack pointer.
11224 // Clobbers R10, R11 and EFLAGS.
11225 // FIXME: RAX(allocated size) might be reused and not killed.
11226 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
11227 .addExternalSymbol("__chkstk")
11228 .addReg(X86::RAX, RegState::Implicit)
11229 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11230 // RAX has the offset to subtracted from RSP.
11231 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
11232 .addReg(X86::RSP)
11233 .addReg(X86::RAX);
11234 }
11235 } else {
11236 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011237 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
11238
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000011239 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
11240 .addExternalSymbol(StackProbeSymbol)
11241 .addReg(X86::EAX, RegState::Implicit)
11242 .addReg(X86::ESP, RegState::Implicit)
11243 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
11244 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
11245 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
11246 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011247
Dan Gohman14152b42010-07-06 20:24:04 +000011248 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000011249 return BB;
11250}
Chris Lattner52600972009-09-02 05:57:00 +000011251
11252MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000011253X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
11254 MachineBasicBlock *BB) const {
11255 // This is pretty easy. We're taking the value that we received from
11256 // our load from the relocation, sticking it in either RDI (x86-64)
11257 // or EAX and doing an indirect call. The return value will then
11258 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000011259 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000011260 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000011261 DebugLoc DL = MI->getDebugLoc();
11262 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000011263
11264 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000011265 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000011266
Eric Christopher30ef0e52010-06-03 04:07:48 +000011267 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000011268 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11269 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000011270 .addReg(X86::RIP)
11271 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011272 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011273 MI->getOperand(3).getTargetFlags())
11274 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000011275 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000011276 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000011277 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000011278 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11279 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000011280 .addReg(0)
11281 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011282 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000011283 MI->getOperand(3).getTargetFlags())
11284 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011285 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011286 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011287 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000011288 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
11289 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000011290 .addReg(TII->getGlobalBaseReg(F))
11291 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000011292 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000011293 MI->getOperand(3).getTargetFlags())
11294 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000011295 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000011296 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011297 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000011298
Dan Gohman14152b42010-07-06 20:24:04 +000011299 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000011300 return BB;
11301}
11302
11303MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000011304X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011305 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000011306 switch (MI->getOpcode()) {
11307 default: assert(false && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000011308 case X86::TAILJMPd64:
11309 case X86::TAILJMPr64:
11310 case X86::TAILJMPm64:
11311 assert(!"TAILJMP64 would not be touched here.");
11312 case X86::TCRETURNdi64:
11313 case X86::TCRETURNri64:
11314 case X86::TCRETURNmi64:
11315 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
11316 // On AMD64, additional defs should be added before register allocation.
11317 if (!Subtarget->isTargetWin64()) {
11318 MI->addRegisterDefined(X86::RSI);
11319 MI->addRegisterDefined(X86::RDI);
11320 MI->addRegisterDefined(X86::XMM6);
11321 MI->addRegisterDefined(X86::XMM7);
11322 MI->addRegisterDefined(X86::XMM8);
11323 MI->addRegisterDefined(X86::XMM9);
11324 MI->addRegisterDefined(X86::XMM10);
11325 MI->addRegisterDefined(X86::XMM11);
11326 MI->addRegisterDefined(X86::XMM12);
11327 MI->addRegisterDefined(X86::XMM13);
11328 MI->addRegisterDefined(X86::XMM14);
11329 MI->addRegisterDefined(X86::XMM15);
11330 }
11331 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011332 case X86::WIN_ALLOCA:
11333 return EmitLoweredWinAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +000011334 case X86::TLSCall_32:
11335 case X86::TLSCall_64:
11336 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000011337 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000011338 case X86::CMOV_FR32:
11339 case X86::CMOV_FR64:
11340 case X86::CMOV_V4F32:
11341 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000011342 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000011343 case X86::CMOV_V8F32:
11344 case X86::CMOV_V4F64:
11345 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000011346 case X86::CMOV_GR16:
11347 case X86::CMOV_GR32:
11348 case X86::CMOV_RFP32:
11349 case X86::CMOV_RFP64:
11350 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011351 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011352
Dale Johannesen849f2142007-07-03 00:53:03 +000011353 case X86::FP32_TO_INT16_IN_MEM:
11354 case X86::FP32_TO_INT32_IN_MEM:
11355 case X86::FP32_TO_INT64_IN_MEM:
11356 case X86::FP64_TO_INT16_IN_MEM:
11357 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000011358 case X86::FP64_TO_INT64_IN_MEM:
11359 case X86::FP80_TO_INT16_IN_MEM:
11360 case X86::FP80_TO_INT32_IN_MEM:
11361 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000011362 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11363 DebugLoc DL = MI->getDebugLoc();
11364
Evan Cheng60c07e12006-07-05 22:17:51 +000011365 // Change the floating point control register to use "round towards zero"
11366 // mode when truncating to an integer value.
11367 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000011368 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000011369 addFrameReference(BuildMI(*BB, MI, DL,
11370 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011371
11372 // Load the old value of the high byte of the control word...
11373 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000011374 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000011375 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000011376 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011377
11378 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000011379 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011380 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000011381
11382 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000011383 addFrameReference(BuildMI(*BB, MI, DL,
11384 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011385
11386 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000011387 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000011388 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000011389
11390 // Get the X86 opcode to use.
11391 unsigned Opc;
11392 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000011393 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000011394 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
11395 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
11396 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
11397 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
11398 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
11399 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000011400 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
11401 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
11402 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000011403 }
11404
11405 X86AddressMode AM;
11406 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000011407 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011408 AM.BaseType = X86AddressMode::RegBase;
11409 AM.Base.Reg = Op.getReg();
11410 } else {
11411 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000011412 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000011413 }
11414 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000011415 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011416 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011417 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000011418 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000011419 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011420 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000011421 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000011422 AM.GV = Op.getGlobal();
11423 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000011424 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000011425 }
Dan Gohman14152b42010-07-06 20:24:04 +000011426 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011427 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000011428
11429 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000011430 addFrameReference(BuildMI(*BB, MI, DL,
11431 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000011432
Dan Gohman14152b42010-07-06 20:24:04 +000011433 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000011434 return BB;
11435 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011436 // String/text processing lowering.
11437 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011438 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011439 return EmitPCMP(MI, BB, 3, false /* in-mem */);
11440 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011441 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011442 return EmitPCMP(MI, BB, 3, true /* in-mem */);
11443 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011444 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000011445 return EmitPCMP(MI, BB, 5, false /* in mem */);
11446 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011447 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000011448 return EmitPCMP(MI, BB, 5, true /* in mem */);
11449
Eric Christopher228232b2010-11-30 07:20:12 +000011450 // Thread synchronization.
11451 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011452 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000011453 case X86::MWAIT:
11454 return EmitMwait(MI, BB);
11455
Eric Christopherb120ab42009-08-18 22:50:32 +000011456 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000011457 case X86::ATOMAND32:
11458 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011459 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011460 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011461 X86::NOT32r, X86::EAX,
11462 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011463 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000011464 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
11465 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011466 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011467 X86::NOT32r, X86::EAX,
11468 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000011469 case X86::ATOMXOR32:
11470 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011471 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011472 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011473 X86::NOT32r, X86::EAX,
11474 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011475 case X86::ATOMNAND32:
11476 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011477 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011478 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011479 X86::NOT32r, X86::EAX,
11480 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000011481 case X86::ATOMMIN32:
11482 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
11483 case X86::ATOMMAX32:
11484 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
11485 case X86::ATOMUMIN32:
11486 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
11487 case X86::ATOMUMAX32:
11488 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000011489
11490 case X86::ATOMAND16:
11491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11492 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011493 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011494 X86::NOT16r, X86::AX,
11495 X86::GR16RegisterClass);
11496 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000011497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011498 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011499 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011500 X86::NOT16r, X86::AX,
11501 X86::GR16RegisterClass);
11502 case X86::ATOMXOR16:
11503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
11504 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011505 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011506 X86::NOT16r, X86::AX,
11507 X86::GR16RegisterClass);
11508 case X86::ATOMNAND16:
11509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
11510 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011511 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011512 X86::NOT16r, X86::AX,
11513 X86::GR16RegisterClass, true);
11514 case X86::ATOMMIN16:
11515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
11516 case X86::ATOMMAX16:
11517 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
11518 case X86::ATOMUMIN16:
11519 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
11520 case X86::ATOMUMAX16:
11521 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
11522
11523 case X86::ATOMAND8:
11524 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11525 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011526 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011527 X86::NOT8r, X86::AL,
11528 X86::GR8RegisterClass);
11529 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000011530 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011531 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011532 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011533 X86::NOT8r, X86::AL,
11534 X86::GR8RegisterClass);
11535 case X86::ATOMXOR8:
11536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
11537 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011538 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011539 X86::NOT8r, X86::AL,
11540 X86::GR8RegisterClass);
11541 case X86::ATOMNAND8:
11542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
11543 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011544 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011545 X86::NOT8r, X86::AL,
11546 X86::GR8RegisterClass, true);
11547 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011548 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000011549 case X86::ATOMAND64:
11550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011551 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011552 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011553 X86::NOT64r, X86::RAX,
11554 X86::GR64RegisterClass);
11555 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000011556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
11557 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011558 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011559 X86::NOT64r, X86::RAX,
11560 X86::GR64RegisterClass);
11561 case X86::ATOMXOR64:
11562 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000011563 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011564 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011565 X86::NOT64r, X86::RAX,
11566 X86::GR64RegisterClass);
11567 case X86::ATOMNAND64:
11568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
11569 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011570 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000011571 X86::NOT64r, X86::RAX,
11572 X86::GR64RegisterClass, true);
11573 case X86::ATOMMIN64:
11574 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
11575 case X86::ATOMMAX64:
11576 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
11577 case X86::ATOMUMIN64:
11578 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
11579 case X86::ATOMUMAX64:
11580 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011581
11582 // This group does 64-bit operations on a 32-bit host.
11583 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011584 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011585 X86::AND32rr, X86::AND32rr,
11586 X86::AND32ri, X86::AND32ri,
11587 false);
11588 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011589 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011590 X86::OR32rr, X86::OR32rr,
11591 X86::OR32ri, X86::OR32ri,
11592 false);
11593 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011594 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011595 X86::XOR32rr, X86::XOR32rr,
11596 X86::XOR32ri, X86::XOR32ri,
11597 false);
11598 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011599 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600 X86::AND32rr, X86::AND32rr,
11601 X86::AND32ri, X86::AND32ri,
11602 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011603 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011604 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011605 X86::ADD32rr, X86::ADC32rr,
11606 X86::ADD32ri, X86::ADC32ri,
11607 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011609 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011610 X86::SUB32rr, X86::SBB32rr,
11611 X86::SUB32ri, X86::SBB32ri,
11612 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000011613 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000011614 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000011615 X86::MOV32rr, X86::MOV32rr,
11616 X86::MOV32ri, X86::MOV32ri,
11617 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011618 case X86::VASTART_SAVE_XMM_REGS:
11619 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000011620
11621 case X86::VAARG_64:
11622 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000011623 }
11624}
11625
11626//===----------------------------------------------------------------------===//
11627// X86 Optimization Hooks
11628//===----------------------------------------------------------------------===//
11629
Dan Gohman475871a2008-07-27 21:46:04 +000011630void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000011631 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011632 APInt &KnownZero,
11633 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000011634 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000011635 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011636 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000011637 assert((Opc >= ISD::BUILTIN_OP_END ||
11638 Opc == ISD::INTRINSIC_WO_CHAIN ||
11639 Opc == ISD::INTRINSIC_W_CHAIN ||
11640 Opc == ISD::INTRINSIC_VOID) &&
11641 "Should use MaskedValueIsZero if you don't know whether Op"
11642 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011643
Dan Gohmanf4f92f52008-02-13 23:07:24 +000011644 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011645 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000011646 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011647 case X86ISD::ADD:
11648 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000011649 case X86ISD::ADC:
11650 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011651 case X86ISD::SMUL:
11652 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000011653 case X86ISD::INC:
11654 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000011655 case X86ISD::OR:
11656 case X86ISD::XOR:
11657 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000011658 // These nodes' second result is a boolean.
11659 if (Op.getResNo() == 0)
11660 break;
11661 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011662 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000011663 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
11664 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000011665 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011666 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011667}
Chris Lattner259e97c2006-01-31 19:43:35 +000011668
Owen Andersonbc146b02010-09-21 20:42:50 +000011669unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
11670 unsigned Depth) const {
11671 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
11672 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
11673 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000011674
Owen Andersonbc146b02010-09-21 20:42:50 +000011675 // Fallback case.
11676 return 1;
11677}
11678
Evan Cheng206ee9d2006-07-07 08:33:52 +000011679/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000011680/// node is a GlobalAddress + offset.
11681bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000011682 const GlobalValue* &GA,
11683 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000011684 if (N->getOpcode() == X86ISD::Wrapper) {
11685 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000011686 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000011687 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000011688 return true;
11689 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000011690 }
Evan Chengad4196b2008-05-12 19:56:52 +000011691 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000011692}
11693
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011694/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
11695/// same as extracting the high 128-bit part of 256-bit vector and then
11696/// inserting the result into the low part of a new 256-bit vector
11697static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
11698 EVT VT = SVOp->getValueType(0);
11699 int NumElems = VT.getVectorNumElements();
11700
11701 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11702 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
11703 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11704 SVOp->getMaskElt(j) >= 0)
11705 return false;
11706
11707 return true;
11708}
11709
11710/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
11711/// same as extracting the low 128-bit part of 256-bit vector and then
11712/// inserting the result into the high part of a new 256-bit vector
11713static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
11714 EVT VT = SVOp->getValueType(0);
11715 int NumElems = VT.getVectorNumElements();
11716
11717 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11718 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
11719 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
11720 SVOp->getMaskElt(j) >= 0)
11721 return false;
11722
11723 return true;
11724}
11725
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011726/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
11727static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
11728 TargetLowering::DAGCombinerInfo &DCI) {
11729 DebugLoc dl = N->getDebugLoc();
11730 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
11731 SDValue V1 = SVOp->getOperand(0);
11732 SDValue V2 = SVOp->getOperand(1);
11733 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011734 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011735
11736 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
11737 V2.getOpcode() == ISD::CONCAT_VECTORS) {
11738 //
11739 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000011740 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011741 // V UNDEF BUILD_VECTOR UNDEF
11742 // \ / \ /
11743 // CONCAT_VECTOR CONCAT_VECTOR
11744 // \ /
11745 // \ /
11746 // RESULT: V + zero extended
11747 //
11748 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
11749 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
11750 V1.getOperand(1).getOpcode() != ISD::UNDEF)
11751 return SDValue();
11752
11753 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
11754 return SDValue();
11755
11756 // To match the shuffle mask, the first half of the mask should
11757 // be exactly the first vector, and all the rest a splat with the
11758 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011759 for (int i = 0; i < NumElems/2; ++i)
11760 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
11761 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
11762 return SDValue();
11763
11764 // Emit a zeroed vector and insert the desired subvector on its
11765 // first half.
11766 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, DAG, dl);
11767 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
11768 DAG.getConstant(0, MVT::i32), DAG, dl);
11769 return DCI.CombineTo(N, InsV);
11770 }
11771
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000011772 //===--------------------------------------------------------------------===//
11773 // Combine some shuffles into subvector extracts and inserts:
11774 //
11775
11776 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
11777 if (isShuffleHigh128VectorInsertLow(SVOp)) {
11778 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
11779 DAG, dl);
11780 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11781 V, DAG.getConstant(0, MVT::i32), DAG, dl);
11782 return DCI.CombineTo(N, InsV);
11783 }
11784
11785 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
11786 if (isShuffleLow128VectorInsertHigh(SVOp)) {
11787 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
11788 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
11789 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
11790 return DCI.CombineTo(N, InsV);
11791 }
11792
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011793 return SDValue();
11794}
11795
11796/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000011797static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000011798 TargetLowering::DAGCombinerInfo &DCI,
11799 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011800 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000011801 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000011802
Mon P Wanga0fd0d52010-12-19 23:55:53 +000011803 // Don't create instructions with illegal types after legalize types has run.
11804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
11805 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
11806 return SDValue();
11807
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000011808 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
11809 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
11810 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000011811 return PerformShuffleCombine256(N, DAG, DCI);
11812
11813 // Only handle 128 wide vector from here on.
11814 if (VT.getSizeInBits() != 128)
11815 return SDValue();
11816
11817 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
11818 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
11819 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000011820 SmallVector<SDValue, 16> Elts;
11821 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000011822 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000011823
Nate Begemanfdea31a2010-03-24 20:49:50 +000011824 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000011825}
Evan Chengd880b972008-05-09 21:53:03 +000011826
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000011827/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
11828/// generation and convert it from being a bunch of shuffles and extracts
11829/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011830static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
11831 const TargetLowering &TLI) {
11832 SDValue InputVector = N->getOperand(0);
11833
11834 // Only operate on vectors of 4 elements, where the alternative shuffling
11835 // gets to be more expensive.
11836 if (InputVector.getValueType() != MVT::v4i32)
11837 return SDValue();
11838
11839 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
11840 // single use which is a sign-extend or zero-extend, and all elements are
11841 // used.
11842 SmallVector<SDNode *, 4> Uses;
11843 unsigned ExtractedElements = 0;
11844 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
11845 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
11846 if (UI.getUse().getResNo() != InputVector.getResNo())
11847 return SDValue();
11848
11849 SDNode *Extract = *UI;
11850 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
11851 return SDValue();
11852
11853 if (Extract->getValueType(0) != MVT::i32)
11854 return SDValue();
11855 if (!Extract->hasOneUse())
11856 return SDValue();
11857 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
11858 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
11859 return SDValue();
11860 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
11861 return SDValue();
11862
11863 // Record which element was extracted.
11864 ExtractedElements |=
11865 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
11866
11867 Uses.push_back(Extract);
11868 }
11869
11870 // If not all the elements were used, this may not be worthwhile.
11871 if (ExtractedElements != 15)
11872 return SDValue();
11873
11874 // Ok, we've now decided to do the transformation.
11875 DebugLoc dl = InputVector.getDebugLoc();
11876
11877 // Store the value to a temporary stack slot.
11878 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000011879 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
11880 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011881
11882 // Replace each use (extract) with a load of the appropriate element.
11883 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
11884 UE = Uses.end(); UI != UE; ++UI) {
11885 SDNode *Extract = *UI;
11886
Nadav Rotem86694292011-05-17 08:31:57 +000011887 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011888 SDValue Idx = Extract->getOperand(1);
11889 unsigned EltSize =
11890 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
11891 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
11892 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
11893
Nadav Rotem86694292011-05-17 08:31:57 +000011894 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000011895 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011896
11897 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000011898 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000011899 ScalarAddr, MachinePointerInfo(),
11900 false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000011901
11902 // Replace the exact with the load.
11903 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
11904 }
11905
11906 // The replacement was made in place; don't return anything.
11907 return SDValue();
11908}
11909
Chris Lattner83e6c992006-10-04 06:57:07 +000011910/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000011911static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000011912 const X86Subtarget *Subtarget) {
11913 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000011914 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000011915 // Get the LHS/RHS of the select.
11916 SDValue LHS = N->getOperand(1);
11917 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +000011918
Dan Gohman670e5392009-09-21 18:03:22 +000011919 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000011920 // instructions match the semantics of the common C idiom x<y?x:y but not
11921 // x<=y?x:y, because of how they handle negative zero (which can be
11922 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +000011923 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +000011924 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +000011925 Cond.getOpcode() == ISD::SETCC) {
11926 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011927
Chris Lattner47b4ce82009-03-11 05:48:52 +000011928 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000011929 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000011930 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
11931 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011932 switch (CC) {
11933 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011934 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000011935 // Converting this to a min would handle NaNs incorrectly, and swapping
11936 // the operands would cause it to handle comparisons between positive
11937 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011938 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011939 if (!UnsafeFPMath &&
11940 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11941 break;
11942 std::swap(LHS, RHS);
11943 }
Dan Gohman670e5392009-09-21 18:03:22 +000011944 Opcode = X86ISD::FMIN;
11945 break;
11946 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000011947 // Converting this to a min would handle comparisons between positive
11948 // and negative zero incorrectly.
11949 if (!UnsafeFPMath &&
11950 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
11951 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011952 Opcode = X86ISD::FMIN;
11953 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011954 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000011955 // Converting this to a min would handle both negative zeros and NaNs
11956 // incorrectly, but we can swap the operands to fix both.
11957 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011958 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011959 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000011960 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011961 Opcode = X86ISD::FMIN;
11962 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011963
Dan Gohman670e5392009-09-21 18:03:22 +000011964 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011965 // Converting this to a max would handle comparisons between positive
11966 // and negative zero incorrectly.
11967 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000011968 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000011969 break;
Dan Gohman670e5392009-09-21 18:03:22 +000011970 Opcode = X86ISD::FMAX;
11971 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000011972 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000011973 // Converting this to a max would handle NaNs incorrectly, and swapping
11974 // the operands would cause it to handle comparisons between positive
11975 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000011976 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000011977 if (!UnsafeFPMath &&
11978 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
11979 break;
11980 std::swap(LHS, RHS);
11981 }
Dan Gohman670e5392009-09-21 18:03:22 +000011982 Opcode = X86ISD::FMAX;
11983 break;
11984 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000011985 // Converting this to a max would handle both negative zeros and NaNs
11986 // incorrectly, but we can swap the operands to fix both.
11987 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000011988 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011989 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000011990 case ISD::SETGE:
11991 Opcode = X86ISD::FMAX;
11992 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000011993 }
Dan Gohman670e5392009-09-21 18:03:22 +000011994 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000011995 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
11996 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000011997 switch (CC) {
11998 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000011999 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012000 // Converting this to a min would handle comparisons between positive
12001 // and negative zero incorrectly, and swapping the operands would
12002 // cause it to handle NaNs incorrectly.
12003 if (!UnsafeFPMath &&
12004 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012005 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012006 break;
12007 std::swap(LHS, RHS);
12008 }
Dan Gohman670e5392009-09-21 18:03:22 +000012009 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012010 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012011 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012012 // Converting this to a min would handle NaNs incorrectly.
12013 if (!UnsafeFPMath &&
12014 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12015 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012016 Opcode = X86ISD::FMIN;
12017 break;
12018 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012019 // Converting this to a min would handle both negative zeros and NaNs
12020 // incorrectly, but we can swap the operands to fix both.
12021 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012022 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012023 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012024 case ISD::SETGE:
12025 Opcode = X86ISD::FMIN;
12026 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012027
Dan Gohman670e5392009-09-21 18:03:22 +000012028 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012029 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012030 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012031 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012032 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000012033 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012034 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012035 // Converting this to a max would handle comparisons between positive
12036 // and negative zero incorrectly, and swapping the operands would
12037 // cause it to handle NaNs incorrectly.
12038 if (!UnsafeFPMath &&
12039 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000012040 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012041 break;
12042 std::swap(LHS, RHS);
12043 }
Dan Gohman670e5392009-09-21 18:03:22 +000012044 Opcode = X86ISD::FMAX;
12045 break;
12046 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012047 // Converting this to a max would handle both negative zeros and NaNs
12048 // incorrectly, but we can swap the operands to fix both.
12049 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012050 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012051 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012052 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012053 Opcode = X86ISD::FMAX;
12054 break;
12055 }
Chris Lattner83e6c992006-10-04 06:57:07 +000012056 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012057
Chris Lattner47b4ce82009-03-11 05:48:52 +000012058 if (Opcode)
12059 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000012060 }
Eric Christopherfd179292009-08-27 18:07:15 +000012061
Chris Lattnerd1980a52009-03-12 06:52:53 +000012062 // If this is a select between two integer constants, try to do some
12063 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000012064 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
12065 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000012066 // Don't do this for crazy integer types.
12067 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
12068 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000012069 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012070 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000012071
Chris Lattnercee56e72009-03-13 05:53:31 +000012072 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000012073 // Efficiently invertible.
12074 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
12075 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
12076 isa<ConstantSDNode>(Cond.getOperand(1))))) {
12077 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000012078 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000012079 }
Eric Christopherfd179292009-08-27 18:07:15 +000012080
Chris Lattnerd1980a52009-03-12 06:52:53 +000012081 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012082 if (FalseC->getAPIntValue() == 0 &&
12083 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012084 if (NeedsCondInvert) // Invert the condition if needed.
12085 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12086 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012087
Chris Lattnerd1980a52009-03-12 06:52:53 +000012088 // Zero extend the condition if needed.
12089 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012090
Chris Lattnercee56e72009-03-13 05:53:31 +000012091 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000012092 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012093 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012094 }
Eric Christopherfd179292009-08-27 18:07:15 +000012095
Chris Lattner97a29a52009-03-13 05:22:11 +000012096 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000012097 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000012098 if (NeedsCondInvert) // Invert the condition if needed.
12099 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12100 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012101
Chris Lattner97a29a52009-03-13 05:22:11 +000012102 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012103 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12104 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012105 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000012106 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000012107 }
Eric Christopherfd179292009-08-27 18:07:15 +000012108
Chris Lattnercee56e72009-03-13 05:53:31 +000012109 // Optimize cases that will turn into an LEA instruction. This requires
12110 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012111 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012112 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012113 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012114
Chris Lattnercee56e72009-03-13 05:53:31 +000012115 bool isFastMultiplier = false;
12116 if (Diff < 10) {
12117 switch ((unsigned char)Diff) {
12118 default: break;
12119 case 1: // result = add base, cond
12120 case 2: // result = lea base( , cond*2)
12121 case 3: // result = lea base(cond, cond*2)
12122 case 4: // result = lea base( , cond*4)
12123 case 5: // result = lea base(cond, cond*4)
12124 case 8: // result = lea base( , cond*8)
12125 case 9: // result = lea base(cond, cond*8)
12126 isFastMultiplier = true;
12127 break;
12128 }
12129 }
Eric Christopherfd179292009-08-27 18:07:15 +000012130
Chris Lattnercee56e72009-03-13 05:53:31 +000012131 if (isFastMultiplier) {
12132 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
12133 if (NeedsCondInvert) // Invert the condition if needed.
12134 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
12135 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012136
Chris Lattnercee56e72009-03-13 05:53:31 +000012137 // Zero extend the condition if needed.
12138 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12139 Cond);
12140 // Scale the condition by the difference.
12141 if (Diff != 1)
12142 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12143 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000012144
Chris Lattnercee56e72009-03-13 05:53:31 +000012145 // Add the base if non-zero.
12146 if (FalseC->getAPIntValue() != 0)
12147 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12148 SDValue(FalseC, 0));
12149 return Cond;
12150 }
Eric Christopherfd179292009-08-27 18:07:15 +000012151 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012152 }
12153 }
Eric Christopherfd179292009-08-27 18:07:15 +000012154
Dan Gohman475871a2008-07-27 21:46:04 +000012155 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000012156}
12157
Chris Lattnerd1980a52009-03-12 06:52:53 +000012158/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
12159static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
12160 TargetLowering::DAGCombinerInfo &DCI) {
12161 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000012162
Chris Lattnerd1980a52009-03-12 06:52:53 +000012163 // If the flag operand isn't dead, don't touch this CMOV.
12164 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
12165 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000012166
Evan Chengb5a55d92011-05-24 01:48:22 +000012167 SDValue FalseOp = N->getOperand(0);
12168 SDValue TrueOp = N->getOperand(1);
12169 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
12170 SDValue Cond = N->getOperand(3);
12171 if (CC == X86::COND_E || CC == X86::COND_NE) {
12172 switch (Cond.getOpcode()) {
12173 default: break;
12174 case X86ISD::BSR:
12175 case X86ISD::BSF:
12176 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
12177 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
12178 return (CC == X86::COND_E) ? FalseOp : TrueOp;
12179 }
12180 }
12181
Chris Lattnerd1980a52009-03-12 06:52:53 +000012182 // If this is a select between two integer constants, try to do some
12183 // optimizations. Note that the operands are ordered the opposite of SELECT
12184 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000012185 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
12186 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000012187 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
12188 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000012189 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
12190 CC = X86::GetOppositeBranchCondition(CC);
12191 std::swap(TrueC, FalseC);
12192 }
Eric Christopherfd179292009-08-27 18:07:15 +000012193
Chris Lattnerd1980a52009-03-12 06:52:53 +000012194 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000012195 // This is efficient for any integer data type (including i8/i16) and
12196 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000012197 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012198 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12199 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012200
Chris Lattnerd1980a52009-03-12 06:52:53 +000012201 // Zero extend the condition if needed.
12202 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012203
Chris Lattnerd1980a52009-03-12 06:52:53 +000012204 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
12205 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000012206 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000012207 if (N->getNumValues() == 2) // Dead flag value?
12208 return DCI.CombineTo(N, Cond, SDValue());
12209 return Cond;
12210 }
Eric Christopherfd179292009-08-27 18:07:15 +000012211
Chris Lattnercee56e72009-03-13 05:53:31 +000012212 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
12213 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000012214 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012215 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12216 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000012217
Chris Lattner97a29a52009-03-13 05:22:11 +000012218 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000012219 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
12220 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000012221 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12222 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000012223
Chris Lattner97a29a52009-03-13 05:22:11 +000012224 if (N->getNumValues() == 2) // Dead flag value?
12225 return DCI.CombineTo(N, Cond, SDValue());
12226 return Cond;
12227 }
Eric Christopherfd179292009-08-27 18:07:15 +000012228
Chris Lattnercee56e72009-03-13 05:53:31 +000012229 // Optimize cases that will turn into an LEA instruction. This requires
12230 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000012231 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000012232 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012233 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000012234
Chris Lattnercee56e72009-03-13 05:53:31 +000012235 bool isFastMultiplier = false;
12236 if (Diff < 10) {
12237 switch ((unsigned char)Diff) {
12238 default: break;
12239 case 1: // result = add base, cond
12240 case 2: // result = lea base( , cond*2)
12241 case 3: // result = lea base(cond, cond*2)
12242 case 4: // result = lea base( , cond*4)
12243 case 5: // result = lea base(cond, cond*4)
12244 case 8: // result = lea base( , cond*8)
12245 case 9: // result = lea base(cond, cond*8)
12246 isFastMultiplier = true;
12247 break;
12248 }
12249 }
Eric Christopherfd179292009-08-27 18:07:15 +000012250
Chris Lattnercee56e72009-03-13 05:53:31 +000012251 if (isFastMultiplier) {
12252 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000012253 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12254 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000012255 // Zero extend the condition if needed.
12256 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
12257 Cond);
12258 // Scale the condition by the difference.
12259 if (Diff != 1)
12260 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
12261 DAG.getConstant(Diff, Cond.getValueType()));
12262
12263 // Add the base if non-zero.
12264 if (FalseC->getAPIntValue() != 0)
12265 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
12266 SDValue(FalseC, 0));
12267 if (N->getNumValues() == 2) // Dead flag value?
12268 return DCI.CombineTo(N, Cond, SDValue());
12269 return Cond;
12270 }
Eric Christopherfd179292009-08-27 18:07:15 +000012271 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000012272 }
12273 }
12274 return SDValue();
12275}
12276
12277
Evan Cheng0b0cd912009-03-28 05:57:29 +000012278/// PerformMulCombine - Optimize a single multiply with constant into two
12279/// in order to implement it with two cheaper instructions, e.g.
12280/// LEA + SHL, LEA + LEA.
12281static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
12282 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000012283 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
12284 return SDValue();
12285
Owen Andersone50ed302009-08-10 22:56:29 +000012286 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012287 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000012288 return SDValue();
12289
12290 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
12291 if (!C)
12292 return SDValue();
12293 uint64_t MulAmt = C->getZExtValue();
12294 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
12295 return SDValue();
12296
12297 uint64_t MulAmt1 = 0;
12298 uint64_t MulAmt2 = 0;
12299 if ((MulAmt % 9) == 0) {
12300 MulAmt1 = 9;
12301 MulAmt2 = MulAmt / 9;
12302 } else if ((MulAmt % 5) == 0) {
12303 MulAmt1 = 5;
12304 MulAmt2 = MulAmt / 5;
12305 } else if ((MulAmt % 3) == 0) {
12306 MulAmt1 = 3;
12307 MulAmt2 = MulAmt / 3;
12308 }
12309 if (MulAmt2 &&
12310 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
12311 DebugLoc DL = N->getDebugLoc();
12312
12313 if (isPowerOf2_64(MulAmt2) &&
12314 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
12315 // If second multiplifer is pow2, issue it first. We want the multiply by
12316 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
12317 // is an add.
12318 std::swap(MulAmt1, MulAmt2);
12319
12320 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000012321 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012322 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000012323 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000012324 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012325 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000012326 DAG.getConstant(MulAmt1, VT));
12327
Eric Christopherfd179292009-08-27 18:07:15 +000012328 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000012329 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000012330 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000012331 else
Evan Cheng73f24c92009-03-30 21:36:47 +000012332 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000012333 DAG.getConstant(MulAmt2, VT));
12334
12335 // Do not add new nodes to DAG combiner worklist.
12336 DCI.CombineTo(N, NewMul, false);
12337 }
12338 return SDValue();
12339}
12340
Evan Chengad9c0a32009-12-15 00:53:42 +000012341static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
12342 SDValue N0 = N->getOperand(0);
12343 SDValue N1 = N->getOperand(1);
12344 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
12345 EVT VT = N0.getValueType();
12346
12347 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
12348 // since the result of setcc_c is all zero's or all ones.
12349 if (N1C && N0.getOpcode() == ISD::AND &&
12350 N0.getOperand(1).getOpcode() == ISD::Constant) {
12351 SDValue N00 = N0.getOperand(0);
12352 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
12353 ((N00.getOpcode() == ISD::ANY_EXTEND ||
12354 N00.getOpcode() == ISD::ZERO_EXTEND) &&
12355 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
12356 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
12357 APInt ShAmt = N1C->getAPIntValue();
12358 Mask = Mask.shl(ShAmt);
12359 if (Mask != 0)
12360 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
12361 N00, DAG.getConstant(Mask, VT));
12362 }
12363 }
12364
12365 return SDValue();
12366}
Evan Cheng0b0cd912009-03-28 05:57:29 +000012367
Nate Begeman740ab032009-01-26 00:52:55 +000012368/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
12369/// when possible.
12370static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
12371 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000012372 EVT VT = N->getValueType(0);
12373 if (!VT.isVector() && VT.isInteger() &&
12374 N->getOpcode() == ISD::SHL)
12375 return PerformSHLCombine(N, DAG);
12376
Nate Begeman740ab032009-01-26 00:52:55 +000012377 // On X86 with SSE2 support, we can transform this to a vector shift if
12378 // all elements are shifted by the same amount. We can't do this in legalize
12379 // because the a constant vector is typically transformed to a constant pool
12380 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000012381 if (!(Subtarget->hasSSE2() || Subtarget->hasAVX()))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012382 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012383
Owen Anderson825b72b2009-08-11 20:47:22 +000012384 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012385 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000012386
Mon P Wang3becd092009-01-28 08:12:05 +000012387 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000012388 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000012389 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000012390 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000012391 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
12392 unsigned NumElts = VT.getVectorNumElements();
12393 unsigned i = 0;
12394 for (; i != NumElts; ++i) {
12395 SDValue Arg = ShAmtOp.getOperand(i);
12396 if (Arg.getOpcode() == ISD::UNDEF) continue;
12397 BaseShAmt = Arg;
12398 break;
12399 }
12400 for (; i != NumElts; ++i) {
12401 SDValue Arg = ShAmtOp.getOperand(i);
12402 if (Arg.getOpcode() == ISD::UNDEF) continue;
12403 if (Arg != BaseShAmt) {
12404 return SDValue();
12405 }
12406 }
12407 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000012408 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000012409 SDValue InVec = ShAmtOp.getOperand(0);
12410 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12411 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12412 unsigned i = 0;
12413 for (; i != NumElts; ++i) {
12414 SDValue Arg = InVec.getOperand(i);
12415 if (Arg.getOpcode() == ISD::UNDEF) continue;
12416 BaseShAmt = Arg;
12417 break;
12418 }
12419 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000012421 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000012422 if (C->getZExtValue() == SplatIdx)
12423 BaseShAmt = InVec.getOperand(1);
12424 }
12425 }
12426 if (BaseShAmt.getNode() == 0)
12427 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
12428 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000012429 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012430 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000012431
Mon P Wangefa42202009-09-03 19:56:25 +000012432 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000012433 if (EltVT.bitsGT(MVT::i32))
12434 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
12435 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000012436 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000012437
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012438 // The shift amount is identical so we can do a vector shift.
12439 SDValue ValOp = N->getOperand(0);
12440 switch (N->getOpcode()) {
12441 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012442 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012443 break;
12444 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012445 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012446 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012447 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012448 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012449 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012450 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012451 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012452 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012453 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012454 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012455 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012456 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012457 break;
12458 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000012459 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012460 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012461 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012462 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012463 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012464 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012465 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012466 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012467 break;
12468 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000012469 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012470 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012471 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012472 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012473 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012474 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012475 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012476 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000012477 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000012478 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000012479 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000012480 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000012481 break;
Nate Begeman740ab032009-01-26 00:52:55 +000012482 }
12483 return SDValue();
12484}
12485
Nate Begemanb65c1752010-12-17 22:55:37 +000012486
Stuart Hastings865f0932011-06-03 23:53:54 +000012487// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
12488// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
12489// and friends. Likewise for OR -> CMPNEQSS.
12490static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
12491 TargetLowering::DAGCombinerInfo &DCI,
12492 const X86Subtarget *Subtarget) {
12493 unsigned opcode;
12494
12495 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
12496 // we're requiring SSE2 for both.
12497 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
12498 SDValue N0 = N->getOperand(0);
12499 SDValue N1 = N->getOperand(1);
12500 SDValue CMP0 = N0->getOperand(1);
12501 SDValue CMP1 = N1->getOperand(1);
12502 DebugLoc DL = N->getDebugLoc();
12503
12504 // The SETCCs should both refer to the same CMP.
12505 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
12506 return SDValue();
12507
12508 SDValue CMP00 = CMP0->getOperand(0);
12509 SDValue CMP01 = CMP0->getOperand(1);
12510 EVT VT = CMP00.getValueType();
12511
12512 if (VT == MVT::f32 || VT == MVT::f64) {
12513 bool ExpectingFlags = false;
12514 // Check for any users that want flags:
12515 for (SDNode::use_iterator UI = N->use_begin(),
12516 UE = N->use_end();
12517 !ExpectingFlags && UI != UE; ++UI)
12518 switch (UI->getOpcode()) {
12519 default:
12520 case ISD::BR_CC:
12521 case ISD::BRCOND:
12522 case ISD::SELECT:
12523 ExpectingFlags = true;
12524 break;
12525 case ISD::CopyToReg:
12526 case ISD::SIGN_EXTEND:
12527 case ISD::ZERO_EXTEND:
12528 case ISD::ANY_EXTEND:
12529 break;
12530 }
12531
12532 if (!ExpectingFlags) {
12533 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
12534 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
12535
12536 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
12537 X86::CondCode tmp = cc0;
12538 cc0 = cc1;
12539 cc1 = tmp;
12540 }
12541
12542 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
12543 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
12544 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
12545 X86ISD::NodeType NTOperator = is64BitFP ?
12546 X86ISD::FSETCCsd : X86ISD::FSETCCss;
12547 // FIXME: need symbolic constants for these magic numbers.
12548 // See X86ATTInstPrinter.cpp:printSSECC().
12549 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
12550 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
12551 DAG.getConstant(x86cc, MVT::i8));
12552 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
12553 OnesOrZeroesF);
12554 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
12555 DAG.getConstant(1, MVT::i32));
12556 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
12557 return OneBitOfTruth;
12558 }
12559 }
12560 }
12561 }
12562 return SDValue();
12563}
12564
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012565/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
12566/// so it can be folded inside ANDNP.
12567static bool CanFoldXORWithAllOnes(const SDNode *N) {
12568 EVT VT = N->getValueType(0);
12569
12570 // Match direct AllOnes for 128 and 256-bit vectors
12571 if (ISD::isBuildVectorAllOnes(N))
12572 return true;
12573
12574 // Look through a bit convert.
12575 if (N->getOpcode() == ISD::BITCAST)
12576 N = N->getOperand(0).getNode();
12577
12578 // Sometimes the operand may come from a insert_subvector building a 256-bit
12579 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012580 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000012581 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
12582 SDValue V1 = N->getOperand(0);
12583 SDValue V2 = N->getOperand(1);
12584
12585 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
12586 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
12587 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
12588 ISD::isBuildVectorAllOnes(V2.getNode()))
12589 return true;
12590 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012591
12592 return false;
12593}
12594
Nate Begemanb65c1752010-12-17 22:55:37 +000012595static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
12596 TargetLowering::DAGCombinerInfo &DCI,
12597 const X86Subtarget *Subtarget) {
12598 if (DCI.isBeforeLegalizeOps())
12599 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012600
Stuart Hastings865f0932011-06-03 23:53:54 +000012601 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12602 if (R.getNode())
12603 return R;
12604
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012605 // Want to form ANDNP nodes:
12606 // 1) In the hopes of then easily combining them with OR and AND nodes
12607 // to form PBLEND/PSIGN.
12608 // 2) To match ANDN packed intrinsics
Nate Begemanb65c1752010-12-17 22:55:37 +000012609 EVT VT = N->getValueType(0);
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000012610 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000012611 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012612
Nate Begemanb65c1752010-12-17 22:55:37 +000012613 SDValue N0 = N->getOperand(0);
12614 SDValue N1 = N->getOperand(1);
12615 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012616
Nate Begemanb65c1752010-12-17 22:55:37 +000012617 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012618 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012619 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
12620 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012621 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000012622
12623 // Check RHS for vnot
12624 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000012625 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
12626 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012627 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012628
Nate Begemanb65c1752010-12-17 22:55:37 +000012629 return SDValue();
12630}
12631
Evan Cheng760d1942010-01-04 21:22:48 +000012632static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000012633 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000012634 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000012635 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000012636 return SDValue();
12637
Stuart Hastings865f0932011-06-03 23:53:54 +000012638 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
12639 if (R.getNode())
12640 return R;
12641
Evan Cheng760d1942010-01-04 21:22:48 +000012642 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000012643 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64 && VT != MVT::v2i64)
Evan Cheng760d1942010-01-04 21:22:48 +000012644 return SDValue();
12645
Evan Cheng760d1942010-01-04 21:22:48 +000012646 SDValue N0 = N->getOperand(0);
12647 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012648
Nate Begemanb65c1752010-12-17 22:55:37 +000012649 // look for psign/blend
12650 if (Subtarget->hasSSSE3()) {
12651 if (VT == MVT::v2i64) {
12652 // Canonicalize pandn to RHS
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012653 if (N0.getOpcode() == X86ISD::ANDNP)
Nate Begemanb65c1752010-12-17 22:55:37 +000012654 std::swap(N0, N1);
12655 // or (and (m, x), (pandn m, y))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012656 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
Nate Begemanb65c1752010-12-17 22:55:37 +000012657 SDValue Mask = N1.getOperand(0);
12658 SDValue X = N1.getOperand(1);
12659 SDValue Y;
12660 if (N0.getOperand(0) == Mask)
12661 Y = N0.getOperand(1);
12662 if (N0.getOperand(1) == Mask)
12663 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012664
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000012665 // Check to see if the mask appeared in both the AND and ANDNP and
Nate Begemanb65c1752010-12-17 22:55:37 +000012666 if (!Y.getNode())
12667 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012668
Nate Begemanb65c1752010-12-17 22:55:37 +000012669 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
12670 if (Mask.getOpcode() != ISD::BITCAST ||
12671 X.getOpcode() != ISD::BITCAST ||
12672 Y.getOpcode() != ISD::BITCAST)
12673 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012674
Nate Begemanb65c1752010-12-17 22:55:37 +000012675 // Look through mask bitcast.
12676 Mask = Mask.getOperand(0);
12677 EVT MaskVT = Mask.getValueType();
12678
12679 // Validate that the Mask operand is a vector sra node. The sra node
12680 // will be an intrinsic.
12681 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
12682 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012683
Nate Begemanb65c1752010-12-17 22:55:37 +000012684 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
12685 // there is no psrai.b
12686 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
12687 case Intrinsic::x86_sse2_psrai_w:
12688 case Intrinsic::x86_sse2_psrai_d:
12689 break;
12690 default: return SDValue();
12691 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012692
Nate Begemanb65c1752010-12-17 22:55:37 +000012693 // Check that the SRA is all signbits.
12694 SDValue SraC = Mask.getOperand(2);
12695 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
12696 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
12697 if ((SraAmt + 1) != EltBits)
12698 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012699
Nate Begemanb65c1752010-12-17 22:55:37 +000012700 DebugLoc DL = N->getDebugLoc();
12701
12702 // Now we know we at least have a plendvb with the mask val. See if
12703 // we can form a psignb/w/d.
12704 // psign = x.type == y.type == mask.type && y = sub(0, x);
12705 X = X.getOperand(0);
12706 Y = Y.getOperand(0);
12707 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
12708 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
12709 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType()){
12710 unsigned Opc = 0;
12711 switch (EltBits) {
12712 case 8: Opc = X86ISD::PSIGNB; break;
12713 case 16: Opc = X86ISD::PSIGNW; break;
12714 case 32: Opc = X86ISD::PSIGND; break;
12715 default: break;
12716 }
12717 if (Opc) {
12718 SDValue Sign = DAG.getNode(Opc, DL, MaskVT, X, Mask.getOperand(1));
12719 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Sign);
12720 }
12721 }
12722 // PBLENDVB only available on SSE 4.1
12723 if (!Subtarget->hasSSE41())
12724 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012725
Nate Begemanb65c1752010-12-17 22:55:37 +000012726 X = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, X);
12727 Y = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Y);
12728 Mask = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, Mask);
Nate Begeman672fb622010-12-20 22:04:24 +000012729 Mask = DAG.getNode(X86ISD::PBLENDVB, DL, MVT::v16i8, X, Y, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000012730 return DAG.getNode(ISD::BITCAST, DL, MVT::v2i64, Mask);
12731 }
12732 }
12733 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012734
Nate Begemanb65c1752010-12-17 22:55:37 +000012735 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000012736 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
12737 std::swap(N0, N1);
12738 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
12739 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000012740 if (!N0.hasOneUse() || !N1.hasOneUse())
12741 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000012742
12743 SDValue ShAmt0 = N0.getOperand(1);
12744 if (ShAmt0.getValueType() != MVT::i8)
12745 return SDValue();
12746 SDValue ShAmt1 = N1.getOperand(1);
12747 if (ShAmt1.getValueType() != MVT::i8)
12748 return SDValue();
12749 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
12750 ShAmt0 = ShAmt0.getOperand(0);
12751 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
12752 ShAmt1 = ShAmt1.getOperand(0);
12753
12754 DebugLoc DL = N->getDebugLoc();
12755 unsigned Opc = X86ISD::SHLD;
12756 SDValue Op0 = N0.getOperand(0);
12757 SDValue Op1 = N1.getOperand(0);
12758 if (ShAmt0.getOpcode() == ISD::SUB) {
12759 Opc = X86ISD::SHRD;
12760 std::swap(Op0, Op1);
12761 std::swap(ShAmt0, ShAmt1);
12762 }
12763
Evan Cheng8b1190a2010-04-28 01:18:01 +000012764 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000012765 if (ShAmt1.getOpcode() == ISD::SUB) {
12766 SDValue Sum = ShAmt1.getOperand(0);
12767 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000012768 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
12769 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
12770 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
12771 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000012772 return DAG.getNode(Opc, DL, VT,
12773 Op0, Op1,
12774 DAG.getNode(ISD::TRUNCATE, DL,
12775 MVT::i8, ShAmt0));
12776 }
12777 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
12778 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
12779 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000012780 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000012781 return DAG.getNode(Opc, DL, VT,
12782 N0.getOperand(0), N1.getOperand(0),
12783 DAG.getNode(ISD::TRUNCATE, DL,
12784 MVT::i8, ShAmt0));
12785 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012786
Evan Cheng760d1942010-01-04 21:22:48 +000012787 return SDValue();
12788}
12789
Chris Lattner149a4e52008-02-22 02:09:43 +000012790/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012791static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000012792 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000012793 StoreSDNode *St = cast<StoreSDNode>(N);
12794 EVT VT = St->getValue().getValueType();
12795 EVT StVT = St->getMemoryVT();
12796 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000012797 SDValue StoredVal = St->getOperand(1);
12798 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12799
12800 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000012801 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
12802 // 128-bit ones. If in the future the cost becomes only one memory access the
12803 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000012804 if (VT.getSizeInBits() == 256 &&
12805 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
12806 StoredVal.getNumOperands() == 2) {
12807
12808 SDValue Value0 = StoredVal.getOperand(0);
12809 SDValue Value1 = StoredVal.getOperand(1);
12810
12811 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
12812 SDValue Ptr0 = St->getBasePtr();
12813 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
12814
12815 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
12816 St->getPointerInfo(), St->isVolatile(),
12817 St->isNonTemporal(), St->getAlignment());
12818 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
12819 St->getPointerInfo(), St->isVolatile(),
12820 St->isNonTemporal(), St->getAlignment());
12821 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
12822 }
Nadav Rotem614061b2011-08-10 19:30:14 +000012823
12824 // Optimize trunc store (of multiple scalars) to shuffle and store.
12825 // First, pack all of the elements in one place. Next, store to memory
12826 // in fewer chunks.
12827 if (St->isTruncatingStore() && VT.isVector()) {
12828 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12829 unsigned NumElems = VT.getVectorNumElements();
12830 assert(StVT != VT && "Cannot truncate to the same type");
12831 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
12832 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
12833
12834 // From, To sizes and ElemCount must be pow of two
12835 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
12836 // We are going to use the original vector elt for storing.
12837 // accumulated smaller vector elements must be a multiple of bigger size.
12838 if (0 != (NumElems * ToSz) % FromSz) return SDValue();
12839 unsigned SizeRatio = FromSz / ToSz;
12840
12841 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
12842
12843 // Create a type on which we perform the shuffle
12844 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
12845 StVT.getScalarType(), NumElems*SizeRatio);
12846
12847 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
12848
12849 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
12850 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
12851 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
12852
12853 // Can't shuffle using an illegal type
12854 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
12855
12856 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
12857 DAG.getUNDEF(WideVec.getValueType()),
12858 ShuffleVec.data());
12859 // At this point all of the data is stored at the bottom of the
12860 // register. We now need to save it to mem.
12861
12862 // Find the largest store unit
12863 MVT StoreType = MVT::i8;
12864 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
12865 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
12866 MVT Tp = (MVT::SimpleValueType)tp;
12867 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
12868 StoreType = Tp;
12869 }
12870
12871 // Bitcast the original vector into a vector of store-size units
12872 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
12873 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
12874 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
12875 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
12876 SmallVector<SDValue, 8> Chains;
12877 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
12878 TLI.getPointerTy());
12879 SDValue Ptr = St->getBasePtr();
12880
12881 // Perform one or more big stores into memory.
12882 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
12883 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
12884 StoreType, ShuffWide,
12885 DAG.getIntPtrConstant(i));
12886 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
12887 St->getPointerInfo(), St->isVolatile(),
12888 St->isNonTemporal(), St->getAlignment());
12889 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
12890 Chains.push_back(Ch);
12891 }
12892
12893 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
12894 Chains.size());
12895 }
12896
12897
Chris Lattner149a4e52008-02-22 02:09:43 +000012898 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
12899 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000012900 // A preferable solution to the general problem is to figure out the right
12901 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000012902
12903 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000012904 if (VT.getSizeInBits() != 64)
12905 return SDValue();
12906
Devang Patel578efa92009-06-05 21:57:13 +000012907 const Function *F = DAG.getMachineFunction().getFunction();
12908 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000012909 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000012910 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000012911 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000012912 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000012913 isa<LoadSDNode>(St->getValue()) &&
12914 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
12915 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012916 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012917 LoadSDNode *Ld = 0;
12918 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000012919 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000012920 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012921 // Must be a store of a load. We currently handle two cases: the load
12922 // is a direct child, and it's under an intervening TokenFactor. It is
12923 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000012924 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000012925 Ld = cast<LoadSDNode>(St->getChain());
12926 else if (St->getValue().hasOneUse() &&
12927 ChainVal->getOpcode() == ISD::TokenFactor) {
12928 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000012929 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000012930 TokenFactorIndex = i;
12931 Ld = cast<LoadSDNode>(St->getValue());
12932 } else
12933 Ops.push_back(ChainVal->getOperand(i));
12934 }
12935 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000012936
Evan Cheng536e6672009-03-12 05:59:15 +000012937 if (!Ld || !ISD::isNormalLoad(Ld))
12938 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012939
Evan Cheng536e6672009-03-12 05:59:15 +000012940 // If this is not the MMX case, i.e. we are just turning i64 load/store
12941 // into f64 load/store, avoid the transformation if there are multiple
12942 // uses of the loaded value.
12943 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
12944 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000012945
Evan Cheng536e6672009-03-12 05:59:15 +000012946 DebugLoc LdDL = Ld->getDebugLoc();
12947 DebugLoc StDL = N->getDebugLoc();
12948 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
12949 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
12950 // pair instead.
12951 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000012952 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000012953 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
12954 Ld->getPointerInfo(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000012955 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012956 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000012957 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000012958 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000012959 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000012960 Ops.size());
12961 }
Evan Cheng536e6672009-03-12 05:59:15 +000012962 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012963 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012964 St->isVolatile(), St->isNonTemporal(),
12965 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000012966 }
Evan Cheng536e6672009-03-12 05:59:15 +000012967
12968 // Otherwise, lower to two pairs of 32-bit loads / stores.
12969 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012970 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
12971 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012972
Owen Anderson825b72b2009-08-11 20:47:22 +000012973 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012974 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012975 Ld->isVolatile(), Ld->isNonTemporal(),
12976 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000012977 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000012978 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000012979 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000012980 MinAlign(Ld->getAlignment(), 4));
12981
12982 SDValue NewChain = LoLd.getValue(1);
12983 if (TokenFactorIndex != -1) {
12984 Ops.push_back(LoLd);
12985 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000012986 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000012987 Ops.size());
12988 }
12989
12990 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000012991 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
12992 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000012993
12994 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012995 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000012996 St->isVolatile(), St->isNonTemporal(),
12997 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000012998 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012999 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000013000 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000013001 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000013002 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000013003 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000013004 }
Dan Gohman475871a2008-07-27 21:46:04 +000013005 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000013006}
13007
Chris Lattner6cf73262008-01-25 06:14:17 +000013008/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
13009/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013010static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000013011 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
13012 // F[X]OR(0.0, x) -> x
13013 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000013014 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13015 if (C->getValueAPF().isPosZero())
13016 return N->getOperand(1);
13017 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13018 if (C->getValueAPF().isPosZero())
13019 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000013020 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013021}
13022
13023/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013024static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000013025 // FAND(0.0, x) -> 0.0
13026 // FAND(x, 0.0) -> 0.0
13027 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
13028 if (C->getValueAPF().isPosZero())
13029 return N->getOperand(0);
13030 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
13031 if (C->getValueAPF().isPosZero())
13032 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000013033 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000013034}
13035
Dan Gohmane5af2d32009-01-29 01:59:02 +000013036static SDValue PerformBTCombine(SDNode *N,
13037 SelectionDAG &DAG,
13038 TargetLowering::DAGCombinerInfo &DCI) {
13039 // BT ignores high bits in the bit index operand.
13040 SDValue Op1 = N->getOperand(1);
13041 if (Op1.hasOneUse()) {
13042 unsigned BitWidth = Op1.getValueSizeInBits();
13043 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
13044 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013045 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
13046 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000013047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000013048 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
13049 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
13050 DCI.CommitTargetLoweringOpt(TLO);
13051 }
13052 return SDValue();
13053}
Chris Lattner83e6c992006-10-04 06:57:07 +000013054
Eli Friedman7a5e5552009-06-07 06:52:44 +000013055static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
13056 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013057 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000013058 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000013059 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000013060 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000013061 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000013062 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013063 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013064 }
13065 return SDValue();
13066}
13067
Evan Cheng2e489c42009-12-16 00:53:11 +000013068static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
13069 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
13070 // (and (i32 x86isd::setcc_carry), 1)
13071 // This eliminates the zext. This transformation is necessary because
13072 // ISD::SETCC is always legalized to i8.
13073 DebugLoc dl = N->getDebugLoc();
13074 SDValue N0 = N->getOperand(0);
13075 EVT VT = N->getValueType(0);
13076 if (N0.getOpcode() == ISD::AND &&
13077 N0.hasOneUse() &&
13078 N0.getOperand(0).hasOneUse()) {
13079 SDValue N00 = N0.getOperand(0);
13080 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
13081 return SDValue();
13082 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
13083 if (!C || C->getZExtValue() != 1)
13084 return SDValue();
13085 return DAG.getNode(ISD::AND, dl, VT,
13086 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
13087 N00.getOperand(0), N00.getOperand(1)),
13088 DAG.getConstant(1, VT));
13089 }
13090
13091 return SDValue();
13092}
13093
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013094// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
13095static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
13096 unsigned X86CC = N->getConstantOperandVal(0);
13097 SDValue EFLAG = N->getOperand(1);
13098 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013099
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013100 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
13101 // a zext and produces an all-ones bit which is more useful than 0/1 in some
13102 // cases.
13103 if (X86CC == X86::COND_B)
13104 return DAG.getNode(ISD::AND, DL, MVT::i8,
13105 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
13106 DAG.getConstant(X86CC, MVT::i8), EFLAG),
13107 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013108
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013109 return SDValue();
13110}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013111
Benjamin Kramer1396c402011-06-18 11:09:41 +000013112static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
13113 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013114 SDValue Op0 = N->getOperand(0);
13115 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
13116 // a 32-bit target where SSE doesn't support i64->FP operations.
13117 if (Op0.getOpcode() == ISD::LOAD) {
13118 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
13119 EVT VT = Ld->getValueType(0);
13120 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
13121 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
13122 !XTLI->getSubtarget()->is64Bit() &&
13123 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000013124 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
13125 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013126 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
13127 return FILDChain;
13128 }
13129 }
13130 return SDValue();
13131}
13132
Chris Lattner23a01992010-12-20 01:37:09 +000013133// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
13134static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
13135 X86TargetLowering::DAGCombinerInfo &DCI) {
13136 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
13137 // the result is either zero or one (depending on the input carry bit).
13138 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
13139 if (X86::isZeroNode(N->getOperand(0)) &&
13140 X86::isZeroNode(N->getOperand(1)) &&
13141 // We don't have a good way to replace an EFLAGS use, so only do this when
13142 // dead right now.
13143 SDValue(N, 1).use_empty()) {
13144 DebugLoc DL = N->getDebugLoc();
13145 EVT VT = N->getValueType(0);
13146 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
13147 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
13148 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
13149 DAG.getConstant(X86::COND_B,MVT::i8),
13150 N->getOperand(2)),
13151 DAG.getConstant(1, VT));
13152 return DCI.CombineTo(N, Res1, CarryOut);
13153 }
13154
13155 return SDValue();
13156}
13157
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013158// fold (add Y, (sete X, 0)) -> adc 0, Y
13159// (add Y, (setne X, 0)) -> sbb -1, Y
13160// (sub (sete X, 0), Y) -> sbb 0, Y
13161// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013162static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013163 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013164
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013165 // Look through ZExts.
13166 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
13167 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
13168 return SDValue();
13169
13170 SDValue SetCC = Ext.getOperand(0);
13171 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
13172 return SDValue();
13173
13174 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
13175 if (CC != X86::COND_E && CC != X86::COND_NE)
13176 return SDValue();
13177
13178 SDValue Cmp = SetCC.getOperand(1);
13179 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000013180 !X86::isZeroNode(Cmp.getOperand(1)) ||
13181 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000013182 return SDValue();
13183
13184 SDValue CmpOp0 = Cmp.getOperand(0);
13185 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
13186 DAG.getConstant(1, CmpOp0.getValueType()));
13187
13188 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
13189 if (CC == X86::COND_NE)
13190 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
13191 DL, OtherVal.getValueType(), OtherVal,
13192 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
13193 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
13194 DL, OtherVal.getValueType(), OtherVal,
13195 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
13196}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013197
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013198static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG) {
13199 SDValue Op0 = N->getOperand(0);
13200 SDValue Op1 = N->getOperand(1);
13201
13202 // X86 can't encode an immediate LHS of a sub. See if we can push the
13203 // negation into a preceding instruction.
13204 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
13205 uint64_t Op0C = C->getSExtValue();
13206
13207 // If the RHS of the sub is a XOR with one use and a constant, invert the
13208 // immediate. Then add one to the LHS of the sub so we can turn
13209 // X-Y -> X+~Y+1, saving one register.
13210 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
13211 isa<ConstantSDNode>(Op1.getOperand(1))) {
13212 uint64_t XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getSExtValue();
13213 EVT VT = Op0.getValueType();
13214 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
13215 Op1.getOperand(0),
13216 DAG.getConstant(~XorC, VT));
13217 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
13218 DAG.getConstant(Op0C+1, VT));
13219 }
13220 }
13221
13222 return OptimizeConditionalInDecrement(N, DAG);
13223}
13224
Dan Gohman475871a2008-07-27 21:46:04 +000013225SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000013226 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013227 SelectionDAG &DAG = DCI.DAG;
13228 switch (N->getOpcode()) {
13229 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013230 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013231 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000013232 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013233 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000013234 case ISD::ADD: return OptimizeConditionalInDecrement(N, DAG);
13235 case ISD::SUB: return PerformSubCombine(N, DAG);
Chris Lattner23a01992010-12-20 01:37:09 +000013236 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000013237 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000013238 case ISD::SHL:
13239 case ISD::SRA:
13240 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000013241 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000013242 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000013243 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000013244 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Chris Lattner6cf73262008-01-25 06:14:17 +000013245 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000013246 case X86ISD::FOR: return PerformFORCombine(N, DAG);
13247 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000013248 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000013249 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000013250 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000013251 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013252 case X86ISD::SHUFPS: // Handle all target specific shuffles
13253 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000013254 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013255 case X86ISD::PUNPCKHBW:
13256 case X86ISD::PUNPCKHWD:
13257 case X86ISD::PUNPCKHDQ:
13258 case X86ISD::PUNPCKHQDQ:
13259 case X86ISD::UNPCKHPS:
13260 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000013261 case X86ISD::VUNPCKHPSY:
13262 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013263 case X86ISD::PUNPCKLBW:
13264 case X86ISD::PUNPCKLWD:
13265 case X86ISD::PUNPCKLDQ:
13266 case X86ISD::PUNPCKLQDQ:
13267 case X86ISD::UNPCKLPS:
13268 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000013269 case X86ISD::VUNPCKLPSY:
13270 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013271 case X86ISD::MOVHLPS:
13272 case X86ISD::MOVLHPS:
13273 case X86ISD::PSHUFD:
13274 case X86ISD::PSHUFHW:
13275 case X86ISD::PSHUFLW:
13276 case X86ISD::MOVSS:
13277 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000013278 case X86ISD::VPERMILPS:
13279 case X86ISD::VPERMILPSY:
13280 case X86ISD::VPERMILPD:
13281 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000013282 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013283 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013284 }
13285
Dan Gohman475871a2008-07-27 21:46:04 +000013286 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013287}
13288
Evan Chenge5b51ac2010-04-17 06:13:15 +000013289/// isTypeDesirableForOp - Return true if the target has native support for
13290/// the specified value type and it is 'desirable' to use the type for the
13291/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
13292/// instruction encodings are longer and some i16 instructions are slow.
13293bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
13294 if (!isTypeLegal(VT))
13295 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013296 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000013297 return true;
13298
13299 switch (Opc) {
13300 default:
13301 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000013302 case ISD::LOAD:
13303 case ISD::SIGN_EXTEND:
13304 case ISD::ZERO_EXTEND:
13305 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013306 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000013307 case ISD::SRL:
13308 case ISD::SUB:
13309 case ISD::ADD:
13310 case ISD::MUL:
13311 case ISD::AND:
13312 case ISD::OR:
13313 case ISD::XOR:
13314 return false;
13315 }
13316}
13317
13318/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000013319/// beneficial for dag combiner to promote the specified node. If true, it
13320/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000013321bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013322 EVT VT = Op.getValueType();
13323 if (VT != MVT::i16)
13324 return false;
13325
Evan Cheng4c26e932010-04-19 19:29:22 +000013326 bool Promote = false;
13327 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013328 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000013329 default: break;
13330 case ISD::LOAD: {
13331 LoadSDNode *LD = cast<LoadSDNode>(Op);
13332 // If the non-extending load has a single use and it's not live out, then it
13333 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013334 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
13335 Op.hasOneUse()*/) {
13336 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
13337 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
13338 // The only case where we'd want to promote LOAD (rather then it being
13339 // promoted as an operand is when it's only use is liveout.
13340 if (UI->getOpcode() != ISD::CopyToReg)
13341 return false;
13342 }
13343 }
Evan Cheng4c26e932010-04-19 19:29:22 +000013344 Promote = true;
13345 break;
13346 }
13347 case ISD::SIGN_EXTEND:
13348 case ISD::ZERO_EXTEND:
13349 case ISD::ANY_EXTEND:
13350 Promote = true;
13351 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013352 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000013353 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000013354 SDValue N0 = Op.getOperand(0);
13355 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000013356 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000013357 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013358 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000013359 break;
13360 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000013361 case ISD::ADD:
13362 case ISD::MUL:
13363 case ISD::AND:
13364 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000013365 case ISD::XOR:
13366 Commute = true;
13367 // fallthrough
13368 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000013369 SDValue N0 = Op.getOperand(0);
13370 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000013371 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013372 return false;
13373 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000013374 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013375 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000013376 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000013377 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000013378 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013379 }
13380 }
13381
13382 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000013383 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000013384}
13385
Evan Cheng60c07e12006-07-05 22:17:51 +000013386//===----------------------------------------------------------------------===//
13387// X86 Inline Assembly Support
13388//===----------------------------------------------------------------------===//
13389
Chris Lattnerb8105652009-07-20 17:51:36 +000013390bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
13391 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000013392
13393 std::string AsmStr = IA->getAsmString();
13394
13395 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000013396 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000013397 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000013398
13399 switch (AsmPieces.size()) {
13400 default: return false;
13401 case 1:
13402 AsmStr = AsmPieces[0];
13403 AsmPieces.clear();
13404 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
13405
Chris Lattner7a2bdde2011-04-15 05:18:47 +000013406 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000013407 // we will turn this bswap into something that will be lowered to logical ops
13408 // instead of emitting the bswap asm. For now, we don't support 486 or lower
13409 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000013410 // bswap $0
13411 if (AsmPieces.size() == 2 &&
13412 (AsmPieces[0] == "bswap" ||
13413 AsmPieces[0] == "bswapq" ||
13414 AsmPieces[0] == "bswapl") &&
13415 (AsmPieces[1] == "$0" ||
13416 AsmPieces[1] == "${0:q}")) {
13417 // No need to check constraints, nothing other than the equivalent of
13418 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013419 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013420 if (!Ty || Ty->getBitWidth() % 16 != 0)
13421 return false;
13422 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000013423 }
13424 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013425 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013426 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013427 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000013428 AsmPieces[1] == "$$8," &&
13429 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000013430 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13431 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013432 const std::string &ConstraintsStr = IA->getConstraintString();
13433 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000013434 std::sort(AsmPieces.begin(), AsmPieces.end());
13435 if (AsmPieces.size() == 4 &&
13436 AsmPieces[0] == "~{cc}" &&
13437 AsmPieces[1] == "~{dirflag}" &&
13438 AsmPieces[2] == "~{flags}" &&
13439 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013440 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013441 if (!Ty || Ty->getBitWidth() % 16 != 0)
13442 return false;
13443 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000013444 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013445 }
13446 break;
13447 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000013448 if (CI->getType()->isIntegerTy(32) &&
13449 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
13450 SmallVector<StringRef, 4> Words;
13451 SplitString(AsmPieces[0], Words, " \t,");
13452 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13453 Words[2] == "${0:w}") {
13454 Words.clear();
13455 SplitString(AsmPieces[1], Words, " \t,");
13456 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
13457 Words[2] == "$0") {
13458 Words.clear();
13459 SplitString(AsmPieces[2], Words, " \t,");
13460 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
13461 Words[2] == "${0:w}") {
13462 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013463 const std::string &ConstraintsStr = IA->getConstraintString();
13464 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000013465 std::sort(AsmPieces.begin(), AsmPieces.end());
13466 if (AsmPieces.size() == 4 &&
13467 AsmPieces[0] == "~{cc}" &&
13468 AsmPieces[1] == "~{dirflag}" &&
13469 AsmPieces[2] == "~{flags}" &&
13470 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013471 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013472 if (!Ty || Ty->getBitWidth() % 16 != 0)
13473 return false;
13474 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000013475 }
13476 }
13477 }
13478 }
13479 }
Evan Cheng55d42002011-01-08 01:24:27 +000013480
13481 if (CI->getType()->isIntegerTy(64)) {
13482 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
13483 if (Constraints.size() >= 2 &&
13484 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
13485 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
13486 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
13487 SmallVector<StringRef, 4> Words;
13488 SplitString(AsmPieces[0], Words, " \t");
13489 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000013490 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000013491 SplitString(AsmPieces[1], Words, " \t");
13492 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
13493 Words.clear();
13494 SplitString(AsmPieces[2], Words, " \t,");
13495 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
13496 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013497 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000013498 if (!Ty || Ty->getBitWidth() % 16 != 0)
13499 return false;
13500 return IntrinsicLowering::LowerToByteSwap(CI);
13501 }
Chris Lattnerb8105652009-07-20 17:51:36 +000013502 }
13503 }
13504 }
13505 }
13506 break;
13507 }
13508 return false;
13509}
13510
13511
13512
Chris Lattnerf4dff842006-07-11 02:54:03 +000013513/// getConstraintType - Given a constraint letter, return the type of
13514/// constraint it is for this target.
13515X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000013516X86TargetLowering::getConstraintType(const std::string &Constraint) const {
13517 if (Constraint.size() == 1) {
13518 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000013519 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000013520 case 'q':
13521 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000013522 case 'f':
13523 case 't':
13524 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000013525 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000013526 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000013527 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000013528 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000013529 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000013530 case 'a':
13531 case 'b':
13532 case 'c':
13533 case 'd':
13534 case 'S':
13535 case 'D':
13536 case 'A':
13537 return C_Register;
13538 case 'I':
13539 case 'J':
13540 case 'K':
13541 case 'L':
13542 case 'M':
13543 case 'N':
13544 case 'G':
13545 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000013546 case 'e':
13547 case 'Z':
13548 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000013549 default:
13550 break;
13551 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000013552 }
Chris Lattner4234f572007-03-25 02:14:49 +000013553 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000013554}
13555
John Thompson44ab89e2010-10-29 17:29:13 +000013556/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000013557/// This object must already have been set up with the operand type
13558/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000013559TargetLowering::ConstraintWeight
13560 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000013561 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000013562 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013563 Value *CallOperandVal = info.CallOperandVal;
13564 // If we don't have a value, we can't do a match,
13565 // but allow it at the lowest weight.
13566 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000013567 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013568 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000013569 // Look at the constraint type.
13570 switch (*constraint) {
13571 default:
John Thompson44ab89e2010-10-29 17:29:13 +000013572 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
13573 case 'R':
13574 case 'q':
13575 case 'Q':
13576 case 'a':
13577 case 'b':
13578 case 'c':
13579 case 'd':
13580 case 'S':
13581 case 'D':
13582 case 'A':
13583 if (CallOperandVal->getType()->isIntegerTy())
13584 weight = CW_SpecificReg;
13585 break;
13586 case 'f':
13587 case 't':
13588 case 'u':
13589 if (type->isFloatingPointTy())
13590 weight = CW_SpecificReg;
13591 break;
13592 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000013593 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000013594 weight = CW_SpecificReg;
13595 break;
13596 case 'x':
13597 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013598 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000013599 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013600 break;
13601 case 'I':
13602 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
13603 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000013604 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013605 }
13606 break;
John Thompson44ab89e2010-10-29 17:29:13 +000013607 case 'J':
13608 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13609 if (C->getZExtValue() <= 63)
13610 weight = CW_Constant;
13611 }
13612 break;
13613 case 'K':
13614 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13615 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
13616 weight = CW_Constant;
13617 }
13618 break;
13619 case 'L':
13620 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13621 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
13622 weight = CW_Constant;
13623 }
13624 break;
13625 case 'M':
13626 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13627 if (C->getZExtValue() <= 3)
13628 weight = CW_Constant;
13629 }
13630 break;
13631 case 'N':
13632 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13633 if (C->getZExtValue() <= 0xff)
13634 weight = CW_Constant;
13635 }
13636 break;
13637 case 'G':
13638 case 'C':
13639 if (dyn_cast<ConstantFP>(CallOperandVal)) {
13640 weight = CW_Constant;
13641 }
13642 break;
13643 case 'e':
13644 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13645 if ((C->getSExtValue() >= -0x80000000LL) &&
13646 (C->getSExtValue() <= 0x7fffffffLL))
13647 weight = CW_Constant;
13648 }
13649 break;
13650 case 'Z':
13651 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
13652 if (C->getZExtValue() <= 0xffffffff)
13653 weight = CW_Constant;
13654 }
13655 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000013656 }
13657 return weight;
13658}
13659
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013660/// LowerXConstraint - try to replace an X constraint, which matches anything,
13661/// with another that has more specific requirements based on the type of the
13662/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000013663const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000013664LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000013665 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
13666 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000013667 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013668 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000013669 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013670 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000013671 return "x";
13672 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013673
Chris Lattner5e764232008-04-26 23:02:14 +000013674 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000013675}
13676
Chris Lattner48884cd2007-08-25 00:47:38 +000013677/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
13678/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000013679void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000013680 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000013681 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000013682 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000013683 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000013684
Eric Christopher100c8332011-06-02 23:16:42 +000013685 // Only support length 1 constraints for now.
13686 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000013687
Eric Christopher100c8332011-06-02 23:16:42 +000013688 char ConstraintLetter = Constraint[0];
13689 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013690 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000013691 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000013692 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013693 if (C->getZExtValue() <= 31) {
13694 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013695 break;
13696 }
Devang Patel84f7fd22007-03-17 00:13:28 +000013697 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013698 return;
Evan Cheng364091e2008-09-22 23:57:37 +000013699 case 'J':
13700 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013701 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000013702 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13703 break;
13704 }
13705 }
13706 return;
13707 case 'K':
13708 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000013709 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000013710 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13711 break;
13712 }
13713 }
13714 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000013715 case 'N':
13716 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000013717 if (C->getZExtValue() <= 255) {
13718 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000013719 break;
13720 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000013721 }
Chris Lattner48884cd2007-08-25 00:47:38 +000013722 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000013723 case 'e': {
13724 // 32-bit signed value
13725 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013726 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13727 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013728 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013729 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000013730 break;
13731 }
13732 // FIXME gcc accepts some relocatable values here too, but only in certain
13733 // memory models; it's complicated.
13734 }
13735 return;
13736 }
13737 case 'Z': {
13738 // 32-bit unsigned value
13739 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000013740 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
13741 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013742 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
13743 break;
13744 }
13745 }
13746 // FIXME gcc accepts some relocatable values here too, but only in certain
13747 // memory models; it's complicated.
13748 return;
13749 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013750 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013751 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000013752 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000013753 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000013754 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000013755 break;
13756 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013757
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013758 // In any sort of PIC mode addresses need to be computed at runtime by
13759 // adding in a register or some sort of table lookup. These can't
13760 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000013761 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000013762 return;
13763
Chris Lattnerdc43a882007-05-03 16:52:29 +000013764 // If we are in non-pic codegen mode, we allow the address of a global (with
13765 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000013766 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013767 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000013768
Chris Lattner49921962009-05-08 18:23:14 +000013769 // Match either (GA), (GA+C), (GA+C1+C2), etc.
13770 while (1) {
13771 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
13772 Offset += GA->getOffset();
13773 break;
13774 } else if (Op.getOpcode() == ISD::ADD) {
13775 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13776 Offset += C->getZExtValue();
13777 Op = Op.getOperand(0);
13778 continue;
13779 }
13780 } else if (Op.getOpcode() == ISD::SUB) {
13781 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
13782 Offset += -C->getZExtValue();
13783 Op = Op.getOperand(0);
13784 continue;
13785 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013786 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013787
Chris Lattner49921962009-05-08 18:23:14 +000013788 // Otherwise, this isn't something we can handle, reject it.
13789 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000013790 }
Eric Christopherfd179292009-08-27 18:07:15 +000013791
Dan Gohman46510a72010-04-15 01:51:59 +000013792 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013793 // If we require an extra load to get this address, as in PIC mode, we
13794 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000013795 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
13796 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000013797 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000013798
Devang Patel0d881da2010-07-06 22:08:15 +000013799 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
13800 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000013801 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013802 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000013803 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013804
Gabor Greifba36cb52008-08-28 21:40:38 +000013805 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000013806 Ops.push_back(Result);
13807 return;
13808 }
Dale Johannesen1784d162010-06-25 21:55:36 +000013809 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000013810}
13811
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013812std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000013813X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000013814 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000013815 // First, see if this is a constraint that directly corresponds to an LLVM
13816 // register class.
13817 if (Constraint.size() == 1) {
13818 // GCC Constraint Letters
13819 switch (Constraint[0]) {
13820 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000013821 // TODO: Slight differences here in allocation order and leaving
13822 // RIP in the class. Do they matter any more here than they do
13823 // in the normal allocation?
13824 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
13825 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013826 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013827 return std::make_pair(0U, X86::GR32RegisterClass);
13828 else if (VT == MVT::i16)
13829 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013830 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013831 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013832 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000013833 return std::make_pair(0U, X86::GR64RegisterClass);
13834 break;
13835 }
13836 // 32-bit fallthrough
13837 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000013838 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000013839 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
13840 else if (VT == MVT::i16)
13841 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000013842 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000013843 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
13844 else if (VT == MVT::i64)
13845 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
13846 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013847 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000013848 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013849 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000013850 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013851 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000013852 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000013853 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000013854 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000013855 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013856 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000013857 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000013858 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
13859 if (VT == MVT::i16)
13860 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
13861 if (VT == MVT::i32 || !Subtarget->is64Bit())
13862 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
13863 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013864 case 'f': // FP Stack registers.
13865 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
13866 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000013867 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013868 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013869 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000013870 return std::make_pair(0U, X86::RFP64RegisterClass);
13871 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000013872 case 'y': // MMX_REGS if MMX allowed.
13873 if (!Subtarget->hasMMX()) break;
13874 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013875 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013876 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000013877 // FALL THROUGH.
13878 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000013879 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013880
Owen Anderson825b72b2009-08-11 20:47:22 +000013881 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000013882 default: break;
13883 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013884 case MVT::f32:
13885 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000013886 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000013887 case MVT::f64:
13888 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000013889 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000013890 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000013891 case MVT::v16i8:
13892 case MVT::v8i16:
13893 case MVT::v4i32:
13894 case MVT::v2i64:
13895 case MVT::v4f32:
13896 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000013897 return std::make_pair(0U, X86::VR128RegisterClass);
13898 }
Chris Lattnerad043e82007-04-09 05:11:28 +000013899 break;
13900 }
13901 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013902
Chris Lattnerf76d1802006-07-31 23:26:50 +000013903 // Use the default implementation in TargetLowering to convert the register
13904 // constraint into a member of a register class.
13905 std::pair<unsigned, const TargetRegisterClass*> Res;
13906 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000013907
13908 // Not found as a standard register?
13909 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013910 // Map st(0) -> st(7) -> ST0
13911 if (Constraint.size() == 7 && Constraint[0] == '{' &&
13912 tolower(Constraint[1]) == 's' &&
13913 tolower(Constraint[2]) == 't' &&
13914 Constraint[3] == '(' &&
13915 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
13916 Constraint[5] == ')' &&
13917 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000013918
Chris Lattner56d77c72009-09-13 22:41:48 +000013919 Res.first = X86::ST0+Constraint[4]-'0';
13920 Res.second = X86::RFP80RegisterClass;
13921 return Res;
13922 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013923
Chris Lattner56d77c72009-09-13 22:41:48 +000013924 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013925 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000013926 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000013927 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013928 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000013929 }
Chris Lattner56d77c72009-09-13 22:41:48 +000013930
13931 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000013932 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000013933 Res.first = X86::EFLAGS;
13934 Res.second = X86::CCRRegisterClass;
13935 return Res;
13936 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000013937
Dale Johannesen330169f2008-11-13 21:52:36 +000013938 // 'A' means EAX + EDX.
13939 if (Constraint == "A") {
13940 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000013941 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000013942 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000013943 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000013944 return Res;
13945 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013946
Chris Lattnerf76d1802006-07-31 23:26:50 +000013947 // Otherwise, check to see if this is a register class of the wrong value
13948 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
13949 // turn into {ax},{dx}.
13950 if (Res.second->hasType(VT))
13951 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013952
Chris Lattnerf76d1802006-07-31 23:26:50 +000013953 // All of the single-register GCC register classes map their values onto
13954 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
13955 // really want an 8-bit or 32-bit register, map to the appropriate register
13956 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000013957 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013958 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013959 unsigned DestReg = 0;
13960 switch (Res.first) {
13961 default: break;
13962 case X86::AX: DestReg = X86::AL; break;
13963 case X86::DX: DestReg = X86::DL; break;
13964 case X86::CX: DestReg = X86::CL; break;
13965 case X86::BX: DestReg = X86::BL; break;
13966 }
13967 if (DestReg) {
13968 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013969 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013970 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013971 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013972 unsigned DestReg = 0;
13973 switch (Res.first) {
13974 default: break;
13975 case X86::AX: DestReg = X86::EAX; break;
13976 case X86::DX: DestReg = X86::EDX; break;
13977 case X86::CX: DestReg = X86::ECX; break;
13978 case X86::BX: DestReg = X86::EBX; break;
13979 case X86::SI: DestReg = X86::ESI; break;
13980 case X86::DI: DestReg = X86::EDI; break;
13981 case X86::BP: DestReg = X86::EBP; break;
13982 case X86::SP: DestReg = X86::ESP; break;
13983 }
13984 if (DestReg) {
13985 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000013986 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000013987 }
Owen Anderson825b72b2009-08-11 20:47:22 +000013988 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000013989 unsigned DestReg = 0;
13990 switch (Res.first) {
13991 default: break;
13992 case X86::AX: DestReg = X86::RAX; break;
13993 case X86::DX: DestReg = X86::RDX; break;
13994 case X86::CX: DestReg = X86::RCX; break;
13995 case X86::BX: DestReg = X86::RBX; break;
13996 case X86::SI: DestReg = X86::RSI; break;
13997 case X86::DI: DestReg = X86::RDI; break;
13998 case X86::BP: DestReg = X86::RBP; break;
13999 case X86::SP: DestReg = X86::RSP; break;
14000 }
14001 if (DestReg) {
14002 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000014003 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000014004 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000014005 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000014006 } else if (Res.second == X86::FR32RegisterClass ||
14007 Res.second == X86::FR64RegisterClass ||
14008 Res.second == X86::VR128RegisterClass) {
14009 // Handle references to XMM physical registers that got mapped into the
14010 // wrong class. This can happen with constraints like {xmm0} where the
14011 // target independent register mapper will just pick the first match it can
14012 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000014013 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014014 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000014015 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000014016 Res.second = X86::FR64RegisterClass;
14017 else if (X86::VR128RegisterClass->hasType(VT))
14018 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000014019 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000014020
Chris Lattnerf76d1802006-07-31 23:26:50 +000014021 return Res;
14022}