blob: 23b93daa433cfcdcbe463d17eba42598c1cba101 [file] [log] [blame]
Eric Christopher50880d02010-09-18 18:52:28 +00001//===-- PTXISelLowering.cpp - PTX DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PTXTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000014#include "PTX.h"
Eric Christopher50880d02010-09-18 18:52:28 +000015#include "PTXISelLowering.h"
Che-Liang Chiou3278c422010-11-08 03:00:52 +000016#include "PTXMachineFunctionInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000017#include "PTXRegisterInfo.h"
18#include "llvm/Support/ErrorHandling.h"
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000019#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
Eric Christopher50880d02010-09-18 18:52:28 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000023#include "llvm/Support/raw_ostream.h"
Eric Christopher50880d02010-09-18 18:52:28 +000024
25using namespace llvm;
26
27PTXTargetLowering::PTXTargetLowering(TargetMachine &TM)
28 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
29 // Set up the register classes.
Che-Liang Chioub48f2c22010-10-19 13:14:40 +000030 addRegisterClass(MVT::i1, PTX::PredsRegisterClass);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000031 addRegisterClass(MVT::i16, PTX::RRegu16RegisterClass);
32 addRegisterClass(MVT::i32, PTX::RRegu32RegisterClass);
33 addRegisterClass(MVT::i64, PTX::RRegu64RegisterClass);
Che-Liang Chiouf7172022011-02-28 06:34:09 +000034 addRegisterClass(MVT::f32, PTX::RRegf32RegisterClass);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000035 addRegisterClass(MVT::f64, PTX::RRegf64RegisterClass);
36
Justin Holewinski4fea05a2011-04-28 00:19:52 +000037 setBooleanContents(ZeroOrOneBooleanContent);
38
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000039 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
40
Che-Liang Chiouf7172022011-02-28 06:34:09 +000041 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000042 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
Justin Holewinski4fea05a2011-04-28 00:19:52 +000043
44 // Turn i16 (z)extload into load + (z)extend
45 setLoadExtAction(ISD::EXTLOAD, MVT::i16, Expand);
46 setLoadExtAction(ISD::ZEXTLOAD, MVT::i16, Expand);
Che-Liang Chioufd8978b2011-03-02 03:20:28 +000047
Justin Holewinski4fea05a2011-04-28 00:19:52 +000048 // Turn f32 extload into load + fextend
49 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
50
51 // Turn f64 truncstore into trunc + store.
52 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
53
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000054 // Customize translation of memory addresses
55 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Justin Holewinskid6625762011-03-23 16:58:51 +000056 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000057
Che-Liang Chiou88d33672011-03-18 11:08:52 +000058 // Expand BR_CC into BRCOND
59 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
60
Justin Holewinski2d525c52011-04-28 00:19:56 +000061 // Expand SELECT_CC into SETCC
62 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
63 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
64 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
65
66 // need to lower SETCC of Preds into bitwise logic
67 setOperationAction(ISD::SETCC, MVT::i1, Custom);
68
Eric Christopher50880d02010-09-18 18:52:28 +000069 // Compute derived properties from the register classes
70 computeRegisterProperties();
71}
72
Justin Holewinski2d525c52011-04-28 00:19:56 +000073MVT::SimpleValueType PTXTargetLowering::getSetCCResultType(EVT VT) const {
74 return MVT::i1;
75}
76
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000077SDValue PTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
78 switch (Op.getOpcode()) {
Che-Liang Chiou88d33672011-03-18 11:08:52 +000079 default:
80 llvm_unreachable("Unimplemented operand");
Justin Holewinski2d525c52011-04-28 00:19:56 +000081 case ISD::SETCC:
82 return LowerSETCC(Op, DAG);
Che-Liang Chiou88d33672011-03-18 11:08:52 +000083 case ISD::GlobalAddress:
84 return LowerGlobalAddress(Op, DAG);
Che-Liang Chioufc7072c2010-12-22 10:38:51 +000085 }
86}
87
Eric Christopher50880d02010-09-18 18:52:28 +000088const char *PTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
89 switch (Opcode) {
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +000090 default:
91 llvm_unreachable("Unknown opcode");
Justin Holewinski8af78c92011-03-18 19:24:28 +000092 case PTXISD::COPY_ADDRESS:
93 return "PTXISD::COPY_ADDRESS";
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +000094 case PTXISD::READ_PARAM:
95 return "PTXISD::READ_PARAM";
96 case PTXISD::EXIT:
97 return "PTXISD::EXIT";
98 case PTXISD::RET:
99 return "PTXISD::RET";
Eric Christopher50880d02010-09-18 18:52:28 +0000100 }
101}
102
103//===----------------------------------------------------------------------===//
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000104// Custom Lower Operation
105//===----------------------------------------------------------------------===//
106
Justin Holewinski2d525c52011-04-28 00:19:56 +0000107SDValue PTXTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
108 assert(Op.getValueType() == MVT::i1 && "SetCC type must be 1-bit integer");
109 SDValue Op0 = Op.getOperand(0);
110 SDValue Op1 = Op.getOperand(1);
111 SDValue Op2 = Op.getOperand(2);
112 DebugLoc dl = Op.getDebugLoc();
113 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
114
115 // Look for X == 0, X == 1, X != 0, or X != 1
116 // We can simplify these to bitwise logic
117
118 if (Op1.getOpcode() == ISD::Constant &&
119 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
120 cast<ConstantSDNode>(Op1)->isNullValue()) &&
121 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
122
123 return DAG.getNode(ISD::AND, dl, MVT::i1, Op0, Op1);
124 }
125
126 return DAG.getNode(ISD::SETCC, dl, MVT::i1, Op0, Op1, Op2);
127}
128
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000129SDValue PTXTargetLowering::
130LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
131 EVT PtrVT = getPointerTy();
132 DebugLoc dl = Op.getDebugLoc();
133 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Justin Holewinski8af78c92011-03-18 19:24:28 +0000134
Justin Holewinskid6625762011-03-23 16:58:51 +0000135 assert(PtrVT.isSimple() && "Pointer must be to primitive type.");
136
Justin Holewinski8af78c92011-03-18 19:24:28 +0000137 SDValue targetGlobal = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
138 SDValue movInstr = DAG.getNode(PTXISD::COPY_ADDRESS,
139 dl,
Justin Holewinskid6625762011-03-23 16:58:51 +0000140 PtrVT.getSimpleVT(),
Justin Holewinski8af78c92011-03-18 19:24:28 +0000141 targetGlobal);
142
143 return movInstr;
Che-Liang Chioufc7072c2010-12-22 10:38:51 +0000144}
145
146//===----------------------------------------------------------------------===//
Eric Christopher50880d02010-09-18 18:52:28 +0000147// Calling Convention Implementation
148//===----------------------------------------------------------------------===//
149
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000150namespace {
151struct argmap_entry {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000152 MVT::SimpleValueType VT;
153 TargetRegisterClass *RC;
154 TargetRegisterClass::iterator loc;
155
156 argmap_entry(MVT::SimpleValueType _VT, TargetRegisterClass *_RC)
157 : VT(_VT), RC(_RC), loc(_RC->begin()) {}
158
Benjamin Kramera3ac4272010-10-22 17:35:07 +0000159 void reset() { loc = RC->begin(); }
160 bool operator==(MVT::SimpleValueType _VT) const { return VT == _VT; }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000161} argmap[] = {
162 argmap_entry(MVT::i1, PTX::PredsRegisterClass),
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000163 argmap_entry(MVT::i16, PTX::RRegu16RegisterClass),
164 argmap_entry(MVT::i32, PTX::RRegu32RegisterClass),
165 argmap_entry(MVT::i64, PTX::RRegu64RegisterClass),
166 argmap_entry(MVT::f32, PTX::RRegf32RegisterClass),
167 argmap_entry(MVT::f64, PTX::RRegf64RegisterClass)
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000168};
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000169} // end anonymous namespace
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000170
Eric Christopher50880d02010-09-18 18:52:28 +0000171SDValue PTXTargetLowering::
172 LowerFormalArguments(SDValue Chain,
173 CallingConv::ID CallConv,
174 bool isVarArg,
175 const SmallVectorImpl<ISD::InputArg> &Ins,
176 DebugLoc dl,
177 SelectionDAG &DAG,
178 SmallVectorImpl<SDValue> &InVals) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000179 if (isVarArg) llvm_unreachable("PTX does not support varargs");
180
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000181 MachineFunction &MF = DAG.getMachineFunction();
182 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
183
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000184 switch (CallConv) {
185 default:
186 llvm_unreachable("Unsupported calling convention");
187 break;
188 case CallingConv::PTX_Kernel:
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000189 MFI->setKernel(true);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000190 break;
191 case CallingConv::PTX_Device:
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000192 MFI->setKernel(false);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000193 break;
194 }
195
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000196 // Make sure we don't add argument registers twice
197 if (MFI->isDoneAddArg())
198 llvm_unreachable("cannot add argument registers twice");
199
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000200 // Reset argmap before allocation
201 for (struct argmap_entry *i = argmap, *e = argmap + array_lengthof(argmap);
202 i != e; ++ i)
203 i->reset();
204
205 for (int i = 0, e = Ins.size(); i != e; ++ i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 MVT::SimpleValueType VT = Ins[i].VT.SimpleTy;
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000207
208 struct argmap_entry *entry = std::find(argmap,
209 argmap + array_lengthof(argmap), VT);
210 if (entry == argmap + array_lengthof(argmap))
211 llvm_unreachable("Type of argument is not supported");
212
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000213 if (MFI->isKernel() && entry->RC == PTX::PredsRegisterClass)
214 llvm_unreachable("cannot pass preds to kernel");
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000215
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000216 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
217
218 unsigned preg = *++(entry->loc); // allocate start from register 1
219 unsigned vreg = RegInfo.createVirtualRegister(entry->RC);
220 RegInfo.addLiveIn(preg, vreg);
221
222 MFI->addArgReg(preg);
223
224 SDValue inval;
225 if (MFI->isKernel())
226 inval = DAG.getNode(PTXISD::READ_PARAM, dl, VT, Chain,
227 DAG.getTargetConstant(i, MVT::i32));
228 else
229 inval = DAG.getCopyFromReg(Chain, dl, vreg, VT);
230 InVals.push_back(inval);
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000231 }
232
Che-Liang Chiou8e5d01c2011-02-10 12:01:24 +0000233 MFI->doneAddArg();
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000234
Eric Christopher50880d02010-09-18 18:52:28 +0000235 return Chain;
236}
237
238SDValue PTXTargetLowering::
239 LowerReturn(SDValue Chain,
240 CallingConv::ID CallConv,
241 bool isVarArg,
242 const SmallVectorImpl<ISD::OutputArg> &Outs,
243 const SmallVectorImpl<SDValue> &OutVals,
244 DebugLoc dl,
245 SelectionDAG &DAG) const {
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000246 if (isVarArg) llvm_unreachable("PTX does not support varargs");
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000247
248 switch (CallConv) {
249 default:
250 llvm_unreachable("Unsupported calling convention.");
251 case CallingConv::PTX_Kernel:
252 assert(Outs.size() == 0 && "Kernel must return void.");
253 return DAG.getNode(PTXISD::EXIT, dl, MVT::Other, Chain);
254 case CallingConv::PTX_Device:
255 assert(Outs.size() <= 1 && "Can at most return one value.");
256 break;
257 }
258
259 // PTX_Device
260
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000261 // return void
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000262 if (Outs.size() == 0)
263 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain);
264
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000265 SDValue Flag;
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000266 unsigned reg;
267
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000268 if (Outs[0].VT == MVT::i16) {
269 reg = PTX::RH0;
270 }
271 else if (Outs[0].VT == MVT::i32) {
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000272 reg = PTX::R0;
273 }
Che-Liang Chioufd8978b2011-03-02 03:20:28 +0000274 else if (Outs[0].VT == MVT::i64) {
275 reg = PTX::RD0;
276 }
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000277 else if (Outs[0].VT == MVT::f32) {
278 reg = PTX::F0;
279 }
280 else {
Duncan Sands75548de2011-03-15 08:41:24 +0000281 assert(Outs[0].VT == MVT::f64 && "Can return only basic types");
282 reg = PTX::FD0;
Che-Liang Chiouf7172022011-02-28 06:34:09 +0000283 }
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000284
Che-Liang Chiou3278c422010-11-08 03:00:52 +0000285 MachineFunction &MF = DAG.getMachineFunction();
286 PTXMachineFunctionInfo *MFI = MF.getInfo<PTXMachineFunctionInfo>();
287 MFI->setRetReg(reg);
288
Che-Liang Chioub48f2c22010-10-19 13:14:40 +0000289 // If this is the first return lowered for this function, add the regs to the
290 // liveout set for the function
291 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
292 DAG.getMachineFunction().getRegInfo().addLiveOut(reg);
293
294 // Copy the result values into the output registers
295 Chain = DAG.getCopyToReg(Chain, dl, reg, OutVals[0], Flag);
296
297 // Guarantee that all emitted copies are stuck together,
298 // avoiding something bad
299 Flag = Chain.getValue(1);
300
Che-Liang Chiouf9930da2010-09-25 07:46:17 +0000301 return DAG.getNode(PTXISD::RET, dl, MVT::Other, Chain, Flag);
Eric Christopher50880d02010-09-18 18:52:28 +0000302}