blob: 112872c3e486b7b1f008b20d6adb48043eebdf85 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaRegisterInfo.h"
16#include "llvm/Constants.h" // FIXME: REMOVE
17#include "llvm/Function.h"
Andrew Lenharthb69f3422005-06-22 17:19:45 +000018#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
Andrew Lenharth032f2352005-02-22 21:59:48 +000030#include "llvm/Support/Debug.h"
Andrew Lenharth95762122005-03-31 21:24:06 +000031#include "llvm/Support/CommandLine.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032#include <set>
Andrew Lenharth684f2292005-01-30 00:35:27 +000033#include <algorithm>
Andrew Lenharth304d0f32005-01-22 23:41:55 +000034using namespace llvm;
35
Andrew Lenharth95762122005-03-31 21:24:06 +000036namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000037 cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000038 cl::desc("Use the FP div instruction for integer div when possible"),
Andrew Lenharth95762122005-03-31 21:24:06 +000039 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000040 cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000041 cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"),
Andrew Lenharth95762122005-03-31 21:24:06 +000042 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000043 cl::opt<bool> EnableAlphaCT("enable-alpha-CT",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000044 cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"),
Andrew Lenharth59009192005-05-04 19:12:09 +000045 cl::Hidden);
Misha Brukman4633f1c2005-04-21 23:13:11 +000046 cl::opt<bool> EnableAlphaCount("enable-alpha-count",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000047 cl::desc("Print estimates on live ins and outs"),
48 cl::Hidden);
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +000049 cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000050 cl::desc("Emit symbols to correlate Mem ops to LLVM Values"),
51 cl::Hidden);
Andrew Lenharth95762122005-03-31 21:24:06 +000052}
53
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +000054namespace {
55 // Alpha Specific DAG Nodes
56 namespace AlphaISD {
57 enum NodeType {
58 // Start the numbering where the builtin ops leave off.
59 FIRST_NUMBER = ISD::BUILTIN_OP_END,
60
61 //Convert an int bit pattern in an FP reg to a Double or Float
62 //Has a dest type and a source
63 CVTQ,
64 //Move an Ireg to a FPreg
65 ITOF,
66 //Move a FPreg to an Ireg
67 FTOI,
68 };
69 }
70}
71
Andrew Lenharth304d0f32005-01-22 23:41:55 +000072//===----------------------------------------------------------------------===//
73// AlphaTargetLowering - Alpha Implementation of the TargetLowering interface
74namespace {
75 class AlphaTargetLowering : public TargetLowering {
Andrew Lenharth558bc882005-06-18 18:34:52 +000076 int VarArgsOffset; // What is the offset to the first vaarg
77 int VarArgsBase; // What is the base FrameIndex
Andrew Lenharth304d0f32005-01-22 23:41:55 +000078 unsigned GP; //GOT vreg
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +000079 unsigned RA; //Return Address
Andrew Lenharth304d0f32005-01-22 23:41:55 +000080 public:
81 AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
82 // Set up the TargetLowering object.
Andrew Lenharth3d65d312005-01-27 03:49:45 +000083 //I am having problems with shr n ubyte 1
Andrew Lenharth879ef222005-02-02 17:00:21 +000084 setShiftAmountType(MVT::i64);
85 setSetCCResultType(MVT::i64);
Andrew Lenharthd3355e22005-04-07 20:11:32 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Misha Brukman4633f1c2005-04-21 23:13:11 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
89 addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass);
Andrew Lenharth3d65d312005-01-27 03:49:45 +000090 addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000091
Chris Lattnerda4d4692005-04-09 03:22:37 +000092 setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand);
Andrew Lenharth2f8fb772005-01-25 00:35:34 +000093
Andrew Lenharthec151362005-06-26 22:23:06 +000094 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000095 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
Andrew Lenharth6968bff2005-06-27 23:24:11 +000096
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000097 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Expand);
98 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Andrew Lenharth304d0f32005-01-22 23:41:55 +000099
Andrew Lenharthec151362005-06-26 22:23:06 +0000100 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
101 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
102 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
103
104 setOperationAction(ISD::SREM, MVT::f32, Expand);
105 setOperationAction(ISD::SREM, MVT::f64, Expand);
106
107 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000108
Andrew Lenharth59009192005-05-04 19:12:09 +0000109 if (!EnableAlphaCT) {
110 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000112 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharth59009192005-05-04 19:12:09 +0000113 }
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000114
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000115 //If this didn't legalize into a div....
116 // setOperationAction(ISD::SREM , MVT::i64, Expand);
117 // setOperationAction(ISD::UREM , MVT::i64, Expand);
118
119 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
120 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
121 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth9818c052005-02-05 13:19:12 +0000122
Chris Lattner17234b72005-04-30 04:26:06 +0000123 // We don't support sin/cos/sqrt
124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
130
Andrew Lenharth33819132005-03-04 20:09:23 +0000131 //Doesn't work yet
Chris Lattner17234b72005-04-30 04:26:06 +0000132 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Andrew Lenharth572af902005-02-14 05:41:43 +0000133
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000134 //Try a couple things with a custom expander
135 //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
136
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000137 computeRegisterProperties();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000138
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000141 }
142
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000143 /// LowerOperation - Provide custom lowering hooks for some operations.
144 ///
145 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
146
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000147 /// LowerArguments - This hook must be implemented to indicate how we should
148 /// lower the arguments for the specified function, into the specified DAG.
149 virtual std::vector<SDOperand>
150 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000151
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000152 /// LowerCallTo - This hook lowers an abstract call to a function into an
153 /// actual call.
154 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000155 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000156 bool isTailCall, SDOperand Callee, ArgListTy &Args,
157 SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000158
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000159 virtual std::pair<SDOperand, SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000160 LowerVAStart(SDOperand Chain, SelectionDAG &DAG, SDOperand Dest);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000161
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000162 virtual std::pair<SDOperand,SDOperand>
Andrew Lenharth558bc882005-06-18 18:34:52 +0000163 LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000164 const Type *ArgTy, SelectionDAG &DAG);
165
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000166 std::pair<SDOperand,SDOperand>
167 LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
168 SelectionDAG &DAG);
169
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000170 virtual std::pair<SDOperand, SDOperand>
171 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
172 SelectionDAG &DAG);
173
174 void restoreGP(MachineBasicBlock* BB)
175 {
176 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
177 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000178 void restoreRA(MachineBasicBlock* BB)
179 {
180 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
181 }
Andrew Lenharth3b918072005-06-27 15:36:48 +0000182 unsigned getRA()
183 {
184 return RA;
185 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000186
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000187 };
188}
189
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000190/// LowerOperation - Provide custom lowering hooks for some operations.
191///
192SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
193 MachineFunction &MF = DAG.getMachineFunction();
194 switch (Op.getOpcode()) {
195 default: assert(0 && "Should not custom lower this!");
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000196#if 0
197 case ISD::SINT_TO_FP:
198 {
199 assert (Op.getOperand(0).getValueType() == MVT::i64
200 && "only quads can be loaded from");
201 SDOperand SRC;
202 if (EnableAlphaFTOI)
203 {
204 std::vector<MVT::ValueType> RTs;
205 RTs.push_back(Op.getValueType());
206 std::vector<SDOperand> Ops;
207 Ops.push_back(Op.getOperand(0));
208 SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops);
209 } else {
210 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
211 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000212 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other,
213 DAG.getEntryNode(), Op.getOperand(0),
214 StackSlot, DAG.getSrcValue(NULL));
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000215 SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot,
216 DAG.getSrcValue(NULL));
217 }
218 std::vector<MVT::ValueType> RTs;
219 RTs.push_back(Op.getValueType());
220 std::vector<SDOperand> Ops;
221 Ops.push_back(SRC);
222 return DAG.getNode(AlphaISD::CVTQ, RTs, Ops);
223 }
224#endif
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000225 }
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000226 return SDOperand();
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000227}
228
229
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000230/// AddLiveIn - This helper function adds the specified physical register to the
231/// MachineFunction as a live in value. It also creates a corresponding virtual
232/// register for it.
233static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
234 TargetRegisterClass *RC) {
235 assert(RC->contains(PReg) && "Not the correct regclass!");
236 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
237 MF.addLiveIn(PReg, VReg);
238 return VReg;
239}
240
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000241//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
242
243//For now, just use variable size stack frame format
244
245//In a standard call, the first six items are passed in registers $16
246//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
247//of argument-to-register correspondence.) The remaining items are
248//collected in a memory argument list that is a naturally aligned
249//array of quadwords. In a standard call, this list, if present, must
250//be passed at 0(SP).
Misha Brukman7847fca2005-04-22 17:54:37 +0000251//7 ... n 0(SP) ... (n-7)*8(SP)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000252
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000253// //#define FP $15
254// //#define RA $26
255// //#define PV $27
256// //#define GP $29
257// //#define SP $30
Misha Brukman4633f1c2005-04-21 23:13:11 +0000258
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000259std::vector<SDOperand>
Misha Brukman4633f1c2005-04-21 23:13:11 +0000260AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000261{
262 std::vector<SDOperand> ArgValues;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000263
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000264 MachineFunction &MF = DAG.getMachineFunction();
Andrew Lenharth05380342005-02-07 05:07:00 +0000265 MachineFrameInfo*MFI = MF.getFrameInfo();
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000266
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000267 MachineBasicBlock& BB = MF.front();
268
Misha Brukman4633f1c2005-04-21 23:13:11 +0000269 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000270 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000271 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000272 Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000273 int count = 0;
Andrew Lenharth2c9e38c2005-02-06 21:07:31 +0000274
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000275 GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000276 RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000277
Chris Lattnere4d5c442005-03-15 04:54:21 +0000278 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000279 {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000280 SDOperand argt;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000281 if (count < 6) {
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000282 unsigned Vreg;
283 MVT::ValueType VT = getValueType(I->getType());
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000284 switch (VT) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000285 default:
286 std::cerr << "Unknown Type " << VT << "\n";
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000287 abort();
288 case MVT::f64:
289 case MVT::f32:
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000290 args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT));
291 argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000292 break;
293 case MVT::i1:
294 case MVT::i8:
295 case MVT::i16:
296 case MVT::i32:
297 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000298 args_int[count] = AddLiveIn(MF, args_int[count],
299 getRegClassFor(MVT::i64));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000300 argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot());
Andrew Lenharth14f30c92005-05-31 18:37:16 +0000301 if (VT != MVT::i64)
302 argt = DAG.getNode(ISD::TRUNCATE, VT, argt);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000303 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +0000304 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000305 DAG.setRoot(argt.getValue(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000306 } else { //more args
307 // Create the frame index object for this incoming parameter...
308 int FI = MFI->CreateFixedObject(8, 8 * (count - 6));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000309
310 // Create the SelectionDAG nodes corresponding to a load
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000311 //from this parameter
312 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000313 argt = DAG.getLoad(getValueType(I->getType()),
314 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000315 }
Andrew Lenharth032f2352005-02-22 21:59:48 +0000316 ++count;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000317 ArgValues.push_back(argt);
318 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000319
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000320 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000321 if (F.isVarArg()) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000322 VarArgsOffset = count * 8;
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000323 std::vector<SDOperand> LS;
324 for (int i = 0; i < 6; ++i) {
325 if (args_int[i] < 1024)
326 args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64));
327 SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000328 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000329 if (i == 0) VarArgsBase = FI;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000330 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000331 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
332 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000333
334 if (args_float[i] < 1024)
335 args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64));
336 argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000337 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
338 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000339 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
340 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000341 }
342
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000343 //Set up a token factor with all the stack traffic
344 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS));
345 }
Andrew Lenharthe1c5a002005-04-12 17:35:16 +0000346
347 // Finally, inform the code generator which regs we return values in.
348 switch (getValueType(F.getReturnType())) {
349 default: assert(0 && "Unknown type!");
350 case MVT::isVoid: break;
351 case MVT::i1:
352 case MVT::i8:
353 case MVT::i16:
354 case MVT::i32:
355 case MVT::i64:
356 MF.addLiveOut(Alpha::R0);
357 break;
358 case MVT::f32:
359 case MVT::f64:
360 MF.addLiveOut(Alpha::F0);
361 break;
362 }
363
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000364 //return the arguments
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000365 return ArgValues;
366}
367
368std::pair<SDOperand, SDOperand>
369AlphaTargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000370 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000371 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000372 SDOperand Callee, ArgListTy &Args,
373 SelectionDAG &DAG) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000374 int NumBytes = 0;
Andrew Lenharth684f2292005-01-30 00:35:27 +0000375 if (Args.size() > 6)
376 NumBytes = (Args.size() - 6) * 8;
377
Chris Lattner16cd04d2005-05-12 23:24:06 +0000378 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000379 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000380 std::vector<SDOperand> args_to_use;
381 for (unsigned i = 0, e = Args.size(); i != e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000382 {
383 switch (getValueType(Args[i].second)) {
384 default: assert(0 && "Unexpected ValueType for argument!");
385 case MVT::i1:
386 case MVT::i8:
387 case MVT::i16:
388 case MVT::i32:
389 // Promote the integer to 64 bits. If the input type is signed use a
390 // sign extend, otherwise use a zero extend.
391 if (Args[i].second->isSigned())
392 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
393 else
394 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
395 break;
396 case MVT::i64:
397 case MVT::f64:
398 case MVT::f32:
399 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000400 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000401 args_to_use.push_back(Args[i].first);
402 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000403
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000404 std::vector<MVT::ValueType> RetVals;
405 MVT::ValueType RetTyVT = getValueType(RetTy);
406 if (RetTyVT != MVT::isVoid)
407 RetVals.push_back(RetTyVT);
408 RetVals.push_back(MVT::Other);
409
Misha Brukman4633f1c2005-04-21 23:13:11 +0000410 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000411 Chain, Callee, args_to_use), 0);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000412 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000413 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000414 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000415 return std::make_pair(TheCall, Chain);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000416}
417
418std::pair<SDOperand, SDOperand>
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000419AlphaTargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG,
420 SDOperand Dest) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000421 // vastart just stores the address of the VarArgsBase and VarArgsOffset
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000422 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000423 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, Dest,
424 DAG.getSrcValue(NULL));
425 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, Dest,
426 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000427 SDOperand S2 = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
Andrew Lenharth558bc882005-06-18 18:34:52 +0000428 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000429 DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000430 return std::make_pair(S2, S2);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000431}
432
433std::pair<SDOperand,SDOperand> AlphaTargetLowering::
Andrew Lenharth558bc882005-06-18 18:34:52 +0000434LowerVAArgNext(SDOperand Chain, SDOperand VAList,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000435 const Type *ArgTy, SelectionDAG &DAG) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000436 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAList, DAG.getSrcValue(NULL));
437 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAList,
438 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000439 SDOperand Offset = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
440 Tmp, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000441 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000442 if (ArgTy->isFloatingPoint())
443 {
444 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
445 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
446 DAG.getConstant(8*6, MVT::i64));
447 SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64,
448 Offset, DAG.getConstant(8*6, MVT::i64));
449 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
450 }
451
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000452 SDOperand Result;
453 if (ArgTy == Type::IntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000454 Result = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000455 DAG.getSrcValue(NULL), MVT::i32);
456 else if (ArgTy == Type::UIntTy)
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000457 Result = DAG.getNode(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000458 DAG.getSrcValue(NULL), MVT::i32);
459 else
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000460 Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000461 DAG.getSrcValue(NULL));
462
Andrew Lenharth558bc882005-06-18 18:34:52 +0000463 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
464 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000465 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
466 Result.getValue(1), NewOffset,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000467 Tmp, DAG.getSrcValue(NULL), MVT::i32);
468 Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result);
469
Andrew Lenharth558bc882005-06-18 18:34:52 +0000470 return std::make_pair(Result, Update);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000471}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000472
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000473std::pair<SDOperand,SDOperand> AlphaTargetLowering::
474LowerVACopy(SDOperand Chain, SDOperand Src, SDOperand Dest,
475 SelectionDAG &DAG) {
476 //Default to returning the input list
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000477 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, Src,
478 DAG.getSrcValue(NULL));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000479 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
480 Val, Dest, DAG.getSrcValue(NULL));
481 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, Src,
482 DAG.getConstant(8, MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000483 Val = DAG.getNode(ISD::SEXTLOAD, MVT::i64, Result, NP, DAG.getSrcValue(NULL),
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000484 MVT::i32);
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000485 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, Dest,
486 DAG.getConstant(8, MVT::i64));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000487 Result = DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000488 Val, NPD, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000489 return std::make_pair(Result, Result);
490}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000491
492std::pair<SDOperand, SDOperand> AlphaTargetLowering::
493LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
494 SelectionDAG &DAG) {
495 abort();
496}
497
498
499
500
501
502namespace {
503
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000504//===--------------------------------------------------------------------===//
505/// ISel - Alpha specific code to select Alpha machine instructions for
506/// SelectionDAG operations.
507//===--------------------------------------------------------------------===//
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000508class AlphaISel : public SelectionDAGISel {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000509
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000510 /// AlphaLowering - This object fully describes how to lower LLVM code to an
511 /// Alpha-specific SelectionDAG.
512 AlphaTargetLowering AlphaLowering;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000513
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000514 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
515 // for sdiv and udiv until it is put into the future
516 // dag combiner.
517
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000518 /// ExprMap - As shared expressions are codegen'd, we keep track of which
519 /// vreg the value is produced in, so we only emit one copy of each compiled
520 /// tree.
521 static const unsigned notIn = (unsigned)(-1);
522 std::map<SDOperand, unsigned> ExprMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000523
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000524 //CCInvMap sometimes (SetNE) we have the inverse CC code for free
525 std::map<SDOperand, unsigned> CCInvMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000526
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000527 int count_ins;
528 int count_outs;
529 bool has_sym;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000530 int max_depth;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000531
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000532public:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000533 AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering),
534 AlphaLowering(TM)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000535 {}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000536
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000537 /// InstructionSelectBasicBlock - This callback is invoked by
538 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
539 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
Andrew Lenharth032f2352005-02-22 21:59:48 +0000540 DEBUG(BB->dump());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000541 count_ins = 0;
542 count_outs = 0;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000543 max_depth = 0;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000544 has_sym = false;
545
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000546 // Codegen the basic block.
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000547 ISelDAG = &DAG;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000548 max_depth = DAG.getRoot().getNodeDepth();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000549 Select(DAG.getRoot());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000550
551 if(has_sym)
552 ++count_ins;
553 if(EnableAlphaCount)
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000554 std::cerr << "COUNT: "
555 << BB->getParent()->getFunction ()->getName() << " "
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000556 << BB->getNumber() << " "
557 << max_depth << " "
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000558 << count_ins << " "
559 << count_outs << "\n";
Misha Brukman4633f1c2005-04-21 23:13:11 +0000560
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000561 // Clear state used for selection.
562 ExprMap.clear();
563 CCInvMap.clear();
564 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000565
566 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000567
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000568 unsigned SelectExpr(SDOperand N);
569 unsigned SelectExprFP(SDOperand N, unsigned Result);
570 void Select(SDOperand N);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000571
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000572 void SelectAddr(SDOperand N, unsigned& Reg, long& offset);
573 void SelectBranchCC(SDOperand N);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000574 void MoveFP2Int(unsigned src, unsigned dst, bool isDouble);
575 void MoveInt2FP(unsigned src, unsigned dst, bool isDouble);
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000576 //returns whether the sense of the comparison was inverted
577 bool SelectFPSetCC(SDOperand N, unsigned dst);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000578
579 // dag -> dag expanders for integer divide by constant
580 SDOperand BuildSDIVSequence(SDOperand N);
581 SDOperand BuildUDIVSequence(SDOperand N);
582
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000583};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000584}
585
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000586void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000587 // If this function has live-in values, emit the copies from pregs to vregs at
588 // the top of the function, before anything else.
589 MachineBasicBlock *BB = MF.begin();
590 if (MF.livein_begin() != MF.livein_end()) {
591 SSARegMap *RegMap = MF.getSSARegMap();
592 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
593 E = MF.livein_end(); LI != E; ++LI) {
594 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
595 if (RC == Alpha::GPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000596 BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first)
597 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000598 } else if (RC == Alpha::FPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000599 BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first)
600 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000601 } else {
602 assert(0 && "Unknown regclass!");
603 }
604 }
605 }
606}
607
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000608//Find the offset of the arg in it's parent's function
609static int getValueOffset(const Value* v)
610{
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000611 static int uniqneg = -1;
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000612 if (v == NULL)
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000613 return uniqneg--;
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000614
615 const Instruction* itarget = dyn_cast<Instruction>(v);
616 const BasicBlock* btarget = itarget->getParent();
617 const Function* ftarget = btarget->getParent();
618
619 //offset due to earlier BBs
620 int i = 0;
621 for(Function::const_iterator ii = ftarget->begin(); &*ii != btarget; ++ii)
622 i += ii->size();
623
624 for(BasicBlock::const_iterator ii = btarget->begin(); &*ii != itarget; ++ii)
625 ++i;
626
627 return i;
628}
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000629//Find the offset of the function in it's module
630static int getFunctionOffset(const Function* fun)
631{
632 const Module* M = fun->getParent();
633
634 //offset due to earlier BBs
635 int i = 0;
636 for(Module::const_iterator ii = M->begin(); &*ii != fun; ++ii)
637 ++i;
638
639 return i;
640}
641
642static int getUID()
643{
644 static int id = 0;
645 return ++id;
646}
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000647
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000648//Factorize a number using the list of constants
649static bool factorize(int v[], int res[], int size, uint64_t c)
650{
651 bool cont = true;
652 while (c != 1 && cont)
653 {
654 cont = false;
655 for(int i = 0; i < size; ++i)
656 {
657 if (c % v[i] == 0)
658 {
659 c /= v[i];
660 ++res[i];
661 cont=true;
662 }
663 }
664 }
665 return c == 1;
666}
667
668
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000669//Shamelessly adapted from PPC32
Misha Brukman4633f1c2005-04-21 23:13:11 +0000670// Structure used to return the necessary information to codegen an SDIV as
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000671// a multiply.
672struct ms {
673 int64_t m; // magic number
674 int64_t s; // shift amount
675};
676
677struct mu {
678 uint64_t m; // magic number
679 int64_t a; // add indicator
680 int64_t s; // shift amount
681};
682
683/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukman4633f1c2005-04-21 23:13:11 +0000684/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000685/// or -1.
686static struct ms magic(int64_t d) {
687 int64_t p;
688 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
689 const uint64_t two63 = 9223372036854775808ULL; // 2^63
690 struct ms mag;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000691
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000692 ad = abs(d);
693 t = two63 + ((uint64_t)d >> 63);
694 anc = t - 1 - t%ad; // absolute value of nc
Andrew Lenharth320174f2005-04-07 17:19:16 +0000695 p = 63; // initialize p
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000696 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
697 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
698 q2 = two63/ad; // initialize q2 = 2p/abs(d)
699 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
700 do {
701 p = p + 1;
702 q1 = 2*q1; // update q1 = 2p/abs(nc)
703 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
704 if (r1 >= anc) { // must be unsigned comparison
705 q1 = q1 + 1;
706 r1 = r1 - anc;
707 }
708 q2 = 2*q2; // update q2 = 2p/abs(d)
709 r2 = 2*r2; // update r2 = rem(2p/abs(d))
710 if (r2 >= ad) { // must be unsigned comparison
711 q2 = q2 + 1;
712 r2 = r2 - ad;
713 }
714 delta = ad - r2;
715 } while (q1 < delta || (q1 == delta && r1 == 0));
716
717 mag.m = q2 + 1;
718 if (d < 0) mag.m = -mag.m; // resulting magic number
719 mag.s = p - 64; // resulting shift
720 return mag;
721}
722
723/// magicu - calculate the magic numbers required to codegen an integer udiv as
724/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
725static struct mu magicu(uint64_t d)
726{
727 int64_t p;
728 uint64_t nc, delta, q1, r1, q2, r2;
729 struct mu magu;
730 magu.a = 0; // initialize "add" indicator
731 nc = - 1 - (-d)%d;
Andrew Lenharth320174f2005-04-07 17:19:16 +0000732 p = 63; // initialize p
733 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
734 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
735 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
736 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000737 do {
738 p = p + 1;
739 if (r1 >= nc - r1 ) {
740 q1 = 2*q1 + 1; // update q1
741 r1 = 2*r1 - nc; // update r1
742 }
743 else {
744 q1 = 2*q1; // update q1
745 r1 = 2*r1; // update r1
746 }
747 if (r2 + 1 >= d - r2) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000748 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000749 q2 = 2*q2 + 1; // update q2
750 r2 = 2*r2 + 1 - d; // update r2
751 }
752 else {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000753 if (q2 >= 0x8000000000000000ull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000754 q2 = 2*q2; // update q2
755 r2 = 2*r2 + 1; // update r2
756 }
757 delta = d - 1 - r2;
758 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
759 magu.m = q2 + 1; // resulting magic number
Andrew Lenharth320174f2005-04-07 17:19:16 +0000760 magu.s = p - 64; // resulting shift
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000761 return magu;
762}
763
764/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
765/// return a DAG expression to select that will generate the same value by
766/// multiplying by a magic number. See:
767/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000768SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000769 int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000770 ms magics = magic(d);
771 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000772 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000773 ISelDAG->getConstant(magics.m, MVT::i64));
774 // If d > 0 and m < 0, add the numerator
775 if (d > 0 && magics.m < 0)
776 Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0));
777 // If d < 0 and m > 0, subtract the numerator.
778 if (d < 0 && magics.m > 0)
779 Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0));
780 // Shift right algebraic if shift value is nonzero
781 if (magics.s > 0)
Misha Brukman4633f1c2005-04-21 23:13:11 +0000782 Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000783 ISelDAG->getConstant(magics.s, MVT::i64));
784 // Extract the sign bit and add it to the quotient
Misha Brukman4633f1c2005-04-21 23:13:11 +0000785 SDOperand T =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000786 ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64));
787 return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T);
788}
789
790/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
791/// return a DAG expression to select that will generate the same value by
792/// multiplying by a magic number. See:
793/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000794SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000795 unsigned d =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000796 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
797 mu magics = magicu(d);
798 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000799 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000800 ISelDAG->getConstant(magics.m, MVT::i64));
801 if (magics.a == 0) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000802 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000803 ISelDAG->getConstant(magics.s, MVT::i64));
804 } else {
805 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000806 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000807 ISelDAG->getConstant(1, MVT::i64));
808 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000809 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000810 ISelDAG->getConstant(magics.s-1, MVT::i64));
811 }
812 return Q;
813}
814
Andrew Lenhartha565c272005-04-06 22:03:13 +0000815//From PPC32
816/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
817/// returns zero when the input is not exactly a power of two.
818static unsigned ExactLog2(uint64_t Val) {
819 if (Val == 0 || (Val & (Val-1))) return 0;
820 unsigned Count = 0;
821 while (Val != 1) {
822 Val >>= 1;
823 ++Count;
824 }
825 return Count;
826}
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000827
828
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000829//These describe LDAx
Andrew Lenharthc0513832005-03-29 19:24:04 +0000830static const int IMM_LOW = -32768;
831static const int IMM_HIGH = 32767;
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000832static const int IMM_MULT = 65536;
833
834static long getUpper16(long l)
835{
836 long y = l / IMM_MULT;
837 if (l % IMM_MULT > IMM_HIGH)
838 ++y;
839 return y;
840}
841
842static long getLower16(long l)
843{
844 long h = getUpper16(l);
845 return l - h * IMM_MULT;
846}
847
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000848static unsigned GetRelVersion(unsigned opcode)
849{
850 switch (opcode) {
851 default: assert(0 && "unknown load or store"); return 0;
852 case Alpha::LDQ: return Alpha::LDQr;
853 case Alpha::LDS: return Alpha::LDSr;
854 case Alpha::LDT: return Alpha::LDTr;
855 case Alpha::LDL: return Alpha::LDLr;
856 case Alpha::LDBU: return Alpha::LDBUr;
857 case Alpha::LDWU: return Alpha::LDWUr;
858 }
859}
Andrew Lenharth65838902005-02-06 16:22:15 +0000860
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000861void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000862{
863 unsigned Opc;
864 if (EnableAlphaFTOI) {
865 Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS;
866 BuildMI(BB, Opc, 1, dst).addReg(src);
867 } else {
868 //The hard way:
869 // Spill the integer to memory and reload it from there.
870 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
871 MachineFunction *F = BB->getParent();
872 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
873
874 Opc = isDouble ? Alpha::STT : Alpha::STS;
875 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
876 Opc = isDouble ? Alpha::LDQ : Alpha::LDL;
877 BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
878 }
879}
880
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000881void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000882{
883 unsigned Opc;
884 if (EnableAlphaFTOI) {
885 Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS;
886 BuildMI(BB, Opc, 1, dst).addReg(src);
887 } else {
888 //The hard way:
889 // Spill the integer to memory and reload it from there.
890 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
891 MachineFunction *F = BB->getParent();
892 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
893
894 Opc = isDouble ? Alpha::STQ : Alpha::STL;
895 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
896 Opc = isDouble ? Alpha::LDT : Alpha::LDS;
897 BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
898 }
899}
900
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000901bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst)
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000902{
903 SDNode *Node = N.Val;
904 unsigned Opc, Tmp1, Tmp2, Tmp3;
905 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node);
906
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000907 bool rev = false;
908 bool inv = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000909
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000910 switch (SetCC->getCondition()) {
911 default: Node->dump(); assert(0 && "Unknown FP comparison!");
912 case ISD::SETEQ: Opc = Alpha::CMPTEQ; break;
913 case ISD::SETLT: Opc = Alpha::CMPTLT; break;
914 case ISD::SETLE: Opc = Alpha::CMPTLE; break;
915 case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break;
916 case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break;
917 case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break;
918 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000919
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000920 ConstantFPSDNode *CN;
921 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
922 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
923 Tmp1 = Alpha::F31;
924 else
925 Tmp1 = SelectExpr(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000926
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000927 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
928 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
929 Tmp2 = Alpha::F31;
930 else
Chris Lattner9c9183a2005-04-30 04:44:07 +0000931 Tmp2 = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000932
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000933 //Can only compare doubles, and dag won't promote for me
934 if (SetCC->getOperand(0).getValueType() == MVT::f32)
935 {
936 //assert(0 && "Setcc On float?\n");
937 std::cerr << "Setcc on float!\n";
938 Tmp3 = MakeReg(MVT::f64);
939 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1);
940 Tmp1 = Tmp3;
941 }
942 if (SetCC->getOperand(1).getValueType() == MVT::f32)
943 {
944 //assert (0 && "Setcc On float?\n");
945 std::cerr << "Setcc on float!\n";
946 Tmp3 = MakeReg(MVT::f64);
947 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2);
948 Tmp2 = Tmp3;
949 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000950
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000951 if (rev) std::swap(Tmp1, Tmp2);
952 //do the comparison
953 BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2);
954 return inv;
955}
956
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000957//Check to see if the load is a constant offset from a base register
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000958void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset)
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000959{
960 unsigned opcode = N.getOpcode();
Andrew Lenharth694c2982005-06-26 23:01:11 +0000961 if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant &&
962 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767)
963 { //Normal imm add
964 Reg = SelectExpr(N.getOperand(0));
965 offset = cast<ConstantSDNode>(N.getOperand(1))->getValue();
966 return;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000967 }
968 Reg = SelectExpr(N);
969 offset = 0;
970 return;
971}
972
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000973void AlphaISel::SelectBranchCC(SDOperand N)
Andrew Lenharth445171a2005-02-08 00:40:03 +0000974{
975 assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???");
Misha Brukman4633f1c2005-04-21 23:13:11 +0000976 MachineBasicBlock *Dest =
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000977 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
978 unsigned Opc = Alpha::WTF;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000979
Andrew Lenharth445171a2005-02-08 00:40:03 +0000980 Select(N.getOperand(0)); //chain
981 SDOperand CC = N.getOperand(1);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000982
Andrew Lenharth445171a2005-02-08 00:40:03 +0000983 if (CC.getOpcode() == ISD::SETCC)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000984 {
985 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
986 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
987 //Dropping the CC is only useful if we are comparing to 0
Andrew Lenharth09552bf2005-06-08 18:02:21 +0000988 bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant &&
989 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000990 bool isNE = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000991
Andrew Lenharth63b720a2005-04-03 20:35:21 +0000992 //Fix up CC
993 ISD::CondCode cCode= SetCC->getCondition();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000994
Andrew Lenharth63b720a2005-04-03 20:35:21 +0000995 if(cCode == ISD::SETNE)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000996 isNE = true;
Andrew Lenharth445171a2005-02-08 00:40:03 +0000997
Andrew Lenharth694c2982005-06-26 23:01:11 +0000998 if (RightZero) {
Andrew Lenharth09552bf2005-06-08 18:02:21 +0000999 switch (cCode) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001000 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
1001 case ISD::SETEQ: Opc = Alpha::BEQ; break;
1002 case ISD::SETLT: Opc = Alpha::BLT; break;
1003 case ISD::SETLE: Opc = Alpha::BLE; break;
1004 case ISD::SETGT: Opc = Alpha::BGT; break;
1005 case ISD::SETGE: Opc = Alpha::BGE; break;
1006 case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break;
1007 case ISD::SETUGT: Opc = Alpha::BNE; break;
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001008 //Technically you could have this CC
1009 case ISD::SETULE: Opc = Alpha::BEQ; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001010 case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break;
1011 case ISD::SETNE: Opc = Alpha::BNE; break;
1012 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001013 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001014 BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest);
1015 return;
1016 } else {
1017 unsigned Tmp1 = SelectExpr(CC);
1018 if (isNE)
1019 BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest);
1020 else
1021 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001022 return;
1023 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001024 } else { //FP
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001025 //Any comparison between 2 values should be codegened as an folded
1026 //branch, as moving CC to the integer register is very expensive
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001027 //for a cmp b: c = a - b;
1028 //a = b: c = 0
1029 //a < b: c < 0
1030 //a > b: c > 0
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001031
1032 bool invTest = false;
1033 unsigned Tmp3;
1034
1035 ConstantFPSDNode *CN;
1036 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1037 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1038 Tmp3 = SelectExpr(SetCC->getOperand(0));
1039 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1040 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1041 {
1042 Tmp3 = SelectExpr(SetCC->getOperand(1));
1043 invTest = true;
1044 }
1045 else
1046 {
1047 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1048 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1049 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1050 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1051 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1052 .addReg(Tmp1).addReg(Tmp2);
1053 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001054
1055 switch (SetCC->getCondition()) {
1056 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001057 case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break;
1058 case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break;
1059 case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break;
1060 case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break;
1061 case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break;
1062 case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001063 }
1064 BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001065 return;
1066 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001067 abort(); //Should never be reached
1068 } else {
1069 //Giveup and do the stupid thing
1070 unsigned Tmp1 = SelectExpr(CC);
1071 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
1072 return;
1073 }
Andrew Lenharth445171a2005-02-08 00:40:03 +00001074 abort(); //Should never be reached
1075}
1076
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001077unsigned AlphaISel::SelectExprFP(SDOperand N, unsigned Result)
Andrew Lenharth40831c52005-01-28 06:57:18 +00001078{
1079 unsigned Tmp1, Tmp2, Tmp3;
1080 unsigned Opc = 0;
1081 SDNode *Node = N.Val;
1082 MVT::ValueType DestType = N.getValueType();
1083 unsigned opcode = N.getOpcode();
1084
1085 switch (opcode) {
1086 default:
1087 Node->dump();
1088 assert(0 && "Node not handled!\n");
Andrew Lenharth2c594352005-01-29 15:42:07 +00001089
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001090 case ISD::UNDEF: {
1091 BuildMI(BB, Alpha::IDEF, 0, Result);
1092 return Result;
1093 }
1094
Andrew Lenharth30b46d42005-04-02 19:04:58 +00001095 case ISD::FNEG:
1096 if(ISD::FABS == N.getOperand(0).getOpcode())
1097 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001098 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1099 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
Andrew Lenharth30b46d42005-04-02 19:04:58 +00001100 } else {
Misha Brukman7847fca2005-04-22 17:54:37 +00001101 Tmp1 = SelectExpr(N.getOperand(0));
1102 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth30b46d42005-04-02 19:04:58 +00001103 }
1104 return Result;
1105
1106 case ISD::FABS:
1107 Tmp1 = SelectExpr(N.getOperand(0));
1108 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
1109 return Result;
1110
Andrew Lenharth9818c052005-02-05 13:19:12 +00001111 case ISD::SELECT:
1112 {
Andrew Lenharth45859692005-03-03 21:47:53 +00001113 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1114 unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE
1115 unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE
1116
1117 SDOperand CC = N.getOperand(0);
1118 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1119
Misha Brukman4633f1c2005-04-21 23:13:11 +00001120 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth45859692005-03-03 21:47:53 +00001121 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1122 { //FP Setcc -> Select yay!
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001123
1124
Andrew Lenharth45859692005-03-03 21:47:53 +00001125 //for a cmp b: c = a - b;
1126 //a = b: c = 0
1127 //a < b: c < 0
1128 //a > b: c > 0
Misha Brukman4633f1c2005-04-21 23:13:11 +00001129
Andrew Lenharth45859692005-03-03 21:47:53 +00001130 bool invTest = false;
1131 unsigned Tmp3;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001132
Andrew Lenharth45859692005-03-03 21:47:53 +00001133 ConstantFPSDNode *CN;
1134 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1135 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1136 Tmp3 = SelectExpr(SetCC->getOperand(0));
1137 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1138 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1139 {
1140 Tmp3 = SelectExpr(SetCC->getOperand(1));
1141 invTest = true;
1142 }
1143 else
1144 {
1145 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1146 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1147 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1148 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1149 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1150 .addReg(Tmp1).addReg(Tmp2);
1151 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001152
Andrew Lenharth45859692005-03-03 21:47:53 +00001153 switch (SetCC->getCondition()) {
1154 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
1155 case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break;
1156 case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break;
1157 case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break;
1158 case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break;
1159 case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break;
1160 case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break;
1161 }
Andrew Lenharth33819132005-03-04 20:09:23 +00001162 BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3);
Andrew Lenharth45859692005-03-03 21:47:53 +00001163 return Result;
1164 }
1165 else
1166 {
1167 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001168 BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV)
1169 .addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001170// // Spill the cond to memory and reload it from there.
1171// unsigned Tmp4 = MakeReg(MVT::f64);
1172// MoveIntFP(Tmp1, Tmp4, true);
1173// //now ideally, we don't have to do anything to the flag...
1174// // Get the condition into the zero flag.
1175// BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4);
Andrew Lenharth45859692005-03-03 21:47:53 +00001176 return Result;
1177 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001178 }
1179
Andrew Lenharthc1faced2005-02-01 01:37:24 +00001180 case ISD::FP_ROUND:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001181 assert (DestType == MVT::f32 &&
1182 N.getOperand(0).getValueType() == MVT::f64 &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001183 "only f64 to f32 conversion supported here");
Andrew Lenharthc1faced2005-02-01 01:37:24 +00001184 Tmp1 = SelectExpr(N.getOperand(0));
1185 BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1);
1186 return Result;
1187
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001188 case ISD::FP_EXTEND:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001189 assert (DestType == MVT::f64 &&
1190 N.getOperand(0).getValueType() == MVT::f32 &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001191 "only f32 to f64 conversion supported here");
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001192 Tmp1 = SelectExpr(N.getOperand(0));
1193 BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1);
1194 return Result;
1195
Andrew Lenharth40831c52005-01-28 06:57:18 +00001196 case ISD::ConstantFP:
1197 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) {
1198 if (CN->isExactlyValue(+0.0)) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001199 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31)
1200 .addReg(Alpha::F31);
Andrew Lenharth12dd2622005-02-03 21:01:15 +00001201 } else if ( CN->isExactlyValue(-0.0)) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001202 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31)
1203 .addReg(Alpha::F31);
Andrew Lenharth40831c52005-01-28 06:57:18 +00001204 } else {
1205 abort();
1206 }
1207 }
1208 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001209
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001210 case ISD::SDIV:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001211 case ISD::MUL:
1212 case ISD::ADD:
1213 case ISD::SUB:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001214 switch( opcode ) {
1215 case ISD::MUL: Opc = DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS;
1216 break;
1217 case ISD::ADD: Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS;
1218 break;
1219 case ISD::SUB: Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS;
1220 break;
1221 case ISD::SDIV: Opc = DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS;
1222 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001223 };
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001224
1225 ConstantFPSDNode *CN;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001226 if (opcode == ISD::SUB
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001227 && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0)))
1228 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1229 {
1230 Tmp2 = SelectExpr(N.getOperand(1));
1231 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2);
1232 } else {
1233 Tmp1 = SelectExpr(N.getOperand(0));
1234 Tmp2 = SelectExpr(N.getOperand(1));
1235 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1236 }
Andrew Lenharth40831c52005-01-28 06:57:18 +00001237 return Result;
1238
Andrew Lenharthe76797c2005-02-01 20:40:27 +00001239 case ISD::SINT_TO_FP:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001240 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001241 assert (N.getOperand(0).getValueType() == MVT::i64
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001242 && "only quads can be loaded from");
Andrew Lenharth40831c52005-01-28 06:57:18 +00001243 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001244 Tmp2 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001245 MoveInt2FP(Tmp1, Tmp2, true);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001246 Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS;
1247 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
Andrew Lenharth40831c52005-01-28 06:57:18 +00001248 return Result;
1249 }
1250 }
1251 assert(0 && "should not get here");
1252 return 0;
1253}
1254
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001255unsigned AlphaISel::SelectExpr(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001256 unsigned Result;
Andrew Lenharth2966e842005-04-07 18:15:28 +00001257 unsigned Tmp1, Tmp2 = 0, Tmp3;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001258 unsigned Opc = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001259 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001260
1261 SDNode *Node = N.Val;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001262 MVT::ValueType DestType = N.getValueType();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001263
1264 unsigned &Reg = ExprMap[N];
1265 if (Reg) return Reg;
1266
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001267 if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL)
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001268 Reg = Result = (N.getValueType() != MVT::Other) ?
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001269 MakeReg(N.getValueType()) : notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001270 else {
1271 // If this is a call instruction, make sure to prepare ALL of the result
1272 // values as well as the chain.
1273 if (Node->getNumValues() == 1)
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001274 Reg = Result = notIn; // Void call, just a chain.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001275 else {
1276 Result = MakeReg(Node->getValueType(0));
1277 ExprMap[N.getValue(0)] = Result;
1278 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
1279 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001280 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001281 }
1282 }
1283
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001284 if ((DestType == MVT::f64 || DestType == MVT::f32)
1285 && opcode != ISD::CALL && opcode != ISD::TAILCALL)
Andrew Lenharth40831c52005-01-28 06:57:18 +00001286 return SelectExprFP(N, Result);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001287
Andrew Lenharth40831c52005-01-28 06:57:18 +00001288 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001289 default:
1290 Node->dump();
1291 assert(0 && "Node not handled!\n");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001292
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001293 case ISD::CTPOP:
1294 case ISD::CTTZ:
1295 case ISD::CTLZ:
1296 Opc = opcode == ISD::CTPOP ? Alpha::CTPOP :
1297 (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ);
1298 Tmp1 = SelectExpr(N.getOperand(0));
1299 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1300 return Result;
1301
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001302 case ISD::MULHU:
1303 Tmp1 = SelectExpr(N.getOperand(0));
1304 Tmp2 = SelectExpr(N.getOperand(1));
1305 BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth706be912005-04-07 13:55:53 +00001306 return Result;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001307 case ISD::MULHS:
1308 {
1309 //MULHU - Ra<63>*Rb - Rb<63>*Ra
1310 Tmp1 = SelectExpr(N.getOperand(0));
1311 Tmp2 = SelectExpr(N.getOperand(1));
1312 Tmp3 = MakeReg(MVT::i64);
1313 BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1314 unsigned V1 = MakeReg(MVT::i64);
1315 unsigned V2 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001316 BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31)
1317 .addReg(Tmp1);
1318 BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31)
1319 .addReg(Tmp2);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001320 unsigned IRes = MakeReg(MVT::i64);
1321 BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1);
1322 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2);
1323 return Result;
1324 }
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001325 case ISD::UNDEF: {
1326 BuildMI(BB, Alpha::IDEF, 0, Result);
1327 return Result;
1328 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001329
Andrew Lenharth032f2352005-02-22 21:59:48 +00001330 case ISD::DYNAMIC_STACKALLOC:
1331 // Generate both result values.
Andrew Lenharth3a7118d2005-02-23 17:33:42 +00001332 if (Result != notIn)
1333 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth032f2352005-02-22 21:59:48 +00001334 else
1335 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1336
1337 // FIXME: We are currently ignoring the requested alignment for handling
1338 // greater than the stack alignment. This will need to be revisited at some
1339 // point. Align = N.getOperand(2);
1340
1341 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1342 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1343 std::cerr << "Cannot allocate stack object with greater alignment than"
1344 << " the stack alignment yet!";
1345 abort();
1346 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001347
Andrew Lenharth032f2352005-02-22 21:59:48 +00001348 Select(N.getOperand(0));
1349 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1350 {
1351 if (CN->getValue() < 32000)
1352 {
1353 BuildMI(BB, Alpha::LDA, 2, Alpha::R30)
1354 .addImm(-CN->getValue()).addReg(Alpha::R30);
1355 } else {
1356 Tmp1 = SelectExpr(N.getOperand(1));
1357 // Subtract size from stack pointer, thereby allocating some space.
1358 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1359 }
1360 } else {
1361 Tmp1 = SelectExpr(N.getOperand(1));
1362 // Subtract size from stack pointer, thereby allocating some space.
1363 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1364 }
1365
1366 // Put a pointer to the space into the result register, by copying the stack
1367 // pointer.
Andrew Lenharth7bc47022005-02-22 23:29:25 +00001368 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30);
Andrew Lenharth032f2352005-02-22 21:59:48 +00001369 return Result;
1370
Andrew Lenharth02c318e2005-06-27 21:02:56 +00001371 case ISD::ConstantPool:
1372 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1373 AlphaLowering.restoreGP(BB);
1374 Tmp2 = MakeReg(MVT::i64);
1375 BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1)
1376 .addReg(Alpha::R29);
1377 BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1)
1378 .addReg(Tmp2);
1379 return Result;
Andrew Lenharth2c594352005-01-29 15:42:07 +00001380
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001381 case ISD::FrameIndex:
Andrew Lenharth032f2352005-02-22 21:59:48 +00001382 BuildMI(BB, Alpha::LDA, 2, Result)
1383 .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex())
1384 .addReg(Alpha::F31);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001385 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001386
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001387 case ISD::EXTLOAD:
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001388 case ISD::ZEXTLOAD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001389 case ISD::SEXTLOAD:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001390 case ISD::LOAD:
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001391 {
1392 // Make sure we generate both values.
1393 if (Result != notIn)
1394 ExprMap[N.getValue(1)] = notIn; // Generate the token
1395 else
1396 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001397
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001398 SDOperand Chain = N.getOperand(0);
1399 SDOperand Address = N.getOperand(1);
1400 Select(Chain);
1401
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001402 bool fpext = true;
1403
Andrew Lenharth03824012005-02-07 05:55:55 +00001404 if (opcode == ISD::LOAD)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001405 switch (Node->getValueType(0)) {
1406 default: Node->dump(); assert(0 && "Bad load!");
1407 case MVT::i64: Opc = Alpha::LDQ; break;
1408 case MVT::f64: Opc = Alpha::LDT; break;
1409 case MVT::f32: Opc = Alpha::LDS; break;
1410 }
Andrew Lenharth03824012005-02-07 05:55:55 +00001411 else
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001412 switch (cast<MVTSDNode>(Node)->getExtraValueType()) {
1413 default: Node->dump(); assert(0 && "Bad sign extend!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001414 case MVT::i32: Opc = Alpha::LDL;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001415 assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001416 case MVT::i16: Opc = Alpha::LDWU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001417 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001418 case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
Misha Brukman4633f1c2005-04-21 23:13:11 +00001419 case MVT::i8: Opc = Alpha::LDBU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001420 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001421 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001422
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001423 int i = 0, j = 0;
1424 if (EnableAlphaLSMark) {
1425 i = getValueOffset(dyn_cast<SrcValueSDNode>(N.getOperand(2))
1426 ->getValue());
1427 j = getFunctionOffset(BB->getParent()->getFunction());
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001428 }
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001429 if (GlobalAddressSDNode *GASD =
1430 dyn_cast<GlobalAddressSDNode>(Address)) {
1431 if (GASD->getGlobal()->isExternal()) {
1432 Tmp1 = SelectExpr(Address);
1433 if (EnableAlphaLSMark)
1434 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1435 BuildMI(BB, Opc, 2, Result).addImm(0).addReg(Tmp1);
1436 } else {
1437 Tmp1 = MakeReg(MVT::i64);
1438 AlphaLowering.restoreGP(BB);
1439 BuildMI(BB, Alpha::LDAHr, 2, Tmp1)
1440 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
1441 if (EnableAlphaLSMark)
1442 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1443 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1444 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1);
1445 }
1446 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001447 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001448 has_sym = true;
Andrew Lenharthfe895e32005-06-27 17:15:36 +00001449 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001450 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex())
1451 .addReg(Alpha::R29);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001452 if (EnableAlphaLSMark)
1453 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
1454 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1455 .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1);
1456 } else if(Address.getOpcode() == ISD::FrameIndex) {
1457 if (EnableAlphaLSMark)
1458 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00001459 BuildMI(BB, Opc, 2, Result)
1460 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
1461 .addReg(Alpha::F31);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001462 } else {
1463 long offset;
1464 SelectAddr(Address, Tmp1, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001465 if (EnableAlphaLSMark)
1466 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001467 BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1);
1468 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001469 return Result;
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001470 }
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001471
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001472 case ISD::GlobalAddress:
1473 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001474 has_sym = true;
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001475
1476 if (EnableAlphaLSMark)
1477 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(0).addImm(0).addImm(getUID());
1478
1479 BuildMI(BB, Alpha::LDQl, 2, Result)
Andrew Lenharthc95d9842005-06-27 21:11:40 +00001480 .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal())
1481 .addReg(Alpha::R29);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001482 return Result;
1483
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001484 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001485 case ISD::CALL:
1486 {
1487 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001488
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001489 // The chain for this call is now lowered.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001490 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), notIn));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001491
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001492 //grab the arguments
1493 std::vector<unsigned> argvregs;
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001494 //assert(Node->getNumOperands() < 8 && "Only 6 args supported");
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001495 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001496 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001497
Andrew Lenharth684f2292005-01-30 00:35:27 +00001498 //in reg args
1499 for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001500 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001501 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001502 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +00001503 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001504 Alpha::F19, Alpha::F20, Alpha::F21};
1505 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001506 default:
1507 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001508 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001509 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001510 N.getOperand(i+2).getValueType() << "\n";
1511 assert(0 && "Unknown value type for call");
1512 case MVT::i1:
1513 case MVT::i8:
1514 case MVT::i16:
1515 case MVT::i32:
1516 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001517 BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i])
1518 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001519 break;
1520 case MVT::f32:
1521 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001522 BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i])
1523 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001524 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001525 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001526 }
Andrew Lenharth684f2292005-01-30 00:35:27 +00001527 //in mem args
1528 for (int i = 6, e = argvregs.size(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001529 {
1530 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001531 default:
1532 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001533 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001534 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001535 N.getOperand(i+2).getValueType() << "\n";
1536 assert(0 && "Unknown value type for call");
1537 case MVT::i1:
1538 case MVT::i8:
1539 case MVT::i16:
1540 case MVT::i32:
1541 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001542 BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1543 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001544 break;
1545 case MVT::f32:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001546 BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1547 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001548 break;
1549 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001550 BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1551 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001552 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001553 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001554 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001555 //build the right kind of call
1556 if (GlobalAddressSDNode *GASD =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001557 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001558 {
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001559 if (GASD->getGlobal()->isExternal()) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001560 //use safe calling convention
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001561 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001562 has_sym = true;
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001563 BuildMI(BB, Alpha::CALL, 1).addGlobalAddress(GASD->getGlobal());
1564 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001565 //use PC relative branch call
Andrew Lenharth1e0d9bd2005-04-14 17:34:20 +00001566 AlphaLowering.restoreGP(BB);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001567 BuildMI(BB, Alpha::BSR, 1, Alpha::R26)
1568 .addGlobalAddress(GASD->getGlobal(),true);
Andrew Lenharthc24b5372005-04-13 17:17:28 +00001569 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001570 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001571 else if (ExternalSymbolSDNode *ESSDN =
Misha Brukman4633f1c2005-04-21 23:13:11 +00001572 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001573 {
1574 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001575 has_sym = true;
Andrew Lenharthba05ad62005-03-30 18:22:52 +00001576 BuildMI(BB, Alpha::CALL, 1).addExternalSymbol(ESSDN->getSymbol(), true);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001577 } else {
1578 //no need to restore GP as we are doing an indirect call
1579 Tmp1 = SelectExpr(N.getOperand(1));
1580 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1);
1581 BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0);
1582 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001583
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001584 //push the result into a virtual register
Misha Brukman4633f1c2005-04-21 23:13:11 +00001585
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001586 switch (Node->getValueType(0)) {
1587 default: Node->dump(); assert(0 && "Unknown value type for call result!");
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001588 case MVT::Other: return notIn;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001589 case MVT::i1:
1590 case MVT::i8:
1591 case MVT::i16:
1592 case MVT::i32:
1593 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001594 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0);
1595 break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001596 case MVT::f32:
1597 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001598 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0);
1599 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001600 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001601 return Result+N.ResNo;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001602 }
1603
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001604 case ISD::SIGN_EXTEND_INREG:
1605 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001606 //do SDIV opt for all levels of ints if not dividing by a constant
1607 if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV
1608 && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001609 {
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001610 unsigned Tmp4 = MakeReg(MVT::f64);
1611 unsigned Tmp5 = MakeReg(MVT::f64);
1612 unsigned Tmp6 = MakeReg(MVT::f64);
1613 unsigned Tmp7 = MakeReg(MVT::f64);
1614 unsigned Tmp8 = MakeReg(MVT::f64);
1615 unsigned Tmp9 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001616
1617 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1618 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1619 MoveInt2FP(Tmp1, Tmp4, true);
1620 MoveInt2FP(Tmp2, Tmp5, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001621 BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4);
1622 BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5);
1623 BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7);
1624 BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001625 MoveFP2Int(Tmp9, Result, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001626 return Result;
1627 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001628
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001629 //Alpha has instructions for a bunch of signed 32 bit stuff
1630 if( dyn_cast<MVTSDNode>(Node)->getExtraValueType() == MVT::i32)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001631 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001632 switch (N.getOperand(0).getOpcode()) {
1633 case ISD::ADD:
1634 case ISD::SUB:
1635 case ISD::MUL:
1636 {
1637 bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD;
1638 bool isMul = N.getOperand(0).getOpcode() == ISD::MUL;
1639 //FIXME: first check for Scaled Adds and Subs!
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001640 ConstantSDNode* CSD = NULL;
1641 if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL &&
1642 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) &&
1643 (CSD->getValue() == 2 || CSD->getValue() == 3))
1644 {
1645 bool use4 = CSD->getValue() == 2;
1646 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1647 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1648 BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL),
1649 2,Result).addReg(Tmp1).addReg(Tmp2);
1650 }
1651 else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL &&
1652 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) &&
1653 (CSD->getValue() == 2 || CSD->getValue() == 3))
1654 {
1655 bool use4 = CSD->getValue() == 2;
1656 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1657 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1658 BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2);
1659 }
1660 else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001661 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255)
1662 { //Normal imm add/sub
1663 Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi);
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001664 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001665 Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue();
1666 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001667 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001668 else
1669 { //Normal add/sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001670 Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001671 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001672 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001673 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1674 }
1675 return Result;
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001676 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001677 default: break; //Fall Though;
1678 }
1679 } //Every thing else fall though too, including unhandled opcodes above
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001680 Tmp1 = SelectExpr(N.getOperand(0));
1681 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001682 //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n";
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001683 switch(MVN->getExtraValueType())
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001684 {
1685 default:
1686 Node->dump();
1687 assert(0 && "Sign Extend InReg not there yet");
1688 break;
1689 case MVT::i32:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001690 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001691 BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0);
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001692 break;
1693 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001694 case MVT::i16:
1695 BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Tmp1);
1696 break;
1697 case MVT::i8:
1698 BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Tmp1);
1699 break;
Andrew Lenharthebce5042005-02-12 19:35:12 +00001700 case MVT::i1:
1701 Tmp2 = MakeReg(MVT::i64);
1702 BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001703 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2);
Andrew Lenharthebce5042005-02-12 19:35:12 +00001704 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001705 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001706 return Result;
1707 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001708
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001709 case ISD::SETCC:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001710 {
1711 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1712 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Andrew Lenharth694c2982005-06-26 23:01:11 +00001713 bool isConst = false;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001714 int dir;
Misha Brukman7847fca2005-04-22 17:54:37 +00001715
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001716 //Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001717 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001718 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth694c2982005-06-26 23:01:11 +00001719 isConst = true;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001720
1721 switch (SetCC->getCondition()) {
1722 default: Node->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharth694c2982005-06-26 23:01:11 +00001723 case ISD::SETEQ:
1724 Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001725 case ISD::SETLT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001726 Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001727 case ISD::SETLE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001728 Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break;
1729 case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break;
1730 case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001731 case ISD::SETULT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001732 Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break;
1733 case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001734 case ISD::SETULE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001735 Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break;
1736 case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001737 case ISD::SETNE: {//Handle this one special
1738 //std::cerr << "Alpha does not have a setne.\n";
1739 //abort();
1740 Tmp1 = SelectExpr(N.getOperand(0));
1741 Tmp2 = SelectExpr(N.getOperand(1));
1742 Tmp3 = MakeReg(MVT::i64);
1743 BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001744 //Remeber we have the Inv for this CC
1745 CCInvMap[N] = Tmp3;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001746 //and invert
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001747 BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3);
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001748 return Result;
1749 }
1750 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001751 if (dir == 1) {
1752 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001753 if (isConst) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001754 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1755 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1756 } else {
1757 Tmp2 = SelectExpr(N.getOperand(1));
1758 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1759 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001760 } else { //if (dir == 2) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001761 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001762 Tmp2 = SelectExpr(N.getOperand(0));
1763 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001764 }
1765 } else {
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001766 //do the comparison
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001767 Tmp1 = MakeReg(MVT::f64);
1768 bool inv = SelectFPSetCC(N, Tmp1);
1769
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001770 //now arrange for Result (int) to have a 1 or 0
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001771 Tmp2 = MakeReg(MVT::i64);
1772 BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001773 Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001774 BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001775 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001776 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001777 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001778 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001779
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001780 case ISD::CopyFromReg:
1781 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001782 ++count_ins;
1783
Andrew Lenharth40831c52005-01-28 06:57:18 +00001784 // Make sure we generate both values.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001785 if (Result != notIn)
Misha Brukman7847fca2005-04-22 17:54:37 +00001786 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth40831c52005-01-28 06:57:18 +00001787 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001788 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001789
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001790 SDOperand Chain = N.getOperand(0);
1791
1792 Select(Chain);
1793 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1794 //std::cerr << "CopyFromReg " << Result << " = " << r << "\n";
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001795 if (DestType == MVT::f32 || DestType == MVT::f64)
1796 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r);
1797 else
1798 BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001799 return Result;
1800 }
1801
Misha Brukman4633f1c2005-04-21 23:13:11 +00001802 //Most of the plain arithmetic and logic share the same form, and the same
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001803 //constant immediate test
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001804 case ISD::XOR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001805 //Match Not
1806 if (N.getOperand(1).getOpcode() == ISD::Constant &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001807 cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001808 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001809 Tmp1 = SelectExpr(N.getOperand(0));
1810 BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1);
1811 return Result;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001812 }
1813 //Fall through
1814 case ISD::AND:
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001815 //handle zap
1816 if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant)
1817 {
1818 uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1819 unsigned int build = 0;
1820 for(int i = 0; i < 8; ++i)
1821 {
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001822 if ((k & 0x00FF) == 0x00FF)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001823 build |= 1 << i;
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001824 else if ((k & 0x00FF) != 0)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001825 { build = 0; break; }
1826 k >>= 8;
1827 }
1828 if (build)
1829 {
1830 Tmp1 = SelectExpr(N.getOperand(0));
1831 BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build);
1832 return Result;
1833 }
1834 }
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001835 case ISD::OR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001836 //Check operand(0) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001837 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001838 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001839 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended()
1840 == -1) {
1841 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001842 case ISD::AND: Opc = Alpha::BIC; break;
1843 case ISD::OR: Opc = Alpha::ORNOT; break;
1844 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001845 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001846 Tmp1 = SelectExpr(N.getOperand(1));
1847 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1848 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1849 return Result;
1850 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001851 //Check operand(1) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001852 if (N.getOperand(1).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001853 N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001854 cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended()
1855 == -1) {
1856 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001857 case ISD::AND: Opc = Alpha::BIC; break;
1858 case ISD::OR: Opc = Alpha::ORNOT; break;
1859 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001860 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001861 Tmp1 = SelectExpr(N.getOperand(0));
1862 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1863 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1864 return Result;
1865 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001866 //Fall through
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001867 case ISD::SHL:
1868 case ISD::SRL:
Andrew Lenharth2c594352005-01-29 15:42:07 +00001869 case ISD::SRA:
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001870 case ISD::MUL:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001871 assert (DestType == MVT::i64 && "Only do arithmetic on i64s!");
1872 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth40831c52005-01-28 06:57:18 +00001873 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001874 {
1875 switch(opcode) {
1876 case ISD::AND: Opc = Alpha::ANDi; break;
1877 case ISD::OR: Opc = Alpha::BISi; break;
1878 case ISD::XOR: Opc = Alpha::XORi; break;
1879 case ISD::SHL: Opc = Alpha::SLi; break;
1880 case ISD::SRL: Opc = Alpha::SRLi; break;
1881 case ISD::SRA: Opc = Alpha::SRAi; break;
1882 case ISD::MUL: Opc = Alpha::MULQi; break;
1883 };
1884 Tmp1 = SelectExpr(N.getOperand(0));
1885 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1886 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1887 } else {
1888 switch(opcode) {
1889 case ISD::AND: Opc = Alpha::AND; break;
1890 case ISD::OR: Opc = Alpha::BIS; break;
1891 case ISD::XOR: Opc = Alpha::XOR; break;
1892 case ISD::SHL: Opc = Alpha::SL; break;
1893 case ISD::SRL: Opc = Alpha::SRL; break;
1894 case ISD::SRA: Opc = Alpha::SRA; break;
1895 case ISD::MUL: Opc = Alpha::MULQ; break;
1896 };
1897 Tmp1 = SelectExpr(N.getOperand(0));
1898 Tmp2 = SelectExpr(N.getOperand(1));
1899 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1900 }
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001901 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001902
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001903 case ISD::ADD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001904 case ISD::SUB:
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001905 {
Andrew Lenharth40831c52005-01-28 06:57:18 +00001906 bool isAdd = opcode == ISD::ADD;
1907
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001908 //first check for Scaled Adds and Subs!
1909 //Valid for add and sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001910 ConstantSDNode* CSD = NULL;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001911 if(N.getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001912 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
1913 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001914 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001915 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001916 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001917 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255)
1918 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1919 2, Result).addReg(Tmp2).addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001920 else {
1921 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001922 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1923 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001924 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001925 }
1926 //Position prevents subs
Andrew Lenharth273a1f92005-04-07 14:18:13 +00001927 else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001928 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) &&
1929 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001930 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001931 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001932 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001933 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255)
1934 BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2)
1935 .addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001936 else {
1937 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001938 BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001939 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001940 }
1941 //small addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001942 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1943 CSD->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001944 { //Normal imm add/sub
1945 Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi;
1946 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001947 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001948 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001949 //larger addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001950 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1951 CSD->getSignExtended() <= 32767 &&
1952 CSD->getSignExtended() >= -32767)
Andrew Lenharth74d00d82005-03-02 17:23:03 +00001953 { //LDA
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001954 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001955 Tmp2 = (long)CSD->getSignExtended();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001956 if (!isAdd)
1957 Tmp2 = -Tmp2;
1958 BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001959 }
1960 //give up and do the operation
1961 else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001962 //Normal add/sub
1963 Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ;
1964 Tmp1 = SelectExpr(N.getOperand(0));
1965 Tmp2 = SelectExpr(N.getOperand(1));
1966 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1967 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001968 return Result;
1969 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001970
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001971 case ISD::SDIV:
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001972 {
Andrew Lenhartha565c272005-04-06 22:03:13 +00001973 ConstantSDNode* CSD;
1974 //check if we can convert into a shift!
1975 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1976 (int64_t)CSD->getSignExtended() != 0 &&
1977 ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0)
1978 {
1979 unsigned k = ExactLog2(abs(CSD->getSignExtended()));
1980 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenhartha565c272005-04-06 22:03:13 +00001981 if (k == 1)
1982 Tmp2 = Tmp1;
1983 else
1984 {
1985 Tmp2 = MakeReg(MVT::i64);
1986 BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1);
1987 }
1988 Tmp3 = MakeReg(MVT::i64);
1989 BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k);
1990 unsigned Tmp4 = MakeReg(MVT::i64);
1991 BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1);
1992 if ((int64_t)CSD->getSignExtended() > 0)
1993 BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k);
1994 else
1995 {
1996 unsigned Tmp5 = MakeReg(MVT::i64);
1997 BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k);
1998 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5);
1999 }
2000 return Result;
2001 }
2002 }
2003 //Else fall through
2004
2005 case ISD::UDIV:
2006 {
2007 ConstantSDNode* CSD;
2008 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
2009 ((int64_t)CSD->getSignExtended() >= 2 ||
2010 (int64_t)CSD->getSignExtended() <= -2))
2011 {
2012 // If this is a divide by constant, we can emit code using some magic
2013 // constants to implement it as a multiply instead.
2014 ExprMap.erase(N);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002015 if (opcode == ISD::SDIV)
Andrew Lenhartha565c272005-04-06 22:03:13 +00002016 return SelectExpr(BuildSDIVSequence(N));
2017 else
2018 return SelectExpr(BuildUDIVSequence(N));
2019 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00002020 }
2021 //else fall though
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002022 case ISD::UREM:
Andrew Lenharth02981182005-01-26 01:24:38 +00002023 case ISD::SREM:
Misha Brukman4633f1c2005-04-21 23:13:11 +00002024 //FIXME: alpha really doesn't support any of these operations,
Andrew Lenharth40831c52005-01-28 06:57:18 +00002025 // the ops are expanded into special library calls with
2026 // special calling conventions
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002027 //Restore GP because it is a call after all...
Andrew Lenharth40831c52005-01-28 06:57:18 +00002028 switch(opcode) {
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00002029 case ISD::UREM: Opc = Alpha::REMQU; break;
2030 case ISD::SREM: Opc = Alpha::REMQ; break;
2031 case ISD::UDIV: Opc = Alpha::DIVQU; break;
2032 case ISD::SDIV: Opc = Alpha::DIVQ; break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00002033 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002034 Tmp1 = SelectExpr(N.getOperand(0));
2035 Tmp2 = SelectExpr(N.getOperand(1));
Andrew Lenharth33819132005-03-04 20:09:23 +00002036 //set up regs explicitly (helps Reg alloc)
2037 BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002038 BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2);
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00002039 AlphaLowering.restoreGP(BB);
Andrew Lenharth33819132005-03-04 20:09:23 +00002040 BuildMI(BB, Opc, 2).addReg(Alpha::R24).addReg(Alpha::R25);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002041 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002042 return Result;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00002043
Andrew Lenharthe76797c2005-02-01 20:40:27 +00002044 case ISD::FP_TO_UINT:
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002045 case ISD::FP_TO_SINT:
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002046 {
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002047 assert (DestType == MVT::i64 && "only quads can be loaded to");
2048 MVT::ValueType SrcType = N.getOperand(0).getValueType();
Andrew Lenharth03824012005-02-07 05:55:55 +00002049 assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002050 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002051 if (SrcType == MVT::f32)
Misha Brukman7847fca2005-04-22 17:54:37 +00002052 {
2053 Tmp2 = MakeReg(MVT::f64);
2054 BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1);
2055 Tmp1 = Tmp2;
2056 }
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002057 Tmp2 = MakeReg(MVT::f64);
2058 BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00002059 MoveFP2Int(Tmp2, Result, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002060
Andrew Lenharth7efadce2005-01-31 01:44:26 +00002061 return Result;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002062 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00002063
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002064 case ISD::SELECT:
2065 {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002066 //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP)
2067 //and can save stack use
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002068 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002069 //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2070 //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002071 // Get the condition into the zero flag.
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002072 //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002073
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002074 SDOperand CC = N.getOperand(0);
2075 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
2076
Misha Brukman4633f1c2005-04-21 23:13:11 +00002077 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002078 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
2079 { //FP Setcc -> Int Select
Misha Brukman7847fca2005-04-22 17:54:37 +00002080 Tmp1 = MakeReg(MVT::f64);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002081 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2082 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Misha Brukman7847fca2005-04-22 17:54:37 +00002083 bool inv = SelectFPSetCC(CC, Tmp1);
2084 BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result)
2085 .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
2086 return Result;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002087 }
2088 if (CC.getOpcode() == ISD::SETCC) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002089 //Int SetCC -> Select
2090 //Dropping the CC is only useful if we are comparing to 0
2091 if((SetCC->getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth694c2982005-06-26 23:01:11 +00002092 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0))
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002093 {
2094 //figure out a few things
Andrew Lenharth694c2982005-06-26 23:01:11 +00002095 bool useImm = N.getOperand(2).getOpcode() == ISD::Constant &&
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002096 cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002097
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002098 //Fix up CC
2099 ISD::CondCode cCode= SetCC->getCondition();
Andrew Lenharth694c2982005-06-26 23:01:11 +00002100 if (useImm) //Invert sense to get Imm field right
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002101 cCode = ISD::getSetCCInverse(cCode, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002102
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002103 //Choose the CMOV
2104 switch (cCode) {
2105 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002106 case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2107 case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break;
2108 case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break;
2109 case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break;
2110 case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break;
2111 case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break;
2112 case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
2113 //Technically you could have this CC
2114 case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2115 case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break;
2116 case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002117 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00002118 Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002119
Andrew Lenharth694c2982005-06-26 23:01:11 +00002120 if (useImm) {
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002121 Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE
2122 BuildMI(BB, Opc, 2, Result).addReg(Tmp3)
Misha Brukman7847fca2005-04-22 17:54:37 +00002123 .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue())
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002124 .addReg(Tmp1);
2125 } else {
2126 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2127 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
2128 BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1);
2129 }
2130 return Result;
2131 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002132 //Otherwise, fall though
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002133 }
2134 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002135 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2136 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002137 BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3)
2138 .addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002139
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002140 return Result;
2141 }
2142
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002143 case ISD::Constant:
2144 {
Andrew Lenharthc0513832005-03-29 19:24:04 +00002145 int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue();
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002146 if (val <= IMM_HIGH && val >= IMM_LOW) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002147 BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002148 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002149 else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &&
2150 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) {
2151 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002152 BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val))
2153 .addReg(Alpha::R31);
Misha Brukman7847fca2005-04-22 17:54:37 +00002154 BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002155 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002156 else {
2157 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002158 ConstantUInt *C =
2159 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002160 unsigned CPI = CP->getConstantPoolIndex(C);
2161 AlphaLowering.restoreGP(BB);
Andrew Lenharthfe895e32005-06-27 17:15:36 +00002162 has_sym = true;
2163 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002164 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI)
2165 .addReg(Alpha::R29);
2166 BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI)
2167 .addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002168 }
2169 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002170 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002171 }
2172
2173 return 0;
2174}
2175
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002176void AlphaISel::Select(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002177 unsigned Tmp1, Tmp2, Opc;
Andrew Lenharth760270d2005-02-07 23:02:23 +00002178 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002179
Nate Begeman85fdeb22005-03-24 04:39:54 +00002180 if (!ExprMap.insert(std::make_pair(N, notIn)).second)
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002181 return; // Already selected.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002182
2183 SDNode *Node = N.Val;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002184
Andrew Lenharth760270d2005-02-07 23:02:23 +00002185 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002186
2187 default:
2188 Node->dump(); std::cerr << "\n";
2189 assert(0 && "Node not handled yet!");
2190
2191 case ISD::BRCOND: {
Andrew Lenharth445171a2005-02-08 00:40:03 +00002192 SelectBranchCC(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002193 return;
2194 }
2195
2196 case ISD::BR: {
2197 MachineBasicBlock *Dest =
2198 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2199
2200 Select(N.getOperand(0));
2201 BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest);
2202 return;
2203 }
2204
2205 case ISD::ImplicitDef:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002206 ++count_ins;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002207 Select(N.getOperand(0));
2208 BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg());
2209 return;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002210
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002211 case ISD::EntryToken: return; // Noop
2212
2213 case ISD::TokenFactor:
2214 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2215 Select(Node->getOperand(i));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002216
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002217 //N.Val->dump(); std::cerr << "\n";
2218 //assert(0 && "Node not handled yet!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00002219
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002220 return;
2221
2222 case ISD::CopyToReg:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002223 ++count_outs;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002224 Select(N.getOperand(0));
2225 Tmp1 = SelectExpr(N.getOperand(1));
2226 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002227
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002228 if (Tmp1 != Tmp2) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002229 if (N.getOperand(1).getValueType() == MVT::f64 ||
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002230 N.getOperand(1).getValueType() == MVT::f32)
Andrew Lenharth29219162005-02-07 06:31:44 +00002231 BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2232 else
2233 BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002234 }
2235 return;
2236
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002237 case ISD::RET:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002238 ++count_outs;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002239 switch (N.getNumOperands()) {
2240 default:
2241 std::cerr << N.getNumOperands() << "\n";
2242 for (unsigned i = 0; i < N.getNumOperands(); ++i)
2243 std::cerr << N.getOperand(i).getValueType() << "\n";
2244 Node->dump();
2245 assert(0 && "Unknown return instruction!");
2246 case 2:
2247 Select(N.getOperand(0));
2248 Tmp1 = SelectExpr(N.getOperand(1));
2249 switch (N.getOperand(1).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002250 default: Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002251 assert(0 && "All other types should have been promoted!!");
2252 case MVT::f64:
2253 case MVT::f32:
2254 BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1);
2255 break;
2256 case MVT::i32:
2257 case MVT::i64:
2258 BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1);
2259 break;
2260 }
2261 break;
2262 case 1:
2263 Select(N.getOperand(0));
2264 break;
2265 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002266 // Just emit a 'ret' instruction
Andrew Lenharth6968bff2005-06-27 23:24:11 +00002267 AlphaLowering.restoreRA(BB);
2268 BuildMI(BB, Alpha::RET, 1, Alpha::R31).addReg(Alpha::R26);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002269 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002270
Misha Brukman4633f1c2005-04-21 23:13:11 +00002271 case ISD::TRUNCSTORE:
2272 case ISD::STORE:
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002273 {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00002274 SDOperand Chain = N.getOperand(0);
2275 SDOperand Value = N.getOperand(1);
2276 SDOperand Address = N.getOperand(2);
2277 Select(Chain);
2278
2279 Tmp1 = SelectExpr(Value); //value
Andrew Lenharth760270d2005-02-07 23:02:23 +00002280
2281 if (opcode == ISD::STORE) {
2282 switch(Value.getValueType()) {
2283 default: assert(0 && "unknown Type in store");
2284 case MVT::i64: Opc = Alpha::STQ; break;
2285 case MVT::f64: Opc = Alpha::STT; break;
2286 case MVT::f32: Opc = Alpha::STS; break;
2287 }
2288 } else { //ISD::TRUNCSTORE
2289 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
2290 default: assert(0 && "unknown Type in store");
2291 case MVT::i1: //FIXME: DAG does not promote this load
2292 case MVT::i8: Opc = Alpha::STB; break;
2293 case MVT::i16: Opc = Alpha::STW; break;
2294 case MVT::i32: Opc = Alpha::STL; break;
2295 }
Andrew Lenharth65838902005-02-06 16:22:15 +00002296 }
Andrew Lenharth760270d2005-02-07 23:02:23 +00002297
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002298 int i = 0, j = 0;
2299 if (EnableAlphaLSMark) {
2300 i =
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002301 getValueOffset(dyn_cast<SrcValueSDNode>(N.getOperand(3))->getValue());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002302 j = getFunctionOffset(BB->getParent()->getFunction());
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002303 }
2304
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002305 if(Address.getOpcode() == ISD::FrameIndex) {
2306 if (EnableAlphaLSMark)
2307 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00002308 BuildMI(BB, Opc, 3).addReg(Tmp1)
2309 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
2310 .addReg(Alpha::F31);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002311 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002312 long offset;
2313 SelectAddr(Address, Tmp2, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002314 if (EnableAlphaLSMark)
2315 BuildMI(BB, Alpha::MEMLABEL, 3).addImm(j).addImm(i).addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002316 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2317 }
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002318 return;
2319 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002320
2321 case ISD::EXTLOAD:
2322 case ISD::SEXTLOAD:
2323 case ISD::ZEXTLOAD:
2324 case ISD::LOAD:
2325 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002326 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002327 case ISD::CALL:
Andrew Lenharth032f2352005-02-22 21:59:48 +00002328 case ISD::DYNAMIC_STACKALLOC:
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002329 ExprMap.erase(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002330 SelectExpr(N);
2331 return;
2332
Chris Lattner16cd04d2005-05-12 23:24:06 +00002333 case ISD::CALLSEQ_START:
2334 case ISD::CALLSEQ_END:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002335 Select(N.getOperand(0));
2336 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002337
Chris Lattner16cd04d2005-05-12 23:24:06 +00002338 Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN :
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002339 Alpha::ADJUSTSTACKUP;
2340 BuildMI(BB, Opc, 1).addImm(Tmp1);
2341 return;
Andrew Lenharth95762122005-03-31 21:24:06 +00002342
2343 case ISD::PCMARKER:
2344 Select(N.getOperand(0)); //Chain
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002345 BuildMI(BB, Alpha::PCLABEL, 2)
2346 .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue());
Andrew Lenharth95762122005-03-31 21:24:06 +00002347 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002348 }
2349 assert(0 && "Should not be reached!");
2350}
2351
2352
2353/// createAlphaPatternInstructionSelector - This pass converts an LLVM function
2354/// into a machine code representation using pattern matching and a machine
2355/// description file.
2356///
2357FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) {
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002358 return new AlphaISel(TM);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002359}
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00002360