blob: e23f38283430fa97f92d6ef50a9ae18c24a4d53c [file] [log] [blame]
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00001//===--- LiveRangeEdit.cpp - Basic tools for editing a register live range --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
14#include "LiveRangeEdit.h"
15#include "VirtRegMap.h"
16#include "llvm/CodeGen/LiveIntervalAnalysis.h"
17#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000018#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000019
20using namespace llvm;
21
Jakob Stoklund Olesene324f6e2011-02-18 22:35:20 +000022unsigned LiveRangeEdit::getOriginal(const VirtRegMap &vrm) const {
23 unsigned Orig = vrm.getPreSplitReg(getReg());
24 return Orig ? Orig : getReg();
25}
26
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000027LiveInterval &LiveRangeEdit::create(MachineRegisterInfo &mri,
28 LiveIntervals &lis,
29 VirtRegMap &vrm) {
Jakob Stoklund Olesene324f6e2011-02-18 22:35:20 +000030 const TargetRegisterClass *RC = mri.getRegClass(getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000031 unsigned VReg = mri.createVirtualRegister(RC);
32 vrm.grow();
Jakob Stoklund Olesene324f6e2011-02-18 22:35:20 +000033 vrm.setIsSplitFromReg(VReg, getOriginal(vrm));
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000034 LiveInterval &li = lis.getOrCreateInterval(VReg);
35 newRegs_.push_back(&li);
36 return li;
37}
38
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000039void LiveRangeEdit::scanRemattable(LiveIntervals &lis,
40 const TargetInstrInfo &tii,
41 AliasAnalysis *aa) {
42 for (LiveInterval::vni_iterator I = parent_.vni_begin(),
43 E = parent_.vni_end(); I != E; ++I) {
44 VNInfo *VNI = *I;
45 if (VNI->isUnused())
46 continue;
47 MachineInstr *DefMI = lis.getInstructionFromIndex(VNI->def);
48 if (!DefMI)
49 continue;
50 if (tii.isTriviallyReMaterializable(DefMI, aa))
51 remattable_.insert(VNI);
52 }
53 scannedRemattable_ = true;
54}
55
56bool LiveRangeEdit::anyRematerializable(LiveIntervals &lis,
57 const TargetInstrInfo &tii,
58 AliasAnalysis *aa) {
59 if (!scannedRemattable_)
60 scanRemattable(lis, tii, aa);
61 return !remattable_.empty();
62}
63
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000064/// allUsesAvailableAt - Return true if all registers used by OrigMI at
65/// OrigIdx are also available with the same value at UseIdx.
66bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
67 SlotIndex OrigIdx,
68 SlotIndex UseIdx,
69 LiveIntervals &lis) {
70 OrigIdx = OrigIdx.getUseIndex();
71 UseIdx = UseIdx.getUseIndex();
72 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
73 const MachineOperand &MO = OrigMI->getOperand(i);
74 if (!MO.isReg() || !MO.getReg() || MO.getReg() == getReg())
75 continue;
76 // Reserved registers are OK.
77 if (MO.isUndef() || !lis.hasInterval(MO.getReg()))
78 continue;
79 // We don't want to move any defs.
80 if (MO.isDef())
81 return false;
82 // We cannot depend on virtual registers in uselessRegs_.
83 for (unsigned ui = 0, ue = uselessRegs_.size(); ui != ue; ++ui)
84 if (uselessRegs_[ui]->reg == MO.getReg())
85 return false;
86
87 LiveInterval &li = lis.getInterval(MO.getReg());
88 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
89 if (!OVNI)
90 continue;
91 if (OVNI != li.getVNInfoAt(UseIdx))
92 return false;
93 }
94 return true;
95}
96
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +000097bool LiveRangeEdit::canRematerializeAt(Remat &RM,
98 SlotIndex UseIdx,
99 bool cheapAsAMove,
100 LiveIntervals &lis) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000101 assert(scannedRemattable_ && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000102
103 // Use scanRemattable info.
104 if (!remattable_.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000105 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000106
107 // No defining instruction.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000108 RM.OrigMI = lis.getInstructionFromIndex(RM.ParentVNI->def);
109 assert(RM.OrigMI && "Defining instruction for remattable value disappeared");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000110
111 // If only cheap remats were requested, bail out early.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000112 if (cheapAsAMove && !RM.OrigMI->getDesc().isAsCheapAsAMove())
113 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000114
115 // Verify that all used registers are available with the same values.
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000116 if (!allUsesAvailableAt(RM.OrigMI, RM.ParentVNI->def, UseIdx, lis))
117 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000118
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000119 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000120}
121
122SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
123 MachineBasicBlock::iterator MI,
124 unsigned DestReg,
125 const Remat &RM,
126 LiveIntervals &lis,
127 const TargetInstrInfo &tii,
128 const TargetRegisterInfo &tri) {
129 assert(RM.OrigMI && "Invalid remat");
130 tii.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenf1583ae2010-10-20 22:50:42 +0000131 rematted_.insert(RM.ParentVNI);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000132 return lis.InsertMachineInstrInMaps(--MI).getDefIndex();
133}
134