blob: 911218aeb614a45b9819f5fd3d53b27f6cd136aa [file] [log] [blame]
Tim Northover72062f52013-01-31 12:12:40 +00001//===-- AArch64AsmPrinter.cpp - Print machine code to an AArch64 .s file --===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format AArch64 assembly language.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "asm-printer"
16#include "AArch64AsmPrinter.h"
17#include "InstPrinter/AArch64InstPrinter.h"
18#include "llvm/DebugInfo.h"
19#include "llvm/ADT/SmallString.h"
Tim Northover72062f52013-01-31 12:12:40 +000020#include "llvm/CodeGen/MachineModuleInfoImpls.h"
21#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
22#include "llvm/MC/MCAsmInfo.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCSymbol.h"
25#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/Mangler.h"
27
28using namespace llvm;
29
Tim Northover72062f52013-01-31 12:12:40 +000030/// Try to print a floating-point register as if it belonged to a specified
31/// register-class. For example the inline asm operand modifier "b" requires its
32/// argument to be printed as "bN".
33static bool printModifiedFPRAsmOperand(const MachineOperand &MO,
34 const TargetRegisterInfo *TRI,
Tim Northover630c5e02013-09-13 07:26:52 +000035 char RegType, raw_ostream &O) {
Tim Northover72062f52013-01-31 12:12:40 +000036 if (!MO.isReg())
37 return true;
38
39 for (MCRegAliasIterator AR(MO.getReg(), TRI, true); AR.isValid(); ++AR) {
Tim Northover630c5e02013-09-13 07:26:52 +000040 if (AArch64::FPR8RegClass.contains(*AR)) {
41 O << RegType << TRI->getEncodingValue(MO.getReg());
Tim Northover72062f52013-01-31 12:12:40 +000042 return false;
43 }
44 }
Tim Northover630c5e02013-09-13 07:26:52 +000045
46 // The register doesn't correspond to anything floating-point like.
Tim Northover72062f52013-01-31 12:12:40 +000047 return true;
48}
49
50/// Implements the 'w' and 'x' inline asm operand modifiers, which print a GPR
51/// with the obvious type and an immediate 0 as either wzr or xzr.
52static bool printModifiedGPRAsmOperand(const MachineOperand &MO,
53 const TargetRegisterInfo *TRI,
54 const TargetRegisterClass &RegClass,
55 raw_ostream &O) {
56 char Prefix = &RegClass == &AArch64::GPR32RegClass ? 'w' : 'x';
57
58 if (MO.isImm() && MO.getImm() == 0) {
59 O << Prefix << "zr";
60 return false;
61 } else if (MO.isReg()) {
62 if (MO.getReg() == AArch64::XSP || MO.getReg() == AArch64::WSP) {
63 O << (Prefix == 'x' ? "sp" : "wsp");
64 return false;
65 }
66
67 for (MCRegAliasIterator AR(MO.getReg(), TRI, true); AR.isValid(); ++AR) {
68 if (RegClass.contains(*AR)) {
69 O << AArch64InstPrinter::getRegisterName(*AR);
70 return false;
71 }
72 }
73 }
74
75 return true;
76}
77
78bool AArch64AsmPrinter::printSymbolicAddress(const MachineOperand &MO,
79 bool PrintImmediatePrefix,
80 StringRef Suffix, raw_ostream &O) {
81 StringRef Name;
82 StringRef Modifier;
83 switch (MO.getType()) {
Tim Northoverdfe076a2013-02-05 13:24:56 +000084 default:
85 llvm_unreachable("Unexpected operand for symbolic address constraint");
Tim Northover72062f52013-01-31 12:12:40 +000086 case MachineOperand::MO_GlobalAddress:
87 Name = Mang->getSymbol(MO.getGlobal())->getName();
88
89 // Global variables may be accessed either via a GOT or in various fun and
90 // interesting TLS-model specific ways. Set the prefix modifier as
91 // appropriate here.
92 if (const GlobalVariable *GV = dyn_cast<GlobalVariable>(MO.getGlobal())) {
93 Reloc::Model RelocM = TM.getRelocationModel();
94 if (GV->isThreadLocal()) {
95 switch (TM.getTLSModel(GV)) {
96 case TLSModel::GeneralDynamic:
97 Modifier = "tlsdesc";
98 break;
99 case TLSModel::LocalDynamic:
100 Modifier = "dtprel";
101 break;
102 case TLSModel::InitialExec:
103 Modifier = "gottprel";
104 break;
105 case TLSModel::LocalExec:
106 Modifier = "tprel";
107 break;
108 }
109 } else if (Subtarget->GVIsIndirectSymbol(GV, RelocM)) {
110 Modifier = "got";
111 }
112 }
113 break;
114 case MachineOperand::MO_BlockAddress:
115 Name = GetBlockAddressSymbol(MO.getBlockAddress())->getName();
116 break;
117 case MachineOperand::MO_ExternalSymbol:
118 Name = MO.getSymbolName();
119 break;
120 case MachineOperand::MO_ConstantPoolIndex:
121 Name = GetCPISymbol(MO.getIndex())->getName();
122 break;
123 }
124
125 // Some instructions (notably ADRP) don't take the # prefix for
126 // immediates. Only print it if asked to.
127 if (PrintImmediatePrefix)
128 O << '#';
129
130 // Only need the joining "_" if both the prefix and the suffix are
131 // non-null. This little block simply takes care of the four possibly
132 // combinations involved there.
133 if (Modifier == "" && Suffix == "")
134 O << Name;
135 else if (Modifier == "" && Suffix != "")
136 O << ":" << Suffix << ':' << Name;
137 else if (Modifier != "" && Suffix == "")
138 O << ":" << Modifier << ':' << Name;
139 else
140 O << ":" << Modifier << '_' << Suffix << ':' << Name;
141
142 return false;
143}
144
145bool AArch64AsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
146 unsigned AsmVariant,
147 const char *ExtraCode, raw_ostream &O) {
148 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
149 if (!ExtraCode || !ExtraCode[0]) {
150 // There's actually no operand modifier, which leads to a slightly eclectic
151 // set of behaviour which we have to handle here.
152 const MachineOperand &MO = MI->getOperand(OpNum);
153 switch (MO.getType()) {
154 default:
155 llvm_unreachable("Unexpected operand for inline assembly");
156 case MachineOperand::MO_Register:
157 // GCC prints the unmodified operand of a 'w' constraint as the vector
158 // register. Technically, we could allocate the argument as a VPR128, but
159 // that leads to extremely dodgy copies being generated to get the data
160 // there.
Tim Northover630c5e02013-09-13 07:26:52 +0000161 if (printModifiedFPRAsmOperand(MO, TRI, 'v', O))
Tim Northover72062f52013-01-31 12:12:40 +0000162 O << AArch64InstPrinter::getRegisterName(MO.getReg());
163 break;
164 case MachineOperand::MO_Immediate:
165 O << '#' << MO.getImm();
166 break;
167 case MachineOperand::MO_FPImmediate:
168 assert(MO.getFPImm()->isExactlyValue(0.0) && "Only FP 0.0 expected");
169 O << "#0.0";
170 break;
171 case MachineOperand::MO_BlockAddress:
172 case MachineOperand::MO_ConstantPoolIndex:
173 case MachineOperand::MO_GlobalAddress:
174 case MachineOperand::MO_ExternalSymbol:
175 return printSymbolicAddress(MO, false, "", O);
176 }
177 return false;
178 }
179
180 // We have a real modifier to handle.
181 switch(ExtraCode[0]) {
182 default:
183 // See if this is a generic operand
184 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
185 case 'c': // Don't print "#" before an immediate operand.
186 if (!MI->getOperand(OpNum).isImm())
187 return true;
188 O << MI->getOperand(OpNum).getImm();
189 return false;
190 case 'w':
191 // Output 32-bit general register operand, constant zero as wzr, or stack
192 // pointer as wsp. Ignored when used with other operand types.
193 return printModifiedGPRAsmOperand(MI->getOperand(OpNum), TRI,
194 AArch64::GPR32RegClass, O);
195 case 'x':
196 // Output 64-bit general register operand, constant zero as xzr, or stack
197 // pointer as sp. Ignored when used with other operand types.
198 return printModifiedGPRAsmOperand(MI->getOperand(OpNum), TRI,
199 AArch64::GPR64RegClass, O);
200 case 'H':
201 // Output higher numbered of a 64-bit general register pair
202 case 'Q':
203 // Output least significant register of a 64-bit general register pair
204 case 'R':
205 // Output most significant register of a 64-bit general register pair
206
207 // FIXME note: these three operand modifiers will require, to some extent,
208 // adding a paired GPR64 register class. Initial investigation suggests that
209 // assertions are hit unless it has a type and is made legal for that type
210 // in ISelLowering. After that step is made, the number of modifications
211 // needed explodes (operation legality, calling conventions, stores, reg
212 // copies ...).
213 llvm_unreachable("FIXME: Unimplemented register pairs");
214 case 'b':
Tim Northover72062f52013-01-31 12:12:40 +0000215 case 'h':
Tim Northover72062f52013-01-31 12:12:40 +0000216 case 's':
Tim Northover72062f52013-01-31 12:12:40 +0000217 case 'd':
Tim Northover72062f52013-01-31 12:12:40 +0000218 case 'q':
Tim Northover72062f52013-01-31 12:12:40 +0000219 return printModifiedFPRAsmOperand(MI->getOperand(OpNum), TRI,
Tim Northover630c5e02013-09-13 07:26:52 +0000220 ExtraCode[0], O);
Tim Northover72062f52013-01-31 12:12:40 +0000221 case 'A':
222 // Output symbolic address with appropriate relocation modifier (also
223 // suitable for ADRP).
224 return printSymbolicAddress(MI->getOperand(OpNum), false, "", O);
225 case 'L':
226 // Output bits 11:0 of symbolic address with appropriate :lo12: relocation
227 // modifier.
228 return printSymbolicAddress(MI->getOperand(OpNum), true, "lo12", O);
229 case 'G':
230 // Output bits 23:12 of symbolic address with appropriate :hi12: relocation
231 // modifier (currently only for TLS local exec).
232 return printSymbolicAddress(MI->getOperand(OpNum), true, "hi12", O);
Tim Northoverfd4937f2013-10-29 08:22:33 +0000233 case 'a':
234 return PrintAsmMemoryOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Tim Northover72062f52013-01-31 12:12:40 +0000235 }
236
237
238}
239
240bool AArch64AsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
241 unsigned OpNum,
242 unsigned AsmVariant,
243 const char *ExtraCode,
244 raw_ostream &O) {
245 // Currently both the memory constraints (m and Q) behave the same and amount
246 // to the address as a single register. In future, we may allow "m" to provide
247 // both a base and an offset.
248 const MachineOperand &MO = MI->getOperand(OpNum);
249 assert(MO.isReg() && "unexpected inline assembly memory operand");
250 O << '[' << AArch64InstPrinter::getRegisterName(MO.getReg()) << ']';
251 return false;
252}
253
Tim Northover72062f52013-01-31 12:12:40 +0000254#include "AArch64GenMCPseudoLowering.inc"
255
256void AArch64AsmPrinter::EmitInstruction(const MachineInstr *MI) {
257 // Do any auto-generated pseudo lowerings.
258 if (emitPseudoExpansionLowering(OutStreamer, MI))
259 return;
260
Tim Northover72062f52013-01-31 12:12:40 +0000261 MCInst TmpInst;
262 LowerAArch64MachineInstrToMCInst(MI, TmpInst, *this);
263 OutStreamer.EmitInstruction(TmpInst);
264}
265
266void AArch64AsmPrinter::EmitEndOfAsmFile(Module &M) {
267 if (Subtarget->isTargetELF()) {
268 const TargetLoweringObjectFileELF &TLOFELF =
269 static_cast<const TargetLoweringObjectFileELF &>(getObjFileLowering());
270
271 MachineModuleInfoELF &MMIELF = MMI->getObjFileInfo<MachineModuleInfoELF>();
272
273 // Output stubs for external and common global variables.
274 MachineModuleInfoELF::SymbolListTy Stubs = MMIELF.GetGVStubList();
275 if (!Stubs.empty()) {
276 OutStreamer.SwitchSection(TLOFELF.getDataRelSection());
277 const DataLayout *TD = TM.getDataLayout();
278
279 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
280 OutStreamer.EmitLabel(Stubs[i].first);
281 OutStreamer.EmitSymbolValue(Stubs[i].second.getPointer(),
Rafael Espindolaa3863ea2013-07-02 15:49:13 +0000282 TD->getPointerSize(0));
Tim Northover72062f52013-01-31 12:12:40 +0000283 }
284 Stubs.clear();
285 }
286 }
287}
288
289bool AArch64AsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Tim Northover72062f52013-01-31 12:12:40 +0000290 return AsmPrinter::runOnMachineFunction(MF);
291}
292
293// Force static initialization.
294extern "C" void LLVMInitializeAArch64AsmPrinter() {
295 RegisterAsmPrinter<AArch64AsmPrinter> X(TheAArch64Target);
296}
297