blob: 955554ba3c1da127e6689e5960d1fc6633f32e67 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +000092 case MipsISD::EXTP: return "MipsISD::EXTP";
93 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
94 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
95 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
96 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
97 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
98 case MipsISD::SHILO: return "MipsISD::SHILO";
99 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
100 case MipsISD::MULT: return "MipsISD::MULT";
101 case MipsISD::MULTU: return "MipsISD::MULTU";
102 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
103 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
104 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
105 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000106 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107 }
108}
109
110MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000111MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000112 : TargetLowering(TM, new MipsTargetObjectFile()),
113 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000114 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
115 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000116
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000117 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000118 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000119 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000120 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000121
122 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000123 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000124
Akira Hatanaka95934842011-09-24 01:34:44 +0000125 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000126 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000127
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000128 if (Subtarget->inMips16Mode()) {
129 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000130 }
131
Akira Hatanakab430cec2012-09-21 23:58:31 +0000132 if (Subtarget->hasDSP()) {
133 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
134
135 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
136 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
137
138 // Expand all builtin opcodes.
139 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
140 setOperationAction(Opc, VecTys[i], Expand);
141
142 setOperationAction(ISD::LOAD, VecTys[i], Legal);
143 setOperationAction(ISD::STORE, VecTys[i], Legal);
144 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
145 }
146 }
147
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000148 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000149 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000150
151 // When dealing with single precision only, use libcalls
152 if (!Subtarget->isSingleFloat()) {
153 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000154 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000155 else
Craig Topper420761a2012-04-20 07:30:17 +0000156 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000157 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000158 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000159
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000160 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
162 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
163 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000164
Eli Friedman6055a6a2009-07-17 04:07:24 +0000165 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
167 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000168
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000169 // Used by legalize types to correctly generate the setcc result.
170 // Without this, every float setcc comes with a AND/OR with the result,
171 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000172 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000174
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000175 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000177 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
179 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
180 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
181 setOperationAction(ISD::SELECT, MVT::f32, Custom);
182 setOperationAction(ISD::SELECT, MVT::f64, Custom);
183 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000186 setOperationAction(ISD::SETCC, MVT::f32, Custom);
187 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000189 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
191 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
192 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
193 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanakaf934d152012-09-15 01:02:03 +0000194 if (!Subtarget->inMips16Mode()) {
195 setOperationAction(ISD::LOAD, MVT::i32, Custom);
196 setOperationAction(ISD::STORE, MVT::i32, Custom);
197 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000198
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000199 if (!TM.Options.NoNaNsFPMath) {
200 setOperationAction(ISD::FABS, MVT::f32, Custom);
201 setOperationAction(ISD::FABS, MVT::f64, Custom);
202 }
203
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000204 if (HasMips64) {
205 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
207 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
209 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
210 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000211 setOperationAction(ISD::LOAD, MVT::i64, Custom);
212 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000213 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000214
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000215 if (!HasMips64) {
216 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
217 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
218 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
219 }
220
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000221 setOperationAction(ISD::SDIV, MVT::i32, Expand);
222 setOperationAction(ISD::SREM, MVT::i32, Expand);
223 setOperationAction(ISD::UDIV, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000225 setOperationAction(ISD::SDIV, MVT::i64, Expand);
226 setOperationAction(ISD::SREM, MVT::i64, Expand);
227 setOperationAction(ISD::UDIV, MVT::i64, Expand);
228 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000229
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000230 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
232 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
234 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000235 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000237 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
239 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000240 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000242 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000243 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
244 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
245 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
246 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000248 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000249 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000251
Akira Hatanaka56633442011-09-20 23:53:09 +0000252 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000253 setOperationAction(ISD::ROTR, MVT::i32, Expand);
254
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000255 if (!Subtarget->hasMips64r2())
256 setOperationAction(ISD::ROTR, MVT::i64, Expand);
257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000259 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000261 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
263 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000264 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FLOG, MVT::f32, Expand);
266 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
267 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
268 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000269 setOperationAction(ISD::FMA, MVT::f32, Expand);
270 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000271 setOperationAction(ISD::FREM, MVT::f32, Expand);
272 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000273
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000274 if (!TM.Options.NoNaNsFPMath) {
275 setOperationAction(ISD::FNEG, MVT::f32, Expand);
276 setOperationAction(ISD::FNEG, MVT::f64, Expand);
277 }
278
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000279 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000280 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000281 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000282 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000283
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000284 setOperationAction(ISD::VAARG, MVT::Other, Expand);
285 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
286 setOperationAction(ISD::VAEND, MVT::Other, Expand);
287
Akira Hatanakab430cec2012-09-21 23:58:31 +0000288 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
289 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
290
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000291 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
293 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000294
Jia Liubb481f82012-02-28 07:46:26 +0000295 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
296 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
297 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
298 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000299
Eli Friedman26689ac2011-08-03 21:06:02 +0000300 setInsertFencesForAtomic(true);
301
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000302 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
304 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000305 }
306
Akira Hatanakac79507a2011-12-21 00:20:27 +0000307 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000309 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
310 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000311
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000312 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
315 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000316
Akira Hatanaka7664f052012-06-02 00:04:42 +0000317 if (HasMips64) {
318 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
319 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
320 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
321 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
322 }
323
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000324 setTargetDAGCombine(ISD::ADDE);
325 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000326 setTargetDAGCombine(ISD::SDIVREM);
327 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000328 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000329 setTargetDAGCombine(ISD::AND);
330 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000331 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000332
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000333 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000334
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000335 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000337
Akira Hatanaka590baca2012-02-02 03:13:40 +0000338 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
339 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000340
341 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342}
343
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000344bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000345 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000346
Akira Hatanakaf934d152012-09-15 01:02:03 +0000347 if (Subtarget->inMips16Mode())
348 return false;
349
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000350 switch (SVT) {
351 case MVT::i64:
352 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000353 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000354 default:
355 return false;
356 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000357}
358
Duncan Sands28b77e92011-09-06 19:07:46 +0000359EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000361}
362
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363// SelectMadd -
364// Transforms a subgraph in CurDAG if the following pattern is found:
365// (addc multLo, Lo0), (adde multHi, Hi0),
366// where,
367// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000368// Lo0: initial value of Lo register
369// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000370// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000371static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000374 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375
376 if (ADDCNode->getOpcode() != ISD::ADDC)
377 return false;
378
379 SDValue MultHi = ADDENode->getOperand(0);
380 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000381 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000382 unsigned MultOpc = MultHi.getOpcode();
383
384 // MultHi and MultLo must be generated by the same node,
385 if (MultLo.getNode() != MultNode)
386 return false;
387
388 // and it must be a multiplication.
389 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
390 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000391
392 // MultLo amd MultHi must be the first and second output of MultNode
393 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
395 return false;
396
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000397 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398 // of the values of MultNode, in which case MultNode will be removed in later
399 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000400 // If there exist users other than ADDENode or ADDCNode, this function returns
401 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000402 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000403 // produced.
404 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
405 return false;
406
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000407 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000408 DebugLoc dl = ADDENode->getDebugLoc();
409
410 // create MipsMAdd(u) node
411 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000412
Akira Hatanaka82099682011-12-19 19:52:25 +0000413 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000414 MultNode->getOperand(0),// Factor 0
415 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 ADDENode->getOperand(1));// Hi0
418
419 // create CopyFromReg nodes
420 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
421 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000422 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000423 Mips::HI, MVT::i32,
424 CopyFromLo.getValue(2));
425
426 // replace uses of adde and addc here
427 if (!SDValue(ADDCNode, 0).use_empty())
428 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
429
430 if (!SDValue(ADDENode, 0).use_empty())
431 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
432
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000433 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000434}
435
436// SelectMsub -
437// Transforms a subgraph in CurDAG if the following pattern is found:
438// (addc Lo0, multLo), (sube Hi0, multHi),
439// where,
440// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000441// Lo0: initial value of Lo register
442// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000443// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000444static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000447 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448
449 if (SUBCNode->getOpcode() != ISD::SUBC)
450 return false;
451
452 SDValue MultHi = SUBENode->getOperand(1);
453 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000454 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000455 unsigned MultOpc = MultHi.getOpcode();
456
457 // MultHi and MultLo must be generated by the same node,
458 if (MultLo.getNode() != MultNode)
459 return false;
460
461 // and it must be a multiplication.
462 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
463 return false;
464
465 // MultLo amd MultHi must be the first and second output of MultNode
466 // respectively.
467 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
468 return false;
469
470 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
471 // of the values of MultNode, in which case MultNode will be removed in later
472 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000473 // If there exist users other than SUBENode or SUBCNode, this function returns
474 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 // instruction node rather than a pair of MULT and MSUB instructions being
476 // produced.
477 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
478 return false;
479
480 SDValue Chain = CurDAG->getEntryNode();
481 DebugLoc dl = SUBENode->getDebugLoc();
482
483 // create MipsSub(u) node
484 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
485
Akira Hatanaka82099682011-12-19 19:52:25 +0000486 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000487 MultNode->getOperand(0),// Factor 0
488 MultNode->getOperand(1),// Factor 1
489 SUBCNode->getOperand(0),// Lo0
490 SUBENode->getOperand(0));// Hi0
491
492 // create CopyFromReg nodes
493 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
494 MSub);
495 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
496 Mips::HI, MVT::i32,
497 CopyFromLo.getValue(2));
498
499 // replace uses of sube and subc here
500 if (!SDValue(SUBCNode, 0).use_empty())
501 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
502
503 if (!SDValue(SUBENode, 0).use_empty())
504 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
505
506 return true;
507}
508
Akira Hatanaka864f6602012-06-14 21:10:56 +0000509static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000510 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000511 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000512 if (DCI.isBeforeLegalize())
513 return SDValue();
514
Akira Hatanakae184fec2011-11-11 04:18:21 +0000515 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
516 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000517 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000518
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000519 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000520}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000521
Akira Hatanaka864f6602012-06-14 21:10:56 +0000522static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000523 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000524 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000525 if (DCI.isBeforeLegalize())
526 return SDValue();
527
Akira Hatanakae184fec2011-11-11 04:18:21 +0000528 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
529 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000530 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000531
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000532 return SDValue();
533}
534
Akira Hatanaka864f6602012-06-14 21:10:56 +0000535static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000536 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000537 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000538 if (DCI.isBeforeLegalizeOps())
539 return SDValue();
540
Akira Hatanakadda4a072011-10-03 21:06:13 +0000541 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000542 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
543 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000544 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
545 MipsISD::DivRemU;
546 DebugLoc dl = N->getDebugLoc();
547
548 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
549 N->getOperand(0), N->getOperand(1));
550 SDValue InChain = DAG.getEntryNode();
551 SDValue InGlue = DivRem;
552
553 // insert MFLO
554 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000555 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000556 InGlue);
557 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
558 InChain = CopyFromLo.getValue(1);
559 InGlue = CopyFromLo.getValue(2);
560 }
561
562 // insert MFHI
563 if (N->hasAnyUseOfValue(1)) {
564 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000565 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000566 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
567 }
568
569 return SDValue();
570}
571
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000572static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
573 switch (CC) {
574 default: llvm_unreachable("Unknown fp condition code!");
575 case ISD::SETEQ:
576 case ISD::SETOEQ: return Mips::FCOND_OEQ;
577 case ISD::SETUNE: return Mips::FCOND_UNE;
578 case ISD::SETLT:
579 case ISD::SETOLT: return Mips::FCOND_OLT;
580 case ISD::SETGT:
581 case ISD::SETOGT: return Mips::FCOND_OGT;
582 case ISD::SETLE:
583 case ISD::SETOLE: return Mips::FCOND_OLE;
584 case ISD::SETGE:
585 case ISD::SETOGE: return Mips::FCOND_OGE;
586 case ISD::SETULT: return Mips::FCOND_ULT;
587 case ISD::SETULE: return Mips::FCOND_ULE;
588 case ISD::SETUGT: return Mips::FCOND_UGT;
589 case ISD::SETUGE: return Mips::FCOND_UGE;
590 case ISD::SETUO: return Mips::FCOND_UN;
591 case ISD::SETO: return Mips::FCOND_OR;
592 case ISD::SETNE:
593 case ISD::SETONE: return Mips::FCOND_ONE;
594 case ISD::SETUEQ: return Mips::FCOND_UEQ;
595 }
596}
597
598
599// Returns true if condition code has to be inverted.
600static bool InvertFPCondCode(Mips::CondCode CC) {
601 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
602 return false;
603
Akira Hatanaka82099682011-12-19 19:52:25 +0000604 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
605 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000606
Akira Hatanaka82099682011-12-19 19:52:25 +0000607 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000608}
609
610// Creates and returns an FPCmp node from a setcc node.
611// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000612static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000613 // must be a SETCC node
614 if (Op.getOpcode() != ISD::SETCC)
615 return Op;
616
617 SDValue LHS = Op.getOperand(0);
618
619 if (!LHS.getValueType().isFloatingPoint())
620 return Op;
621
622 SDValue RHS = Op.getOperand(1);
623 DebugLoc dl = Op.getDebugLoc();
624
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000625 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
626 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000627 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
628
629 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
630 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
631}
632
633// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000634static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000635 SDValue False, DebugLoc DL) {
636 bool invert = InvertFPCondCode((Mips::CondCode)
637 cast<ConstantSDNode>(Cond.getOperand(2))
638 ->getSExtValue());
639
640 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
641 True.getValueType(), True, False, Cond);
642}
643
Akira Hatanaka864f6602012-06-14 21:10:56 +0000644static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000645 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000646 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000647 if (DCI.isBeforeLegalizeOps())
648 return SDValue();
649
650 SDValue SetCC = N->getOperand(0);
651
652 if ((SetCC.getOpcode() != ISD::SETCC) ||
653 !SetCC.getOperand(0).getValueType().isInteger())
654 return SDValue();
655
656 SDValue False = N->getOperand(2);
657 EVT FalseTy = False.getValueType();
658
659 if (!FalseTy.isInteger())
660 return SDValue();
661
662 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
663
664 if (!CN || CN->getZExtValue())
665 return SDValue();
666
667 const DebugLoc DL = N->getDebugLoc();
668 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
669 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000670
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000671 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
672 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000673
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000674 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
675}
676
Akira Hatanaka864f6602012-06-14 21:10:56 +0000677static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000678 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000679 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680 // Pattern match EXT.
681 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
682 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000683 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000684 return SDValue();
685
686 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000687 unsigned ShiftRightOpc = ShiftRight.getOpcode();
688
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000690 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000691 return SDValue();
692
693 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000694 ConstantSDNode *CN;
695 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
696 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000697
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000698 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000699 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000700
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000701 // Op's second operand must be a shifted mask.
702 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000703 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000704 return SDValue();
705
706 // Return if the shifted mask does not start at bit 0 or the sum of its size
707 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000708 EVT ValTy = N->getValueType(0);
709 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 return SDValue();
711
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000712 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000713 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000714 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000715}
Jia Liubb481f82012-02-28 07:46:26 +0000716
Akira Hatanaka864f6602012-06-14 21:10:56 +0000717static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000718 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000719 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000720 // Pattern match INS.
721 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000722 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000723 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000724 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000725 return SDValue();
726
727 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
728 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
729 ConstantSDNode *CN;
730
731 // See if Op's first operand matches (and $src1 , mask0).
732 if (And0.getOpcode() != ISD::AND)
733 return SDValue();
734
735 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000736 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000737 return SDValue();
738
739 // See if Op's second operand matches (and (shl $src, pos), mask1).
740 if (And1.getOpcode() != ISD::AND)
741 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000742
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000744 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000745 return SDValue();
746
747 // The shift masks must have the same position and size.
748 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
749 return SDValue();
750
751 SDValue Shl = And1.getOperand(0);
752 if (Shl.getOpcode() != ISD::SHL)
753 return SDValue();
754
755 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
756 return SDValue();
757
758 unsigned Shamt = CN->getZExtValue();
759
760 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000761 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000762 EVT ValTy = N->getValueType(0);
763 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000764 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000765
Akira Hatanaka82099682011-12-19 19:52:25 +0000766 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000767 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000768 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000769}
Jia Liubb481f82012-02-28 07:46:26 +0000770
Akira Hatanaka864f6602012-06-14 21:10:56 +0000771static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000772 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000773 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000774 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
775
776 if (DCI.isBeforeLegalizeOps())
777 return SDValue();
778
779 SDValue Add = N->getOperand(1);
780
781 if (Add.getOpcode() != ISD::ADD)
782 return SDValue();
783
784 SDValue Lo = Add.getOperand(1);
785
786 if ((Lo.getOpcode() != MipsISD::Lo) ||
787 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
788 return SDValue();
789
790 EVT ValTy = N->getValueType(0);
791 DebugLoc DL = N->getDebugLoc();
792
793 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
794 Add.getOperand(0));
795 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
796}
797
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000798SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000799 const {
800 SelectionDAG &DAG = DCI.DAG;
801 unsigned opc = N->getOpcode();
802
803 switch (opc) {
804 default: break;
805 case ISD::ADDE:
806 return PerformADDECombine(N, DAG, DCI, Subtarget);
807 case ISD::SUBE:
808 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000809 case ISD::SDIVREM:
810 case ISD::UDIVREM:
811 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000812 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000813 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000814 case ISD::AND:
815 return PerformANDCombine(N, DAG, DCI, Subtarget);
816 case ISD::OR:
817 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000818 case ISD::ADD:
819 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000820 }
821
822 return SDValue();
823}
824
Akira Hatanakab430cec2012-09-21 23:58:31 +0000825void
826MipsTargetLowering::LowerOperationWrapper(SDNode *N,
827 SmallVectorImpl<SDValue> &Results,
828 SelectionDAG &DAG) const {
829 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
830
831 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
832 Results.push_back(Res.getValue(I));
833}
834
835void
836MipsTargetLowering::ReplaceNodeResults(SDNode *N,
837 SmallVectorImpl<SDValue> &Results,
838 SelectionDAG &DAG) const {
839 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
840
841 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
842 Results.push_back(Res.getValue(I));
843}
844
Dan Gohman475871a2008-07-27 21:46:04 +0000845SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000846LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000847{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000850 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000851 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000852 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000853 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000854 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
855 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000856 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000857 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000858 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000859 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000860 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000861 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000862 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000863 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000864 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000865 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000866 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
867 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
868 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000869 case ISD::LOAD: return LowerLOAD(Op, DAG);
870 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000871 }
Dan Gohman475871a2008-07-27 21:46:04 +0000872 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000873}
874
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000875//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000876// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000877//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000878
879// AddLiveIn - This helper function adds the specified physical register to the
880// MachineFunction as a live in value. It also creates a corresponding
881// virtual register for it.
882static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000883AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000884{
885 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000886 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
887 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000888 return VReg;
889}
890
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000891// Get fp branch code (not opcode) from condition code.
892static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
893 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
894 return Mips::BRANCH_T;
895
Akira Hatanaka82099682011-12-19 19:52:25 +0000896 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
897 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000898
Akira Hatanaka82099682011-12-19 19:52:25 +0000899 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000900}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000901
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000902/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000903static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
904 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000905 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000906 const TargetInstrInfo *TII,
907 bool isFPCmp, unsigned Opc) {
908 // There is no need to expand CMov instructions if target has
909 // conditional moves.
910 if (Subtarget->hasCondMov())
911 return BB;
912
913 // To "insert" a SELECT_CC instruction, we actually have to insert the
914 // diamond control-flow pattern. The incoming instruction knows the
915 // destination vreg to set, the condition code register to branch on, the
916 // true/false values to select between, and a branch opcode to use.
917 const BasicBlock *LLVM_BB = BB->getBasicBlock();
918 MachineFunction::iterator It = BB;
919 ++It;
920
921 // thisMBB:
922 // ...
923 // TrueVal = ...
924 // setcc r1, r2, r3
925 // bNE r1, r0, copy1MBB
926 // fallthrough --> copy0MBB
927 MachineBasicBlock *thisMBB = BB;
928 MachineFunction *F = BB->getParent();
929 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
930 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
931 F->insert(It, copy0MBB);
932 F->insert(It, sinkMBB);
933
934 // Transfer the remainder of BB and its successor edges to sinkMBB.
935 sinkMBB->splice(sinkMBB->begin(), BB,
936 llvm::next(MachineBasicBlock::iterator(MI)),
937 BB->end());
938 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
939
940 // Next, add the true and fallthrough blocks as its successors.
941 BB->addSuccessor(copy0MBB);
942 BB->addSuccessor(sinkMBB);
943
944 // Emit the right instruction according to the type of the operands compared
945 if (isFPCmp)
946 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
947 else
948 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
949 .addReg(Mips::ZERO).addMBB(sinkMBB);
950
951 // copy0MBB:
952 // %FalseValue = ...
953 // # fallthrough to sinkMBB
954 BB = copy0MBB;
955
956 // Update machine-CFG edges
957 BB->addSuccessor(sinkMBB);
958
959 // sinkMBB:
960 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
961 // ...
962 BB = sinkMBB;
963
964 if (isFPCmp)
965 BuildMI(*BB, BB->begin(), dl,
966 TII->get(Mips::PHI), MI->getOperand(0).getReg())
967 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
968 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
969 else
970 BuildMI(*BB, BB->begin(), dl,
971 TII->get(Mips::PHI), MI->getOperand(0).getReg())
972 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
973 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
974
975 MI->eraseFromParent(); // The pseudo instruction is gone now.
976 return BB;
977}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000978*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000979MachineBasicBlock *
980MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000981 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000982 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000983 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
987 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000988 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
990 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000991 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 case Mips::ATOMIC_LOAD_ADD_I64:
994 case Mips::ATOMIC_LOAD_ADD_I64_P8:
995 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996
997 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000998 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000999 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1000 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001001 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001002 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1003 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001004 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001006 case Mips::ATOMIC_LOAD_AND_I64:
1007 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001008 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009
1010 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001011 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1013 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001014 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001015 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1016 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001017 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001019 case Mips::ATOMIC_LOAD_OR_I64:
1020 case Mips::ATOMIC_LOAD_OR_I64_P8:
1021 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022
1023 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001024 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001025 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1026 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001027 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1029 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001030 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001032 case Mips::ATOMIC_LOAD_XOR_I64:
1033 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1034 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035
1036 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1039 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001040 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001041 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1042 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001043 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 case Mips::ATOMIC_LOAD_NAND_I64:
1046 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1047 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048
1049 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1052 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001053 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001054 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1055 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001056 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 case Mips::ATOMIC_LOAD_SUB_I64:
1059 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1060 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061
1062 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001063 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1065 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001066 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1068 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001069 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001070 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001071 case Mips::ATOMIC_SWAP_I64:
1072 case Mips::ATOMIC_SWAP_I64_P8:
1073 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074
1075 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001076 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001077 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1078 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001079 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001080 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1081 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001082 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001083 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001084 case Mips::ATOMIC_CMP_SWAP_I64:
1085 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1086 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001087 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001088}
1089
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001090// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1091// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1092MachineBasicBlock *
1093MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001094 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001095 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001096 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097
1098 MachineFunction *MF = BB->getParent();
1099 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001100 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1102 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001103 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1104
1105 if (Size == 4) {
1106 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1107 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1108 AND = Mips::AND;
1109 NOR = Mips::NOR;
1110 ZERO = Mips::ZERO;
1111 BEQ = Mips::BEQ;
1112 }
1113 else {
1114 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1115 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1116 AND = Mips::AND64;
1117 NOR = Mips::NOR64;
1118 ZERO = Mips::ZERO_64;
1119 BEQ = Mips::BEQ64;
1120 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121
Akira Hatanaka4061da12011-07-19 20:11:17 +00001122 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123 unsigned Ptr = MI->getOperand(1).getReg();
1124 unsigned Incr = MI->getOperand(2).getReg();
1125
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1127 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1128 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129
1130 // insert new blocks after the current block
1131 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1132 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1133 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1134 MachineFunction::iterator It = BB;
1135 ++It;
1136 MF->insert(It, loopMBB);
1137 MF->insert(It, exitMBB);
1138
1139 // Transfer the remainder of BB and its successor edges to exitMBB.
1140 exitMBB->splice(exitMBB->begin(), BB,
1141 llvm::next(MachineBasicBlock::iterator(MI)),
1142 BB->end());
1143 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1144
1145 // thisMBB:
1146 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001149 loopMBB->addSuccessor(loopMBB);
1150 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
1152 // loopMBB:
1153 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001154 // <binop> storeval, oldval, incr
1155 // sc success, storeval, 0(ptr)
1156 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001158 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001160 // and andres, oldval, incr
1161 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001162 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1163 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001164 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001165 // <binop> storeval, oldval, incr
1166 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001168 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001170 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1171 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172
1173 MI->eraseFromParent(); // The instruction is gone now.
1174
Akira Hatanaka939ece12011-07-19 03:42:13 +00001175 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176}
1177
1178MachineBasicBlock *
1179MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001180 MachineBasicBlock *BB,
1181 unsigned Size, unsigned BinOpcode,
1182 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 assert((Size == 1 || Size == 2) &&
1184 "Unsupported size for EmitAtomicBinaryPartial.");
1185
1186 MachineFunction *MF = BB->getParent();
1187 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1188 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1189 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1190 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001191 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1192 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193
1194 unsigned Dest = MI->getOperand(0).getReg();
1195 unsigned Ptr = MI->getOperand(1).getReg();
1196 unsigned Incr = MI->getOperand(2).getReg();
1197
Akira Hatanaka4061da12011-07-19 20:11:17 +00001198 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1199 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200 unsigned Mask = RegInfo.createVirtualRegister(RC);
1201 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001202 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1203 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001204 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001205 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1206 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1207 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1208 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1209 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001210 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1212 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1213 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1214 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1215 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216
1217 // insert new blocks after the current block
1218 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1219 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001220 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1222 MachineFunction::iterator It = BB;
1223 ++It;
1224 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001225 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226 MF->insert(It, exitMBB);
1227
1228 // Transfer the remainder of BB and its successor edges to exitMBB.
1229 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001230 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1232
Akira Hatanaka81b44112011-07-19 17:09:53 +00001233 BB->addSuccessor(loopMBB);
1234 loopMBB->addSuccessor(loopMBB);
1235 loopMBB->addSuccessor(sinkMBB);
1236 sinkMBB->addSuccessor(exitMBB);
1237
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001238 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001239 // addiu masklsb2,$0,-4 # 0xfffffffc
1240 // and alignedaddr,ptr,masklsb2
1241 // andi ptrlsb2,ptr,3
1242 // sll shiftamt,ptrlsb2,3
1243 // ori maskupper,$0,255 # 0xff
1244 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001246 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247
1248 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001249 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1250 .addReg(Mips::ZERO).addImm(-4);
1251 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1252 .addReg(Ptr).addReg(MaskLSB2);
1253 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1254 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1255 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1256 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001257 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1258 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001260 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001261
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001262 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 // ll oldval,0(alignedaddr)
1265 // binop binopres,oldval,incr2
1266 // and newval,binopres,mask
1267 // and maskedoldval0,oldval,mask2
1268 // or storeval,maskedoldval0,newval
1269 // sc success,storeval,0(alignedaddr)
1270 // beq success,$0,loopMBB
1271
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001272 // atomic.swap
1273 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001274 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001275 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001276 // and maskedoldval0,oldval,mask2
1277 // or storeval,maskedoldval0,newval
1278 // sc success,storeval,0(alignedaddr)
1279 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001280
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001284 // and andres, oldval, incr2
1285 // nor binopres, $0, andres
1286 // and newval, binopres, mask
1287 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1288 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1289 .addReg(Mips::ZERO).addReg(AndRes);
1290 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001292 // <binop> binopres, oldval, incr2
1293 // and newval, binopres, mask
1294 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1295 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001296 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001297 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001298 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001299 }
Jia Liubb481f82012-02-28 07:46:26 +00001300
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001301 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001302 .addReg(OldVal).addReg(Mask2);
1303 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001304 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001305 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001306 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001307 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309
Akira Hatanaka939ece12011-07-19 03:42:13 +00001310 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 // and maskedoldval1,oldval,mask
1312 // srl srlres,maskedoldval1,shiftamt
1313 // sll sllres,srlres,24
1314 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001315 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001317
Akira Hatanaka4061da12011-07-19 20:11:17 +00001318 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1319 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001320 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1321 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001322 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1323 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001324 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001326
1327 MI->eraseFromParent(); // The instruction is gone now.
1328
Akira Hatanaka939ece12011-07-19 03:42:13 +00001329 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330}
1331
1332MachineBasicBlock *
1333MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001334 MachineBasicBlock *BB,
1335 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001336 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337
1338 MachineFunction *MF = BB->getParent();
1339 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001340 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001341 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1342 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001343 unsigned LL, SC, ZERO, BNE, BEQ;
1344
1345 if (Size == 4) {
1346 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1347 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1348 ZERO = Mips::ZERO;
1349 BNE = Mips::BNE;
1350 BEQ = Mips::BEQ;
1351 }
1352 else {
1353 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1354 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1355 ZERO = Mips::ZERO_64;
1356 BNE = Mips::BNE64;
1357 BEQ = Mips::BEQ64;
1358 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359
1360 unsigned Dest = MI->getOperand(0).getReg();
1361 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001362 unsigned OldVal = MI->getOperand(2).getReg();
1363 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364
Akira Hatanaka4061da12011-07-19 20:11:17 +00001365 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366
1367 // insert new blocks after the current block
1368 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1369 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1370 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1371 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1372 MachineFunction::iterator It = BB;
1373 ++It;
1374 MF->insert(It, loop1MBB);
1375 MF->insert(It, loop2MBB);
1376 MF->insert(It, exitMBB);
1377
1378 // Transfer the remainder of BB and its successor edges to exitMBB.
1379 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001380 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001381 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1382
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 // thisMBB:
1384 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001387 loop1MBB->addSuccessor(exitMBB);
1388 loop1MBB->addSuccessor(loop2MBB);
1389 loop2MBB->addSuccessor(loop1MBB);
1390 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391
1392 // loop1MBB:
1393 // ll dest, 0(ptr)
1394 // bne dest, oldval, exitMBB
1395 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001396 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1397 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001398 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001399
1400 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001401 // sc success, newval, 0(ptr)
1402 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001404 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001405 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001406 BuildMI(BB, dl, TII->get(BEQ))
1407 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001408
1409 MI->eraseFromParent(); // The instruction is gone now.
1410
Akira Hatanaka939ece12011-07-19 03:42:13 +00001411 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412}
1413
1414MachineBasicBlock *
1415MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001416 MachineBasicBlock *BB,
1417 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418 assert((Size == 1 || Size == 2) &&
1419 "Unsupported size for EmitAtomicCmpSwapPartial.");
1420
1421 MachineFunction *MF = BB->getParent();
1422 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1423 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1424 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1425 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001426 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1427 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428
1429 unsigned Dest = MI->getOperand(0).getReg();
1430 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001431 unsigned CmpVal = MI->getOperand(2).getReg();
1432 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001433
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1435 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001436 unsigned Mask = RegInfo.createVirtualRegister(RC);
1437 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001438 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1439 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1440 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1441 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1442 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1443 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1444 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1445 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1446 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1447 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1448 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1449 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1450 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1451 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001452
1453 // insert new blocks after the current block
1454 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1455 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1456 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001457 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1459 MachineFunction::iterator It = BB;
1460 ++It;
1461 MF->insert(It, loop1MBB);
1462 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001463 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001464 MF->insert(It, exitMBB);
1465
1466 // Transfer the remainder of BB and its successor edges to exitMBB.
1467 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001468 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001469 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1470
Akira Hatanaka81b44112011-07-19 17:09:53 +00001471 BB->addSuccessor(loop1MBB);
1472 loop1MBB->addSuccessor(sinkMBB);
1473 loop1MBB->addSuccessor(loop2MBB);
1474 loop2MBB->addSuccessor(loop1MBB);
1475 loop2MBB->addSuccessor(sinkMBB);
1476 sinkMBB->addSuccessor(exitMBB);
1477
Akira Hatanaka70564a92011-07-19 18:14:26 +00001478 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001479 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001480 // addiu masklsb2,$0,-4 # 0xfffffffc
1481 // and alignedaddr,ptr,masklsb2
1482 // andi ptrlsb2,ptr,3
1483 // sll shiftamt,ptrlsb2,3
1484 // ori maskupper,$0,255 # 0xff
1485 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001486 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001487 // andi maskedcmpval,cmpval,255
1488 // sll shiftedcmpval,maskedcmpval,shiftamt
1489 // andi maskednewval,newval,255
1490 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001491 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001492 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1493 .addReg(Mips::ZERO).addImm(-4);
1494 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1495 .addReg(Ptr).addReg(MaskLSB2);
1496 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1497 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1498 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1499 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001500 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1501 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001502 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001503 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1504 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001505 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1506 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001507 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1508 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001509 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1510 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001511
1512 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001513 // ll oldval,0(alginedaddr)
1514 // and maskedoldval0,oldval,mask
1515 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001516 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001517 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001518 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1519 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001520 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001521 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522
1523 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001524 // and maskedoldval1,oldval,mask2
1525 // or storeval,maskedoldval1,shiftednewval
1526 // sc success,storeval,0(alignedaddr)
1527 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001528 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001529 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1530 .addReg(OldVal).addReg(Mask2);
1531 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1532 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001533 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001534 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001535 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001536 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001537
Akira Hatanaka939ece12011-07-19 03:42:13 +00001538 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001539 // srl srlres,maskedoldval0,shiftamt
1540 // sll sllres,srlres,24
1541 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001542 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001543 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001544
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001545 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1546 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001547 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1548 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001549 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001550 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001551
1552 MI->eraseFromParent(); // The instruction is gone now.
1553
Akira Hatanaka939ece12011-07-19 03:42:13 +00001554 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001555}
1556
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001557//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001558// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001559//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001560SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001561LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001562{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001563 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001564 // the block to branch to if the condition is true.
1565 SDValue Chain = Op.getOperand(0);
1566 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001567 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001568
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001569 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1570
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001571 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001572 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001573 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001574
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001575 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001576 Mips::CondCode CC =
1577 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001579
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001581 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001582}
1583
1584SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001585LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001586{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001587 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001588
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001589 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001590 if (Cond.getOpcode() != MipsISD::FPCmp)
1591 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001592
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001593 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1594 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001595}
1596
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001597SDValue MipsTargetLowering::
1598LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1599{
1600 DebugLoc DL = Op.getDebugLoc();
1601 EVT Ty = Op.getOperand(0).getValueType();
1602 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1603 Op.getOperand(0), Op.getOperand(1),
1604 Op.getOperand(4));
1605
1606 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1607 Op.getOperand(3));
1608}
1609
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001610SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1611 SDValue Cond = CreateFPCmp(DAG, Op);
1612
1613 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1614 "Floating point operand expected.");
1615
1616 SDValue True = DAG.getConstant(1, MVT::i32);
1617 SDValue False = DAG.getConstant(0, MVT::i32);
1618
1619 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1620}
1621
Dan Gohmand858e902010-04-17 15:26:15 +00001622SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1623 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001624 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001625 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001626 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001627
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001628 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001629 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001630
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001631 const MipsTargetObjectFile &TLOF =
1632 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001633
Chris Lattnere3736f82009-08-13 05:41:27 +00001634 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1636 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001637 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001638 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001639 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1640 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001641 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001642 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001643 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1644 MipsII::MO_ABS_HI);
1645 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1646 MipsII::MO_ABS_LO);
1647 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1648 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001650 }
1651
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001652 EVT ValTy = Op.getValueType();
1653 bool HasGotOfst = (GV->hasInternalLinkage() ||
1654 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001655 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001656 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001657 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001658 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001659 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001660 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1661 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001662 // On functions and global targets not internal linked only
1663 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001664 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001665 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001666 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001667 HasMips64 ? MipsII::MO_GOT_OFST :
1668 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001669 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1670 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001671}
1672
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001673SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1674 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001675 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1676 // FIXME there isn't actually debug info here
1677 DebugLoc dl = Op.getDebugLoc();
1678
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001679 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001680 // %hi/%lo relocation
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001681 SDValue BAHi = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1682 SDValue BALo = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001683 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1684 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1685 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001686 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001687
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001688 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001689 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1690 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001691 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001692 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1693 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001694 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001695 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001696 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001697 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1698 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001699}
1700
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001701SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001702LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001703{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001704 // If the relocation model is PIC, use the General Dynamic TLS Model or
1705 // Local Dynamic TLS model, otherwise use the Initial Exec or
1706 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001707
1708 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1709 DebugLoc dl = GA->getDebugLoc();
1710 const GlobalValue *GV = GA->getGlobal();
1711 EVT PtrVT = getPointerTy();
1712
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001713 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1714
1715 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001716 // General Dynamic and Local Dynamic TLS Model.
1717 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1718 : MipsII::MO_TLSGD;
1719
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001720 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001721 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1722 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001723 unsigned PtrSize = PtrVT.getSizeInBits();
1724 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1725
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001726 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001727
1728 ArgListTy Args;
1729 ArgListEntry Entry;
1730 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001731 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001732 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001733
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001734 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001735 false, false, false, false, 0, CallingConv::C,
1736 /*isTailCall=*/false, /*doesNotRet=*/false,
1737 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001738 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001739 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001740
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001741 SDValue Ret = CallResult.first;
1742
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001743 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001744 return Ret;
1745
1746 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1747 MipsII::MO_DTPREL_HI);
1748 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1749 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1750 MipsII::MO_DTPREL_LO);
1751 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1752 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1753 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001754 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001755
1756 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001757 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001758 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001759 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001760 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001761 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1762 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001763 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001764 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001765 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001766 } else {
1767 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001768 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001769 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001770 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001771 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001772 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001773 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1774 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1775 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001776 }
1777
1778 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1779 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001780}
1781
1782SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001783LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001784{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001785 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001786 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001787 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001788 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001789 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001790 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001791
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001792 if (!IsPIC && !IsN64) {
1793 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1794 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1795 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001796 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001797 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1798 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001799 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001800 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1801 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001802 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1803 MachinePointerInfo(), false, false, false, 0);
1804 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001805 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001806
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001807 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1808 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001809}
1810
Dan Gohman475871a2008-07-27 21:46:04 +00001811SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001812LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001813{
Dan Gohman475871a2008-07-27 21:46:04 +00001814 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001815 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001816 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001817 // FIXME there isn't actually debug info here
1818 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001819
1820 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001821 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001822 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001824 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001825 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1827 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001828 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001829
Akira Hatanaka13daee32012-03-27 02:55:31 +00001830 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001831 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001832 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001833 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001834 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001835 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1836 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001838 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001839 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001840 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1841 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001842 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1843 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001844 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001845 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1846 MachinePointerInfo::getConstantPool(), false,
1847 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001848 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1849 N->getOffset(), OFSTFlag);
1850 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1851 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001852 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001853
1854 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001855}
1856
Dan Gohmand858e902010-04-17 15:26:15 +00001857SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001858 MachineFunction &MF = DAG.getMachineFunction();
1859 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1860
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001861 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001862 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1863 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001864
1865 // vastart just stores the address of the VarArgsFrameIndex slot into the
1866 // memory location argument.
1867 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001868 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001869 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001870}
Jia Liubb481f82012-02-28 07:46:26 +00001871
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001872static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1873 EVT TyX = Op.getOperand(0).getValueType();
1874 EVT TyY = Op.getOperand(1).getValueType();
1875 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1876 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1877 DebugLoc DL = Op.getDebugLoc();
1878 SDValue Res;
1879
1880 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1881 // to i32.
1882 SDValue X = (TyX == MVT::f32) ?
1883 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1884 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1885 Const1);
1886 SDValue Y = (TyY == MVT::f32) ?
1887 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1888 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1889 Const1);
1890
1891 if (HasR2) {
1892 // ext E, Y, 31, 1 ; extract bit31 of Y
1893 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1894 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1895 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1896 } else {
1897 // sll SllX, X, 1
1898 // srl SrlX, SllX, 1
1899 // srl SrlY, Y, 31
1900 // sll SllY, SrlX, 31
1901 // or Or, SrlX, SllY
1902 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1903 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1904 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1905 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1906 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1907 }
1908
1909 if (TyX == MVT::f32)
1910 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1911
1912 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1913 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1914 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001915}
1916
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001917static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1918 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1919 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1920 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1921 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1922 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001923
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001924 // Bitcast to integer nodes.
1925 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1926 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001927
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001928 if (HasR2) {
1929 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1930 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1931 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1932 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001933
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001934 if (WidthX > WidthY)
1935 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1936 else if (WidthY > WidthX)
1937 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001938
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001939 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1940 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1941 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1942 }
1943
1944 // (d)sll SllX, X, 1
1945 // (d)srl SrlX, SllX, 1
1946 // (d)srl SrlY, Y, width(Y)-1
1947 // (d)sll SllY, SrlX, width(Y)-1
1948 // or Or, SrlX, SllY
1949 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1950 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1951 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1952 DAG.getConstant(WidthY - 1, MVT::i32));
1953
1954 if (WidthX > WidthY)
1955 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1956 else if (WidthY > WidthX)
1957 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1958
1959 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1960 DAG.getConstant(WidthX - 1, MVT::i32));
1961 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1962 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001963}
1964
Akira Hatanaka82099682011-12-19 19:52:25 +00001965SDValue
1966MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001967 if (Subtarget->hasMips64())
1968 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001969
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001970 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001971}
1972
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001973static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1974 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1975 DebugLoc DL = Op.getDebugLoc();
1976
1977 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1978 // to i32.
1979 SDValue X = (Op.getValueType() == MVT::f32) ?
1980 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1981 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1982 Const1);
1983
1984 // Clear MSB.
1985 if (HasR2)
1986 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1987 DAG.getRegister(Mips::ZERO, MVT::i32),
1988 DAG.getConstant(31, MVT::i32), Const1, X);
1989 else {
1990 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1991 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1992 }
1993
1994 if (Op.getValueType() == MVT::f32)
1995 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1996
1997 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1998 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1999 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2000}
2001
2002static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2003 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2004 DebugLoc DL = Op.getDebugLoc();
2005
2006 // Bitcast to integer node.
2007 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2008
2009 // Clear MSB.
2010 if (HasR2)
2011 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2012 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2013 DAG.getConstant(63, MVT::i32), Const1, X);
2014 else {
2015 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2016 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2017 }
2018
2019 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2020}
2021
2022SDValue
2023MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2024 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2025 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2026
2027 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2028}
2029
Akira Hatanaka2e591472011-06-02 00:24:44 +00002030SDValue MipsTargetLowering::
2031LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002032 // check the depth
2033 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002034 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002035
2036 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2037 MFI->setFrameAddressIsTaken(true);
2038 EVT VT = Op.getValueType();
2039 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002040 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2041 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002042 return FrameAddr;
2043}
2044
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002045SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2046 SelectionDAG &DAG) const {
2047 // check the depth
2048 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2049 "Return address can be determined only for current frame.");
2050
2051 MachineFunction &MF = DAG.getMachineFunction();
2052 MachineFrameInfo *MFI = MF.getFrameInfo();
2053 EVT VT = Op.getValueType();
2054 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2055 MFI->setReturnAddressIsTaken(true);
2056
2057 // Return RA, which contains the return address. Mark it an implicit live-in.
2058 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2059 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2060}
2061
Akira Hatanakadb548262011-07-19 23:30:50 +00002062// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002063SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002064MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002065 unsigned SType = 0;
2066 DebugLoc dl = Op.getDebugLoc();
2067 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2068 DAG.getConstant(SType, MVT::i32));
2069}
2070
Eli Friedman14648462011-07-27 22:21:52 +00002071SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002072 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002073 // FIXME: Need pseudo-fence for 'singlethread' fences
2074 // FIXME: Set SType for weaker fences where supported/appropriate.
2075 unsigned SType = 0;
2076 DebugLoc dl = Op.getDebugLoc();
2077 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2078 DAG.getConstant(SType, MVT::i32));
2079}
2080
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002081SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002082 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002083 DebugLoc DL = Op.getDebugLoc();
2084 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2085 SDValue Shamt = Op.getOperand(2);
2086
2087 // if shamt < 32:
2088 // lo = (shl lo, shamt)
2089 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2090 // else:
2091 // lo = 0
2092 // hi = (shl lo, shamt[4:0])
2093 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2094 DAG.getConstant(-1, MVT::i32));
2095 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2096 DAG.getConstant(1, MVT::i32));
2097 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2098 Not);
2099 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2100 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2101 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2102 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2103 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002104 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2105 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002106 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2107
2108 SDValue Ops[2] = {Lo, Hi};
2109 return DAG.getMergeValues(Ops, 2, DL);
2110}
2111
Akira Hatanaka864f6602012-06-14 21:10:56 +00002112SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002113 bool IsSRA) const {
2114 DebugLoc DL = Op.getDebugLoc();
2115 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2116 SDValue Shamt = Op.getOperand(2);
2117
2118 // if shamt < 32:
2119 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2120 // if isSRA:
2121 // hi = (sra hi, shamt)
2122 // else:
2123 // hi = (srl hi, shamt)
2124 // else:
2125 // if isSRA:
2126 // lo = (sra hi, shamt[4:0])
2127 // hi = (sra hi, 31)
2128 // else:
2129 // lo = (srl hi, shamt[4:0])
2130 // hi = 0
2131 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2132 DAG.getConstant(-1, MVT::i32));
2133 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2134 DAG.getConstant(1, MVT::i32));
2135 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2136 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2137 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2138 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2139 Hi, Shamt);
2140 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2141 DAG.getConstant(0x20, MVT::i32));
2142 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2143 DAG.getConstant(31, MVT::i32));
2144 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2145 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2146 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2147 ShiftRightHi);
2148
2149 SDValue Ops[2] = {Lo, Hi};
2150 return DAG.getMergeValues(Ops, 2, DL);
2151}
2152
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002153static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2154 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002155 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002156 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002157 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002158 DebugLoc DL = LD->getDebugLoc();
2159 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2160
2161 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002162 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002163 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002164
2165 SDValue Ops[] = { Chain, Ptr, Src };
2166 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2167 LD->getMemOperand());
2168}
2169
2170// Expand an unaligned 32 or 64-bit integer load node.
2171SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2172 LoadSDNode *LD = cast<LoadSDNode>(Op);
2173 EVT MemVT = LD->getMemoryVT();
2174
2175 // Return if load is aligned or if MemVT is neither i32 nor i64.
2176 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2177 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2178 return SDValue();
2179
2180 bool IsLittle = Subtarget->isLittle();
2181 EVT VT = Op.getValueType();
2182 ISD::LoadExtType ExtType = LD->getExtensionType();
2183 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2184
2185 assert((VT == MVT::i32) || (VT == MVT::i64));
2186
2187 // Expand
2188 // (set dst, (i64 (load baseptr)))
2189 // to
2190 // (set tmp, (ldl (add baseptr, 7), undef))
2191 // (set dst, (ldr baseptr, tmp))
2192 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2193 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2194 IsLittle ? 7 : 0);
2195 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2196 IsLittle ? 0 : 7);
2197 }
2198
2199 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2200 IsLittle ? 3 : 0);
2201 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2202 IsLittle ? 0 : 3);
2203
2204 // Expand
2205 // (set dst, (i32 (load baseptr))) or
2206 // (set dst, (i64 (sextload baseptr))) or
2207 // (set dst, (i64 (extload baseptr)))
2208 // to
2209 // (set tmp, (lwl (add baseptr, 3), undef))
2210 // (set dst, (lwr baseptr, tmp))
2211 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2212 (ExtType == ISD::EXTLOAD))
2213 return LWR;
2214
2215 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2216
2217 // Expand
2218 // (set dst, (i64 (zextload baseptr)))
2219 // to
2220 // (set tmp0, (lwl (add baseptr, 3), undef))
2221 // (set tmp1, (lwr baseptr, tmp0))
2222 // (set tmp2, (shl tmp1, 32))
2223 // (set dst, (srl tmp2, 32))
2224 DebugLoc DL = LD->getDebugLoc();
2225 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2226 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002227 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2228 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002229 return DAG.getMergeValues(Ops, 2, DL);
2230}
2231
2232static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2233 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002234 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2235 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002236 DebugLoc DL = SD->getDebugLoc();
2237 SDVTList VTList = DAG.getVTList(MVT::Other);
2238
2239 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002240 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002241 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002242
2243 SDValue Ops[] = { Chain, Value, Ptr };
2244 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2245 SD->getMemOperand());
2246}
2247
2248// Expand an unaligned 32 or 64-bit integer store node.
2249SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2250 StoreSDNode *SD = cast<StoreSDNode>(Op);
2251 EVT MemVT = SD->getMemoryVT();
2252
2253 // Return if store is aligned or if MemVT is neither i32 nor i64.
2254 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2255 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2256 return SDValue();
2257
2258 bool IsLittle = Subtarget->isLittle();
2259 SDValue Value = SD->getValue(), Chain = SD->getChain();
2260 EVT VT = Value.getValueType();
2261
2262 // Expand
2263 // (store val, baseptr) or
2264 // (truncstore val, baseptr)
2265 // to
2266 // (swl val, (add baseptr, 3))
2267 // (swr val, baseptr)
2268 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2269 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2270 IsLittle ? 3 : 0);
2271 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2272 }
2273
2274 assert(VT == MVT::i64);
2275
2276 // Expand
2277 // (store val, baseptr)
2278 // to
2279 // (sdl val, (add baseptr, 7))
2280 // (sdr val, baseptr)
2281 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2282 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2283}
2284
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002285//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002286// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002287//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002288
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002289//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002290// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002291// Mips O32 ABI rules:
2292// ---
2293// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002294// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002295// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002296// f64 - Only passed in two aliased f32 registers if no int reg has been used
2297// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002298// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2299// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002300//
2301// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002302//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002303
Duncan Sands1e96bab2010-11-04 10:49:57 +00002304static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002305 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002306 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2307
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002308 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002309
Craig Topperc5eaae42012-03-11 07:57:25 +00002310 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002311 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2312 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002313 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002314 Mips::F12, Mips::F14
2315 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002316 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002317 Mips::D6, Mips::D7
2318 };
2319
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002320 // ByVal Args
2321 if (ArgFlags.isByVal()) {
2322 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2323 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2324 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2325 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2326 r < std::min(IntRegsSize, NextReg); ++r)
2327 State.AllocateReg(IntRegs[r]);
2328 return false;
2329 }
2330
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002331 // Promote i8 and i16
2332 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2333 LocVT = MVT::i32;
2334 if (ArgFlags.isSExt())
2335 LocInfo = CCValAssign::SExt;
2336 else if (ArgFlags.isZExt())
2337 LocInfo = CCValAssign::ZExt;
2338 else
2339 LocInfo = CCValAssign::AExt;
2340 }
2341
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002342 unsigned Reg;
2343
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002344 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2345 // is true: function is vararg, argument is 3rd or higher, there is previous
2346 // argument which is not f32 or f64.
2347 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2348 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002349 unsigned OrigAlign = ArgFlags.getOrigAlign();
2350 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002351
2352 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002353 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002354 // If this is the first part of an i64 arg,
2355 // the allocated register must be either A0 or A2.
2356 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2357 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002358 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002359 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2360 // Allocate int register and shadow next int register. If first
2361 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002362 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2363 if (Reg == Mips::A1 || Reg == Mips::A3)
2364 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2365 State.AllocateReg(IntRegs, IntRegsSize);
2366 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002367 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2368 // we are guaranteed to find an available float register
2369 if (ValVT == MVT::f32) {
2370 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2371 // Shadow int register
2372 State.AllocateReg(IntRegs, IntRegsSize);
2373 } else {
2374 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2375 // Shadow int registers
2376 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2377 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2378 State.AllocateReg(IntRegs, IntRegsSize);
2379 State.AllocateReg(IntRegs, IntRegsSize);
2380 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002381 } else
2382 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002383
Akira Hatanakad37776d2011-05-20 21:39:54 +00002384 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2385 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2386
2387 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002388 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002389 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002390 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002391
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002392 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002393}
2394
Craig Topperc5eaae42012-03-11 07:57:25 +00002395static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002396 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2397 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002398static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002399 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2400 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2401
2402static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2403 CCValAssign::LocInfo LocInfo,
2404 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2405 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2406 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2407 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2408
2409 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2410
Jia Liubb481f82012-02-28 07:46:26 +00002411 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002412 if ((Align == 16) && (FirstIdx % 2)) {
2413 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2414 ++FirstIdx;
2415 }
2416
2417 // Mark the registers allocated.
2418 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2419 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2420
2421 // Allocate space on caller's stack.
2422 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002423
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002424 if (FirstIdx < 8)
2425 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002426 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002427 else
2428 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2429
2430 return true;
2431}
2432
2433#include "MipsGenCallingConv.inc"
2434
Akira Hatanaka49617092011-11-14 19:02:54 +00002435static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002436AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002437 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2438 unsigned NumOps = Outs.size();
2439 for (unsigned i = 0; i != NumOps; ++i) {
2440 MVT ArgVT = Outs[i].VT;
2441 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2442 bool R;
2443
2444 if (Outs[i].IsFixed)
2445 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2446 else
2447 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002448
Akira Hatanaka49617092011-11-14 19:02:54 +00002449 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002450#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002451 dbgs() << "Call operand #" << i << " has unhandled type "
2452 << EVT(ArgVT).getEVTString();
2453#endif
2454 llvm_unreachable(0);
2455 }
2456 }
2457}
2458
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002459//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002460// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002461//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002462
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002463static const unsigned O32IntRegsSize = 4;
2464
Craig Topperc5eaae42012-03-11 07:57:25 +00002465static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002466 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2467};
2468
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002469// Return next O32 integer argument register.
2470static unsigned getNextIntArgReg(unsigned Reg) {
2471 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2472 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2473}
2474
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002475// Write ByVal Arg to arg registers and stack.
2476static void
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002477WriteByValArg(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002478 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002479 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002480 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002481 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002482 MVT PtrType, bool isLittle) {
2483 unsigned LocMemOffset = VA.getLocMemOffset();
2484 unsigned Offset = 0;
2485 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002486 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002487
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002488 // Copy the first 4 words of byval arg to registers A0 - A3.
2489 // FIXME: Use a stricter alignment if it enables better optimization in passes
2490 // run later.
2491 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2492 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002493 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002494 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002495 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002496 MachinePointerInfo(), false, false, false,
2497 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002498 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002499 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002500 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2501 }
2502
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002503 if (RemainingSize == 0)
2504 return;
2505
2506 // If there still is a register available for argument passing, write the
2507 // remaining part of the structure to it using subword loads and shifts.
2508 if (LocMemOffset < 4 * 4) {
2509 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2510 "There must be one to three bytes remaining.");
2511 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2512 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2513 DAG.getConstant(Offset, MVT::i32));
2514 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2515 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2516 LoadPtr, MachinePointerInfo(),
2517 MVT::getIntegerVT(LoadSize * 8), false,
2518 false, Alignment);
2519 MemOpChains.push_back(LoadVal.getValue(1));
2520
2521 // If target is big endian, shift it to the most significant half-word or
2522 // byte.
2523 if (!isLittle)
2524 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2525 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2526
2527 Offset += LoadSize;
2528 RemainingSize -= LoadSize;
2529
2530 // Read second subword if necessary.
2531 if (RemainingSize != 0) {
2532 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002533 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002534 DAG.getConstant(Offset, MVT::i32));
2535 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2536 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2537 LoadPtr, MachinePointerInfo(),
2538 MVT::i8, false, false, Alignment);
2539 MemOpChains.push_back(Subword.getValue(1));
2540 // Insert the loaded byte to LoadVal.
2541 // FIXME: Use INS if supported by target.
2542 unsigned ShiftAmt = isLittle ? 16 : 8;
2543 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2544 DAG.getConstant(ShiftAmt, MVT::i32));
2545 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2546 }
2547
2548 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2549 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2550 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002551 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002552
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002553 // Copy remaining part of byval arg using memcpy.
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002554 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2555 DAG.getConstant(Offset, MVT::i32));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002556 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr,
2557 DAG.getIntPtrConstant(LocMemOffset));
2558 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2559 DAG.getConstant(RemainingSize, MVT::i32),
2560 std::min(ByValAlign, (unsigned)4),
2561 /*isVolatile=*/false, /*AlwaysInline=*/false,
2562 MachinePointerInfo(0), MachinePointerInfo(0));
2563 MemOpChains.push_back(Chain);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002564}
2565
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002566// Copy Mips64 byVal arg to registers and stack.
2567void static
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002568PassByValArg64(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002569 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002570 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002571 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002572 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002573 EVT PtrTy, bool isLittle) {
2574 unsigned ByValSize = Flags.getByValSize();
2575 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2576 bool IsRegLoc = VA.isRegLoc();
2577 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2578 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002579 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002580
2581 if (!IsRegLoc)
2582 LocMemOffset = VA.getLocMemOffset();
2583 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002584 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002585 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002586 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002587
2588 // Copy double words to registers.
2589 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2590 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2591 DAG.getConstant(Offset, PtrTy));
2592 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2593 MachinePointerInfo(), false, false, false,
2594 Alignment);
2595 MemOpChains.push_back(LoadVal.getValue(1));
2596 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2597 }
2598
Jia Liubb481f82012-02-28 07:46:26 +00002599 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002600 if (!(MemCpySize = ByValSize - Offset))
2601 return;
2602
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002603 // If there is an argument register available, copy the remainder of the
2604 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002605 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002606 assert((ByValSize < Offset + 8) &&
2607 "Size of the remainder should be smaller than 8-byte.");
2608 SDValue Val;
2609 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2610 unsigned RemSize = ByValSize - Offset;
2611
2612 if (RemSize < LoadSize)
2613 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002614
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002615 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2616 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002617 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002618 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2619 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2620 false, false, Alignment);
2621 MemOpChains.push_back(LoadVal.getValue(1));
2622
2623 // Offset in number of bits from double word boundary.
2624 unsigned OffsetDW = (Offset % 8) * 8;
2625 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2626 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2627 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002628
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002629 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2630 Shift;
2631 Offset += LoadSize;
2632 Alignment = std::min(Alignment, LoadSize);
2633 }
Jia Liubb481f82012-02-28 07:46:26 +00002634
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002635 RegsToPass.push_back(std::make_pair(*Reg, Val));
2636 return;
2637 }
2638 }
2639
Akira Hatanaka16040852011-11-15 18:42:25 +00002640 assert(MemCpySize && "MemCpySize must not be zero.");
2641
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002642 // Copy remainder of byval arg to it with memcpy.
Akira Hatanaka16040852011-11-15 18:42:25 +00002643 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2644 DAG.getConstant(Offset, PtrTy));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002645 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr,
2646 DAG.getIntPtrConstant(LocMemOffset));
2647 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2648 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2649 /*isVolatile=*/false, /*AlwaysInline=*/false,
2650 MachinePointerInfo(0), MachinePointerInfo(0));
2651 MemOpChains.push_back(Chain);
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002652}
2653
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002655/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002656/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002657SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002658MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002659 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002660 SelectionDAG &DAG = CLI.DAG;
2661 DebugLoc &dl = CLI.DL;
2662 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2663 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2664 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002665 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002666 SDValue Callee = CLI.Callee;
2667 bool &isTailCall = CLI.IsTailCall;
2668 CallingConv::ID CallConv = CLI.CallConv;
2669 bool isVarArg = CLI.IsVarArg;
2670
Evan Cheng0c439eb2010-01-27 00:07:07 +00002671 // MIPs target does not yet support tail call optimization.
2672 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002674 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002675 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002676 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002677 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002678 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679
2680 // Analyze operands of the call, assigning locations to each operand.
2681 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002682 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002683 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002684
Akira Hatanaka777a1202012-06-13 18:06:00 +00002685 if (CallConv == CallingConv::Fast)
2686 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2687 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002688 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002689 else if (HasMips64)
2690 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002691 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002692 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002693
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002694 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002695 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002696 unsigned StackAlignment = TFL->getStackAlignment();
2697 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2698
2699 // Update size of the maximum argument space.
2700 // For O32, a minimum of four words (16 bytes) of argument space is
2701 // allocated.
2702 if (IsO32 && (CallConv != CallingConv::Fast))
2703 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002704
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002705 // Chain is the output chain of the last Load/Store or CopyToReg node.
2706 // ByValChain is the output chain of the last Memcpy node created for copying
2707 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002708 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002709 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
2710
2711 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2712 IsN64 ? Mips::SP_64 : Mips::SP,
2713 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002714
Akira Hatanaka1d165f12012-07-31 20:54:48 +00002715 if (MipsFI->getMaxCallFrameSize() < NextStackOffset)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002716 MipsFI->setMaxCallFrameSize(NextStackOffset);
2717
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002718 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002719 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2720 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002721
2722 // Walk the register/memloc assignments, inserting copies/loads.
2723 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002724 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002725 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002726 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002727 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2728
2729 // ByVal Arg.
2730 if (Flags.isByVal()) {
2731 assert(Flags.getByValSize() &&
2732 "ByVal args of size 0 should have been ignored by front-end.");
2733 if (IsO32)
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002734 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002735 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2736 Subtarget->isLittle());
2737 else
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002738 PassByValArg64(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Jia Liubb481f82012-02-28 07:46:26 +00002739 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002740 Subtarget->isLittle());
2741 continue;
2742 }
Jia Liubb481f82012-02-28 07:46:26 +00002743
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002744 // Promote the value if needed.
2745 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002746 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002747 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002748 if (VA.isRegLoc()) {
2749 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2750 (ValVT == MVT::f64 && LocVT == MVT::i64))
2751 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2752 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002753 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2754 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002755 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2756 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002757 if (!Subtarget->isLittle())
2758 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002759 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002760 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2761 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2762 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002763 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002764 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002765 }
2766 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002767 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002768 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002769 break;
2770 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002771 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002772 break;
2773 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002774 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002775 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002776 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002777
2778 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002779 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002780 if (VA.isRegLoc()) {
2781 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002782 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002783 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002784
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002785 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002786 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002787
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002788 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002789 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002790 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2791 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002792 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002793 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002794 }
2795
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002796 // Transform all store nodes into one single node because all store
2797 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002798 if (!MemOpChains.empty())
2799 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002800 &MemOpChains[0], MemOpChains.size());
2801
Bill Wendling056292f2008-09-16 21:48:12 +00002802 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002803 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2804 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002805 unsigned char OpFlag;
2806 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002807 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002808 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002809
2810 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002811 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2812 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2813 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2814 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2815 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002816 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002817 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002818 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002819 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002820 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2821 getPointerTy(), 0, OpFlag);
2822 }
2823
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002824 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002825 }
2826 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002827 if (IsN64 || (!IsO32 && IsPIC))
2828 OpFlag = MipsII::MO_GOT_DISP;
2829 else if (!IsPIC) // !N64 && static
2830 OpFlag = MipsII::MO_NO_FLAG;
2831 else // O32 & PIC
2832 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002833 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2834 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002835 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002836 }
2837
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002838 SDValue InFlag;
2839
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002840 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002841 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002842 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002843 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002844 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2845 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002846 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2847 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002848 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002849
2850 // Use GOT+LO if callee has internal linkage.
2851 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002852 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2853 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002854 } else
2855 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002856 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002857 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002858
Akira Hatanakae11246c2012-07-26 02:24:43 +00002859 // T9 register operand.
2860 SDValue T9;
2861
Jia Liubb481f82012-02-28 07:46:26 +00002862 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002863 // -reloction-model=pic or it is an indirect call.
2864 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002865 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002866 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2867 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002868 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002869
2870 if (Subtarget->inMips16Mode())
2871 T9 = DAG.getRegister(T9Reg, getPointerTy());
2872 else
2873 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002874 }
Bill Wendling056292f2008-09-16 21:48:12 +00002875
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002876 // Insert node "GP copy globalreg" before call to function.
2877 // Lazy-binding stubs require GP to point to the GOT.
2878 if (IsPICCall) {
2879 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2880 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2881 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2882 }
2883
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002884 // Build a sequence of copy-to-reg nodes chained together with token
2885 // chain and flag operands which copy the outgoing args into registers.
2886 // The InFlag in necessary since all emitted instructions must be
2887 // stuck together.
2888 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2889 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2890 RegsToPass[i].second, InFlag);
2891 InFlag = Chain.getValue(1);
2892 }
2893
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002894 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002895 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002896 //
2897 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002898 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002899 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002900 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002901 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002902
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002903 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002904 // known live into the call.
2905 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2906 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2907 RegsToPass[i].second.getValueType()));
2908
Akira Hatanakae11246c2012-07-26 02:24:43 +00002909 // Add T9 register operand.
2910 if (T9.getNode())
2911 Ops.push_back(T9);
2912
Akira Hatanakab2930b92012-03-01 22:27:29 +00002913 // Add a register mask operand representing the call-preserved registers.
2914 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2915 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2916 assert(Mask && "Missing call preserved mask for calling convention");
2917 Ops.push_back(DAG.getRegisterMask(Mask));
2918
Gabor Greifba36cb52008-08-28 21:40:38 +00002919 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002920 Ops.push_back(InFlag);
2921
Dale Johannesen33c960f2009-02-04 20:06:27 +00002922 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002923 InFlag = Chain.getValue(1);
2924
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002925 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002926 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002927 DAG.getIntPtrConstant(0, true), InFlag);
2928 InFlag = Chain.getValue(1);
2929
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002930 // Handle result values, copying them out of physregs into vregs that we
2931 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2933 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934}
2935
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936/// LowerCallResult - Lower the result values of a call into the
2937/// appropriate copies out of appropriate physical registers.
2938SDValue
2939MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002940 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002941 const SmallVectorImpl<ISD::InputArg> &Ins,
2942 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002943 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002944 // Assign locations to each value returned by this call.
2945 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002946 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002947 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002948
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002950
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002951 // Copy all of the result registers out of their specified physreg.
2952 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002953 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002954 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002955 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002956 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002957 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002958
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002960}
2961
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002962//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002964//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002965static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002966 std::vector<SDValue> &OutChains,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002967 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002968 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002969 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002970 unsigned LocMem = VA.getLocMemOffset();
2971 unsigned FirstWord = LocMem / 4;
2972
2973 // copy register A0 - A3 to frame object
2974 for (unsigned i = 0; i < NumWords; ++i) {
2975 unsigned CurWord = FirstWord + i;
2976 if (CurWord >= O32IntRegsSize)
2977 break;
2978
2979 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002980 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002981 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2982 DAG.getConstant(i * 4, MVT::i32));
2983 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002984 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2985 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002986 OutChains.push_back(Store);
2987 }
2988}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002989
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002990// Create frame object on stack and copy registers used for byval passing to it.
2991static unsigned
2992CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002993 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
2994 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002995 MachineFrameInfo *MFI, bool IsRegLoc,
2996 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002997 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002998 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002999 int FOOffset; // Frame object offset from virtual frame pointer.
3000
3001 if (IsRegLoc) {
3002 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
3003 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003004 }
3005 else
3006 FOOffset = VA.getLocMemOffset();
3007
3008 // Create frame object.
3009 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
3010 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
3011 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
3012 InVals.push_back(FIN);
3013
3014 // Copy arg registers.
3015 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
3016 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00003017 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003018 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
3019 DAG.getConstant(I * 8, PtrTy));
3020 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00003021 StorePtr, MachinePointerInfo(FuncArg, I * 8),
3022 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003023 OutChains.push_back(Store);
3024 }
Jia Liubb481f82012-02-28 07:46:26 +00003025
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003026 return LastFI;
3027}
3028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003030/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031SDValue
3032MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003033 CallingConv::ID CallConv,
3034 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003035 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003036 DebugLoc dl, SelectionDAG &DAG,
3037 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003038 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003039 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003040 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003041 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003042
Dan Gohman1e93df62010-04-17 14:41:14 +00003043 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003045 // Used with vargs to acumulate store chains.
3046 std::vector<SDValue> OutChains;
3047
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003048 // Assign locations to all of the incoming arguments.
3049 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003050 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003051 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003052
Akira Hatanaka777a1202012-06-13 18:06:00 +00003053 if (CallConv == CallingConv::Fast)
3054 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
3055 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003056 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003057 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00003058 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003059
Akira Hatanakab4549e12012-03-27 03:13:56 +00003060 Function::const_arg_iterator FuncArg =
3061 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003062 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003063
Akira Hatanakab4549e12012-03-27 03:13:56 +00003064 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003066 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003067 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3068 bool IsRegLoc = VA.isRegLoc();
3069
3070 if (Flags.isByVal()) {
3071 assert(Flags.getByValSize() &&
3072 "ByVal args of size 0 should have been ignored by front-end.");
3073 if (IsO32) {
3074 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3075 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3076 true);
3077 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3078 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003079 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3080 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003081 } else // N32/64
3082 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3083 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003084 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003085 continue;
3086 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003087
3088 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003089 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003090 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003091 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003092 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003093
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003095 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003096 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003097 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003099 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003100 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003101 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003102 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003103 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003106 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003107 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003108 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
3110 // If this is an 8 or 16-bit value, it has been passed promoted
3111 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003112 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003113 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003114 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003115 if (VA.getLocInfo() == CCValAssign::SExt)
3116 Opcode = ISD::AssertSext;
3117 else if (VA.getLocInfo() == CCValAssign::ZExt)
3118 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003119 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003121 DAG.getValueType(ValVT));
3122 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003123 }
3124
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003125 // Handle floating point arguments passed in integer registers.
3126 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3127 (RegVT == MVT::i64 && ValVT == MVT::f64))
3128 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3129 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3130 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3131 getNextIntArgReg(ArgReg), RC);
3132 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3133 if (!Subtarget->isLittle())
3134 std::swap(ArgValue, ArgValue2);
3135 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3136 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003137 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003138
Dan Gohman98ca4f22009-08-05 01:29:28 +00003139 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003140 } else { // VA.isRegLoc()
3141
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003142 // sanity check
3143 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003144
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003145 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003146 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003147 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003148
3149 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003150 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003151 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003152 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003153 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003154 }
3155 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003156
3157 // The mips ABIs for returning structs by value requires that we copy
3158 // the sret argument into $v0 for the return. Save the argument into
3159 // a virtual register so that we can access it from the return points.
3160 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3161 unsigned Reg = MipsFI->getSRetReturnReg();
3162 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003164 MipsFI->setSRetReturnReg(Reg);
3165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003168 }
3169
Akira Hatanakabad53f42011-11-14 19:01:09 +00003170 if (isVarArg) {
3171 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003172 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003173 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3174 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003175 const TargetRegisterClass *RC = IsO32 ?
3176 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3177 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003178 unsigned RegSize = RC->getSize();
3179 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3180
3181 // Offset of the first variable argument from stack pointer.
3182 int FirstVaArgOffset;
3183
3184 if (IsO32 || (Idx == NumOfRegs)) {
3185 FirstVaArgOffset =
3186 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3187 } else
3188 FirstVaArgOffset = RegSlotOffset;
3189
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003190 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003191 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003192 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003193 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003194
Akira Hatanakabad53f42011-11-14 19:01:09 +00003195 // Copy the integer registers that have not been used for argument passing
3196 // to the argument register save area. For O32, the save area is allocated
3197 // in the caller's stack frame, while for N32/64, it is allocated in the
3198 // callee's stack frame.
3199 for (int StackOffset = RegSlotOffset;
3200 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3201 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3202 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3203 MVT::getIntegerVT(RegSize * 8));
3204 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003205 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3206 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003207 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003208 }
3209 }
3210
Akira Hatanaka43299772011-05-20 23:22:14 +00003211 MipsFI->setLastInArgFI(LastFI);
3212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003214 // the size of Ins and InVals. This only happens when on varg functions
3215 if (!OutChains.empty()) {
3216 OutChains.push_back(Chain);
3217 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3218 &OutChains[0], OutChains.size());
3219 }
3220
Dan Gohman98ca4f22009-08-05 01:29:28 +00003221 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003222}
3223
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003224//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003225// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003226//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003227
Dan Gohman98ca4f22009-08-05 01:29:28 +00003228SDValue
3229MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003230 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003231 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003232 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003233 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003234
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003235 // CCValAssign - represent the assignment of
3236 // the return value to a location
3237 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003238
3239 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003240 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003241 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003242
Dan Gohman98ca4f22009-08-05 01:29:28 +00003243 // Analize return values.
3244 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003245
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003247 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003248 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003249 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003250 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003251 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003252 }
3253
Dan Gohman475871a2008-07-27 21:46:04 +00003254 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003255
3256 // Copy the result values into the output registers.
3257 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3258 CCValAssign &VA = RVLocs[i];
3259 assert(VA.isRegLoc() && "Can only return in registers!");
3260
Akira Hatanaka82099682011-12-19 19:52:25 +00003261 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003262
3263 // guarantee that all emitted copies are
3264 // stuck together, avoiding something bad
3265 Flag = Chain.getValue(1);
3266 }
3267
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003268 // The mips ABIs for returning structs by value requires that we copy
3269 // the sret argument into $v0 for the return. We saved the argument into
3270 // a virtual register in the entry block, so now we copy the value out
3271 // and into $v0.
3272 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3273 MachineFunction &MF = DAG.getMachineFunction();
3274 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3275 unsigned Reg = MipsFI->getSRetReturnReg();
3276
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003277 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003278 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003279 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003280
Dale Johannesena05dca42009-02-04 23:02:30 +00003281 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003282 Flag = Chain.getValue(1);
3283 }
3284
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003285 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003286 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003287 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3288
3289 // Return Void
3290 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003291}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003292
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003293//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003294// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003295//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003296
3297/// getConstraintType - Given a constraint letter, return the type of
3298/// constraint it is for this target.
3299MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003300getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003301{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003302 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003303 // GCC config/mips/constraints.md
3304 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003305 // 'd' : An address register. Equivalent to r
3306 // unless generating MIPS16 code.
3307 // 'y' : Equivalent to r; retained for
3308 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003309 // 'c' : A register suitable for use in an indirect
3310 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003311 // 'l' : The lo register. 1 word storage.
3312 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003313 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003314 switch (Constraint[0]) {
3315 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316 case 'd':
3317 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003318 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003319 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003320 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003321 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003322 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003323 }
3324 }
3325 return TargetLowering::getConstraintType(Constraint);
3326}
3327
John Thompson44ab89e2010-10-29 17:29:13 +00003328/// Examine constraint type and operand type and determine a weight value.
3329/// This object must already have been set up with the operand type
3330/// and the current alternative constraint selected.
3331TargetLowering::ConstraintWeight
3332MipsTargetLowering::getSingleConstraintMatchWeight(
3333 AsmOperandInfo &info, const char *constraint) const {
3334 ConstraintWeight weight = CW_Invalid;
3335 Value *CallOperandVal = info.CallOperandVal;
3336 // If we don't have a value, we can't do a match,
3337 // but allow it at the lowest weight.
3338 if (CallOperandVal == NULL)
3339 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003340 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003341 // Look at the constraint type.
3342 switch (*constraint) {
3343 default:
3344 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3345 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003346 case 'd':
3347 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003348 if (type->isIntegerTy())
3349 weight = CW_Register;
3350 break;
3351 case 'f':
3352 if (type->isFloatTy())
3353 weight = CW_Register;
3354 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003355 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003356 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003357 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003358 if (type->isIntegerTy())
3359 weight = CW_SpecificReg;
3360 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003361 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003362 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003363 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003364 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003365 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003366 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003367 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003368 if (isa<ConstantInt>(CallOperandVal))
3369 weight = CW_Constant;
3370 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003371 }
3372 return weight;
3373}
3374
Eric Christopher38d64262011-06-29 19:33:04 +00003375/// Given a register class constraint, like 'r', if this corresponds directly
3376/// to an LLVM register class, return a register of 0 and the register class
3377/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003378std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003379getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003380{
3381 if (Constraint.size() == 1) {
3382 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003383 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3384 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003385 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003386 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3387 if (Subtarget->inMips16Mode())
3388 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003389 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003390 }
Jack Carter10de0252012-07-02 23:35:23 +00003391 if (VT == MVT::i64 && !HasMips64)
3392 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003393 if (VT == MVT::i64 && HasMips64)
3394 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3395 // This will generate an error message
3396 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003397 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003399 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003400 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3401 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003402 return std::make_pair(0U, &Mips::FGR64RegClass);
3403 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003404 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003405 break;
3406 case 'c': // register suitable for indirect jump
3407 if (VT == MVT::i32)
3408 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3409 assert(VT == MVT::i64 && "Unexpected type.");
3410 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003411 case 'l': // register suitable for indirect jump
3412 if (VT == MVT::i32)
3413 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3414 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003415 case 'x': // register suitable for indirect jump
3416 // Fixme: Not triggering the use of both hi and low
3417 // This will generate an error message
3418 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003419 }
3420 }
3421 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3422}
3423
Eric Christopher50ab0392012-05-07 03:13:32 +00003424/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3425/// vector. If it is invalid, don't add anything to Ops.
3426void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3427 std::string &Constraint,
3428 std::vector<SDValue>&Ops,
3429 SelectionDAG &DAG) const {
3430 SDValue Result(0, 0);
3431
3432 // Only support length 1 constraints for now.
3433 if (Constraint.length() > 1) return;
3434
3435 char ConstraintLetter = Constraint[0];
3436 switch (ConstraintLetter) {
3437 default: break; // This will fall through to the generic implementation
3438 case 'I': // Signed 16 bit constant
3439 // If this fails, the parent routine will give an error
3440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3441 EVT Type = Op.getValueType();
3442 int64_t Val = C->getSExtValue();
3443 if (isInt<16>(Val)) {
3444 Result = DAG.getTargetConstant(Val, Type);
3445 break;
3446 }
3447 }
3448 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003449 case 'J': // integer zero
3450 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3451 EVT Type = Op.getValueType();
3452 int64_t Val = C->getZExtValue();
3453 if (Val == 0) {
3454 Result = DAG.getTargetConstant(0, Type);
3455 break;
3456 }
3457 }
3458 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003459 case 'K': // unsigned 16 bit immediate
3460 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3461 EVT Type = Op.getValueType();
3462 uint64_t Val = (uint64_t)C->getZExtValue();
3463 if (isUInt<16>(Val)) {
3464 Result = DAG.getTargetConstant(Val, Type);
3465 break;
3466 }
3467 }
3468 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003469 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3470 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3471 EVT Type = Op.getValueType();
3472 int64_t Val = C->getSExtValue();
3473 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3474 Result = DAG.getTargetConstant(Val, Type);
3475 break;
3476 }
3477 }
3478 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003479 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3480 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3481 EVT Type = Op.getValueType();
3482 int64_t Val = C->getSExtValue();
3483 if ((Val >= -65535) && (Val <= -1)) {
3484 Result = DAG.getTargetConstant(Val, Type);
3485 break;
3486 }
3487 }
3488 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003489 case 'O': // signed 15 bit immediate
3490 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3491 EVT Type = Op.getValueType();
3492 int64_t Val = C->getSExtValue();
3493 if ((isInt<15>(Val))) {
3494 Result = DAG.getTargetConstant(Val, Type);
3495 break;
3496 }
3497 }
3498 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003499 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3500 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3501 EVT Type = Op.getValueType();
3502 int64_t Val = C->getSExtValue();
3503 if ((Val <= 65535) && (Val >= 1)) {
3504 Result = DAG.getTargetConstant(Val, Type);
3505 break;
3506 }
3507 }
3508 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003509 }
3510
3511 if (Result.getNode()) {
3512 Ops.push_back(Result);
3513 return;
3514 }
3515
3516 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3517}
3518
Dan Gohman6520e202008-10-18 02:06:02 +00003519bool
3520MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3521 // The Mips target isn't yet aware of offsets.
3522 return false;
3523}
Evan Chengeb2f9692009-10-27 19:56:55 +00003524
Akira Hatanakae193b322012-06-13 19:33:32 +00003525EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3526 unsigned SrcAlign, bool IsZeroVal,
3527 bool MemcpyStrSrc,
3528 MachineFunction &MF) const {
3529 if (Subtarget->hasMips64())
3530 return MVT::i64;
3531
3532 return MVT::i32;
3533}
3534
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003535bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3536 if (VT != MVT::f32 && VT != MVT::f64)
3537 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003538 if (Imm.isNegZero())
3539 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003540 return Imm.isZero();
3541}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003542
3543unsigned MipsTargetLowering::getJumpTableEncoding() const {
3544 if (IsN64)
3545 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003546
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003547 return TargetLowering::getJumpTableEncoding();
3548}