blob: cb730bdacf348f0e45a354714996bdcdde076bf1 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +000092 case MipsISD::EXTP: return "MipsISD::EXTP";
93 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
94 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
95 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
96 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
97 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
98 case MipsISD::SHILO: return "MipsISD::SHILO";
99 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
100 case MipsISD::MULT: return "MipsISD::MULT";
101 case MipsISD::MULTU: return "MipsISD::MULTU";
102 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSPDSP";
103 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
104 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
105 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000106 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107 }
108}
109
110MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000111MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000112 : TargetLowering(TM, new MipsTargetObjectFile()),
113 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000114 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
115 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000116
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000117 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000118 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000119 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000120 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000121
122 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000123 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000124
Akira Hatanaka95934842011-09-24 01:34:44 +0000125 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000126 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000127
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000128 if (Subtarget->inMips16Mode()) {
129 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000130 }
131
Akira Hatanakab430cec2012-09-21 23:58:31 +0000132 if (Subtarget->hasDSP()) {
133 MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8};
134
135 for (unsigned i = 0; i < array_lengthof(VecTys); ++i) {
136 addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass);
137
138 // Expand all builtin opcodes.
139 for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc)
140 setOperationAction(Opc, VecTys[i], Expand);
141
142 setOperationAction(ISD::LOAD, VecTys[i], Legal);
143 setOperationAction(ISD::STORE, VecTys[i], Legal);
144 setOperationAction(ISD::BITCAST, VecTys[i], Legal);
145 }
146 }
147
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000148 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000149 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000150
151 // When dealing with single precision only, use libcalls
152 if (!Subtarget->isSingleFloat()) {
153 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000154 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000155 else
Craig Topper420761a2012-04-20 07:30:17 +0000156 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000157 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000158 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000159
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000160 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
162 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
163 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000164
Eli Friedman6055a6a2009-07-17 04:07:24 +0000165 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
167 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000168
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000169 // Used by legalize types to correctly generate the setcc result.
170 // Without this, every float setcc comes with a AND/OR with the result,
171 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000172 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000174
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000175 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000177 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
179 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
180 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
181 setOperationAction(ISD::SELECT, MVT::f32, Custom);
182 setOperationAction(ISD::SELECT, MVT::f64, Custom);
183 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000184 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
185 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000186 setOperationAction(ISD::SETCC, MVT::f32, Custom);
187 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000189 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
191 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
192 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
193 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanakaf934d152012-09-15 01:02:03 +0000194 if (!Subtarget->inMips16Mode()) {
195 setOperationAction(ISD::LOAD, MVT::i32, Custom);
196 setOperationAction(ISD::STORE, MVT::i32, Custom);
197 }
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000198
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000199 if (!TM.Options.NoNaNsFPMath) {
200 setOperationAction(ISD::FABS, MVT::f32, Custom);
201 setOperationAction(ISD::FABS, MVT::f64, Custom);
202 }
203
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000204 if (HasMips64) {
205 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
207 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
209 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
210 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000211 setOperationAction(ISD::LOAD, MVT::i64, Custom);
212 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000213 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000214
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000215 if (!HasMips64) {
216 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
217 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
218 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
219 }
220
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000221 setOperationAction(ISD::SDIV, MVT::i32, Expand);
222 setOperationAction(ISD::SREM, MVT::i32, Expand);
223 setOperationAction(ISD::UDIV, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000225 setOperationAction(ISD::SDIV, MVT::i64, Expand);
226 setOperationAction(ISD::SREM, MVT::i64, Expand);
227 setOperationAction(ISD::UDIV, MVT::i64, Expand);
228 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000229
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000230 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
232 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
233 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
234 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000235 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000237 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
239 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000240 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000242 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000243 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
244 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
245 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
246 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000248 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000249 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000251
Akira Hatanaka56633442011-09-20 23:53:09 +0000252 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000253 setOperationAction(ISD::ROTR, MVT::i32, Expand);
254
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000255 if (!Subtarget->hasMips64r2())
256 setOperationAction(ISD::ROTR, MVT::i64, Expand);
257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000259 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000261 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
263 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000264 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FLOG, MVT::f32, Expand);
266 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
267 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
268 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000269 setOperationAction(ISD::FMA, MVT::f32, Expand);
270 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000271 setOperationAction(ISD::FREM, MVT::f32, Expand);
272 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000273
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000274 if (!TM.Options.NoNaNsFPMath) {
275 setOperationAction(ISD::FNEG, MVT::f32, Expand);
276 setOperationAction(ISD::FNEG, MVT::f64, Expand);
277 }
278
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000279 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000280 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000281 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000282 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000283
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000284 setOperationAction(ISD::VAARG, MVT::Other, Expand);
285 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
286 setOperationAction(ISD::VAEND, MVT::Other, Expand);
287
Akira Hatanakab430cec2012-09-21 23:58:31 +0000288 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
289 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
290
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000291 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
293 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000294
Jia Liubb481f82012-02-28 07:46:26 +0000295 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
296 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
297 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
298 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000299
Eli Friedman26689ac2011-08-03 21:06:02 +0000300 setInsertFencesForAtomic(true);
301
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000302 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
304 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000305 }
306
Akira Hatanakac79507a2011-12-21 00:20:27 +0000307 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000309 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
310 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000311
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000312 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
315 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000316
Akira Hatanaka7664f052012-06-02 00:04:42 +0000317 if (HasMips64) {
318 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
319 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
320 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
321 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
322 }
323
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000324 setTargetDAGCombine(ISD::ADDE);
325 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000326 setTargetDAGCombine(ISD::SDIVREM);
327 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000328 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000329 setTargetDAGCombine(ISD::AND);
330 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000331 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000332
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000333 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000334
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000335 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000337
Akira Hatanaka590baca2012-02-02 03:13:40 +0000338 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
339 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000340
341 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000342}
343
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000344bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000345 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000346
Akira Hatanakaf934d152012-09-15 01:02:03 +0000347 if (Subtarget->inMips16Mode())
348 return false;
349
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000350 switch (SVT) {
351 case MVT::i64:
352 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000353 return true;
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000354 default:
355 return false;
356 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000357}
358
Duncan Sands28b77e92011-09-06 19:07:46 +0000359EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000361}
362
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363// SelectMadd -
364// Transforms a subgraph in CurDAG if the following pattern is found:
365// (addc multLo, Lo0), (adde multHi, Hi0),
366// where,
367// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000368// Lo0: initial value of Lo register
369// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000370// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000371static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000374 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375
376 if (ADDCNode->getOpcode() != ISD::ADDC)
377 return false;
378
379 SDValue MultHi = ADDENode->getOperand(0);
380 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000381 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000382 unsigned MultOpc = MultHi.getOpcode();
383
384 // MultHi and MultLo must be generated by the same node,
385 if (MultLo.getNode() != MultNode)
386 return false;
387
388 // and it must be a multiplication.
389 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
390 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000391
392 // MultLo amd MultHi must be the first and second output of MultNode
393 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
395 return false;
396
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000397 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398 // of the values of MultNode, in which case MultNode will be removed in later
399 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000400 // If there exist users other than ADDENode or ADDCNode, this function returns
401 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000402 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000403 // produced.
404 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
405 return false;
406
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000407 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000408 DebugLoc dl = ADDENode->getDebugLoc();
409
410 // create MipsMAdd(u) node
411 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000412
Akira Hatanaka82099682011-12-19 19:52:25 +0000413 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000414 MultNode->getOperand(0),// Factor 0
415 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000416 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 ADDENode->getOperand(1));// Hi0
418
419 // create CopyFromReg nodes
420 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
421 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000422 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000423 Mips::HI, MVT::i32,
424 CopyFromLo.getValue(2));
425
426 // replace uses of adde and addc here
427 if (!SDValue(ADDCNode, 0).use_empty())
428 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
429
430 if (!SDValue(ADDENode, 0).use_empty())
431 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
432
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000433 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000434}
435
436// SelectMsub -
437// Transforms a subgraph in CurDAG if the following pattern is found:
438// (addc Lo0, multLo), (sube Hi0, multHi),
439// where,
440// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000441// Lo0: initial value of Lo register
442// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000443// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000444static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000446 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000447 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448
449 if (SUBCNode->getOpcode() != ISD::SUBC)
450 return false;
451
452 SDValue MultHi = SUBENode->getOperand(1);
453 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000454 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000455 unsigned MultOpc = MultHi.getOpcode();
456
457 // MultHi and MultLo must be generated by the same node,
458 if (MultLo.getNode() != MultNode)
459 return false;
460
461 // and it must be a multiplication.
462 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
463 return false;
464
465 // MultLo amd MultHi must be the first and second output of MultNode
466 // respectively.
467 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
468 return false;
469
470 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
471 // of the values of MultNode, in which case MultNode will be removed in later
472 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000473 // If there exist users other than SUBENode or SUBCNode, this function returns
474 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 // instruction node rather than a pair of MULT and MSUB instructions being
476 // produced.
477 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
478 return false;
479
480 SDValue Chain = CurDAG->getEntryNode();
481 DebugLoc dl = SUBENode->getDebugLoc();
482
483 // create MipsSub(u) node
484 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
485
Akira Hatanaka82099682011-12-19 19:52:25 +0000486 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000487 MultNode->getOperand(0),// Factor 0
488 MultNode->getOperand(1),// Factor 1
489 SUBCNode->getOperand(0),// Lo0
490 SUBENode->getOperand(0));// Hi0
491
492 // create CopyFromReg nodes
493 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
494 MSub);
495 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
496 Mips::HI, MVT::i32,
497 CopyFromLo.getValue(2));
498
499 // replace uses of sube and subc here
500 if (!SDValue(SUBCNode, 0).use_empty())
501 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
502
503 if (!SDValue(SUBENode, 0).use_empty())
504 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
505
506 return true;
507}
508
Akira Hatanaka864f6602012-06-14 21:10:56 +0000509static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000510 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000511 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000512 if (DCI.isBeforeLegalize())
513 return SDValue();
514
Akira Hatanakae184fec2011-11-11 04:18:21 +0000515 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
516 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000517 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000518
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000519 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000520}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000521
Akira Hatanaka864f6602012-06-14 21:10:56 +0000522static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000523 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000524 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000525 if (DCI.isBeforeLegalize())
526 return SDValue();
527
Akira Hatanakae184fec2011-11-11 04:18:21 +0000528 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
529 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000530 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000531
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000532 return SDValue();
533}
534
Akira Hatanaka864f6602012-06-14 21:10:56 +0000535static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000536 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000537 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000538 if (DCI.isBeforeLegalizeOps())
539 return SDValue();
540
Akira Hatanakadda4a072011-10-03 21:06:13 +0000541 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000542 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
543 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000544 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
545 MipsISD::DivRemU;
546 DebugLoc dl = N->getDebugLoc();
547
548 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
549 N->getOperand(0), N->getOperand(1));
550 SDValue InChain = DAG.getEntryNode();
551 SDValue InGlue = DivRem;
552
553 // insert MFLO
554 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000555 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000556 InGlue);
557 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
558 InChain = CopyFromLo.getValue(1);
559 InGlue = CopyFromLo.getValue(2);
560 }
561
562 // insert MFHI
563 if (N->hasAnyUseOfValue(1)) {
564 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000565 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000566 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
567 }
568
569 return SDValue();
570}
571
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000572static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
573 switch (CC) {
574 default: llvm_unreachable("Unknown fp condition code!");
575 case ISD::SETEQ:
576 case ISD::SETOEQ: return Mips::FCOND_OEQ;
577 case ISD::SETUNE: return Mips::FCOND_UNE;
578 case ISD::SETLT:
579 case ISD::SETOLT: return Mips::FCOND_OLT;
580 case ISD::SETGT:
581 case ISD::SETOGT: return Mips::FCOND_OGT;
582 case ISD::SETLE:
583 case ISD::SETOLE: return Mips::FCOND_OLE;
584 case ISD::SETGE:
585 case ISD::SETOGE: return Mips::FCOND_OGE;
586 case ISD::SETULT: return Mips::FCOND_ULT;
587 case ISD::SETULE: return Mips::FCOND_ULE;
588 case ISD::SETUGT: return Mips::FCOND_UGT;
589 case ISD::SETUGE: return Mips::FCOND_UGE;
590 case ISD::SETUO: return Mips::FCOND_UN;
591 case ISD::SETO: return Mips::FCOND_OR;
592 case ISD::SETNE:
593 case ISD::SETONE: return Mips::FCOND_ONE;
594 case ISD::SETUEQ: return Mips::FCOND_UEQ;
595 }
596}
597
598
599// Returns true if condition code has to be inverted.
600static bool InvertFPCondCode(Mips::CondCode CC) {
601 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
602 return false;
603
Akira Hatanaka82099682011-12-19 19:52:25 +0000604 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
605 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000606
Akira Hatanaka82099682011-12-19 19:52:25 +0000607 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000608}
609
610// Creates and returns an FPCmp node from a setcc node.
611// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000612static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000613 // must be a SETCC node
614 if (Op.getOpcode() != ISD::SETCC)
615 return Op;
616
617 SDValue LHS = Op.getOperand(0);
618
619 if (!LHS.getValueType().isFloatingPoint())
620 return Op;
621
622 SDValue RHS = Op.getOperand(1);
623 DebugLoc dl = Op.getDebugLoc();
624
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000625 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
626 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000627 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
628
629 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
630 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
631}
632
633// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000634static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000635 SDValue False, DebugLoc DL) {
636 bool invert = InvertFPCondCode((Mips::CondCode)
637 cast<ConstantSDNode>(Cond.getOperand(2))
638 ->getSExtValue());
639
640 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
641 True.getValueType(), True, False, Cond);
642}
643
Akira Hatanaka864f6602012-06-14 21:10:56 +0000644static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000645 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000646 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000647 if (DCI.isBeforeLegalizeOps())
648 return SDValue();
649
650 SDValue SetCC = N->getOperand(0);
651
652 if ((SetCC.getOpcode() != ISD::SETCC) ||
653 !SetCC.getOperand(0).getValueType().isInteger())
654 return SDValue();
655
656 SDValue False = N->getOperand(2);
657 EVT FalseTy = False.getValueType();
658
659 if (!FalseTy.isInteger())
660 return SDValue();
661
662 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
663
664 if (!CN || CN->getZExtValue())
665 return SDValue();
666
667 const DebugLoc DL = N->getDebugLoc();
668 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
669 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000670
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000671 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
672 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000673
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000674 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
675}
676
Akira Hatanaka864f6602012-06-14 21:10:56 +0000677static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000678 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000679 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680 // Pattern match EXT.
681 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
682 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000683 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000684 return SDValue();
685
686 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000687 unsigned ShiftRightOpc = ShiftRight.getOpcode();
688
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000690 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000691 return SDValue();
692
693 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000694 ConstantSDNode *CN;
695 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
696 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000697
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000698 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000699 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000700
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000701 // Op's second operand must be a shifted mask.
702 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000703 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000704 return SDValue();
705
706 // Return if the shifted mask does not start at bit 0 or the sum of its size
707 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000708 EVT ValTy = N->getValueType(0);
709 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 return SDValue();
711
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000712 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000713 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000714 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000715}
Jia Liubb481f82012-02-28 07:46:26 +0000716
Akira Hatanaka864f6602012-06-14 21:10:56 +0000717static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000718 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000719 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000720 // Pattern match INS.
721 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000722 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000723 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000724 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000725 return SDValue();
726
727 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
728 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
729 ConstantSDNode *CN;
730
731 // See if Op's first operand matches (and $src1 , mask0).
732 if (And0.getOpcode() != ISD::AND)
733 return SDValue();
734
735 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000736 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000737 return SDValue();
738
739 // See if Op's second operand matches (and (shl $src, pos), mask1).
740 if (And1.getOpcode() != ISD::AND)
741 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000742
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000743 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000744 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000745 return SDValue();
746
747 // The shift masks must have the same position and size.
748 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
749 return SDValue();
750
751 SDValue Shl = And1.getOperand(0);
752 if (Shl.getOpcode() != ISD::SHL)
753 return SDValue();
754
755 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
756 return SDValue();
757
758 unsigned Shamt = CN->getZExtValue();
759
760 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000761 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000762 EVT ValTy = N->getValueType(0);
763 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000764 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000765
Akira Hatanaka82099682011-12-19 19:52:25 +0000766 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000767 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000768 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000769}
Jia Liubb481f82012-02-28 07:46:26 +0000770
Akira Hatanaka864f6602012-06-14 21:10:56 +0000771static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000772 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000773 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000774 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
775
776 if (DCI.isBeforeLegalizeOps())
777 return SDValue();
778
779 SDValue Add = N->getOperand(1);
780
781 if (Add.getOpcode() != ISD::ADD)
782 return SDValue();
783
784 SDValue Lo = Add.getOperand(1);
785
786 if ((Lo.getOpcode() != MipsISD::Lo) ||
787 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
788 return SDValue();
789
790 EVT ValTy = N->getValueType(0);
791 DebugLoc DL = N->getDebugLoc();
792
793 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
794 Add.getOperand(0));
795 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
796}
797
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000798SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000799 const {
800 SelectionDAG &DAG = DCI.DAG;
801 unsigned opc = N->getOpcode();
802
803 switch (opc) {
804 default: break;
805 case ISD::ADDE:
806 return PerformADDECombine(N, DAG, DCI, Subtarget);
807 case ISD::SUBE:
808 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000809 case ISD::SDIVREM:
810 case ISD::UDIVREM:
811 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000812 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000813 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000814 case ISD::AND:
815 return PerformANDCombine(N, DAG, DCI, Subtarget);
816 case ISD::OR:
817 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000818 case ISD::ADD:
819 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000820 }
821
822 return SDValue();
823}
824
Akira Hatanakab430cec2012-09-21 23:58:31 +0000825void
826MipsTargetLowering::LowerOperationWrapper(SDNode *N,
827 SmallVectorImpl<SDValue> &Results,
828 SelectionDAG &DAG) const {
829 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
830
831 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
832 Results.push_back(Res.getValue(I));
833}
834
835void
836MipsTargetLowering::ReplaceNodeResults(SDNode *N,
837 SmallVectorImpl<SDValue> &Results,
838 SelectionDAG &DAG) const {
839 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
840
841 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
842 Results.push_back(Res.getValue(I));
843}
844
Dan Gohman475871a2008-07-27 21:46:04 +0000845SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000846LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000847{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000848 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000849 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000850 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000851 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000852 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000853 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000854 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
855 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000856 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000857 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000858 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000859 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000860 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000861 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000862 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000863 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000864 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000865 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000866 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
867 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
868 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000869 case ISD::LOAD: return LowerLOAD(Op, DAG);
870 case ISD::STORE: return LowerSTORE(Op, DAG);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +0000871 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
872 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000873 }
Dan Gohman475871a2008-07-27 21:46:04 +0000874 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000875}
876
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000877//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000878// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000879//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000880
881// AddLiveIn - This helper function adds the specified physical register to the
882// MachineFunction as a live in value. It also creates a corresponding
883// virtual register for it.
884static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000885AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886{
887 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000888 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
889 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000890 return VReg;
891}
892
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000893// Get fp branch code (not opcode) from condition code.
894static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
895 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
896 return Mips::BRANCH_T;
897
Akira Hatanaka82099682011-12-19 19:52:25 +0000898 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
899 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000900
Akira Hatanaka82099682011-12-19 19:52:25 +0000901 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000902}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000903
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000904/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000905static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
906 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000907 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000908 const TargetInstrInfo *TII,
909 bool isFPCmp, unsigned Opc) {
910 // There is no need to expand CMov instructions if target has
911 // conditional moves.
912 if (Subtarget->hasCondMov())
913 return BB;
914
915 // To "insert" a SELECT_CC instruction, we actually have to insert the
916 // diamond control-flow pattern. The incoming instruction knows the
917 // destination vreg to set, the condition code register to branch on, the
918 // true/false values to select between, and a branch opcode to use.
919 const BasicBlock *LLVM_BB = BB->getBasicBlock();
920 MachineFunction::iterator It = BB;
921 ++It;
922
923 // thisMBB:
924 // ...
925 // TrueVal = ...
926 // setcc r1, r2, r3
927 // bNE r1, r0, copy1MBB
928 // fallthrough --> copy0MBB
929 MachineBasicBlock *thisMBB = BB;
930 MachineFunction *F = BB->getParent();
931 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
932 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
933 F->insert(It, copy0MBB);
934 F->insert(It, sinkMBB);
935
936 // Transfer the remainder of BB and its successor edges to sinkMBB.
937 sinkMBB->splice(sinkMBB->begin(), BB,
938 llvm::next(MachineBasicBlock::iterator(MI)),
939 BB->end());
940 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
941
942 // Next, add the true and fallthrough blocks as its successors.
943 BB->addSuccessor(copy0MBB);
944 BB->addSuccessor(sinkMBB);
945
946 // Emit the right instruction according to the type of the operands compared
947 if (isFPCmp)
948 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
949 else
950 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
951 .addReg(Mips::ZERO).addMBB(sinkMBB);
952
953 // copy0MBB:
954 // %FalseValue = ...
955 // # fallthrough to sinkMBB
956 BB = copy0MBB;
957
958 // Update machine-CFG edges
959 BB->addSuccessor(sinkMBB);
960
961 // sinkMBB:
962 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
963 // ...
964 BB = sinkMBB;
965
966 if (isFPCmp)
967 BuildMI(*BB, BB->begin(), dl,
968 TII->get(Mips::PHI), MI->getOperand(0).getReg())
969 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
970 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
971 else
972 BuildMI(*BB, BB->begin(), dl,
973 TII->get(Mips::PHI), MI->getOperand(0).getReg())
974 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
975 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
976
977 MI->eraseFromParent(); // The pseudo instruction is gone now.
978 return BB;
979}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000980*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000981MachineBasicBlock *
982MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000983 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000984 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000985 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000987 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
989 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000991 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
992 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000995 case Mips::ATOMIC_LOAD_ADD_I64:
996 case Mips::ATOMIC_LOAD_ADD_I64_P8:
997 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998
999 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
1002 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
1005 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001006 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 case Mips::ATOMIC_LOAD_AND_I64:
1009 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +00001010 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001011
1012 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001013 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
1015 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
1018 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001019 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001020 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001021 case Mips::ATOMIC_LOAD_OR_I64:
1022 case Mips::ATOMIC_LOAD_OR_I64_P8:
1023 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024
1025 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001026 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
1028 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001030 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
1031 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001032 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001034 case Mips::ATOMIC_LOAD_XOR_I64:
1035 case Mips::ATOMIC_LOAD_XOR_I64_P8:
1036 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037
1038 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001039 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
1041 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
1044 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001046 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001047 case Mips::ATOMIC_LOAD_NAND_I64:
1048 case Mips::ATOMIC_LOAD_NAND_I64_P8:
1049 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001050
1051 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001052 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
1054 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1057 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001059 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001060 case Mips::ATOMIC_LOAD_SUB_I64:
1061 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1062 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063
1064 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001065 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1067 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001068 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1070 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001071 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001073 case Mips::ATOMIC_SWAP_I64:
1074 case Mips::ATOMIC_SWAP_I64_P8:
1075 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076
1077 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001078 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1080 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001081 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1083 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001084 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001085 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001086 case Mips::ATOMIC_CMP_SWAP_I64:
1087 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1088 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001089 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001090}
1091
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001092// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1093// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1094MachineBasicBlock *
1095MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001096 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001097 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001098 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001099
1100 MachineFunction *MF = BB->getParent();
1101 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001102 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1104 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001105 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1106
1107 if (Size == 4) {
1108 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1109 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1110 AND = Mips::AND;
1111 NOR = Mips::NOR;
1112 ZERO = Mips::ZERO;
1113 BEQ = Mips::BEQ;
1114 }
1115 else {
1116 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1117 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1118 AND = Mips::AND64;
1119 NOR = Mips::NOR64;
1120 ZERO = Mips::ZERO_64;
1121 BEQ = Mips::BEQ64;
1122 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125 unsigned Ptr = MI->getOperand(1).getReg();
1126 unsigned Incr = MI->getOperand(2).getReg();
1127
Akira Hatanaka4061da12011-07-19 20:11:17 +00001128 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1129 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1130 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131
1132 // insert new blocks after the current block
1133 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1134 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1135 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1136 MachineFunction::iterator It = BB;
1137 ++It;
1138 MF->insert(It, loopMBB);
1139 MF->insert(It, exitMBB);
1140
1141 // Transfer the remainder of BB and its successor edges to exitMBB.
1142 exitMBB->splice(exitMBB->begin(), BB,
1143 llvm::next(MachineBasicBlock::iterator(MI)),
1144 BB->end());
1145 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1146
1147 // thisMBB:
1148 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001149 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001151 loopMBB->addSuccessor(loopMBB);
1152 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153
1154 // loopMBB:
1155 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 // <binop> storeval, oldval, incr
1157 // sc success, storeval, 0(ptr)
1158 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001162 // and andres, oldval, incr
1163 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001164 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1165 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001166 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001167 // <binop> storeval, oldval, incr
1168 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001169 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001170 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001172 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1173 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174
1175 MI->eraseFromParent(); // The instruction is gone now.
1176
Akira Hatanaka939ece12011-07-19 03:42:13 +00001177 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178}
1179
1180MachineBasicBlock *
1181MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001182 MachineBasicBlock *BB,
1183 unsigned Size, unsigned BinOpcode,
1184 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001185 assert((Size == 1 || Size == 2) &&
1186 "Unsupported size for EmitAtomicBinaryPartial.");
1187
1188 MachineFunction *MF = BB->getParent();
1189 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1190 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1191 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1192 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001193 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1194 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195
1196 unsigned Dest = MI->getOperand(0).getReg();
1197 unsigned Ptr = MI->getOperand(1).getReg();
1198 unsigned Incr = MI->getOperand(2).getReg();
1199
Akira Hatanaka4061da12011-07-19 20:11:17 +00001200 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1201 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001202 unsigned Mask = RegInfo.createVirtualRegister(RC);
1203 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001204 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1205 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001207 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1208 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1209 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1210 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1211 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001212 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001213 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1214 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1215 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1216 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1217 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001218
1219 // insert new blocks after the current block
1220 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1221 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001222 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1224 MachineFunction::iterator It = BB;
1225 ++It;
1226 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001227 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001228 MF->insert(It, exitMBB);
1229
1230 // Transfer the remainder of BB and its successor edges to exitMBB.
1231 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001232 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001233 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1234
Akira Hatanaka81b44112011-07-19 17:09:53 +00001235 BB->addSuccessor(loopMBB);
1236 loopMBB->addSuccessor(loopMBB);
1237 loopMBB->addSuccessor(sinkMBB);
1238 sinkMBB->addSuccessor(exitMBB);
1239
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001240 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001241 // addiu masklsb2,$0,-4 # 0xfffffffc
1242 // and alignedaddr,ptr,masklsb2
1243 // andi ptrlsb2,ptr,3
1244 // sll shiftamt,ptrlsb2,3
1245 // ori maskupper,$0,255 # 0xff
1246 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001247 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001248 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001249
1250 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001251 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1252 .addReg(Mips::ZERO).addImm(-4);
1253 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1254 .addReg(Ptr).addReg(MaskLSB2);
1255 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1256 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1257 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1258 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001259 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1260 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001262 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001263
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001264 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001266 // ll oldval,0(alignedaddr)
1267 // binop binopres,oldval,incr2
1268 // and newval,binopres,mask
1269 // and maskedoldval0,oldval,mask2
1270 // or storeval,maskedoldval0,newval
1271 // sc success,storeval,0(alignedaddr)
1272 // beq success,$0,loopMBB
1273
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001274 // atomic.swap
1275 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001276 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001277 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001278 // and maskedoldval0,oldval,mask2
1279 // or storeval,maskedoldval0,newval
1280 // sc success,storeval,0(alignedaddr)
1281 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001282
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001284 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 // and andres, oldval, incr2
1287 // nor binopres, $0, andres
1288 // and newval, binopres, mask
1289 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1290 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1291 .addReg(Mips::ZERO).addReg(AndRes);
1292 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001294 // <binop> binopres, oldval, incr2
1295 // and newval, binopres, mask
1296 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1297 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001298 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001299 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001300 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001301 }
Jia Liubb481f82012-02-28 07:46:26 +00001302
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001303 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 .addReg(OldVal).addReg(Mask2);
1305 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001306 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001307 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001310 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311
Akira Hatanaka939ece12011-07-19 03:42:13 +00001312 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001313 // and maskedoldval1,oldval,mask
1314 // srl srlres,maskedoldval1,shiftamt
1315 // sll sllres,srlres,24
1316 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001317 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001319
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1321 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001322 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1323 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001324 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1325 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001326 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328
1329 MI->eraseFromParent(); // The instruction is gone now.
1330
Akira Hatanaka939ece12011-07-19 03:42:13 +00001331 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332}
1333
1334MachineBasicBlock *
1335MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001336 MachineBasicBlock *BB,
1337 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001338 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339
1340 MachineFunction *MF = BB->getParent();
1341 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001342 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1344 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001345 unsigned LL, SC, ZERO, BNE, BEQ;
1346
1347 if (Size == 4) {
1348 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1349 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1350 ZERO = Mips::ZERO;
1351 BNE = Mips::BNE;
1352 BEQ = Mips::BEQ;
1353 }
1354 else {
1355 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1356 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1357 ZERO = Mips::ZERO_64;
1358 BNE = Mips::BNE64;
1359 BEQ = Mips::BEQ64;
1360 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361
1362 unsigned Dest = MI->getOperand(0).getReg();
1363 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001364 unsigned OldVal = MI->getOperand(2).getReg();
1365 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368
1369 // insert new blocks after the current block
1370 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1371 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1372 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1373 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1374 MachineFunction::iterator It = BB;
1375 ++It;
1376 MF->insert(It, loop1MBB);
1377 MF->insert(It, loop2MBB);
1378 MF->insert(It, exitMBB);
1379
1380 // Transfer the remainder of BB and its successor edges to exitMBB.
1381 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001382 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001383 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1384
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001385 // thisMBB:
1386 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001387 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001388 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001389 loop1MBB->addSuccessor(exitMBB);
1390 loop1MBB->addSuccessor(loop2MBB);
1391 loop2MBB->addSuccessor(loop1MBB);
1392 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001393
1394 // loop1MBB:
1395 // ll dest, 0(ptr)
1396 // bne dest, oldval, exitMBB
1397 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001398 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1399 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001400 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401
1402 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001403 // sc success, newval, 0(ptr)
1404 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001405 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001406 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001407 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001408 BuildMI(BB, dl, TII->get(BEQ))
1409 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001410
1411 MI->eraseFromParent(); // The instruction is gone now.
1412
Akira Hatanaka939ece12011-07-19 03:42:13 +00001413 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001414}
1415
1416MachineBasicBlock *
1417MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001418 MachineBasicBlock *BB,
1419 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001420 assert((Size == 1 || Size == 2) &&
1421 "Unsupported size for EmitAtomicCmpSwapPartial.");
1422
1423 MachineFunction *MF = BB->getParent();
1424 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1425 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1426 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1427 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001428 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1429 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430
1431 unsigned Dest = MI->getOperand(0).getReg();
1432 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001433 unsigned CmpVal = MI->getOperand(2).getReg();
1434 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435
Akira Hatanaka4061da12011-07-19 20:11:17 +00001436 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1437 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001438 unsigned Mask = RegInfo.createVirtualRegister(RC);
1439 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001440 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1441 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1442 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1443 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1444 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1445 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1446 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1447 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1448 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1449 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1450 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1451 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1452 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1453 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001454
1455 // insert new blocks after the current block
1456 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1457 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1458 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001459 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001460 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1461 MachineFunction::iterator It = BB;
1462 ++It;
1463 MF->insert(It, loop1MBB);
1464 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001465 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001466 MF->insert(It, exitMBB);
1467
1468 // Transfer the remainder of BB and its successor edges to exitMBB.
1469 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001470 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001471 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1472
Akira Hatanaka81b44112011-07-19 17:09:53 +00001473 BB->addSuccessor(loop1MBB);
1474 loop1MBB->addSuccessor(sinkMBB);
1475 loop1MBB->addSuccessor(loop2MBB);
1476 loop2MBB->addSuccessor(loop1MBB);
1477 loop2MBB->addSuccessor(sinkMBB);
1478 sinkMBB->addSuccessor(exitMBB);
1479
Akira Hatanaka70564a92011-07-19 18:14:26 +00001480 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001481 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001482 // addiu masklsb2,$0,-4 # 0xfffffffc
1483 // and alignedaddr,ptr,masklsb2
1484 // andi ptrlsb2,ptr,3
1485 // sll shiftamt,ptrlsb2,3
1486 // ori maskupper,$0,255 # 0xff
1487 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001488 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001489 // andi maskedcmpval,cmpval,255
1490 // sll shiftedcmpval,maskedcmpval,shiftamt
1491 // andi maskednewval,newval,255
1492 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001493 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001494 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1495 .addReg(Mips::ZERO).addImm(-4);
1496 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1497 .addReg(Ptr).addReg(MaskLSB2);
1498 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1499 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1500 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1501 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001502 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1503 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001504 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001505 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1506 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001507 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1508 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001509 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1510 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001511 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1512 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001513
1514 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001515 // ll oldval,0(alginedaddr)
1516 // and maskedoldval0,oldval,mask
1517 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001518 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001519 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001520 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1521 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001523 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001524
1525 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001526 // and maskedoldval1,oldval,mask2
1527 // or storeval,maskedoldval1,shiftednewval
1528 // sc success,storeval,0(alignedaddr)
1529 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001530 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001531 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1532 .addReg(OldVal).addReg(Mask2);
1533 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1534 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001535 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001536 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001537 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001538 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001539
Akira Hatanaka939ece12011-07-19 03:42:13 +00001540 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001541 // srl srlres,maskedoldval0,shiftamt
1542 // sll sllres,srlres,24
1543 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001544 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001545 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001546
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001547 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1548 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001549 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1550 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001551 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001552 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001553
1554 MI->eraseFromParent(); // The instruction is gone now.
1555
Akira Hatanaka939ece12011-07-19 03:42:13 +00001556 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001557}
1558
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001559//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001560// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001561//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001562SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001563LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001564{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001566 // the block to branch to if the condition is true.
1567 SDValue Chain = Op.getOperand(0);
1568 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001569 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001570
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001571 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1572
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001573 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001574 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001575 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001576
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001577 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001578 Mips::CondCode CC =
1579 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001581
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001583 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001584}
1585
1586SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001587LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001588{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001589 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001590
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001591 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001592 if (Cond.getOpcode() != MipsISD::FPCmp)
1593 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001594
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001595 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1596 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001597}
1598
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001599SDValue MipsTargetLowering::
1600LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1601{
1602 DebugLoc DL = Op.getDebugLoc();
1603 EVT Ty = Op.getOperand(0).getValueType();
1604 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1605 Op.getOperand(0), Op.getOperand(1),
1606 Op.getOperand(4));
1607
1608 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1609 Op.getOperand(3));
1610}
1611
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001612SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1613 SDValue Cond = CreateFPCmp(DAG, Op);
1614
1615 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1616 "Floating point operand expected.");
1617
1618 SDValue True = DAG.getConstant(1, MVT::i32);
1619 SDValue False = DAG.getConstant(0, MVT::i32);
1620
1621 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1622}
1623
Dan Gohmand858e902010-04-17 15:26:15 +00001624SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1625 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001626 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001627 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001628 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001629
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001630 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001631 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001633 const MipsTargetObjectFile &TLOF =
1634 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001635
Chris Lattnere3736f82009-08-13 05:41:27 +00001636 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001637 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1638 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001639 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001640 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001641 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
1642 return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001643 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001644 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001645 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1646 MipsII::MO_ABS_HI);
1647 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1648 MipsII::MO_ABS_LO);
1649 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1650 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001652 }
1653
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001654 EVT ValTy = Op.getValueType();
1655 bool HasGotOfst = (GV->hasInternalLinkage() ||
1656 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001657 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001658 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001659 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001660 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001661 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001662 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1663 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001664 // On functions and global targets not internal linked only
1665 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001666 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001667 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001668 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001669 HasMips64 ? MipsII::MO_GOT_OFST :
1670 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001671 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1672 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001673}
1674
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001675SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1676 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001677 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1678 // FIXME there isn't actually debug info here
1679 DebugLoc dl = Op.getDebugLoc();
1680
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001681 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001682 // %hi/%lo relocation
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001683 SDValue BAHi = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_HI);
1684 SDValue BALo = DAG.getTargetBlockAddress(BA, MVT::i32, 0, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001685 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1686 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1687 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001688 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001689
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001690 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001691 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1692 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001693 SDValue BAGOTOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001694 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1695 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001696 SDValue BALOOffset = DAG.getTargetBlockAddress(BA, ValTy, 0, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001697 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001698 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001699 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1700 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001701}
1702
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001703SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001704LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001705{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001706 // If the relocation model is PIC, use the General Dynamic TLS Model or
1707 // Local Dynamic TLS model, otherwise use the Initial Exec or
1708 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001709
1710 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1711 DebugLoc dl = GA->getDebugLoc();
1712 const GlobalValue *GV = GA->getGlobal();
1713 EVT PtrVT = getPointerTy();
1714
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001715 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1716
1717 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001718 // General Dynamic and Local Dynamic TLS Model.
1719 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1720 : MipsII::MO_TLSGD;
1721
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001722 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001723 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1724 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001725 unsigned PtrSize = PtrVT.getSizeInBits();
1726 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1727
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001728 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001729
1730 ArgListTy Args;
1731 ArgListEntry Entry;
1732 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001733 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001734 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001735
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001736 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001737 false, false, false, false, 0, CallingConv::C,
1738 /*isTailCall=*/false, /*doesNotRet=*/false,
1739 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001740 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001741 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001742
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001743 SDValue Ret = CallResult.first;
1744
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001745 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001746 return Ret;
1747
1748 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1749 MipsII::MO_DTPREL_HI);
1750 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1751 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1752 MipsII::MO_DTPREL_LO);
1753 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1754 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1755 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001756 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001757
1758 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001759 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001760 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001761 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001762 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001763 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1764 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001765 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001766 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001767 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001768 } else {
1769 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001770 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001771 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001772 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001773 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001774 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001775 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1776 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1777 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001778 }
1779
1780 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1781 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001782}
1783
1784SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001785LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001786{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001787 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001788 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001789 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001790 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001791 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001792 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001793
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001794 if (!IsPIC && !IsN64) {
1795 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1796 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1797 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001798 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001799 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1800 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001801 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001802 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1803 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001804 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1805 MachinePointerInfo(), false, false, false, 0);
1806 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001807 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001808
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001809 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1810 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001811}
1812
Dan Gohman475871a2008-07-27 21:46:04 +00001813SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001814LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001815{
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001817 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001818 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001819 // FIXME there isn't actually debug info here
1820 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001821
1822 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001824 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001826 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001827 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1829 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001830 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001831
Akira Hatanaka13daee32012-03-27 02:55:31 +00001832 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001833 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001834 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001835 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001836 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001837 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1838 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001840 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001841 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001842 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1843 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001844 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1845 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001846 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001847 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1848 MachinePointerInfo::getConstantPool(), false,
1849 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001850 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1851 N->getOffset(), OFSTFlag);
1852 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1853 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001854 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001855
1856 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001857}
1858
Dan Gohmand858e902010-04-17 15:26:15 +00001859SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001860 MachineFunction &MF = DAG.getMachineFunction();
1861 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1862
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001863 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001864 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1865 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001866
1867 // vastart just stores the address of the VarArgsFrameIndex slot into the
1868 // memory location argument.
1869 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001870 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001871 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001872}
Jia Liubb481f82012-02-28 07:46:26 +00001873
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001874static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1875 EVT TyX = Op.getOperand(0).getValueType();
1876 EVT TyY = Op.getOperand(1).getValueType();
1877 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1878 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1879 DebugLoc DL = Op.getDebugLoc();
1880 SDValue Res;
1881
1882 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1883 // to i32.
1884 SDValue X = (TyX == MVT::f32) ?
1885 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1886 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1887 Const1);
1888 SDValue Y = (TyY == MVT::f32) ?
1889 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1890 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1891 Const1);
1892
1893 if (HasR2) {
1894 // ext E, Y, 31, 1 ; extract bit31 of Y
1895 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1896 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1897 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1898 } else {
1899 // sll SllX, X, 1
1900 // srl SrlX, SllX, 1
1901 // srl SrlY, Y, 31
1902 // sll SllY, SrlX, 31
1903 // or Or, SrlX, SllY
1904 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1905 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1906 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1907 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1908 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1909 }
1910
1911 if (TyX == MVT::f32)
1912 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1913
1914 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1915 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1916 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001917}
1918
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001919static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1920 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1921 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1922 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1923 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1924 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001925
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001926 // Bitcast to integer nodes.
1927 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1928 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001929
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001930 if (HasR2) {
1931 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1932 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1933 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1934 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001935
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001936 if (WidthX > WidthY)
1937 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1938 else if (WidthY > WidthX)
1939 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001940
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001941 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1942 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1943 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1944 }
1945
1946 // (d)sll SllX, X, 1
1947 // (d)srl SrlX, SllX, 1
1948 // (d)srl SrlY, Y, width(Y)-1
1949 // (d)sll SllY, SrlX, width(Y)-1
1950 // or Or, SrlX, SllY
1951 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1952 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1953 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1954 DAG.getConstant(WidthY - 1, MVT::i32));
1955
1956 if (WidthX > WidthY)
1957 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1958 else if (WidthY > WidthX)
1959 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1960
1961 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1962 DAG.getConstant(WidthX - 1, MVT::i32));
1963 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1964 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001965}
1966
Akira Hatanaka82099682011-12-19 19:52:25 +00001967SDValue
1968MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001969 if (Subtarget->hasMips64())
1970 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001971
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001972 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001973}
1974
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001975static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1976 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1977 DebugLoc DL = Op.getDebugLoc();
1978
1979 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1980 // to i32.
1981 SDValue X = (Op.getValueType() == MVT::f32) ?
1982 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1983 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1984 Const1);
1985
1986 // Clear MSB.
1987 if (HasR2)
1988 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1989 DAG.getRegister(Mips::ZERO, MVT::i32),
1990 DAG.getConstant(31, MVT::i32), Const1, X);
1991 else {
1992 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1993 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1994 }
1995
1996 if (Op.getValueType() == MVT::f32)
1997 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1998
1999 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
2000 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
2001 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
2002}
2003
2004static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
2005 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
2006 DebugLoc DL = Op.getDebugLoc();
2007
2008 // Bitcast to integer node.
2009 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
2010
2011 // Clear MSB.
2012 if (HasR2)
2013 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
2014 DAG.getRegister(Mips::ZERO_64, MVT::i64),
2015 DAG.getConstant(63, MVT::i32), Const1, X);
2016 else {
2017 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
2018 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
2019 }
2020
2021 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2022}
2023
2024SDValue
2025MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2026 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2027 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2028
2029 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2030}
2031
Akira Hatanaka2e591472011-06-02 00:24:44 +00002032SDValue MipsTargetLowering::
2033LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002034 // check the depth
2035 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002036 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002037
2038 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2039 MFI->setFrameAddressIsTaken(true);
2040 EVT VT = Op.getValueType();
2041 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002042 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2043 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002044 return FrameAddr;
2045}
2046
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002047SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2048 SelectionDAG &DAG) const {
2049 // check the depth
2050 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2051 "Return address can be determined only for current frame.");
2052
2053 MachineFunction &MF = DAG.getMachineFunction();
2054 MachineFrameInfo *MFI = MF.getFrameInfo();
2055 EVT VT = Op.getValueType();
2056 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2057 MFI->setReturnAddressIsTaken(true);
2058
2059 // Return RA, which contains the return address. Mark it an implicit live-in.
2060 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2061 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2062}
2063
Akira Hatanakadb548262011-07-19 23:30:50 +00002064// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002065SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002066MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002067 unsigned SType = 0;
2068 DebugLoc dl = Op.getDebugLoc();
2069 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2070 DAG.getConstant(SType, MVT::i32));
2071}
2072
Eli Friedman14648462011-07-27 22:21:52 +00002073SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002074 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002075 // FIXME: Need pseudo-fence for 'singlethread' fences
2076 // FIXME: Set SType for weaker fences where supported/appropriate.
2077 unsigned SType = 0;
2078 DebugLoc dl = Op.getDebugLoc();
2079 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2080 DAG.getConstant(SType, MVT::i32));
2081}
2082
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002083SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002084 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002085 DebugLoc DL = Op.getDebugLoc();
2086 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2087 SDValue Shamt = Op.getOperand(2);
2088
2089 // if shamt < 32:
2090 // lo = (shl lo, shamt)
2091 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2092 // else:
2093 // lo = 0
2094 // hi = (shl lo, shamt[4:0])
2095 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2096 DAG.getConstant(-1, MVT::i32));
2097 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2098 DAG.getConstant(1, MVT::i32));
2099 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2100 Not);
2101 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2102 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2103 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2104 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2105 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002106 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2107 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002108 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2109
2110 SDValue Ops[2] = {Lo, Hi};
2111 return DAG.getMergeValues(Ops, 2, DL);
2112}
2113
Akira Hatanaka864f6602012-06-14 21:10:56 +00002114SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002115 bool IsSRA) const {
2116 DebugLoc DL = Op.getDebugLoc();
2117 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2118 SDValue Shamt = Op.getOperand(2);
2119
2120 // if shamt < 32:
2121 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2122 // if isSRA:
2123 // hi = (sra hi, shamt)
2124 // else:
2125 // hi = (srl hi, shamt)
2126 // else:
2127 // if isSRA:
2128 // lo = (sra hi, shamt[4:0])
2129 // hi = (sra hi, 31)
2130 // else:
2131 // lo = (srl hi, shamt[4:0])
2132 // hi = 0
2133 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2134 DAG.getConstant(-1, MVT::i32));
2135 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2136 DAG.getConstant(1, MVT::i32));
2137 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2138 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2139 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2140 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2141 Hi, Shamt);
2142 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2143 DAG.getConstant(0x20, MVT::i32));
2144 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2145 DAG.getConstant(31, MVT::i32));
2146 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2147 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2148 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2149 ShiftRightHi);
2150
2151 SDValue Ops[2] = {Lo, Hi};
2152 return DAG.getMergeValues(Ops, 2, DL);
2153}
2154
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002155static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2156 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002157 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002158 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002159 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002160 DebugLoc DL = LD->getDebugLoc();
2161 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2162
2163 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002164 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002165 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002166
2167 SDValue Ops[] = { Chain, Ptr, Src };
2168 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2169 LD->getMemOperand());
2170}
2171
2172// Expand an unaligned 32 or 64-bit integer load node.
2173SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2174 LoadSDNode *LD = cast<LoadSDNode>(Op);
2175 EVT MemVT = LD->getMemoryVT();
2176
2177 // Return if load is aligned or if MemVT is neither i32 nor i64.
2178 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2179 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2180 return SDValue();
2181
2182 bool IsLittle = Subtarget->isLittle();
2183 EVT VT = Op.getValueType();
2184 ISD::LoadExtType ExtType = LD->getExtensionType();
2185 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2186
2187 assert((VT == MVT::i32) || (VT == MVT::i64));
2188
2189 // Expand
2190 // (set dst, (i64 (load baseptr)))
2191 // to
2192 // (set tmp, (ldl (add baseptr, 7), undef))
2193 // (set dst, (ldr baseptr, tmp))
2194 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2195 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2196 IsLittle ? 7 : 0);
2197 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2198 IsLittle ? 0 : 7);
2199 }
2200
2201 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2202 IsLittle ? 3 : 0);
2203 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2204 IsLittle ? 0 : 3);
2205
2206 // Expand
2207 // (set dst, (i32 (load baseptr))) or
2208 // (set dst, (i64 (sextload baseptr))) or
2209 // (set dst, (i64 (extload baseptr)))
2210 // to
2211 // (set tmp, (lwl (add baseptr, 3), undef))
2212 // (set dst, (lwr baseptr, tmp))
2213 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2214 (ExtType == ISD::EXTLOAD))
2215 return LWR;
2216
2217 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2218
2219 // Expand
2220 // (set dst, (i64 (zextload baseptr)))
2221 // to
2222 // (set tmp0, (lwl (add baseptr, 3), undef))
2223 // (set tmp1, (lwr baseptr, tmp0))
2224 // (set tmp2, (shl tmp1, 32))
2225 // (set dst, (srl tmp2, 32))
2226 DebugLoc DL = LD->getDebugLoc();
2227 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2228 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002229 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2230 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002231 return DAG.getMergeValues(Ops, 2, DL);
2232}
2233
2234static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2235 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002236 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2237 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002238 DebugLoc DL = SD->getDebugLoc();
2239 SDVTList VTList = DAG.getVTList(MVT::Other);
2240
2241 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002242 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002243 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002244
2245 SDValue Ops[] = { Chain, Value, Ptr };
2246 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2247 SD->getMemOperand());
2248}
2249
2250// Expand an unaligned 32 or 64-bit integer store node.
2251SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2252 StoreSDNode *SD = cast<StoreSDNode>(Op);
2253 EVT MemVT = SD->getMemoryVT();
2254
2255 // Return if store is aligned or if MemVT is neither i32 nor i64.
2256 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2257 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2258 return SDValue();
2259
2260 bool IsLittle = Subtarget->isLittle();
2261 SDValue Value = SD->getValue(), Chain = SD->getChain();
2262 EVT VT = Value.getValueType();
2263
2264 // Expand
2265 // (store val, baseptr) or
2266 // (truncstore val, baseptr)
2267 // to
2268 // (swl val, (add baseptr, 3))
2269 // (swr val, baseptr)
2270 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2271 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2272 IsLittle ? 3 : 0);
2273 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2274 }
2275
2276 assert(VT == MVT::i64);
2277
2278 // Expand
2279 // (store val, baseptr)
2280 // to
2281 // (sdl val, (add baseptr, 7))
2282 // (sdr val, baseptr)
2283 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2284 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2285}
2286
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002287// This function expands mips intrinsic nodes which have 64-bit input operands
2288// or output values.
2289//
2290// out64 = intrinsic-node in64
2291// =>
2292// lo = copy (extract-element (in64, 0))
2293// hi = copy (extract-element (in64, 1))
2294// mips-specific-node
2295// v0 = copy lo
2296// v1 = copy hi
2297// out64 = merge-values (v0, v1)
2298//
2299static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG,
2300 unsigned Opc, bool HasI64In, bool HasI64Out) {
2301 DebugLoc DL = Op.getDebugLoc();
2302 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2303 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2304 SmallVector<SDValue, 3> Ops;
2305
2306 if (HasI64In) {
2307 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2308 Op->getOperand(1 + HasChainIn),
2309 DAG.getConstant(0, MVT::i32));
2310 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2311 Op->getOperand(1 + HasChainIn),
2312 DAG.getConstant(1, MVT::i32));
2313
2314 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2315 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2316
2317 Ops.push_back(Chain);
2318 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2319 Ops.push_back(Chain.getValue(1));
2320 } else {
2321 Ops.push_back(Chain);
2322 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2323 }
2324
2325 if (!HasI64Out)
2326 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2327 Ops.begin(), Ops.size());
2328
2329 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2330 Ops.begin(), Ops.size());
2331 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2332 Intr.getValue(1));
2333 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2334 OutLo.getValue(2));
2335 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2336
2337 if (!HasChainIn)
2338 return Out;
2339
2340 SDValue Vals[] = { Out, OutHi.getValue(1) };
2341 return DAG.getMergeValues(Vals, 2, DL);
2342}
2343
2344SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
2345 SelectionDAG &DAG) const {
2346 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2347 default:
2348 return SDValue();
2349 }
2350}
2351
2352SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op,
2353 SelectionDAG &DAG) const {
2354 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2355 default:
2356 return SDValue();
2357 case Intrinsic::mips_extp:
2358 return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
2359 case Intrinsic::mips_extpdp:
2360 return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
2361 case Intrinsic::mips_extr_w:
2362 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
2363 case Intrinsic::mips_extr_r_w:
2364 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
2365 case Intrinsic::mips_extr_rs_w:
2366 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
2367 case Intrinsic::mips_extr_s_h:
2368 return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
2369 }
2370}
2371
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002372//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002373// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002374//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002375
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002376//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002377// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002378// Mips O32 ABI rules:
2379// ---
2380// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002381// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002382// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002383// f64 - Only passed in two aliased f32 registers if no int reg has been used
2384// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002385// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2386// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002387//
2388// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002389//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002390
Duncan Sands1e96bab2010-11-04 10:49:57 +00002391static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002392 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002393 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2394
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002395 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002396
Craig Topperc5eaae42012-03-11 07:57:25 +00002397 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002398 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2399 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002400 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002401 Mips::F12, Mips::F14
2402 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002403 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002404 Mips::D6, Mips::D7
2405 };
2406
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002407 // ByVal Args
2408 if (ArgFlags.isByVal()) {
2409 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2410 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2411 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2412 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2413 r < std::min(IntRegsSize, NextReg); ++r)
2414 State.AllocateReg(IntRegs[r]);
2415 return false;
2416 }
2417
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002418 // Promote i8 and i16
2419 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2420 LocVT = MVT::i32;
2421 if (ArgFlags.isSExt())
2422 LocInfo = CCValAssign::SExt;
2423 else if (ArgFlags.isZExt())
2424 LocInfo = CCValAssign::ZExt;
2425 else
2426 LocInfo = CCValAssign::AExt;
2427 }
2428
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002429 unsigned Reg;
2430
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002431 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2432 // is true: function is vararg, argument is 3rd or higher, there is previous
2433 // argument which is not f32 or f64.
2434 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2435 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002436 unsigned OrigAlign = ArgFlags.getOrigAlign();
2437 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002438
2439 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002440 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002441 // If this is the first part of an i64 arg,
2442 // the allocated register must be either A0 or A2.
2443 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2444 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002445 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002446 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2447 // Allocate int register and shadow next int register. If first
2448 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002449 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2450 if (Reg == Mips::A1 || Reg == Mips::A3)
2451 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2452 State.AllocateReg(IntRegs, IntRegsSize);
2453 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002454 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2455 // we are guaranteed to find an available float register
2456 if (ValVT == MVT::f32) {
2457 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2458 // Shadow int register
2459 State.AllocateReg(IntRegs, IntRegsSize);
2460 } else {
2461 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2462 // Shadow int registers
2463 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2464 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2465 State.AllocateReg(IntRegs, IntRegsSize);
2466 State.AllocateReg(IntRegs, IntRegsSize);
2467 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002468 } else
2469 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002470
Akira Hatanakad37776d2011-05-20 21:39:54 +00002471 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2472 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2473
2474 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002475 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002476 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002477 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002478
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002479 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002480}
2481
Craig Topperc5eaae42012-03-11 07:57:25 +00002482static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002483 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2484 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002485static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002486 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2487 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2488
2489static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2490 CCValAssign::LocInfo LocInfo,
2491 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2492 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2493 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2494 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2495
2496 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2497
Jia Liubb481f82012-02-28 07:46:26 +00002498 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002499 if ((Align == 16) && (FirstIdx % 2)) {
2500 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2501 ++FirstIdx;
2502 }
2503
2504 // Mark the registers allocated.
2505 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2506 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2507
2508 // Allocate space on caller's stack.
2509 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002510
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002511 if (FirstIdx < 8)
2512 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002513 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002514 else
2515 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2516
2517 return true;
2518}
2519
2520#include "MipsGenCallingConv.inc"
2521
Akira Hatanaka49617092011-11-14 19:02:54 +00002522static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002523AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002524 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2525 unsigned NumOps = Outs.size();
2526 for (unsigned i = 0; i != NumOps; ++i) {
2527 MVT ArgVT = Outs[i].VT;
2528 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2529 bool R;
2530
2531 if (Outs[i].IsFixed)
2532 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2533 else
2534 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002535
Akira Hatanaka49617092011-11-14 19:02:54 +00002536 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002537#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002538 dbgs() << "Call operand #" << i << " has unhandled type "
2539 << EVT(ArgVT).getEVTString();
2540#endif
2541 llvm_unreachable(0);
2542 }
2543 }
2544}
2545
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002546//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002547// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002548//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002549
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002550static const unsigned O32IntRegsSize = 4;
2551
Craig Topperc5eaae42012-03-11 07:57:25 +00002552static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002553 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2554};
2555
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002556// Return next O32 integer argument register.
2557static unsigned getNextIntArgReg(unsigned Reg) {
2558 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2559 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2560}
2561
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002562// Write ByVal Arg to arg registers and stack.
2563static void
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002564WriteByValArg(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002565 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002566 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002567 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002568 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002569 MVT PtrType, bool isLittle) {
2570 unsigned LocMemOffset = VA.getLocMemOffset();
2571 unsigned Offset = 0;
2572 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002573 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002574
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002575 // Copy the first 4 words of byval arg to registers A0 - A3.
2576 // FIXME: Use a stricter alignment if it enables better optimization in passes
2577 // run later.
2578 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2579 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002580 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002581 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002582 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002583 MachinePointerInfo(), false, false, false,
2584 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002585 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002586 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002587 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2588 }
2589
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002590 if (RemainingSize == 0)
2591 return;
2592
2593 // If there still is a register available for argument passing, write the
2594 // remaining part of the structure to it using subword loads and shifts.
2595 if (LocMemOffset < 4 * 4) {
2596 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2597 "There must be one to three bytes remaining.");
2598 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2599 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2600 DAG.getConstant(Offset, MVT::i32));
2601 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2602 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2603 LoadPtr, MachinePointerInfo(),
2604 MVT::getIntegerVT(LoadSize * 8), false,
2605 false, Alignment);
2606 MemOpChains.push_back(LoadVal.getValue(1));
2607
2608 // If target is big endian, shift it to the most significant half-word or
2609 // byte.
2610 if (!isLittle)
2611 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2612 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2613
2614 Offset += LoadSize;
2615 RemainingSize -= LoadSize;
2616
2617 // Read second subword if necessary.
2618 if (RemainingSize != 0) {
2619 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002620 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002621 DAG.getConstant(Offset, MVT::i32));
2622 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2623 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2624 LoadPtr, MachinePointerInfo(),
2625 MVT::i8, false, false, Alignment);
2626 MemOpChains.push_back(Subword.getValue(1));
2627 // Insert the loaded byte to LoadVal.
2628 // FIXME: Use INS if supported by target.
2629 unsigned ShiftAmt = isLittle ? 16 : 8;
2630 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2631 DAG.getConstant(ShiftAmt, MVT::i32));
2632 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2633 }
2634
2635 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2636 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2637 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002638 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002639
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002640 // Copy remaining part of byval arg using memcpy.
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002641 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2642 DAG.getConstant(Offset, MVT::i32));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002643 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr,
2644 DAG.getIntPtrConstant(LocMemOffset));
2645 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2646 DAG.getConstant(RemainingSize, MVT::i32),
2647 std::min(ByValAlign, (unsigned)4),
2648 /*isVolatile=*/false, /*AlwaysInline=*/false,
2649 MachinePointerInfo(0), MachinePointerInfo(0));
2650 MemOpChains.push_back(Chain);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002651}
2652
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002653// Copy Mips64 byVal arg to registers and stack.
2654void static
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002655PassByValArg64(SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002656 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002657 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002658 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002659 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002660 EVT PtrTy, bool isLittle) {
2661 unsigned ByValSize = Flags.getByValSize();
2662 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2663 bool IsRegLoc = VA.isRegLoc();
2664 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2665 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002666 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002667
2668 if (!IsRegLoc)
2669 LocMemOffset = VA.getLocMemOffset();
2670 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002671 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002672 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002673 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002674
2675 // Copy double words to registers.
2676 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2677 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2678 DAG.getConstant(Offset, PtrTy));
2679 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2680 MachinePointerInfo(), false, false, false,
2681 Alignment);
2682 MemOpChains.push_back(LoadVal.getValue(1));
2683 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2684 }
2685
Jia Liubb481f82012-02-28 07:46:26 +00002686 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002687 if (!(MemCpySize = ByValSize - Offset))
2688 return;
2689
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002690 // If there is an argument register available, copy the remainder of the
2691 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002692 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002693 assert((ByValSize < Offset + 8) &&
2694 "Size of the remainder should be smaller than 8-byte.");
2695 SDValue Val;
2696 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2697 unsigned RemSize = ByValSize - Offset;
2698
2699 if (RemSize < LoadSize)
2700 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002701
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002702 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2703 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002704 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002705 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2706 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2707 false, false, Alignment);
2708 MemOpChains.push_back(LoadVal.getValue(1));
2709
2710 // Offset in number of bits from double word boundary.
2711 unsigned OffsetDW = (Offset % 8) * 8;
2712 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2713 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2714 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002715
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002716 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2717 Shift;
2718 Offset += LoadSize;
2719 Alignment = std::min(Alignment, LoadSize);
2720 }
Jia Liubb481f82012-02-28 07:46:26 +00002721
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002722 RegsToPass.push_back(std::make_pair(*Reg, Val));
2723 return;
2724 }
2725 }
2726
Akira Hatanaka16040852011-11-15 18:42:25 +00002727 assert(MemCpySize && "MemCpySize must not be zero.");
2728
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002729 // Copy remainder of byval arg to it with memcpy.
Akira Hatanaka16040852011-11-15 18:42:25 +00002730 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2731 DAG.getConstant(Offset, PtrTy));
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002732 SDValue Dst = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr,
2733 DAG.getIntPtrConstant(LocMemOffset));
2734 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
2735 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2736 /*isVolatile=*/false, /*AlwaysInline=*/false,
2737 MachinePointerInfo(0), MachinePointerInfo(0));
2738 MemOpChains.push_back(Chain);
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002739}
2740
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002742/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002743/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002744SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002745MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002746 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002747 SelectionDAG &DAG = CLI.DAG;
2748 DebugLoc &dl = CLI.DL;
2749 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2750 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2751 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002752 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002753 SDValue Callee = CLI.Callee;
2754 bool &isTailCall = CLI.IsTailCall;
2755 CallingConv::ID CallConv = CLI.CallConv;
2756 bool isVarArg = CLI.IsVarArg;
2757
Evan Cheng0c439eb2010-01-27 00:07:07 +00002758 // MIPs target does not yet support tail call optimization.
2759 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002761 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002762 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002763 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002764 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002765 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002766
2767 // Analyze operands of the call, assigning locations to each operand.
2768 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002770 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002771
Akira Hatanaka777a1202012-06-13 18:06:00 +00002772 if (CallConv == CallingConv::Fast)
2773 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2774 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002775 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002776 else if (HasMips64)
2777 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002778 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002779 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002781 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002782 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002783 unsigned StackAlignment = TFL->getStackAlignment();
2784 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
2785
2786 // Update size of the maximum argument space.
2787 // For O32, a minimum of four words (16 bytes) of argument space is
2788 // allocated.
2789 if (IsO32 && (CallConv != CallingConv::Fast))
2790 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002791
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002792 // Chain is the output chain of the last Load/Store or CopyToReg node.
2793 // ByValChain is the output chain of the last Memcpy node created for copying
2794 // byval arguments to the stack.
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002795 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002796 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
2797
2798 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl,
2799 IsN64 ? Mips::SP_64 : Mips::SP,
2800 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002801
Akira Hatanaka1d165f12012-07-31 20:54:48 +00002802 if (MipsFI->getMaxCallFrameSize() < NextStackOffset)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002803 MipsFI->setMaxCallFrameSize(NextStackOffset);
2804
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002805 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002806 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2807 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808
2809 // Walk the register/memloc assignments, inserting copies/loads.
2810 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002811 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002812 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002813 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002814 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2815
2816 // ByVal Arg.
2817 if (Flags.isByVal()) {
2818 assert(Flags.getByValSize() &&
2819 "ByVal args of size 0 should have been ignored by front-end.");
2820 if (IsO32)
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002821 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002822 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2823 Subtarget->isLittle());
2824 else
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002825 PassByValArg64(Chain, dl, RegsToPass, MemOpChains, StackPtr,
Jia Liubb481f82012-02-28 07:46:26 +00002826 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002827 Subtarget->isLittle());
2828 continue;
2829 }
Jia Liubb481f82012-02-28 07:46:26 +00002830
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002831 // Promote the value if needed.
2832 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002833 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002834 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002835 if (VA.isRegLoc()) {
2836 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2837 (ValVT == MVT::f64 && LocVT == MVT::i64))
2838 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2839 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002840 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2841 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002842 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2843 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002844 if (!Subtarget->isLittle())
2845 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002846 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002847 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2848 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2849 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002850 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002851 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002852 }
2853 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002854 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002855 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002856 break;
2857 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002858 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002859 break;
2860 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002861 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002862 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002863 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864
2865 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002866 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002867 if (VA.isRegLoc()) {
2868 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002869 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002870 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002871
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002872 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002873 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002874
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002875 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002876 // parameter value to a stack Location
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002877 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
2878 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Chris Lattner8026a9d2010-09-21 17:50:43 +00002879 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002880 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002881 }
2882
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002883 // Transform all store nodes into one single node because all store
2884 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885 if (!MemOpChains.empty())
2886 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002887 &MemOpChains[0], MemOpChains.size());
2888
Bill Wendling056292f2008-09-16 21:48:12 +00002889 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2891 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002892 unsigned char OpFlag;
2893 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002894 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002895 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002896
2897 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002898 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2899 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2900 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2901 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2902 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002903 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002904 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002905 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002906 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002907 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2908 getPointerTy(), 0, OpFlag);
2909 }
2910
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002911 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002912 }
2913 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002914 if (IsN64 || (!IsO32 && IsPIC))
2915 OpFlag = MipsII::MO_GOT_DISP;
2916 else if (!IsPIC) // !N64 && static
2917 OpFlag = MipsII::MO_NO_FLAG;
2918 else // O32 & PIC
2919 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002920 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2921 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002922 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002923 }
2924
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002925 SDValue InFlag;
2926
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002927 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002928 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002929 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002930 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002931 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2932 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002933 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2934 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002935 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002936
2937 // Use GOT+LO if callee has internal linkage.
2938 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002939 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2940 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002941 } else
2942 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002943 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002944 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002945
Akira Hatanakae11246c2012-07-26 02:24:43 +00002946 // T9 register operand.
2947 SDValue T9;
2948
Jia Liubb481f82012-02-28 07:46:26 +00002949 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002950 // -reloction-model=pic or it is an indirect call.
2951 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002952 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002953 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2954 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002955 InFlag = Chain.getValue(1);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002956
2957 if (Subtarget->inMips16Mode())
2958 T9 = DAG.getRegister(T9Reg, getPointerTy());
2959 else
2960 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002961 }
Bill Wendling056292f2008-09-16 21:48:12 +00002962
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002963 // Insert node "GP copy globalreg" before call to function.
2964 // Lazy-binding stubs require GP to point to the GOT.
2965 if (IsPICCall) {
2966 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2967 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2968 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2969 }
2970
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002971 // Build a sequence of copy-to-reg nodes chained together with token
2972 // chain and flag operands which copy the outgoing args into registers.
2973 // The InFlag in necessary since all emitted instructions must be
2974 // stuck together.
2975 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2976 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2977 RegsToPass[i].second, InFlag);
2978 InFlag = Chain.getValue(1);
2979 }
2980
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002981 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002983 //
2984 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002985 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002987 Ops.push_back(Chain);
Akira Hatanakae11246c2012-07-26 02:24:43 +00002988 Ops.push_back(Callee);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002989
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002990 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002991 // known live into the call.
2992 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2993 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2994 RegsToPass[i].second.getValueType()));
2995
Akira Hatanakae11246c2012-07-26 02:24:43 +00002996 // Add T9 register operand.
2997 if (T9.getNode())
2998 Ops.push_back(T9);
2999
Akira Hatanakab2930b92012-03-01 22:27:29 +00003000 // Add a register mask operand representing the call-preserved registers.
3001 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3002 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3003 assert(Mask && "Missing call preserved mask for calling convention");
3004 Ops.push_back(DAG.getRegisterMask(Mask));
3005
Gabor Greifba36cb52008-08-28 21:40:38 +00003006 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003007 Ops.push_back(InFlag);
3008
Dale Johannesen33c960f2009-02-04 20:06:27 +00003009 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003010 InFlag = Chain.getValue(1);
3011
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003012 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00003013 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00003014 DAG.getIntPtrConstant(0, true), InFlag);
3015 InFlag = Chain.getValue(1);
3016
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003017 // Handle result values, copying them out of physregs into vregs that we
3018 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003019 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3020 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003021}
3022
Dan Gohman98ca4f22009-08-05 01:29:28 +00003023/// LowerCallResult - Lower the result values of a call into the
3024/// appropriate copies out of appropriate physical registers.
3025SDValue
3026MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003027 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003028 const SmallVectorImpl<ISD::InputArg> &Ins,
3029 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003030 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003031 // Assign locations to each value returned by this call.
3032 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003033 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003034 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003035
Dan Gohman98ca4f22009-08-05 01:29:28 +00003036 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003037
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003038 // Copy all of the result registers out of their specified physreg.
3039 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00003040 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003041 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003042 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003043 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00003045
Dan Gohman98ca4f22009-08-05 01:29:28 +00003046 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003047}
3048
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003049//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00003050// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003051//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003052static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00003053 std::vector<SDValue> &OutChains,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003054 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanaka864f6602012-06-14 21:10:56 +00003055 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003056 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003057 unsigned LocMem = VA.getLocMemOffset();
3058 unsigned FirstWord = LocMem / 4;
3059
3060 // copy register A0 - A3 to frame object
3061 for (unsigned i = 0; i < NumWords; ++i) {
3062 unsigned CurWord = FirstWord + i;
3063 if (CurWord >= O32IntRegsSize)
3064 break;
3065
3066 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00003067 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003068 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
3069 DAG.getConstant(i * 4, MVT::i32));
3070 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00003071 StorePtr, MachinePointerInfo(FuncArg, i * 4),
3072 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00003073 OutChains.push_back(Store);
3074 }
3075}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003076
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003077// Create frame object on stack and copy registers used for byval passing to it.
3078static unsigned
3079CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00003080 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
3081 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003082 MachineFrameInfo *MFI, bool IsRegLoc,
3083 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003084 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00003085 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003086 int FOOffset; // Frame object offset from virtual frame pointer.
3087
3088 if (IsRegLoc) {
3089 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
3090 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003091 }
3092 else
3093 FOOffset = VA.getLocMemOffset();
3094
3095 // Create frame object.
3096 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
3097 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
3098 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
3099 InVals.push_back(FIN);
3100
3101 // Copy arg registers.
3102 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
3103 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00003104 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003105 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
3106 DAG.getConstant(I * 8, PtrTy));
3107 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00003108 StorePtr, MachinePointerInfo(FuncArg, I * 8),
3109 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003110 OutChains.push_back(Store);
3111 }
Jia Liubb481f82012-02-28 07:46:26 +00003112
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003113 return LastFI;
3114}
3115
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003116/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003117/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003118SDValue
3119MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003120 CallingConv::ID CallConv,
3121 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003122 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003123 DebugLoc dl, SelectionDAG &DAG,
3124 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003125 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003126 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003127 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003128 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003129
Dan Gohman1e93df62010-04-17 14:41:14 +00003130 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003131
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003132 // Used with vargs to acumulate store chains.
3133 std::vector<SDValue> OutChains;
3134
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003135 // Assign locations to all of the incoming arguments.
3136 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003137 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003138 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003139
Akira Hatanaka777a1202012-06-13 18:06:00 +00003140 if (CallConv == CallingConv::Fast)
3141 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
3142 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003143 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003144 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00003145 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003146
Akira Hatanakab4549e12012-03-27 03:13:56 +00003147 Function::const_arg_iterator FuncArg =
3148 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003149 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003150
Akira Hatanakab4549e12012-03-27 03:13:56 +00003151 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003152 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003153 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003154 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3155 bool IsRegLoc = VA.isRegLoc();
3156
3157 if (Flags.isByVal()) {
3158 assert(Flags.getByValSize() &&
3159 "ByVal args of size 0 should have been ignored by front-end.");
3160 if (IsO32) {
3161 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3162 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3163 true);
3164 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3165 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003166 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3167 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003168 } else // N32/64
3169 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3170 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003171 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003172 continue;
3173 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003174
3175 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003176 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003177 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003178 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003179 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003180
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003182 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003183 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003184 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003185 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003186 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003187 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003188 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003189 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003190 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003191
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003192 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003193 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003194 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003195 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003196
3197 // If this is an 8 or 16-bit value, it has been passed promoted
3198 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003199 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003200 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003201 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003202 if (VA.getLocInfo() == CCValAssign::SExt)
3203 Opcode = ISD::AssertSext;
3204 else if (VA.getLocInfo() == CCValAssign::ZExt)
3205 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003206 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003208 DAG.getValueType(ValVT));
3209 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003210 }
3211
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003212 // Handle floating point arguments passed in integer registers.
3213 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3214 (RegVT == MVT::i64 && ValVT == MVT::f64))
3215 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3216 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3217 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3218 getNextIntArgReg(ArgReg), RC);
3219 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3220 if (!Subtarget->isLittle())
3221 std::swap(ArgValue, ArgValue2);
3222 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3223 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003224 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003225
Dan Gohman98ca4f22009-08-05 01:29:28 +00003226 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003227 } else { // VA.isRegLoc()
3228
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003229 // sanity check
3230 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003231
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003233 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003234 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003235
3236 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003237 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003238 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003239 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003240 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003241 }
3242 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003243
3244 // The mips ABIs for returning structs by value requires that we copy
3245 // the sret argument into $v0 for the return. Save the argument into
3246 // a virtual register so that we can access it from the return points.
3247 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3248 unsigned Reg = MipsFI->getSRetReturnReg();
3249 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003251 MipsFI->setSRetReturnReg(Reg);
3252 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003253 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003254 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003255 }
3256
Akira Hatanakabad53f42011-11-14 19:01:09 +00003257 if (isVarArg) {
3258 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003259 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003260 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3261 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003262 const TargetRegisterClass *RC = IsO32 ?
3263 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3264 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003265 unsigned RegSize = RC->getSize();
3266 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3267
3268 // Offset of the first variable argument from stack pointer.
3269 int FirstVaArgOffset;
3270
3271 if (IsO32 || (Idx == NumOfRegs)) {
3272 FirstVaArgOffset =
3273 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3274 } else
3275 FirstVaArgOffset = RegSlotOffset;
3276
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003277 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003278 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003279 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003280 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003281
Akira Hatanakabad53f42011-11-14 19:01:09 +00003282 // Copy the integer registers that have not been used for argument passing
3283 // to the argument register save area. For O32, the save area is allocated
3284 // in the caller's stack frame, while for N32/64, it is allocated in the
3285 // callee's stack frame.
3286 for (int StackOffset = RegSlotOffset;
3287 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3288 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3289 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3290 MVT::getIntegerVT(RegSize * 8));
3291 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003292 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3293 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003294 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003295 }
3296 }
3297
Akira Hatanaka43299772011-05-20 23:22:14 +00003298 MipsFI->setLastInArgFI(LastFI);
3299
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003300 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003301 // the size of Ins and InVals. This only happens when on varg functions
3302 if (!OutChains.empty()) {
3303 OutChains.push_back(Chain);
3304 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3305 &OutChains[0], OutChains.size());
3306 }
3307
Dan Gohman98ca4f22009-08-05 01:29:28 +00003308 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003309}
3310
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003311//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003312// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003313//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003314
Dan Gohman98ca4f22009-08-05 01:29:28 +00003315SDValue
3316MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003317 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003318 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003319 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003320 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003321
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003322 // CCValAssign - represent the assignment of
3323 // the return value to a location
3324 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003325
3326 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003327 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003328 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003329
Dan Gohman98ca4f22009-08-05 01:29:28 +00003330 // Analize return values.
3331 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003332
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003333 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003334 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003335 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003336 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003337 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003338 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003339 }
3340
Dan Gohman475871a2008-07-27 21:46:04 +00003341 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003342
3343 // Copy the result values into the output registers.
3344 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3345 CCValAssign &VA = RVLocs[i];
3346 assert(VA.isRegLoc() && "Can only return in registers!");
3347
Akira Hatanaka82099682011-12-19 19:52:25 +00003348 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003349
3350 // guarantee that all emitted copies are
3351 // stuck together, avoiding something bad
3352 Flag = Chain.getValue(1);
3353 }
3354
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003355 // The mips ABIs for returning structs by value requires that we copy
3356 // the sret argument into $v0 for the return. We saved the argument into
3357 // a virtual register in the entry block, so now we copy the value out
3358 // and into $v0.
3359 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3360 MachineFunction &MF = DAG.getMachineFunction();
3361 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3362 unsigned Reg = MipsFI->getSRetReturnReg();
3363
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003364 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003365 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003366 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003367
Dale Johannesena05dca42009-02-04 23:02:30 +00003368 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003369 Flag = Chain.getValue(1);
3370 }
3371
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003372 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003373 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003374 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3375
3376 // Return Void
3377 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003378}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003379
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003380//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003381// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003382//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003383
3384/// getConstraintType - Given a constraint letter, return the type of
3385/// constraint it is for this target.
3386MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003387getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003388{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003389 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003390 // GCC config/mips/constraints.md
3391 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003392 // 'd' : An address register. Equivalent to r
3393 // unless generating MIPS16 code.
3394 // 'y' : Equivalent to r; retained for
3395 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003396 // 'c' : A register suitable for use in an indirect
3397 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003398 // 'l' : The lo register. 1 word storage.
3399 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003400 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003401 switch (Constraint[0]) {
3402 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003403 case 'd':
3404 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003405 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003406 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003407 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003408 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003409 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003410 }
3411 }
3412 return TargetLowering::getConstraintType(Constraint);
3413}
3414
John Thompson44ab89e2010-10-29 17:29:13 +00003415/// Examine constraint type and operand type and determine a weight value.
3416/// This object must already have been set up with the operand type
3417/// and the current alternative constraint selected.
3418TargetLowering::ConstraintWeight
3419MipsTargetLowering::getSingleConstraintMatchWeight(
3420 AsmOperandInfo &info, const char *constraint) const {
3421 ConstraintWeight weight = CW_Invalid;
3422 Value *CallOperandVal = info.CallOperandVal;
3423 // If we don't have a value, we can't do a match,
3424 // but allow it at the lowest weight.
3425 if (CallOperandVal == NULL)
3426 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003427 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003428 // Look at the constraint type.
3429 switch (*constraint) {
3430 default:
3431 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3432 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003433 case 'd':
3434 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003435 if (type->isIntegerTy())
3436 weight = CW_Register;
3437 break;
3438 case 'f':
3439 if (type->isFloatTy())
3440 weight = CW_Register;
3441 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003442 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003443 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003444 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003445 if (type->isIntegerTy())
3446 weight = CW_SpecificReg;
3447 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003448 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003449 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003450 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003451 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003452 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003453 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003454 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003455 if (isa<ConstantInt>(CallOperandVal))
3456 weight = CW_Constant;
3457 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003458 }
3459 return weight;
3460}
3461
Eric Christopher38d64262011-06-29 19:33:04 +00003462/// Given a register class constraint, like 'r', if this corresponds directly
3463/// to an LLVM register class, return a register of 0 and the register class
3464/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003465std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003466getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003467{
3468 if (Constraint.size() == 1) {
3469 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003470 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3471 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003472 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003473 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3474 if (Subtarget->inMips16Mode())
3475 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003476 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003477 }
Jack Carter10de0252012-07-02 23:35:23 +00003478 if (VT == MVT::i64 && !HasMips64)
3479 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003480 if (VT == MVT::i64 && HasMips64)
3481 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3482 // This will generate an error message
3483 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003484 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003486 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003487 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3488 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003489 return std::make_pair(0U, &Mips::FGR64RegClass);
3490 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003491 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003492 break;
3493 case 'c': // register suitable for indirect jump
3494 if (VT == MVT::i32)
3495 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3496 assert(VT == MVT::i64 && "Unexpected type.");
3497 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003498 case 'l': // register suitable for indirect jump
3499 if (VT == MVT::i32)
3500 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3501 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003502 case 'x': // register suitable for indirect jump
3503 // Fixme: Not triggering the use of both hi and low
3504 // This will generate an error message
3505 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003506 }
3507 }
3508 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3509}
3510
Eric Christopher50ab0392012-05-07 03:13:32 +00003511/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3512/// vector. If it is invalid, don't add anything to Ops.
3513void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3514 std::string &Constraint,
3515 std::vector<SDValue>&Ops,
3516 SelectionDAG &DAG) const {
3517 SDValue Result(0, 0);
3518
3519 // Only support length 1 constraints for now.
3520 if (Constraint.length() > 1) return;
3521
3522 char ConstraintLetter = Constraint[0];
3523 switch (ConstraintLetter) {
3524 default: break; // This will fall through to the generic implementation
3525 case 'I': // Signed 16 bit constant
3526 // If this fails, the parent routine will give an error
3527 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3528 EVT Type = Op.getValueType();
3529 int64_t Val = C->getSExtValue();
3530 if (isInt<16>(Val)) {
3531 Result = DAG.getTargetConstant(Val, Type);
3532 break;
3533 }
3534 }
3535 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003536 case 'J': // integer zero
3537 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3538 EVT Type = Op.getValueType();
3539 int64_t Val = C->getZExtValue();
3540 if (Val == 0) {
3541 Result = DAG.getTargetConstant(0, Type);
3542 break;
3543 }
3544 }
3545 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003546 case 'K': // unsigned 16 bit immediate
3547 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3548 EVT Type = Op.getValueType();
3549 uint64_t Val = (uint64_t)C->getZExtValue();
3550 if (isUInt<16>(Val)) {
3551 Result = DAG.getTargetConstant(Val, Type);
3552 break;
3553 }
3554 }
3555 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003556 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3557 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3558 EVT Type = Op.getValueType();
3559 int64_t Val = C->getSExtValue();
3560 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3561 Result = DAG.getTargetConstant(Val, Type);
3562 break;
3563 }
3564 }
3565 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003566 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3567 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3568 EVT Type = Op.getValueType();
3569 int64_t Val = C->getSExtValue();
3570 if ((Val >= -65535) && (Val <= -1)) {
3571 Result = DAG.getTargetConstant(Val, Type);
3572 break;
3573 }
3574 }
3575 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003576 case 'O': // signed 15 bit immediate
3577 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3578 EVT Type = Op.getValueType();
3579 int64_t Val = C->getSExtValue();
3580 if ((isInt<15>(Val))) {
3581 Result = DAG.getTargetConstant(Val, Type);
3582 break;
3583 }
3584 }
3585 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003586 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3588 EVT Type = Op.getValueType();
3589 int64_t Val = C->getSExtValue();
3590 if ((Val <= 65535) && (Val >= 1)) {
3591 Result = DAG.getTargetConstant(Val, Type);
3592 break;
3593 }
3594 }
3595 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003596 }
3597
3598 if (Result.getNode()) {
3599 Ops.push_back(Result);
3600 return;
3601 }
3602
3603 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3604}
3605
Dan Gohman6520e202008-10-18 02:06:02 +00003606bool
3607MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3608 // The Mips target isn't yet aware of offsets.
3609 return false;
3610}
Evan Chengeb2f9692009-10-27 19:56:55 +00003611
Akira Hatanakae193b322012-06-13 19:33:32 +00003612EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3613 unsigned SrcAlign, bool IsZeroVal,
3614 bool MemcpyStrSrc,
3615 MachineFunction &MF) const {
3616 if (Subtarget->hasMips64())
3617 return MVT::i64;
3618
3619 return MVT::i32;
3620}
3621
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003622bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3623 if (VT != MVT::f32 && VT != MVT::f64)
3624 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003625 if (Imm.isNegZero())
3626 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003627 return Imm.isZero();
3628}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003629
3630unsigned MipsTargetLowering::getJumpTableEncoding() const {
3631 if (IsN64)
3632 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003633
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003634 return TargetLowering::getJumpTableEncoding();
3635}