blob: 5bdc1fff682627d2021d078b0c2916a0dbad5ba8 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000019#define DEBUG_TYPE "regalloc"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000021#include "LiveDebugVariables.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000024#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +000027#include "llvm/CodeGen/Passes.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000028#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000029#include "llvm/Target/TargetInstrInfo.h"
Mike Stumpfe095f32009-05-04 18:40:41 +000030#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000032#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000034#include "llvm/Support/raw_ostream.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/Statistic.h"
36#include "llvm/ADT/STLExtras.h"
Chris Lattner27f29162004-10-26 15:35:58 +000037#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000038using namespace llvm;
39
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000040STATISTIC(NumSpillSlots, "Number of spill slots allocated");
41STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohman844731a2008-05-13 00:00:25 +000042
Chris Lattner8c4d88d2004-09-30 01:54:45 +000043//===----------------------------------------------------------------------===//
44// VirtRegMap implementation
45//===----------------------------------------------------------------------===//
46
Owen Anderson49c8aa02009-03-13 05:55:11 +000047char VirtRegMap::ID = 0;
48
Owen Andersonce665bd2010-10-07 22:25:06 +000049INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000050
51bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000052 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000053 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000054 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000055 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000056
Owen Anderson49c8aa02009-03-13 05:55:11 +000057 Virt2PhysMap.clear();
58 Virt2StackSlotMap.clear();
Owen Anderson49c8aa02009-03-13 05:55:11 +000059 Virt2SplitMap.clear();
Mike Stumpfe095f32009-05-04 18:40:41 +000060
Chris Lattner29268692006-09-05 02:12:02 +000061 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000062 return false;
Chris Lattner29268692006-09-05 02:12:02 +000063}
64
Chris Lattner8c4d88d2004-09-30 01:54:45 +000065void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000066 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
67 Virt2PhysMap.resize(NumRegs);
68 Virt2StackSlotMap.resize(NumRegs);
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000069 Virt2SplitMap.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000070}
71
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000072unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
73 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
74 RC->getAlignment());
Jakob Stoklund Olesen01afdb32011-09-15 18:31:13 +000075 ++NumSpillSlots;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000076 return SS;
77}
78
Evan Cheng90f95f82009-06-14 20:22:55 +000079unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +000080 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
81 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000082 if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000083 physReg = getPhys(physReg);
84 if (Hint.first == 0)
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +000085 return (TargetRegisterInfo::isPhysicalRegister(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +000086 ? physReg : 0;
87 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +000088}
89
Chris Lattner8c4d88d2004-09-30 01:54:45 +000090int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000091 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000092 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000093 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +000094 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +000095 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +000096}
97
Evan Chengd3653122008-02-27 03:04:06 +000098void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000099 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000100 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000101 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000102 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000103 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000104 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000105 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000106}
107
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000108void VirtRegMap::print(raw_ostream &OS, const Module*) const {
109 OS << "********** REGISTER MAP **********\n";
110 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
111 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
112 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
113 OS << '[' << PrintReg(Reg, TRI) << " -> "
114 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
115 << MRI->getRegClass(Reg)->getName() << "\n";
116 }
117 }
118
119 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
120 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
121 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
122 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
123 << "] " << MRI->getRegClass(Reg)->getName() << "\n";
124 }
125 }
126 OS << '\n';
127}
128
Manman Renb720be62012-09-11 22:23:19 +0000129#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000130void VirtRegMap::dump() const {
131 print(dbgs());
132}
Manman Ren77e300e2012-09-06 19:06:06 +0000133#endif
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000134
135//===----------------------------------------------------------------------===//
136// VirtRegRewriter
137//===----------------------------------------------------------------------===//
138//
139// The VirtRegRewriter is the last of the register allocator passes.
140// It rewrites virtual registers to physical registers as specified in the
141// VirtRegMap analysis. It also updates live-in information on basic blocks
142// according to LiveIntervals.
143//
144namespace {
145class VirtRegRewriter : public MachineFunctionPass {
146 MachineFunction *MF;
147 const TargetMachine *TM;
148 const TargetRegisterInfo *TRI;
149 const TargetInstrInfo *TII;
150 MachineRegisterInfo *MRI;
151 SlotIndexes *Indexes;
152 LiveIntervals *LIS;
153 VirtRegMap *VRM;
154
155 void rewrite();
156 void addMBBLiveIns();
157public:
158 static char ID;
159 VirtRegRewriter() : MachineFunctionPass(ID) {}
160
161 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
162
163 virtual bool runOnMachineFunction(MachineFunction&);
164};
165} // end anonymous namespace
166
167char &llvm::VirtRegRewriterID = VirtRegRewriter::ID;
168
169INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter",
170 "Virtual Register Rewriter", false, false)
171INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
172INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
173INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
174INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
175INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter",
176 "Virtual Register Rewriter", false, false)
177
178char VirtRegRewriter::ID = 0;
179
180void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const {
181 AU.setPreservesCFG();
182 AU.addRequired<LiveIntervals>();
183 AU.addRequired<SlotIndexes>();
184 AU.addPreserved<SlotIndexes>();
185 AU.addRequired<LiveDebugVariables>();
186 AU.addRequired<VirtRegMap>();
187 MachineFunctionPass::getAnalysisUsage(AU);
188}
189
190bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) {
191 MF = &fn;
192 TM = &MF->getTarget();
193 TRI = TM->getRegisterInfo();
194 TII = TM->getInstrInfo();
195 MRI = &MF->getRegInfo();
196 Indexes = &getAnalysis<SlotIndexes>();
197 LIS = &getAnalysis<LiveIntervals>();
198 VRM = &getAnalysis<VirtRegMap>();
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000199 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
200 << "********** Function: "
Craig Topper96601ca2012-08-22 06:07:19 +0000201 << MF->getName() << '\n');
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000202 DEBUG(VRM->dump());
203
204 // Add kill flags while we still have virtual registers.
Jakob Stoklund Olesene617ccb2012-09-06 18:15:18 +0000205 LIS->addKillFlags(VRM);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000206
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000207 // Live-in lists on basic blocks are required for physregs.
208 addMBBLiveIns();
209
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000210 // Rewrite virtual registers.
211 rewrite();
212
213 // Write out new DBG_VALUE instructions.
214 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
215
216 // All machine operands and other references to virtual registers have been
217 // replaced. Remove the virtual registers and release all the transient data.
218 VRM->clearAllVirt();
219 MRI->clearVirtRegs();
220 return true;
221}
222
Jakob Stoklund Olesenfe17bdb2012-06-09 00:14:47 +0000223// Compute MBB live-in lists from virtual register live ranges and their
224// assignments.
225void VirtRegRewriter::addMBBLiveIns() {
226 SmallVector<MachineBasicBlock*, 16> LiveIn;
227 for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) {
228 unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx);
229 if (MRI->reg_nodbg_empty(VirtReg))
230 continue;
231 LiveInterval &LI = LIS->getInterval(VirtReg);
232 if (LI.empty() || LIS->intervalIsInOneMBB(LI))
233 continue;
234 // This is a virtual register that is live across basic blocks. Its
235 // assigned PhysReg must be marked as live-in to those blocks.
236 unsigned PhysReg = VRM->getPhys(VirtReg);
237 assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register.");
238
239 // Scan the segments of LI.
240 for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I != E;
241 ++I) {
242 if (!Indexes->findLiveInMBBs(I->start, I->end, LiveIn))
243 continue;
244 for (unsigned i = 0, e = LiveIn.size(); i != e; ++i)
245 if (!LiveIn[i]->isLiveIn(PhysReg))
246 LiveIn[i]->addLiveIn(PhysReg);
247 LiveIn.clear();
248 }
249 }
250}
251
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000252void VirtRegRewriter::rewrite() {
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000253 SmallVector<unsigned, 8> SuperDeads;
254 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000255 SmallVector<unsigned, 8> SuperKills;
Jakob Stoklund Olesen2d44e022012-01-03 22:34:31 +0000256#ifndef NDEBUG
257 BitVector Reserved = TRI->getReservedRegs(*MF);
258#endif
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000259
260 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
261 MBBI != MBBE; ++MBBI) {
262 DEBUG(MBBI->print(dbgs(), Indexes));
Evan Cheng3f9c2512012-01-19 07:46:36 +0000263 for (MachineBasicBlock::instr_iterator
264 MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) {
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000265 MachineInstr *MI = MII;
266 ++MII;
267
268 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
269 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
270 MachineOperand &MO = *MOI;
Jakob Stoklund Olesend9f0ff52012-02-17 19:07:56 +0000271
272 // Make sure MRI knows about registers clobbered by regmasks.
273 if (MO.isRegMask())
274 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
275
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000276 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
277 continue;
278 unsigned VirtReg = MO.getReg();
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000279 unsigned PhysReg = VRM->getPhys(VirtReg);
280 assert(PhysReg != VirtRegMap::NO_PHYS_REG &&
281 "Instruction uses unmapped VirtReg");
Jakob Stoklund Olesen2d44e022012-01-03 22:34:31 +0000282 assert(!Reserved.test(PhysReg) && "Reserved register assignment");
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000283
284 // Preserve semantics of sub-register operands.
285 if (MO.getSubReg()) {
286 // A virtual register kill refers to the whole register, so we may
Jakob Stoklund Olesen200a8ce2011-10-05 00:01:48 +0000287 // have to add <imp-use,kill> operands for the super-register. A
288 // partial redef always kills and redefines the super-register.
289 if (MO.readsReg() && (MO.isDef() || MO.isKill()))
290 SuperKills.push_back(PhysReg);
291
292 if (MO.isDef()) {
293 // The <def,undef> flag only makes sense for sub-register defs, and
294 // we are substituting a full physreg. An <imp-use,kill> operand
295 // from the SuperKills list will represent the partial read of the
296 // super-register.
297 MO.setIsUndef(false);
298
299 // Also add implicit defs for the super-register.
300 if (MO.isDead())
301 SuperDeads.push_back(PhysReg);
302 else
303 SuperDefs.push_back(PhysReg);
304 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000305
306 // PhysReg operands cannot have subregister indexes.
307 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
308 assert(PhysReg && "Invalid SubReg for physical register");
309 MO.setSubReg(0);
310 }
311 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
312 // we need the inlining here.
313 MO.setReg(PhysReg);
314 }
315
316 // Add any missing super-register kills after rewriting the whole
317 // instruction.
318 while (!SuperKills.empty())
319 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
320
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000321 while (!SuperDeads.empty())
322 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
323
324 while (!SuperDefs.empty())
325 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
326
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000327 DEBUG(dbgs() << "> " << *MI);
328
329 // Finally, remove any identity copies.
330 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +0000331 ++NumIdCopies;
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000332 if (MI->getNumOperands() == 2) {
333 DEBUG(dbgs() << "Deleting identity copy.\n");
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000334 if (Indexes)
335 Indexes->removeMachineInstrFromMaps(MI);
336 // It's safe to erase MI because MII has already been incremented.
337 MI->eraseFromParent();
338 } else {
339 // Transform identity copy to a KILL to deal with subregisters.
340 MI->setDesc(TII->get(TargetOpcode::KILL));
341 DEBUG(dbgs() << "Identity copy: " << *MI);
342 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000343 }
344 }
345 }
346
347 // Tell MRI about physical registers in use.
348 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
349 if (!MRI->reg_nodbg_empty(Reg))
350 MRI->setPhysRegUsed(Reg);
351}