Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 10 | // This file implements the VirtRegMap class. |
| 11 | // |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 12 | // It also contains implementations of the Spiller interface, which, given a |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 13 | // virtual register map and a machine function, eliminates all virtual |
| 14 | // references by replacing them with physical register references - adding spill |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 15 | // code as necessary. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 16 | // |
| 17 | //===----------------------------------------------------------------------===// |
| 18 | |
Jakob Stoklund Olesen | 4281e20 | 2012-01-07 07:39:47 +0000 | [diff] [blame] | 19 | #define DEBUG_TYPE "regalloc" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 21 | #include "LiveDebugVariables.h" |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/Passes.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 29 | #include "llvm/Target/TargetInstrInfo.h" |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetRegisterInfo.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 752272a | 2009-02-11 08:24:21 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Debug.h" |
Daniel Dunbar | 1cd1d98 | 2009-07-24 10:36:58 +0000 | [diff] [blame] | 34 | #include "llvm/Support/raw_ostream.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/Statistic.h" |
| 36 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 27f2916 | 2004-10-26 15:35:58 +0000 | [diff] [blame] | 37 | #include <algorithm> |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
Jakob Stoklund Olesen | 01afdb3 | 2011-09-15 18:31:13 +0000 | [diff] [blame] | 40 | STATISTIC(NumSpillSlots, "Number of spill slots allocated"); |
| 41 | STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting"); |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 42 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 43 | //===----------------------------------------------------------------------===// |
| 44 | // VirtRegMap implementation |
| 45 | //===----------------------------------------------------------------------===// |
| 46 | |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 47 | char VirtRegMap::ID = 0; |
| 48 | |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 49 | INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false) |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 50 | |
| 51 | bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) { |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 52 | MRI = &mf.getRegInfo(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 53 | TII = mf.getTarget().getInstrInfo(); |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 54 | TRI = mf.getTarget().getRegisterInfo(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 55 | MF = &mf; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 56 | |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 57 | Virt2PhysMap.clear(); |
| 58 | Virt2StackSlotMap.clear(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 59 | Virt2SplitMap.clear(); |
Mike Stump | fe095f3 | 2009-05-04 18:40:41 +0000 | [diff] [blame] | 60 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 61 | grow(); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 62 | return false; |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 63 | } |
| 64 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 65 | void VirtRegMap::grow() { |
Jakob Stoklund Olesen | 42e9c96 | 2011-01-09 21:58:20 +0000 | [diff] [blame] | 66 | unsigned NumRegs = MF->getRegInfo().getNumVirtRegs(); |
| 67 | Virt2PhysMap.resize(NumRegs); |
| 68 | Virt2StackSlotMap.resize(NumRegs); |
Jakob Stoklund Olesen | 42e9c96 | 2011-01-09 21:58:20 +0000 | [diff] [blame] | 69 | Virt2SplitMap.resize(NumRegs); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 70 | } |
| 71 | |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 72 | unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) { |
| 73 | int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(), |
| 74 | RC->getAlignment()); |
Jakob Stoklund Olesen | 01afdb3 | 2011-09-15 18:31:13 +0000 | [diff] [blame] | 75 | ++NumSpillSlots; |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 76 | return SS; |
| 77 | } |
| 78 | |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 79 | unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) { |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 80 | std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg); |
| 81 | unsigned physReg = Hint.second; |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 82 | if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 83 | physReg = getPhys(physReg); |
| 84 | if (Hint.first == 0) |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 85 | return (TargetRegisterInfo::isPhysicalRegister(physReg)) |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 86 | ? physReg : 0; |
| 87 | return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 90 | int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 91 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 92 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 93 | "attempt to assign stack slot to already spilled register"); |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 94 | const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg); |
Jakob Stoklund Olesen | b55e91e | 2010-11-16 00:41:01 +0000 | [diff] [blame] | 95 | return Virt2StackSlotMap[virtReg] = createSpillSlot(RC); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 96 | } |
| 97 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 98 | void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 99 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 100 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 101 | "attempt to assign stack slot to already spilled register"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 102 | assert((SS >= 0 || |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 103 | (SS >= MF->getFrameInfo()->getObjectIndexBegin())) && |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 104 | "illegal fixed frame index"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 105 | Virt2StackSlotMap[virtReg] = SS; |
Alkis Evlogimenos | 38af59a | 2004-05-29 20:38:05 +0000 | [diff] [blame] | 106 | } |
| 107 | |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 108 | void VirtRegMap::print(raw_ostream &OS, const Module*) const { |
| 109 | OS << "********** REGISTER MAP **********\n"; |
| 110 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 111 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 112 | if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) { |
| 113 | OS << '[' << PrintReg(Reg, TRI) << " -> " |
| 114 | << PrintReg(Virt2PhysMap[Reg], TRI) << "] " |
| 115 | << MRI->getRegClass(Reg)->getName() << "\n"; |
| 116 | } |
| 117 | } |
| 118 | |
| 119 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 120 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 121 | if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) { |
| 122 | OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg] |
| 123 | << "] " << MRI->getRegClass(Reg)->getName() << "\n"; |
| 124 | } |
| 125 | } |
| 126 | OS << '\n'; |
| 127 | } |
| 128 | |
Manman Ren | b720be6 | 2012-09-11 22:23:19 +0000 | [diff] [blame] | 129 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 130 | void VirtRegMap::dump() const { |
| 131 | print(dbgs()); |
| 132 | } |
Manman Ren | 77e300e | 2012-09-06 19:06:06 +0000 | [diff] [blame] | 133 | #endif |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 134 | |
| 135 | //===----------------------------------------------------------------------===// |
| 136 | // VirtRegRewriter |
| 137 | //===----------------------------------------------------------------------===// |
| 138 | // |
| 139 | // The VirtRegRewriter is the last of the register allocator passes. |
| 140 | // It rewrites virtual registers to physical registers as specified in the |
| 141 | // VirtRegMap analysis. It also updates live-in information on basic blocks |
| 142 | // according to LiveIntervals. |
| 143 | // |
| 144 | namespace { |
| 145 | class VirtRegRewriter : public MachineFunctionPass { |
| 146 | MachineFunction *MF; |
| 147 | const TargetMachine *TM; |
| 148 | const TargetRegisterInfo *TRI; |
| 149 | const TargetInstrInfo *TII; |
| 150 | MachineRegisterInfo *MRI; |
| 151 | SlotIndexes *Indexes; |
| 152 | LiveIntervals *LIS; |
| 153 | VirtRegMap *VRM; |
| 154 | |
| 155 | void rewrite(); |
| 156 | void addMBBLiveIns(); |
| 157 | public: |
| 158 | static char ID; |
| 159 | VirtRegRewriter() : MachineFunctionPass(ID) {} |
| 160 | |
| 161 | virtual void getAnalysisUsage(AnalysisUsage &AU) const; |
| 162 | |
| 163 | virtual bool runOnMachineFunction(MachineFunction&); |
| 164 | }; |
| 165 | } // end anonymous namespace |
| 166 | |
| 167 | char &llvm::VirtRegRewriterID = VirtRegRewriter::ID; |
| 168 | |
| 169 | INITIALIZE_PASS_BEGIN(VirtRegRewriter, "virtregrewriter", |
| 170 | "Virtual Register Rewriter", false, false) |
| 171 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
| 172 | INITIALIZE_PASS_DEPENDENCY(LiveIntervals) |
| 173 | INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables) |
| 174 | INITIALIZE_PASS_DEPENDENCY(VirtRegMap) |
| 175 | INITIALIZE_PASS_END(VirtRegRewriter, "virtregrewriter", |
| 176 | "Virtual Register Rewriter", false, false) |
| 177 | |
| 178 | char VirtRegRewriter::ID = 0; |
| 179 | |
| 180 | void VirtRegRewriter::getAnalysisUsage(AnalysisUsage &AU) const { |
| 181 | AU.setPreservesCFG(); |
| 182 | AU.addRequired<LiveIntervals>(); |
| 183 | AU.addRequired<SlotIndexes>(); |
| 184 | AU.addPreserved<SlotIndexes>(); |
| 185 | AU.addRequired<LiveDebugVariables>(); |
| 186 | AU.addRequired<VirtRegMap>(); |
| 187 | MachineFunctionPass::getAnalysisUsage(AU); |
| 188 | } |
| 189 | |
| 190 | bool VirtRegRewriter::runOnMachineFunction(MachineFunction &fn) { |
| 191 | MF = &fn; |
| 192 | TM = &MF->getTarget(); |
| 193 | TRI = TM->getRegisterInfo(); |
| 194 | TII = TM->getInstrInfo(); |
| 195 | MRI = &MF->getRegInfo(); |
| 196 | Indexes = &getAnalysis<SlotIndexes>(); |
| 197 | LIS = &getAnalysis<LiveIntervals>(); |
| 198 | VRM = &getAnalysis<VirtRegMap>(); |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 199 | DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n" |
| 200 | << "********** Function: " |
Craig Topper | 96601ca | 2012-08-22 06:07:19 +0000 | [diff] [blame] | 201 | << MF->getName() << '\n'); |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 202 | DEBUG(VRM->dump()); |
| 203 | |
| 204 | // Add kill flags while we still have virtual registers. |
Jakob Stoklund Olesen | e617ccb | 2012-09-06 18:15:18 +0000 | [diff] [blame] | 205 | LIS->addKillFlags(VRM); |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 206 | |
Jakob Stoklund Olesen | fe17bdb | 2012-06-09 00:14:47 +0000 | [diff] [blame] | 207 | // Live-in lists on basic blocks are required for physregs. |
| 208 | addMBBLiveIns(); |
| 209 | |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 210 | // Rewrite virtual registers. |
| 211 | rewrite(); |
| 212 | |
| 213 | // Write out new DBG_VALUE instructions. |
| 214 | getAnalysis<LiveDebugVariables>().emitDebugValues(VRM); |
| 215 | |
| 216 | // All machine operands and other references to virtual registers have been |
| 217 | // replaced. Remove the virtual registers and release all the transient data. |
| 218 | VRM->clearAllVirt(); |
| 219 | MRI->clearVirtRegs(); |
| 220 | return true; |
| 221 | } |
| 222 | |
Jakob Stoklund Olesen | fe17bdb | 2012-06-09 00:14:47 +0000 | [diff] [blame] | 223 | // Compute MBB live-in lists from virtual register live ranges and their |
| 224 | // assignments. |
| 225 | void VirtRegRewriter::addMBBLiveIns() { |
| 226 | SmallVector<MachineBasicBlock*, 16> LiveIn; |
| 227 | for (unsigned Idx = 0, IdxE = MRI->getNumVirtRegs(); Idx != IdxE; ++Idx) { |
| 228 | unsigned VirtReg = TargetRegisterInfo::index2VirtReg(Idx); |
| 229 | if (MRI->reg_nodbg_empty(VirtReg)) |
| 230 | continue; |
| 231 | LiveInterval &LI = LIS->getInterval(VirtReg); |
| 232 | if (LI.empty() || LIS->intervalIsInOneMBB(LI)) |
| 233 | continue; |
| 234 | // This is a virtual register that is live across basic blocks. Its |
| 235 | // assigned PhysReg must be marked as live-in to those blocks. |
| 236 | unsigned PhysReg = VRM->getPhys(VirtReg); |
| 237 | assert(PhysReg != VirtRegMap::NO_PHYS_REG && "Unmapped virtual register."); |
| 238 | |
| 239 | // Scan the segments of LI. |
| 240 | for (LiveInterval::const_iterator I = LI.begin(), E = LI.end(); I != E; |
| 241 | ++I) { |
| 242 | if (!Indexes->findLiveInMBBs(I->start, I->end, LiveIn)) |
| 243 | continue; |
| 244 | for (unsigned i = 0, e = LiveIn.size(); i != e; ++i) |
| 245 | if (!LiveIn[i]->isLiveIn(PhysReg)) |
| 246 | LiveIn[i]->addLiveIn(PhysReg); |
| 247 | LiveIn.clear(); |
| 248 | } |
| 249 | } |
| 250 | } |
| 251 | |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 252 | void VirtRegRewriter::rewrite() { |
Jakob Stoklund Olesen | 93e110b | 2011-04-27 17:42:31 +0000 | [diff] [blame] | 253 | SmallVector<unsigned, 8> SuperDeads; |
| 254 | SmallVector<unsigned, 8> SuperDefs; |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 255 | SmallVector<unsigned, 8> SuperKills; |
Jakob Stoklund Olesen | 2d44e02 | 2012-01-03 22:34:31 +0000 | [diff] [blame] | 256 | #ifndef NDEBUG |
| 257 | BitVector Reserved = TRI->getReservedRegs(*MF); |
| 258 | #endif |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 259 | |
| 260 | for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end(); |
| 261 | MBBI != MBBE; ++MBBI) { |
| 262 | DEBUG(MBBI->print(dbgs(), Indexes)); |
Evan Cheng | 3f9c251 | 2012-01-19 07:46:36 +0000 | [diff] [blame] | 263 | for (MachineBasicBlock::instr_iterator |
| 264 | MII = MBBI->instr_begin(), MIE = MBBI->instr_end(); MII != MIE;) { |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 265 | MachineInstr *MI = MII; |
| 266 | ++MII; |
| 267 | |
| 268 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 269 | MOE = MI->operands_end(); MOI != MOE; ++MOI) { |
| 270 | MachineOperand &MO = *MOI; |
Jakob Stoklund Olesen | d9f0ff5 | 2012-02-17 19:07:56 +0000 | [diff] [blame] | 271 | |
| 272 | // Make sure MRI knows about registers clobbered by regmasks. |
| 273 | if (MO.isRegMask()) |
| 274 | MRI->addPhysRegsUsedFromRegMask(MO.getRegMask()); |
| 275 | |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 276 | if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 277 | continue; |
| 278 | unsigned VirtReg = MO.getReg(); |
Jakob Stoklund Olesen | 05ec712 | 2012-06-08 23:44:45 +0000 | [diff] [blame] | 279 | unsigned PhysReg = VRM->getPhys(VirtReg); |
| 280 | assert(PhysReg != VirtRegMap::NO_PHYS_REG && |
| 281 | "Instruction uses unmapped VirtReg"); |
Jakob Stoklund Olesen | 2d44e02 | 2012-01-03 22:34:31 +0000 | [diff] [blame] | 282 | assert(!Reserved.test(PhysReg) && "Reserved register assignment"); |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 283 | |
| 284 | // Preserve semantics of sub-register operands. |
| 285 | if (MO.getSubReg()) { |
| 286 | // A virtual register kill refers to the whole register, so we may |
Jakob Stoklund Olesen | 200a8ce | 2011-10-05 00:01:48 +0000 | [diff] [blame] | 287 | // have to add <imp-use,kill> operands for the super-register. A |
| 288 | // partial redef always kills and redefines the super-register. |
| 289 | if (MO.readsReg() && (MO.isDef() || MO.isKill())) |
| 290 | SuperKills.push_back(PhysReg); |
| 291 | |
| 292 | if (MO.isDef()) { |
| 293 | // The <def,undef> flag only makes sense for sub-register defs, and |
| 294 | // we are substituting a full physreg. An <imp-use,kill> operand |
| 295 | // from the SuperKills list will represent the partial read of the |
| 296 | // super-register. |
| 297 | MO.setIsUndef(false); |
| 298 | |
| 299 | // Also add implicit defs for the super-register. |
| 300 | if (MO.isDead()) |
| 301 | SuperDeads.push_back(PhysReg); |
| 302 | else |
| 303 | SuperDefs.push_back(PhysReg); |
| 304 | } |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 305 | |
| 306 | // PhysReg operands cannot have subregister indexes. |
| 307 | PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg()); |
| 308 | assert(PhysReg && "Invalid SubReg for physical register"); |
| 309 | MO.setSubReg(0); |
| 310 | } |
| 311 | // Rewrite. Note we could have used MachineOperand::substPhysReg(), but |
| 312 | // we need the inlining here. |
| 313 | MO.setReg(PhysReg); |
| 314 | } |
| 315 | |
| 316 | // Add any missing super-register kills after rewriting the whole |
| 317 | // instruction. |
| 318 | while (!SuperKills.empty()) |
| 319 | MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true); |
| 320 | |
Jakob Stoklund Olesen | 93e110b | 2011-04-27 17:42:31 +0000 | [diff] [blame] | 321 | while (!SuperDeads.empty()) |
| 322 | MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true); |
| 323 | |
| 324 | while (!SuperDefs.empty()) |
| 325 | MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI); |
| 326 | |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 327 | DEBUG(dbgs() << "> " << *MI); |
| 328 | |
| 329 | // Finally, remove any identity copies. |
| 330 | if (MI->isIdentityCopy()) { |
Jakob Stoklund Olesen | cf5e5f3 | 2011-05-06 17:59:57 +0000 | [diff] [blame] | 331 | ++NumIdCopies; |
Jakob Stoklund Olesen | 280ea1a | 2011-03-31 17:55:25 +0000 | [diff] [blame] | 332 | if (MI->getNumOperands() == 2) { |
| 333 | DEBUG(dbgs() << "Deleting identity copy.\n"); |
Jakob Stoklund Olesen | 280ea1a | 2011-03-31 17:55:25 +0000 | [diff] [blame] | 334 | if (Indexes) |
| 335 | Indexes->removeMachineInstrFromMaps(MI); |
| 336 | // It's safe to erase MI because MII has already been incremented. |
| 337 | MI->eraseFromParent(); |
| 338 | } else { |
| 339 | // Transform identity copy to a KILL to deal with subregisters. |
| 340 | MI->setDesc(TII->get(TargetOpcode::KILL)); |
| 341 | DEBUG(dbgs() << "Identity copy: " << *MI); |
| 342 | } |
Jakob Stoklund Olesen | ba05c01 | 2011-02-18 22:03:18 +0000 | [diff] [blame] | 343 | } |
| 344 | } |
| 345 | } |
| 346 | |
| 347 | // Tell MRI about physical registers in use. |
| 348 | for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg) |
| 349 | if (!MRI->reg_nodbg_empty(Reg)) |
| 350 | MRI->setPhysRegUsed(Reg); |
| 351 | } |