blob: 326ee8765f78846bf1e606c90dafc855b755ae64 [file] [log] [blame]
Chris Lattner7a125372005-11-16 22:59:19 +00001//===- X86ISelDAGToDAG.cpp - A DAG pattern matching inst selector for X86 -===//
Chris Lattnerc961eea2005-11-16 01:54:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerc961eea2005-11-16 01:54:32 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a DAG pattern matching instruction selector for X86,
11// converting from a legalized dag to a X86 dag.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng2ef88a02006-08-07 22:28:20 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerc961eea2005-11-16 01:54:32 +000016#include "X86.h"
Evan Cheng8700e142006-01-11 06:09:51 +000017#include "X86InstrBuilder.h"
Evan Cheng0475ab52008-01-05 00:41:47 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000019#include "X86RegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000020#include "X86Subtarget.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "X86TargetMachine.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000022#include "llvm/Instructions.h"
Chris Lattner420736d2006-03-25 06:47:10 +000023#include "llvm/Intrinsics.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000024#include "llvm/Support/CFG.h"
Reid Spencer7aa8a452007-01-12 23:22:14 +000025#include "llvm/Type.h"
Eric Christophere3997d42011-07-01 23:04:38 +000026#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000028#include "llvm/CodeGen/MachineFunction.h"
Evan Chengaaca22c2006-01-10 20:26:56 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner92cb0af2006-01-11 01:15:34 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
33#include "llvm/Target/TargetMachine.h"
Evan Chengb7a75a52008-09-26 23:41:32 +000034#include "llvm/Target/TargetOptions.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000035#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000037#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Evan Chengcdda25d2008-04-25 08:22:20 +000039#include "llvm/ADT/SmallPtrSet.h"
Chris Lattnerc961eea2005-11-16 01:54:32 +000040#include "llvm/ADT/Statistic.h"
41using namespace llvm;
42
Chris Lattner95b2c7d2006-12-19 22:59:26 +000043STATISTIC(NumLoadMoved, "Number of loads moved below TokenFactor");
44
Chris Lattnerc961eea2005-11-16 01:54:32 +000045//===----------------------------------------------------------------------===//
46// Pattern Matcher Implementation
47//===----------------------------------------------------------------------===//
48
49namespace {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000050 /// X86ISelAddressMode - This corresponds to X86AddressMode, but uses
Dan Gohman475871a2008-07-27 21:46:04 +000051 /// SDValue's instead of register numbers for the leaves of the matched
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000052 /// tree.
53 struct X86ISelAddressMode {
54 enum {
55 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000056 FrameIndexBase
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000057 } BaseType;
58
Dan Gohmanffce6f12010-04-29 23:30:41 +000059 // This is really a union, discriminated by BaseType!
60 SDValue Base_Reg;
61 int Base_FrameIndex;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000062
63 unsigned Scale;
Dan Gohman475871a2008-07-27 21:46:04 +000064 SDValue IndexReg;
Dan Gohman27cae7b2008-11-11 15:52:29 +000065 int32_t Disp;
Rafael Espindola094fad32009-04-08 21:14:34 +000066 SDValue Segment;
Dan Gohman46510a72010-04-15 01:51:59 +000067 const GlobalValue *GV;
68 const Constant *CP;
69 const BlockAddress *BlockAddr;
Evan Cheng25ab6902006-09-08 06:48:29 +000070 const char *ES;
71 int JT;
Evan Cheng51a9ed92006-02-25 10:09:08 +000072 unsigned Align; // CP alignment.
Chris Lattnerb8afeb92009-06-26 05:51:45 +000073 unsigned char SymbolFlags; // X86II::MO_*
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000074
75 X86ISelAddressMode()
Dan Gohmanffce6f12010-04-29 23:30:41 +000076 : BaseType(RegBase), Base_FrameIndex(0), Scale(1), IndexReg(), Disp(0),
Chris Lattner43f44aa2009-11-01 03:25:03 +000077 Segment(), GV(0), CP(0), BlockAddr(0), ES(0), JT(-1), Align(0),
Dan Gohman79b765d2009-08-25 17:47:44 +000078 SymbolFlags(X86II::MO_NO_FLAG) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +000079 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000080
81 bool hasSymbolicDisplacement() const {
Chris Lattner43f44aa2009-11-01 03:25:03 +000082 return GV != 0 || CP != 0 || ES != 0 || JT != -1 || BlockAddr != 0;
Dan Gohman2d0a1cc2009-02-07 00:43:41 +000083 }
Chris Lattner18c59872009-06-27 04:16:01 +000084
85 bool hasBaseOrIndexReg() const {
Dan Gohmanffce6f12010-04-29 23:30:41 +000086 return IndexReg.getNode() != 0 || Base_Reg.getNode() != 0;
Chris Lattner18c59872009-06-27 04:16:01 +000087 }
88
89 /// isRIPRelative - Return true if this addressing mode is already RIP
90 /// relative.
91 bool isRIPRelative() const {
92 if (BaseType != RegBase) return false;
93 if (RegisterSDNode *RegNode =
Dan Gohmanffce6f12010-04-29 23:30:41 +000094 dyn_cast_or_null<RegisterSDNode>(Base_Reg.getNode()))
Chris Lattner18c59872009-06-27 04:16:01 +000095 return RegNode->getReg() == X86::RIP;
96 return false;
97 }
98
99 void setBaseReg(SDValue Reg) {
100 BaseType = RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +0000101 Base_Reg = Reg;
Chris Lattner18c59872009-06-27 04:16:01 +0000102 }
Dan Gohman2d0a1cc2009-02-07 00:43:41 +0000103
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000104 void dump() {
David Greened7f4f242010-01-05 01:29:08 +0000105 dbgs() << "X86ISelAddressMode " << this << '\n';
Dan Gohmanffce6f12010-04-29 23:30:41 +0000106 dbgs() << "Base_Reg ";
107 if (Base_Reg.getNode() != 0)
108 Base_Reg.getNode()->dump();
Bill Wendling12321672009-08-07 21:33:25 +0000109 else
David Greened7f4f242010-01-05 01:29:08 +0000110 dbgs() << "nul";
Dan Gohmanffce6f12010-04-29 23:30:41 +0000111 dbgs() << " Base.FrameIndex " << Base_FrameIndex << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000112 << " Scale" << Scale << '\n'
113 << "IndexReg ";
Bill Wendling12321672009-08-07 21:33:25 +0000114 if (IndexReg.getNode() != 0)
115 IndexReg.getNode()->dump();
116 else
David Greened7f4f242010-01-05 01:29:08 +0000117 dbgs() << "nul";
118 dbgs() << " Disp " << Disp << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000119 << "GV ";
Bill Wendling12321672009-08-07 21:33:25 +0000120 if (GV)
121 GV->dump();
122 else
David Greened7f4f242010-01-05 01:29:08 +0000123 dbgs() << "nul";
124 dbgs() << " CP ";
Bill Wendling12321672009-08-07 21:33:25 +0000125 if (CP)
126 CP->dump();
127 else
David Greened7f4f242010-01-05 01:29:08 +0000128 dbgs() << "nul";
129 dbgs() << '\n'
Benjamin Kramer072a56e2009-08-23 11:52:17 +0000130 << "ES ";
Bill Wendling12321672009-08-07 21:33:25 +0000131 if (ES)
David Greened7f4f242010-01-05 01:29:08 +0000132 dbgs() << ES;
Bill Wendling12321672009-08-07 21:33:25 +0000133 else
David Greened7f4f242010-01-05 01:29:08 +0000134 dbgs() << "nul";
135 dbgs() << " JT" << JT << " Align" << Align << '\n';
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000136 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000137 };
138}
139
140namespace {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000141 //===--------------------------------------------------------------------===//
142 /// ISel - X86 specific code to select X86 machine instructions for
143 /// SelectionDAG operations.
144 ///
Nick Lewycky6726b6d2009-10-25 06:33:48 +0000145 class X86DAGToDAGISel : public SelectionDAGISel {
Chris Lattnerc961eea2005-11-16 01:54:32 +0000146 /// X86Lowering - This object fully describes how to lower LLVM code to an
147 /// X86-specific SelectionDAG.
Dan Gohmand858e902010-04-17 15:26:15 +0000148 const X86TargetLowering &X86Lowering;
Chris Lattnerc961eea2005-11-16 01:54:32 +0000149
150 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
151 /// make the right decision when generating code for different targets.
152 const X86Subtarget *Subtarget;
Evan Cheng7ccced62006-02-18 00:15:05 +0000153
Evan Chengb7a75a52008-09-26 23:41:32 +0000154 /// OptForSize - If true, selector should try to optimize for code size
155 /// instead of performance.
156 bool OptForSize;
157
Chris Lattnerc961eea2005-11-16 01:54:32 +0000158 public:
Bill Wendling98a366d2009-04-29 23:29:43 +0000159 explicit X86DAGToDAGISel(X86TargetMachine &tm, CodeGenOpt::Level OptLevel)
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000160 : SelectionDAGISel(tm, OptLevel),
Dan Gohmanc5534622009-06-03 20:20:00 +0000161 X86Lowering(*tm.getTargetLowering()),
162 Subtarget(&tm.getSubtarget<X86Subtarget>()),
Devang Patel4ae641f2008-10-01 23:18:38 +0000163 OptForSize(false) {}
Chris Lattnerc961eea2005-11-16 01:54:32 +0000164
165 virtual const char *getPassName() const {
166 return "X86 DAG->DAG Instruction Selection";
167 }
168
Dan Gohman64652652010-04-14 20:17:22 +0000169 virtual void EmitFunctionEntryCode();
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000170
Evan Cheng014bf212010-02-15 19:41:07 +0000171 virtual bool IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const;
172
Chris Lattner7c306da2010-03-02 06:34:30 +0000173 virtual void PreprocessISelDAG();
174
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +0000175 inline bool immSext8(SDNode *N) const {
176 return isInt<8>(cast<ConstantSDNode>(N)->getSExtValue());
177 }
178
179 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
180 // sign extended field.
181 inline bool i64immSExt32(SDNode *N) const {
182 uint64_t v = cast<ConstantSDNode>(N)->getZExtValue();
183 return (int64_t)v == (int32_t)v;
184 }
185
Chris Lattnerc961eea2005-11-16 01:54:32 +0000186// Include the pieces autogenerated from the target description.
187#include "X86GenDAGISel.inc"
188
189 private:
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000190 SDNode *Select(SDNode *N);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000191 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
Owen Andersone50ed302009-08-10 22:56:29 +0000192 SDNode *SelectAtomicLoadAdd(SDNode *Node, EVT NVT);
Eric Christopherc324f722011-05-17 08:10:18 +0000193 SDNode *SelectAtomicLoadArith(SDNode *Node, EVT NVT);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000194
Eli Friedman4977eb52011-07-13 20:44:23 +0000195 bool FoldOffsetIntoAddress(uint64_t Offset, X86ISelAddressMode &AM);
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000196 bool MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM);
Rafael Espindola49a168d2009-04-12 21:55:03 +0000197 bool MatchWrapper(SDValue N, X86ISelAddressMode &AM);
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000198 bool MatchAddress(SDValue N, X86ISelAddressMode &AM);
199 bool MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
200 unsigned Depth);
Rafael Espindola523249f2009-03-31 16:16:57 +0000201 bool MatchAddressBase(SDValue N, X86ISelAddressMode &AM);
Chris Lattnerb86faa12010-09-21 22:07:31 +0000202 bool SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Rafael Espindola094fad32009-04-08 21:14:34 +0000203 SDValue &Scale, SDValue &Index, SDValue &Disp,
204 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000205 bool SelectLEAAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000206 SDValue &Scale, SDValue &Index, SDValue &Disp,
207 SDValue &Segment);
Chris Lattner52a261b2010-09-21 20:31:19 +0000208 bool SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner599b5312010-07-08 23:46:44 +0000209 SDValue &Scale, SDValue &Index, SDValue &Disp,
210 SDValue &Segment);
Chris Lattnere60f7b42010-03-01 22:51:11 +0000211 bool SelectScalarSSELoad(SDNode *Root, SDValue N,
Chris Lattner92d3ada2010-02-16 22:35:06 +0000212 SDValue &Base, SDValue &Scale,
Dan Gohman475871a2008-07-27 21:46:04 +0000213 SDValue &Index, SDValue &Disp,
Rafael Espindola094fad32009-04-08 21:14:34 +0000214 SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +0000215 SDValue &NodeWithChain);
216
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000217 bool TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000218 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +0000219 SDValue &Index, SDValue &Disp,
220 SDValue &Segment);
Chris Lattner7c306da2010-03-02 06:34:30 +0000221
Chris Lattnerc0bad572006-06-08 18:03:49 +0000222 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
223 /// inline asm expressions.
Dan Gohman475871a2008-07-27 21:46:04 +0000224 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
Chris Lattnerc0bad572006-06-08 18:03:49 +0000225 char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +0000226 std::vector<SDValue> &OutOps);
Chris Lattnerc0bad572006-06-08 18:03:49 +0000227
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000228 void EmitSpecialCodeForMain(MachineBasicBlock *BB, MachineFrameInfo *MFI);
229
Dan Gohman475871a2008-07-27 21:46:04 +0000230 inline void getAddressOperands(X86ISelAddressMode &AM, SDValue &Base,
231 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +0000232 SDValue &Disp, SDValue &Segment) {
Evan Chenge5280532005-12-12 21:49:40 +0000233 Base = (AM.BaseType == X86ISelAddressMode::FrameIndexBase) ?
Dan Gohmanffce6f12010-04-29 23:30:41 +0000234 CurDAG->getTargetFrameIndex(AM.Base_FrameIndex, TLI.getPointerTy()) :
235 AM.Base_Reg;
Evan Chengbdce7b42005-12-17 09:13:43 +0000236 Scale = getI8Imm(AM.Scale);
Evan Chenge5280532005-12-12 21:49:40 +0000237 Index = AM.IndexReg;
Evan Cheng25ab6902006-09-08 06:48:29 +0000238 // These are 32-bit even in 64-bit mode since RIP relative offset
239 // is 32-bit.
240 if (AM.GV)
Devang Patel0d881da2010-07-06 22:08:15 +0000241 Disp = CurDAG->getTargetGlobalAddress(AM.GV, DebugLoc(),
242 MVT::i32, AM.Disp,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000243 AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000244 else if (AM.CP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 Disp = CurDAG->getTargetConstantPool(AM.CP, MVT::i32,
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000246 AM.Align, AM.Disp, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000247 else if (AM.ES)
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 Disp = CurDAG->getTargetExternalSymbol(AM.ES, MVT::i32, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 else if (AM.JT != -1)
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 Disp = CurDAG->getTargetJumpTable(AM.JT, MVT::i32, AM.SymbolFlags);
Chris Lattner43f44aa2009-11-01 03:25:03 +0000251 else if (AM.BlockAddr)
Dan Gohman29cbade2009-11-20 23:18:13 +0000252 Disp = CurDAG->getBlockAddress(AM.BlockAddr, MVT::i32,
253 true, AM.SymbolFlags);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 Disp = CurDAG->getTargetConstant(AM.Disp, MVT::i32);
Rafael Espindola094fad32009-04-08 21:14:34 +0000256
257 if (AM.Segment.getNode())
258 Segment = AM.Segment;
259 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 Segment = CurDAG->getRegister(0, MVT::i32);
Evan Chenge5280532005-12-12 21:49:40 +0000261 }
262
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000263 /// getI8Imm - Return a target constant with the specified value, of type
264 /// i8.
Dan Gohman475871a2008-07-27 21:46:04 +0000265 inline SDValue getI8Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 return CurDAG->getTargetConstant(Imm, MVT::i8);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000267 }
268
Chris Lattnerc961eea2005-11-16 01:54:32 +0000269 /// getI32Imm - Return a target constant with the specified value, of type
270 /// i32.
Dan Gohman475871a2008-07-27 21:46:04 +0000271 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 return CurDAG->getTargetConstant(Imm, MVT::i32);
Chris Lattnerc961eea2005-11-16 01:54:32 +0000273 }
Evan Chengf597dc72006-02-10 22:24:32 +0000274
Dan Gohman8b746962008-09-23 18:22:58 +0000275 /// getGlobalBaseReg - Return an SDNode that returns the value of
276 /// the global base register. Output instructions required to
277 /// initialize the global base register, if necessary.
278 ///
Evan Cheng9ade2182006-08-26 05:34:46 +0000279 SDNode *getGlobalBaseReg();
Evan Cheng7ccced62006-02-18 00:15:05 +0000280
Dan Gohmanc5534622009-06-03 20:20:00 +0000281 /// getTargetMachine - Return a reference to the TargetMachine, casted
282 /// to the target-specific type.
283 const X86TargetMachine &getTargetMachine() {
284 return static_cast<const X86TargetMachine &>(TM);
285 }
286
287 /// getInstrInfo - Return a reference to the TargetInstrInfo, casted
288 /// to the target-specific type.
289 const X86InstrInfo *getInstrInfo() {
290 return getTargetMachine().getInstrInfo();
291 }
Chris Lattnerc961eea2005-11-16 01:54:32 +0000292 };
293}
294
Evan Chengf4b4c412006-08-08 00:31:00 +0000295
Evan Cheng014bf212010-02-15 19:41:07 +0000296bool
297X86DAGToDAGISel::IsProfitableToFold(SDValue N, SDNode *U, SDNode *Root) const {
Bill Wendling98a366d2009-04-29 23:29:43 +0000298 if (OptLevel == CodeGenOpt::None) return false;
Evan Cheng27e1fe92006-10-14 08:33:25 +0000299
Evan Cheng014bf212010-02-15 19:41:07 +0000300 if (!N.hasOneUse())
301 return false;
302
303 if (N.getOpcode() != ISD::LOAD)
304 return true;
305
306 // If N is a load, do additional profitability checks.
307 if (U == Root) {
Evan Cheng884c70c2008-11-27 00:49:46 +0000308 switch (U->getOpcode()) {
309 default: break;
Dan Gohman9ef51c82010-01-04 20:51:50 +0000310 case X86ISD::ADD:
311 case X86ISD::SUB:
312 case X86ISD::AND:
313 case X86ISD::XOR:
314 case X86ISD::OR:
Evan Cheng884c70c2008-11-27 00:49:46 +0000315 case ISD::ADD:
316 case ISD::ADDC:
317 case ISD::ADDE:
318 case ISD::AND:
319 case ISD::OR:
320 case ISD::XOR: {
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000321 SDValue Op1 = U->getOperand(1);
322
Evan Cheng884c70c2008-11-27 00:49:46 +0000323 // If the other operand is a 8-bit immediate we should fold the immediate
324 // instead. This reduces code size.
325 // e.g.
326 // movl 4(%esp), %eax
327 // addl $4, %eax
328 // vs.
329 // movl $4, %eax
330 // addl 4(%esp), %eax
331 // The former is 2 bytes shorter. In case where the increment is 1, then
332 // the saving can be 4 bytes (by using incl %eax).
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000333 if (ConstantSDNode *Imm = dyn_cast<ConstantSDNode>(Op1))
Dan Gohman9a49d312009-03-14 02:07:16 +0000334 if (Imm->getAPIntValue().isSignedIntN(8))
335 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +0000336
337 // If the other operand is a TLS address, we should fold it instead.
338 // This produces
339 // movl %gs:0, %eax
340 // leal i@NTPOFF(%eax), %eax
341 // instead of
342 // movl $i@NTPOFF, %eax
343 // addl %gs:0, %eax
344 // if the block also has an access to a second TLS address this will save
345 // a load.
346 // FIXME: This is probably also true for non TLS addresses.
347 if (Op1.getOpcode() == X86ISD::Wrapper) {
348 SDValue Val = Op1.getOperand(0);
349 if (Val.getOpcode() == ISD::TargetGlobalTLSAddress)
350 return false;
351 }
Evan Cheng884c70c2008-11-27 00:49:46 +0000352 }
353 }
Evan Cheng014bf212010-02-15 19:41:07 +0000354 }
355
356 return true;
357}
358
Evan Chengf48ef032010-03-14 03:48:46 +0000359/// MoveBelowCallOrigChain - Replace the original chain operand of the call with
360/// load's chain operand and move load below the call's chain operand.
361static void MoveBelowOrigChain(SelectionDAG *CurDAG, SDValue Load,
362 SDValue Call, SDValue OrigChain) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000363 SmallVector<SDValue, 8> Ops;
Evan Chengf48ef032010-03-14 03:48:46 +0000364 SDValue Chain = OrigChain.getOperand(0);
Evan Cheng5b2e5892009-01-26 18:43:34 +0000365 if (Chain.getNode() == Load.getNode())
366 Ops.push_back(Load.getOperand(0));
367 else {
368 assert(Chain.getOpcode() == ISD::TokenFactor &&
Evan Chengf48ef032010-03-14 03:48:46 +0000369 "Unexpected chain operand");
Evan Cheng5b2e5892009-01-26 18:43:34 +0000370 for (unsigned i = 0, e = Chain.getNumOperands(); i != e; ++i)
371 if (Chain.getOperand(i).getNode() == Load.getNode())
372 Ops.push_back(Load.getOperand(0));
373 else
374 Ops.push_back(Chain.getOperand(i));
375 SDValue NewChain =
Dale Johannesened2eee62009-02-06 01:31:28 +0000376 CurDAG->getNode(ISD::TokenFactor, Load.getDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 MVT::Other, &Ops[0], Ops.size());
Evan Cheng5b2e5892009-01-26 18:43:34 +0000378 Ops.clear();
379 Ops.push_back(NewChain);
380 }
Evan Chengf48ef032010-03-14 03:48:46 +0000381 for (unsigned i = 1, e = OrigChain.getNumOperands(); i != e; ++i)
382 Ops.push_back(OrigChain.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000383 CurDAG->UpdateNodeOperands(OrigChain.getNode(), &Ops[0], Ops.size());
384 CurDAG->UpdateNodeOperands(Load.getNode(), Call.getOperand(0),
Evan Chengab6c3bb2008-08-25 21:27:18 +0000385 Load.getOperand(1), Load.getOperand(2));
386 Ops.clear();
Gabor Greifba36cb52008-08-28 21:40:38 +0000387 Ops.push_back(SDValue(Load.getNode(), 1));
388 for (unsigned i = 1, e = Call.getNode()->getNumOperands(); i != e; ++i)
Evan Chengab6c3bb2008-08-25 21:27:18 +0000389 Ops.push_back(Call.getOperand(i));
Dan Gohman027657d2010-06-18 15:30:29 +0000390 CurDAG->UpdateNodeOperands(Call.getNode(), &Ops[0], Ops.size());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000391}
392
393/// isCalleeLoad - Return true if call address is a load and it can be
394/// moved below CALLSEQ_START and the chains leading up to the call.
395/// Return the CALLSEQ_START by reference as a second output.
Evan Chengf48ef032010-03-14 03:48:46 +0000396/// In the case of a tail call, there isn't a callseq node between the call
397/// chain and the load.
398static bool isCalleeLoad(SDValue Callee, SDValue &Chain, bool HasCallSeq) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000399 if (Callee.getNode() == Chain.getNode() || !Callee.hasOneUse())
Evan Chengab6c3bb2008-08-25 21:27:18 +0000400 return false;
Gabor Greifba36cb52008-08-28 21:40:38 +0000401 LoadSDNode *LD = dyn_cast<LoadSDNode>(Callee.getNode());
Evan Chengab6c3bb2008-08-25 21:27:18 +0000402 if (!LD ||
403 LD->isVolatile() ||
404 LD->getAddressingMode() != ISD::UNINDEXED ||
405 LD->getExtensionType() != ISD::NON_EXTLOAD)
406 return false;
407
408 // Now let's find the callseq_start.
Evan Chengf48ef032010-03-14 03:48:46 +0000409 while (HasCallSeq && Chain.getOpcode() != ISD::CALLSEQ_START) {
Evan Chengab6c3bb2008-08-25 21:27:18 +0000410 if (!Chain.hasOneUse())
411 return false;
412 Chain = Chain.getOperand(0);
413 }
Evan Chengf48ef032010-03-14 03:48:46 +0000414
415 if (!Chain.getNumOperands())
416 return false;
Evan Cheng5b2e5892009-01-26 18:43:34 +0000417 if (Chain.getOperand(0).getNode() == Callee.getNode())
418 return true;
419 if (Chain.getOperand(0).getOpcode() == ISD::TokenFactor &&
Dan Gohman1e038a82009-09-15 01:22:01 +0000420 Callee.getValue(1).isOperandOf(Chain.getOperand(0).getNode()) &&
421 Callee.getValue(1).hasOneUse())
Evan Cheng5b2e5892009-01-26 18:43:34 +0000422 return true;
423 return false;
Evan Chengab6c3bb2008-08-25 21:27:18 +0000424}
425
Chris Lattnerfb444af2010-03-02 23:12:51 +0000426void X86DAGToDAGISel::PreprocessISelDAG() {
Chris Lattner97d85342010-03-04 01:43:43 +0000427 // OptForSize is used in pattern predicates that isel is matching.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000428 OptForSize = MF->getFunction()->hasFnAttr(Attribute::OptimizeForSize);
429
Dan Gohmanf350b272008-08-23 02:25:05 +0000430 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
431 E = CurDAG->allnodes_end(); I != E; ) {
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000432 SDNode *N = I++; // Preincrement iterator to avoid invalidation issues.
Chris Lattnerfb444af2010-03-02 23:12:51 +0000433
Evan Chengf48ef032010-03-14 03:48:46 +0000434 if (OptLevel != CodeGenOpt::None &&
435 (N->getOpcode() == X86ISD::CALL ||
436 N->getOpcode() == X86ISD::TC_RETURN)) {
Chris Lattnerfb444af2010-03-02 23:12:51 +0000437 /// Also try moving call address load from outside callseq_start to just
438 /// before the call to allow it to be folded.
439 ///
440 /// [Load chain]
441 /// ^
442 /// |
443 /// [Load]
444 /// ^ ^
445 /// | |
446 /// / \--
447 /// / |
448 ///[CALLSEQ_START] |
449 /// ^ |
450 /// | |
451 /// [LOAD/C2Reg] |
452 /// | |
453 /// \ /
454 /// \ /
455 /// [CALL]
Evan Chengf48ef032010-03-14 03:48:46 +0000456 bool HasCallSeq = N->getOpcode() == X86ISD::CALL;
Chris Lattnerfb444af2010-03-02 23:12:51 +0000457 SDValue Chain = N->getOperand(0);
458 SDValue Load = N->getOperand(1);
Evan Chengf48ef032010-03-14 03:48:46 +0000459 if (!isCalleeLoad(Load, Chain, HasCallSeq))
Chris Lattnerfb444af2010-03-02 23:12:51 +0000460 continue;
Evan Chengf48ef032010-03-14 03:48:46 +0000461 MoveBelowOrigChain(CurDAG, Load, SDValue(N, 0), Chain);
Chris Lattnerfb444af2010-03-02 23:12:51 +0000462 ++NumLoadMoved;
463 continue;
464 }
465
466 // Lower fpround and fpextend nodes that target the FP stack to be store and
467 // load to the stack. This is a gross hack. We would like to simply mark
468 // these as being illegal, but when we do that, legalize produces these when
469 // it expands calls, then expands these in the same legalize pass. We would
470 // like dag combine to be able to hack on these between the call expansion
471 // and the node legalization. As such this pass basically does "really
472 // late" legalization of these inline with the X86 isel pass.
473 // FIXME: This should only happen when not compiled with -O0.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000474 if (N->getOpcode() != ISD::FP_ROUND && N->getOpcode() != ISD::FP_EXTEND)
475 continue;
476
Owen Andersone50ed302009-08-10 22:56:29 +0000477 EVT SrcVT = N->getOperand(0).getValueType();
478 EVT DstVT = N->getValueType(0);
Bruno Cardoso Lopesaed890b2011-08-01 21:54:05 +0000479
480 // If any of the sources are vectors, no fp stack involved.
481 if (SrcVT.isVector() || DstVT.isVector())
482 continue;
483
484 // If the source and destination are SSE registers, then this is a legal
485 // conversion that should not be lowered.
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000486 bool SrcIsSSE = X86Lowering.isScalarFPTypeInSSEReg(SrcVT);
487 bool DstIsSSE = X86Lowering.isScalarFPTypeInSSEReg(DstVT);
488 if (SrcIsSSE && DstIsSSE)
489 continue;
490
Chris Lattner6fa2f9c2008-03-09 07:05:32 +0000491 if (!SrcIsSSE && !DstIsSSE) {
492 // If this is an FPStack extension, it is a noop.
493 if (N->getOpcode() == ISD::FP_EXTEND)
494 continue;
495 // If this is a value-preserving FPStack truncation, it is a noop.
496 if (N->getConstantOperandVal(1))
497 continue;
498 }
499
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000500 // Here we could have an FP stack truncation or an FPStack <-> SSE convert.
501 // FPStack has extload and truncstore. SSE can fold direct loads into other
502 // operations. Based on this, decide what we want to do.
Owen Andersone50ed302009-08-10 22:56:29 +0000503 EVT MemVT;
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000504 if (N->getOpcode() == ISD::FP_ROUND)
505 MemVT = DstVT; // FP_ROUND must use DstVT, we can't do a 'trunc load'.
506 else
507 MemVT = SrcIsSSE ? SrcVT : DstVT;
508
Dan Gohmanf350b272008-08-23 02:25:05 +0000509 SDValue MemTmp = CurDAG->CreateStackTemporary(MemVT);
Dale Johannesend8392542009-02-03 21:48:12 +0000510 DebugLoc dl = N->getDebugLoc();
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000511
512 // FIXME: optimize the case where the src/dest is a load or store?
Dale Johannesend8392542009-02-03 21:48:12 +0000513 SDValue Store = CurDAG->getTruncStore(CurDAG->getEntryNode(), dl,
Dan Gohmanf350b272008-08-23 02:25:05 +0000514 N->getOperand(0),
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000515 MemTmp, MachinePointerInfo(), MemVT,
David Greenedb8d9892010-02-15 16:57:43 +0000516 false, false, 0);
Stuart Hastingsa9011292011-02-16 16:23:55 +0000517 SDValue Result = CurDAG->getExtLoad(ISD::EXTLOAD, dl, DstVT, Store, MemTmp,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +0000518 MachinePointerInfo(),
519 MemVT, false, false, 0);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000520
521 // We're about to replace all uses of the FP_ROUND/FP_EXTEND with the
522 // extload we created. This will cause general havok on the dag because
523 // anything below the conversion could be folded into other existing nodes.
524 // To avoid invalidating 'I', back it up to the convert node.
525 --I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000526 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 0), Result);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000527
528 // Now that we did that, the node is dead. Increment the iterator to the
529 // next node to process, then delete N.
530 ++I;
Dan Gohmanf350b272008-08-23 02:25:05 +0000531 CurDAG->DeleteNode(N);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000532 }
533}
534
Chris Lattnerc961eea2005-11-16 01:54:32 +0000535
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000536/// EmitSpecialCodeForMain - Emit any code that needs to be executed only in
537/// the main function.
538void X86DAGToDAGISel::EmitSpecialCodeForMain(MachineBasicBlock *BB,
539 MachineFrameInfo *MFI) {
540 const TargetInstrInfo *TII = TM.getInstrInfo();
Bill Wendling78d15762011-01-06 00:47:10 +0000541 if (Subtarget->isTargetCygMing()) {
542 unsigned CallOp =
NAKAMURA Takumi40ccb792011-01-27 03:20:19 +0000543 Subtarget->is64Bit() ? X86::WINCALL64pcrel32 : X86::CALLpcrel32;
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000544 BuildMI(BB, DebugLoc(),
Bill Wendling78d15762011-01-06 00:47:10 +0000545 TII->get(CallOp)).addExternalSymbol("__main");
546 }
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000547}
548
Dan Gohman64652652010-04-14 20:17:22 +0000549void X86DAGToDAGISel::EmitFunctionEntryCode() {
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000550 // If this is main, emit special code for main.
Dan Gohman64652652010-04-14 20:17:22 +0000551 if (const Function *Fn = MF->getFunction())
552 if (Fn->hasExternalLinkage() && Fn->getName() == "main")
553 EmitSpecialCodeForMain(MF->begin(), MF->getFrameInfo());
Anton Korobeynikov2fe12592007-09-25 21:52:30 +0000554}
555
Eli Friedman2a019462011-07-13 21:29:53 +0000556static bool isDispSafeForFrameIndex(int64_t Val) {
557 // On 64-bit platforms, we can run into an issue where a frame index
558 // includes a displacement that, when added to the explicit displacement,
559 // will overflow the displacement field. Assuming that the frame index
560 // displacement fits into a 31-bit integer (which is only slightly more
561 // aggressive than the current fundamental assumption that it fits into
562 // a 32-bit integer), a 31-bit disp should always be safe.
563 return isInt<31>(Val);
564}
565
Eli Friedman4977eb52011-07-13 20:44:23 +0000566bool X86DAGToDAGISel::FoldOffsetIntoAddress(uint64_t Offset,
567 X86ISelAddressMode &AM) {
568 int64_t Val = AM.Disp + Offset;
569 CodeModel::Model M = TM.getCodeModel();
Eli Friedman2a019462011-07-13 21:29:53 +0000570 if (Subtarget->is64Bit()) {
571 if (!X86::isOffsetSuitableForCodeModel(Val, M,
572 AM.hasSymbolicDisplacement()))
573 return true;
574 // In addition to the checks required for a register base, check that
575 // we do not try to use an unsafe Disp with a frame index.
576 if (AM.BaseType == X86ISelAddressMode::FrameIndexBase &&
577 !isDispSafeForFrameIndex(Val))
578 return true;
Eli Friedman4977eb52011-07-13 20:44:23 +0000579 }
Eli Friedman2a019462011-07-13 21:29:53 +0000580 AM.Disp = Val;
581 return false;
582
Eli Friedman4977eb52011-07-13 20:44:23 +0000583}
Rafael Espindola094fad32009-04-08 21:14:34 +0000584
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000585bool X86DAGToDAGISel::MatchLoadInAddress(LoadSDNode *N, X86ISelAddressMode &AM){
586 SDValue Address = N->getOperand(1);
587
588 // load gs:0 -> GS segment register.
589 // load fs:0 -> FS segment register.
590 //
Rafael Espindola094fad32009-04-08 21:14:34 +0000591 // This optimization is valid because the GNU TLS model defines that
592 // gs:0 (or fs:0 on X86-64) contains its own address.
593 // For more information see http://people.redhat.com/drepper/tls.pdf
Chris Lattnerf93b90c2010-09-22 04:39:11 +0000594 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Address))
595 if (C->getSExtValue() == 0 && AM.Segment.getNode() == 0 &&
596 Subtarget->isTargetELF())
597 switch (N->getPointerInfo().getAddrSpace()) {
598 case 256:
599 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
600 return false;
601 case 257:
602 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
603 return false;
604 }
605
Rafael Espindola094fad32009-04-08 21:14:34 +0000606 return true;
607}
608
Chris Lattner18c59872009-06-27 04:16:01 +0000609/// MatchWrapper - Try to match X86ISD::Wrapper and X86ISD::WrapperRIP nodes
610/// into an addressing mode. These wrap things that will resolve down into a
611/// symbol reference. If no match is possible, this returns true, otherwise it
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000612/// returns false.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000613bool X86DAGToDAGISel::MatchWrapper(SDValue N, X86ISelAddressMode &AM) {
Chris Lattner18c59872009-06-27 04:16:01 +0000614 // If the addressing mode already has a symbol as the displacement, we can
615 // never match another symbol.
Rafael Espindola49a168d2009-04-12 21:55:03 +0000616 if (AM.hasSymbolicDisplacement())
617 return true;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000618
619 SDValue N0 = N.getOperand(0);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000620 CodeModel::Model M = TM.getCodeModel();
621
Chris Lattner18c59872009-06-27 04:16:01 +0000622 // Handle X86-64 rip-relative addresses. We check this before checking direct
623 // folding because RIP is preferable to non-RIP accesses.
624 if (Subtarget->is64Bit() &&
625 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
626 // they cannot be folded into immediate fields.
627 // FIXME: This can be improved for kernel and other models?
Anton Korobeynikov25f1aa02009-08-21 15:41:56 +0000628 (M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000629 // Base and index reg must be 0 in order to use %rip as base and lowering
630 // must allow RIP.
631 !AM.hasBaseOrIndexReg() && N.getOpcode() == X86ISD::WrapperRIP) {
Chris Lattner18c59872009-06-27 04:16:01 +0000632 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000633 X86ISelAddressMode Backup = AM;
Chris Lattner18c59872009-06-27 04:16:01 +0000634 AM.GV = G->getGlobal();
Chris Lattnerb8afeb92009-06-26 05:51:45 +0000635 AM.SymbolFlags = G->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000636 if (FoldOffsetIntoAddress(G->getOffset(), AM)) {
637 AM = Backup;
638 return true;
639 }
Chris Lattner18c59872009-06-27 04:16:01 +0000640 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
Eli Friedman4977eb52011-07-13 20:44:23 +0000641 X86ISelAddressMode Backup = AM;
Rafael Espindola49a168d2009-04-12 21:55:03 +0000642 AM.CP = CP->getConstVal();
643 AM.Align = CP->getAlignment();
Chris Lattner0b0deab2009-06-26 05:56:49 +0000644 AM.SymbolFlags = CP->getTargetFlags();
Eli Friedman4977eb52011-07-13 20:44:23 +0000645 if (FoldOffsetIntoAddress(CP->getOffset(), AM)) {
646 AM = Backup;
647 return true;
648 }
Chris Lattner18c59872009-06-27 04:16:01 +0000649 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
650 AM.ES = S->getSymbol();
651 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000652 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000653 AM.JT = J->getIndex();
654 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000655 } else {
656 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000657 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Rafael Espindola49a168d2009-04-12 21:55:03 +0000658 }
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000659
Chris Lattner18c59872009-06-27 04:16:01 +0000660 if (N.getOpcode() == X86ISD::WrapperRIP)
Owen Anderson825b72b2009-08-11 20:47:22 +0000661 AM.setBaseReg(CurDAG->getRegister(X86::RIP, MVT::i64));
Rafael Espindola49a168d2009-04-12 21:55:03 +0000662 return false;
Chris Lattner18c59872009-06-27 04:16:01 +0000663 }
664
665 // Handle the case when globals fit in our immediate field: This is true for
666 // X86-32 always and X86-64 when in -static -mcmodel=small mode. In 64-bit
667 // mode, this results in a non-RIP-relative computation.
668 if (!Subtarget->is64Bit() ||
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000669 ((M == CodeModel::Small || M == CodeModel::Kernel) &&
Chris Lattner18c59872009-06-27 04:16:01 +0000670 TM.getRelocationModel() == Reloc::Static)) {
671 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(N0)) {
672 AM.GV = G->getGlobal();
673 AM.Disp += G->getOffset();
674 AM.SymbolFlags = G->getTargetFlags();
675 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(N0)) {
676 AM.CP = CP->getConstVal();
677 AM.Align = CP->getAlignment();
678 AM.Disp += CP->getOffset();
679 AM.SymbolFlags = CP->getTargetFlags();
680 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(N0)) {
681 AM.ES = S->getSymbol();
682 AM.SymbolFlags = S->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000683 } else if (JumpTableSDNode *J = dyn_cast<JumpTableSDNode>(N0)) {
Chris Lattner18c59872009-06-27 04:16:01 +0000684 AM.JT = J->getIndex();
685 AM.SymbolFlags = J->getTargetFlags();
Chris Lattner43f44aa2009-11-01 03:25:03 +0000686 } else {
687 AM.BlockAddr = cast<BlockAddressSDNode>(N0)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +0000688 AM.SymbolFlags = cast<BlockAddressSDNode>(N0)->getTargetFlags();
Chris Lattner18c59872009-06-27 04:16:01 +0000689 }
Rafael Espindola49a168d2009-04-12 21:55:03 +0000690 return false;
691 }
692
693 return true;
694}
695
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +0000696/// MatchAddress - Add the specified node to the specified addressing mode,
697/// returning true if it cannot be done. This just pattern matches for the
Chris Lattner5aaddaa2007-12-08 07:22:58 +0000698/// addressing mode.
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000699bool X86DAGToDAGISel::MatchAddress(SDValue N, X86ISelAddressMode &AM) {
Dan Gohmane5408102010-06-18 01:24:29 +0000700 if (MatchAddressRecursively(N, AM, 0))
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000701 return true;
702
703 // Post-processing: Convert lea(,%reg,2) to lea(%reg,%reg), which has
704 // a smaller encoding and avoids a scaled-index.
705 if (AM.Scale == 2 &&
706 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000707 AM.Base_Reg.getNode() == 0) {
708 AM.Base_Reg = AM.IndexReg;
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000709 AM.Scale = 1;
710 }
711
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000712 // Post-processing: Convert foo to foo(%rip), even in non-PIC mode,
713 // because it has a smaller encoding.
714 // TODO: Which other code models can use this?
715 if (TM.getCodeModel() == CodeModel::Small &&
716 Subtarget->is64Bit() &&
717 AM.Scale == 1 &&
718 AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +0000719 AM.Base_Reg.getNode() == 0 &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000720 AM.IndexReg.getNode() == 0 &&
Dan Gohman79b765d2009-08-25 17:47:44 +0000721 AM.SymbolFlags == X86II::MO_NO_FLAG &&
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000722 AM.hasSymbolicDisplacement())
Dan Gohmanffce6f12010-04-29 23:30:41 +0000723 AM.Base_Reg = CurDAG->getRegister(X86::RIP, MVT::i64);
Dan Gohmanef74e9b2009-08-20 18:23:44 +0000724
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000725 return false;
726}
727
Chandler Carruth6ae18e52012-01-11 08:48:20 +0000728// Transform "(X >> (8-C1)) & C2" to "(X >> 8) & 0xff)" if safe. This
729// allows us to convert the shift and and into an h-register extract and
730// a scaled index. Returns false if the simplification is performed.
731static bool FoldMaskAndShiftToExtract(SelectionDAG &DAG, SDValue N,
732 uint64_t Mask,
733 SDValue Shift, SDValue X,
734 X86ISelAddressMode &AM) {
735 if (Shift.getOpcode() != ISD::SRL ||
736 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
737 !Shift.hasOneUse())
738 return true;
739
740 int ScaleLog = 8 - Shift.getConstantOperandVal(1);
741 if (ScaleLog <= 0 || ScaleLog >= 4 ||
742 Mask != (0xffu << ScaleLog))
743 return true;
744
745 EVT VT = N.getValueType();
746 DebugLoc DL = N.getDebugLoc();
747 SDValue Eight = DAG.getConstant(8, MVT::i8);
748 SDValue NewMask = DAG.getConstant(0xff, VT);
749 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight);
750 SDValue And = DAG.getNode(ISD::AND, DL, VT, Srl, NewMask);
751 SDValue ShlCount = DAG.getConstant(ScaleLog, MVT::i8);
752 SDValue Shl = DAG.getNode(ISD::SHL, DL, VT, And, ShlCount);
753
754 // Insert the new nodes into the topological ordering.
755 if (Eight.getNode()->getNodeId() == -1 ||
756 Eight.getNode()->getNodeId() > X.getNode()->getNodeId()) {
757 DAG.RepositionNode(X.getNode(), Eight.getNode());
758 Eight.getNode()->setNodeId(X.getNode()->getNodeId());
759 }
760 if (NewMask.getNode()->getNodeId() == -1 ||
761 NewMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
762 DAG.RepositionNode(X.getNode(), NewMask.getNode());
763 NewMask.getNode()->setNodeId(X.getNode()->getNodeId());
764 }
765 if (Srl.getNode()->getNodeId() == -1 ||
766 Srl.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
767 DAG.RepositionNode(Shift.getNode(), Srl.getNode());
768 Srl.getNode()->setNodeId(Shift.getNode()->getNodeId());
769 }
770 if (And.getNode()->getNodeId() == -1 ||
771 And.getNode()->getNodeId() > N.getNode()->getNodeId()) {
772 DAG.RepositionNode(N.getNode(), And.getNode());
773 And.getNode()->setNodeId(N.getNode()->getNodeId());
774 }
775 if (ShlCount.getNode()->getNodeId() == -1 ||
776 ShlCount.getNode()->getNodeId() > X.getNode()->getNodeId()) {
777 DAG.RepositionNode(X.getNode(), ShlCount.getNode());
778 ShlCount.getNode()->setNodeId(N.getNode()->getNodeId());
779 }
780 if (Shl.getNode()->getNodeId() == -1 ||
781 Shl.getNode()->getNodeId() > N.getNode()->getNodeId()) {
782 DAG.RepositionNode(N.getNode(), Shl.getNode());
783 Shl.getNode()->setNodeId(N.getNode()->getNodeId());
784 }
785 DAG.ReplaceAllUsesWith(N, Shl);
786 AM.IndexReg = And;
787 AM.Scale = (1 << ScaleLog);
788 return false;
789}
790
Chandler Carruthfde2c1a2012-01-11 09:35:00 +0000791// Transforms "(X << C1) & C2" to "(X & (C2>>C1)) << C1" if safe and if this
792// allows us to fold the shift into this addressing mode. Returns false if the
793// transform succeeded.
794static bool FoldMaskedShiftToScaledMask(SelectionDAG &DAG, SDValue N,
795 uint64_t Mask,
796 SDValue Shift, SDValue X,
797 X86ISelAddressMode &AM) {
798 if (Shift.getOpcode() != ISD::SHL ||
799 !isa<ConstantSDNode>(Shift.getOperand(1)))
800 return true;
801
802 // Not likely to be profitable if either the AND or SHIFT node has more
803 // than one use (unless all uses are for address computation). Besides,
804 // isel mechanism requires their node ids to be reused.
805 if (!N.hasOneUse() || !Shift.hasOneUse())
806 return true;
807
808 // Verify that the shift amount is something we can fold.
809 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
810 if (ShiftAmt != 1 && ShiftAmt != 2 && ShiftAmt != 3)
811 return true;
812
813 EVT VT = N.getValueType();
814 DebugLoc DL = N.getDebugLoc();
815 SDValue NewMask = DAG.getConstant(Mask >> ShiftAmt, VT);
816 SDValue NewAnd = DAG.getNode(ISD::AND, DL, VT, X, NewMask);
817 SDValue NewShift = DAG.getNode(ISD::SHL, DL, VT, NewAnd, Shift.getOperand(1));
818
819 // Insert the new nodes into the topological ordering.
820 if (NewMask.getNode()->getNodeId() == -1 ||
821 NewMask.getNode()->getNodeId() > X.getNode()->getNodeId()) {
822 DAG.RepositionNode(X.getNode(), NewMask.getNode());
823 NewMask.getNode()->setNodeId(X.getNode()->getNodeId());
824 }
825 if (NewAnd.getNode()->getNodeId() == -1 ||
826 NewAnd.getNode()->getNodeId() > Shift.getNode()->getNodeId()) {
827 DAG.RepositionNode(Shift.getNode(), NewAnd.getNode());
828 NewAnd.getNode()->setNodeId(Shift.getNode()->getNodeId());
829 }
830 if (NewShift.getNode()->getNodeId() == -1 ||
831 NewShift.getNode()->getNodeId() > N.getNode()->getNodeId()) {
832 DAG.RepositionNode(N.getNode(), NewShift.getNode());
833 NewShift.getNode()->setNodeId(N.getNode()->getNodeId());
834 }
835 DAG.ReplaceAllUsesWith(N, NewShift);
836
837 AM.Scale = 1 << ShiftAmt;
838 AM.IndexReg = NewAnd;
839 return false;
840}
841
Chandler Carruthf103b3d2012-01-11 08:41:08 +0000842// Implement some heroics to detect shifts of masked values where the mask can
843// be replaced by extending the shift and undoing that in the addressing mode
844// scale. Patterns such as (shl (srl x, c1), c2) are canonicalized into (and
845// (srl x, SHIFT), MASK) by DAGCombines that don't know the shl can be done in
846// the addressing mode. This results in code such as:
847//
848// int f(short *y, int *lookup_table) {
849// ...
850// return *y + lookup_table[*y >> 11];
851// }
852//
853// Turning into:
854// movzwl (%rdi), %eax
855// movl %eax, %ecx
856// shrl $11, %ecx
857// addl (%rsi,%rcx,4), %eax
858//
859// Instead of:
860// movzwl (%rdi), %eax
861// movl %eax, %ecx
862// shrl $9, %ecx
863// andl $124, %rcx
864// addl (%rsi,%rcx), %eax
865//
866static bool FoldMaskAndShiftToScale(SelectionDAG &DAG, SDValue N,
867 X86ISelAddressMode &AM) {
868 // Scale must not be used already.
869 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) return true;
870
871 SDValue Shift = N;
872 SDValue And = N.getOperand(0);
873 if (N.getOpcode() != ISD::SRL)
874 std::swap(Shift, And);
875 if (Shift.getOpcode() != ISD::SRL || And.getOpcode() != ISD::AND ||
876 !Shift.hasOneUse() ||
877 !isa<ConstantSDNode>(Shift.getOperand(1)) ||
878 !isa<ConstantSDNode>(And.getOperand(1)))
879 return true;
880 SDValue X = (N == Shift ? And.getOperand(0) : Shift.getOperand(0));
881
882 // We only handle up to 64-bit values here as those are what matter for
883 // addressing mode optimizations.
884 if (X.getValueSizeInBits() > 64) return true;
885
886 uint64_t Mask = And.getConstantOperandVal(1);
887 unsigned ShiftAmt = Shift.getConstantOperandVal(1);
888 unsigned MaskLZ = CountLeadingZeros_64(Mask);
889 unsigned MaskTZ = CountTrailingZeros_64(Mask);
890
891 // The amount of shift we're trying to fit into the addressing mode is taken
892 // from the trailing zeros of the mask. If the mask is pre-shift, we subtract
893 // the shift amount.
894 int AMShiftAmt = MaskTZ - (N == Shift ? ShiftAmt : 0);
895
896 // There is nothing we can do here unless the mask is removing some bits.
897 // Also, the addressing mode can only represent shifts of 1, 2, or 3 bits.
898 if (AMShiftAmt <= 0 || AMShiftAmt > 3) return true;
899
900 // We also need to ensure that mask is a continuous run of bits.
901 if (CountTrailingOnes_64(Mask >> MaskTZ) + MaskTZ + MaskLZ != 64) return true;
902
903 // Scale the leading zero count down based on the actual size of the value.
904 // Also scale it down based on the size of the shift if it was applied
905 // before the mask.
906 MaskLZ -= (64 - X.getValueSizeInBits()) + (N == Shift ? 0 : ShiftAmt);
907
908 // The final check is to ensure that any masked out high bits of X are
909 // already known to be zero. Otherwise, the mask has a semantic impact
910 // other than masking out a couple of low bits. Unfortunately, because of
911 // the mask, zero extensions will be removed from operands in some cases.
912 // This code works extra hard to look through extensions because we can
913 // replace them with zero extensions cheaply if necessary.
914 bool ReplacingAnyExtend = false;
915 if (X.getOpcode() == ISD::ANY_EXTEND) {
916 unsigned ExtendBits =
917 X.getValueSizeInBits() - X.getOperand(0).getValueSizeInBits();
918 // Assume that we'll replace the any-extend with a zero-extend, and
919 // narrow the search to the extended value.
920 X = X.getOperand(0);
921 MaskLZ = ExtendBits > MaskLZ ? 0 : MaskLZ - ExtendBits;
922 ReplacingAnyExtend = true;
923 }
924 APInt MaskedHighBits = APInt::getHighBitsSet(X.getValueSizeInBits(),
925 MaskLZ);
926 APInt KnownZero, KnownOne;
927 DAG.ComputeMaskedBits(X, MaskedHighBits, KnownZero, KnownOne);
928 if (MaskedHighBits != KnownZero) return true;
929
930 // We've identified a pattern that can be transformed into a single shift
931 // and an addressing mode. Make it so.
932 EVT VT = N.getValueType();
933 if (ReplacingAnyExtend) {
934 assert(X.getValueType() != VT);
935 // We looked through an ANY_EXTEND node, insert a ZERO_EXTEND.
936 SDValue NewX = DAG.getNode(ISD::ZERO_EXTEND, X.getDebugLoc(), VT, X);
937 if (NewX.getNode()->getNodeId() == -1 ||
938 NewX.getNode()->getNodeId() > N.getNode()->getNodeId()) {
939 DAG.RepositionNode(N.getNode(), NewX.getNode());
940 NewX.getNode()->setNodeId(N.getNode()->getNodeId());
941 }
942 X = NewX;
943 }
944 DebugLoc DL = N.getDebugLoc();
945 SDValue NewSRLAmt = DAG.getConstant(ShiftAmt + AMShiftAmt, MVT::i8);
946 SDValue NewSRL = DAG.getNode(ISD::SRL, DL, VT, X, NewSRLAmt);
947 SDValue NewSHLAmt = DAG.getConstant(AMShiftAmt, MVT::i8);
948 SDValue NewSHL = DAG.getNode(ISD::SHL, DL, VT, NewSRL, NewSHLAmt);
949 if (NewSRLAmt.getNode()->getNodeId() == -1 ||
950 NewSRLAmt.getNode()->getNodeId() > N.getNode()->getNodeId()) {
951 DAG.RepositionNode(N.getNode(), NewSRLAmt.getNode());
952 NewSRLAmt.getNode()->setNodeId(N.getNode()->getNodeId());
953 }
954 if (NewSRL.getNode()->getNodeId() == -1 ||
955 NewSRL.getNode()->getNodeId() > N.getNode()->getNodeId()) {
956 DAG.RepositionNode(N.getNode(), NewSRL.getNode());
957 NewSRL.getNode()->setNodeId(N.getNode()->getNodeId());
958 }
959 if (NewSHLAmt.getNode()->getNodeId() == -1 ||
960 NewSHLAmt.getNode()->getNodeId() > N.getNode()->getNodeId()) {
961 DAG.RepositionNode(N.getNode(), NewSHLAmt.getNode());
962 NewSHLAmt.getNode()->setNodeId(N.getNode()->getNodeId());
963 }
964 if (NewSHL.getNode()->getNodeId() == -1 ||
965 NewSHL.getNode()->getNodeId() > N.getNode()->getNodeId()) {
966 DAG.RepositionNode(N.getNode(), NewSHL.getNode());
967 NewSHL.getNode()->setNodeId(N.getNode()->getNodeId());
968 }
969 DAG.ReplaceAllUsesWith(N, NewSHL);
970
971 AM.Scale = 1 << AMShiftAmt;
972 AM.IndexReg = NewSRL;
973 return false;
974}
975
Dan Gohman41d0b9d2009-07-22 23:26:55 +0000976bool X86DAGToDAGISel::MatchAddressRecursively(SDValue N, X86ISelAddressMode &AM,
977 unsigned Depth) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000978 DebugLoc dl = N.getDebugLoc();
Bill Wendling12321672009-08-07 21:33:25 +0000979 DEBUG({
David Greened7f4f242010-01-05 01:29:08 +0000980 dbgs() << "MatchAddress: ";
Bill Wendling12321672009-08-07 21:33:25 +0000981 AM.dump();
982 });
Dan Gohmanbadb2d22007-08-13 20:03:06 +0000983 // Limit recursion.
984 if (Depth > 5)
Rafael Espindola523249f2009-03-31 16:16:57 +0000985 return MatchAddressBase(N, AM);
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000986
Chris Lattner18c59872009-06-27 04:16:01 +0000987 // If this is already a %rip relative address, we can only merge immediates
988 // into it. Instead of handling this in every case, we handle it here.
Evan Cheng25ab6902006-09-08 06:48:29 +0000989 // RIP relative addressing: %rip + 32-bit displacement!
Chris Lattner18c59872009-06-27 04:16:01 +0000990 if (AM.isRIPRelative()) {
991 // FIXME: JumpTable and ExternalSymbol address currently don't like
992 // displacements. It isn't very important, but this should be fixed for
993 // consistency.
994 if (!AM.ES && AM.JT != -1) return true;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +0000995
Eli Friedman4977eb52011-07-13 20:44:23 +0000996 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N))
997 if (!FoldOffsetIntoAddress(Cst->getSExtValue(), AM))
Evan Cheng25ab6902006-09-08 06:48:29 +0000998 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +0000999 return true;
1000 }
1001
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001002 switch (N.getOpcode()) {
1003 default: break;
Evan Cheng25ab6902006-09-08 06:48:29 +00001004 case ISD::Constant: {
Dan Gohman27cae7b2008-11-11 15:52:29 +00001005 uint64_t Val = cast<ConstantSDNode>(N)->getSExtValue();
Eli Friedman4977eb52011-07-13 20:44:23 +00001006 if (!FoldOffsetIntoAddress(Val, AM))
Evan Cheng25ab6902006-09-08 06:48:29 +00001007 return false;
Evan Cheng25ab6902006-09-08 06:48:29 +00001008 break;
1009 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001010
Rafael Espindola49a168d2009-04-12 21:55:03 +00001011 case X86ISD::Wrapper:
Chris Lattner18c59872009-06-27 04:16:01 +00001012 case X86ISD::WrapperRIP:
Rafael Espindola49a168d2009-04-12 21:55:03 +00001013 if (!MatchWrapper(N, AM))
1014 return false;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001015 break;
1016
Rafael Espindola094fad32009-04-08 21:14:34 +00001017 case ISD::LOAD:
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001018 if (!MatchLoadInAddress(cast<LoadSDNode>(N), AM))
Rafael Espindola094fad32009-04-08 21:14:34 +00001019 return false;
1020 break;
1021
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001022 case ISD::FrameIndex:
Eli Friedman2a019462011-07-13 21:29:53 +00001023 if (AM.BaseType == X86ISelAddressMode::RegBase &&
1024 AM.Base_Reg.getNode() == 0 &&
1025 (!Subtarget->is64Bit() || isDispSafeForFrameIndex(AM.Disp))) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001026 AM.BaseType = X86ISelAddressMode::FrameIndexBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001027 AM.Base_FrameIndex = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001028 return false;
1029 }
1030 break;
Evan Chengec693f72005-12-08 02:01:35 +00001031
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001032 case ISD::SHL:
Chris Lattner18c59872009-06-27 04:16:01 +00001033 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1)
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001034 break;
1035
Gabor Greif93c53e52008-08-31 15:37:04 +00001036 if (ConstantSDNode
1037 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001038 unsigned Val = CN->getZExtValue();
Dan Gohman41d0b9d2009-07-22 23:26:55 +00001039 // Note that we handle x<<1 as (,x,2) rather than (x,x) here so
1040 // that the base operand remains free for further matching. If
1041 // the base doesn't end up getting used, a post-processing step
1042 // in MatchAddress turns (,x,2) into (x,x), which is cheaper.
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001043 if (Val == 1 || Val == 2 || Val == 3) {
1044 AM.Scale = 1 << Val;
Gabor Greifba36cb52008-08-28 21:40:38 +00001045 SDValue ShVal = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001046
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001047 // Okay, we know that we have a scale by now. However, if the scaled
1048 // value is an add of something and a constant, we can fold the
1049 // constant into the disp field here.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001050 if (CurDAG->isBaseWithConstantOffset(ShVal)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001051 AM.IndexReg = ShVal.getNode()->getOperand(0);
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001052 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001053 cast<ConstantSDNode>(ShVal.getNode()->getOperand(1));
Eli Friedman4977eb52011-07-13 20:44:23 +00001054 uint64_t Disp = AddVal->getSExtValue() << Val;
1055 if (!FoldOffsetIntoAddress(Disp, AM))
1056 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001057 }
Eli Friedman4977eb52011-07-13 20:44:23 +00001058
1059 AM.IndexReg = ShVal;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001060 return false;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001061 }
1062 break;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001063 }
Evan Chengec693f72005-12-08 02:01:35 +00001064
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001065 case ISD::SRL:
1066 // Try to fold the mask and shift into the scale, and return false if we
1067 // succeed.
1068 if (!FoldMaskAndShiftToScale(*CurDAG, N, AM))
1069 return false;
1070 break;
1071
Dan Gohman83688052007-10-22 20:22:24 +00001072 case ISD::SMUL_LOHI:
1073 case ISD::UMUL_LOHI:
1074 // A mul_lohi where we need the low part can be folded as a plain multiply.
Gabor Greif99a6cb92008-08-26 22:36:50 +00001075 if (N.getResNo() != 0) break;
Dan Gohman83688052007-10-22 20:22:24 +00001076 // FALL THROUGH
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001077 case ISD::MUL:
Evan Cheng73f24c92009-03-30 21:36:47 +00001078 case X86ISD::MUL_IMM:
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001079 // X*[3,5,9] -> X+X*[2,4,8]
Dan Gohman8be6bbe2008-11-05 04:14:16 +00001080 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001081 AM.Base_Reg.getNode() == 0 &&
Chris Lattner18c59872009-06-27 04:16:01 +00001082 AM.IndexReg.getNode() == 0) {
Gabor Greif93c53e52008-08-31 15:37:04 +00001083 if (ConstantSDNode
1084 *CN = dyn_cast<ConstantSDNode>(N.getNode()->getOperand(1)))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001085 if (CN->getZExtValue() == 3 || CN->getZExtValue() == 5 ||
1086 CN->getZExtValue() == 9) {
1087 AM.Scale = unsigned(CN->getZExtValue())-1;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001088
Gabor Greifba36cb52008-08-28 21:40:38 +00001089 SDValue MulVal = N.getNode()->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001091
1092 // Okay, we know that we have a scale by now. However, if the scaled
1093 // value is an add of something and a constant, we can fold the
1094 // constant into the disp field here.
Gabor Greifba36cb52008-08-28 21:40:38 +00001095 if (MulVal.getNode()->getOpcode() == ISD::ADD && MulVal.hasOneUse() &&
1096 isa<ConstantSDNode>(MulVal.getNode()->getOperand(1))) {
1097 Reg = MulVal.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001098 ConstantSDNode *AddVal =
Gabor Greifba36cb52008-08-28 21:40:38 +00001099 cast<ConstantSDNode>(MulVal.getNode()->getOperand(1));
Eli Friedman4977eb52011-07-13 20:44:23 +00001100 uint64_t Disp = AddVal->getSExtValue() * CN->getZExtValue();
1101 if (FoldOffsetIntoAddress(Disp, AM))
Gabor Greifba36cb52008-08-28 21:40:38 +00001102 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001103 } else {
Gabor Greifba36cb52008-08-28 21:40:38 +00001104 Reg = N.getNode()->getOperand(0);
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001105 }
1106
Dan Gohmanffce6f12010-04-29 23:30:41 +00001107 AM.IndexReg = AM.Base_Reg = Reg;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001108 return false;
1109 }
Chris Lattner62412262007-02-04 20:18:17 +00001110 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001111 break;
1112
Dan Gohman3cd90a12009-05-11 18:02:53 +00001113 case ISD::SUB: {
1114 // Given A-B, if A can be completely folded into the address and
1115 // the index field with the index field unused, use -B as the index.
1116 // This is a win if a has multiple parts that can be folded into
1117 // the address. Also, this saves a mov if the base register has
1118 // other uses, since it avoids a two-address sub instruction, however
1119 // it costs an additional mov if the index register has other uses.
1120
Dan Gohmane5408102010-06-18 01:24:29 +00001121 // Add an artificial use to this node so that we can keep track of
1122 // it if it gets CSE'd with a different node.
1123 HandleSDNode Handle(N);
1124
Dan Gohman3cd90a12009-05-11 18:02:53 +00001125 // Test if the LHS of the sub can be folded.
1126 X86ISelAddressMode Backup = AM;
Dan Gohmane5408102010-06-18 01:24:29 +00001127 if (MatchAddressRecursively(N.getNode()->getOperand(0), AM, Depth+1)) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001128 AM = Backup;
1129 break;
1130 }
1131 // Test if the index field is free for use.
Chris Lattner18c59872009-06-27 04:16:01 +00001132 if (AM.IndexReg.getNode() || AM.isRIPRelative()) {
Dan Gohman3cd90a12009-05-11 18:02:53 +00001133 AM = Backup;
1134 break;
1135 }
Evan Chengf3caa522010-03-17 23:58:35 +00001136
Dan Gohman3cd90a12009-05-11 18:02:53 +00001137 int Cost = 0;
Dan Gohmane5408102010-06-18 01:24:29 +00001138 SDValue RHS = Handle.getValue().getNode()->getOperand(1);
Dan Gohman3cd90a12009-05-11 18:02:53 +00001139 // If the RHS involves a register with multiple uses, this
1140 // transformation incurs an extra mov, due to the neg instruction
1141 // clobbering its operand.
1142 if (!RHS.getNode()->hasOneUse() ||
1143 RHS.getNode()->getOpcode() == ISD::CopyFromReg ||
1144 RHS.getNode()->getOpcode() == ISD::TRUNCATE ||
1145 RHS.getNode()->getOpcode() == ISD::ANY_EXTEND ||
1146 (RHS.getNode()->getOpcode() == ISD::ZERO_EXTEND &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 RHS.getNode()->getOperand(0).getValueType() == MVT::i32))
Dan Gohman3cd90a12009-05-11 18:02:53 +00001148 ++Cost;
1149 // If the base is a register with multiple uses, this
1150 // transformation may save a mov.
1151 if ((AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001152 AM.Base_Reg.getNode() &&
1153 !AM.Base_Reg.getNode()->hasOneUse()) ||
Dan Gohman3cd90a12009-05-11 18:02:53 +00001154 AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1155 --Cost;
1156 // If the folded LHS was interesting, this transformation saves
1157 // address arithmetic.
1158 if ((AM.hasSymbolicDisplacement() && !Backup.hasSymbolicDisplacement()) +
1159 ((AM.Disp != 0) && (Backup.Disp == 0)) +
1160 (AM.Segment.getNode() && !Backup.Segment.getNode()) >= 2)
1161 --Cost;
1162 // If it doesn't look like it may be an overall win, don't do it.
1163 if (Cost >= 0) {
1164 AM = Backup;
1165 break;
1166 }
1167
1168 // Ok, the transformation is legal and appears profitable. Go for it.
1169 SDValue Zero = CurDAG->getConstant(0, N.getValueType());
1170 SDValue Neg = CurDAG->getNode(ISD::SUB, dl, N.getValueType(), Zero, RHS);
1171 AM.IndexReg = Neg;
1172 AM.Scale = 1;
1173
1174 // Insert the new nodes into the topological ordering.
1175 if (Zero.getNode()->getNodeId() == -1 ||
1176 Zero.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1177 CurDAG->RepositionNode(N.getNode(), Zero.getNode());
1178 Zero.getNode()->setNodeId(N.getNode()->getNodeId());
1179 }
1180 if (Neg.getNode()->getNodeId() == -1 ||
1181 Neg.getNode()->getNodeId() > N.getNode()->getNodeId()) {
1182 CurDAG->RepositionNode(N.getNode(), Neg.getNode());
1183 Neg.getNode()->setNodeId(N.getNode()->getNodeId());
1184 }
1185 return false;
1186 }
1187
Evan Cheng8e278262009-01-17 07:09:27 +00001188 case ISD::ADD: {
Dan Gohmane5408102010-06-18 01:24:29 +00001189 // Add an artificial use to this node so that we can keep track of
1190 // it if it gets CSE'd with a different node.
1191 HandleSDNode Handle(N);
Dan Gohmane5408102010-06-18 01:24:29 +00001192
Evan Cheng8e278262009-01-17 07:09:27 +00001193 X86ISelAddressMode Backup = AM;
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001194 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
1195 !MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001196 return false;
1197 AM = Backup;
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001198
Evan Chengf3caa522010-03-17 23:58:35 +00001199 // Try again after commuting the operands.
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001200 if (!MatchAddressRecursively(Handle.getValue().getOperand(1), AM, Depth+1)&&
1201 !MatchAddressRecursively(Handle.getValue().getOperand(0), AM, Depth+1))
Dan Gohmane5408102010-06-18 01:24:29 +00001202 return false;
Evan Cheng8e278262009-01-17 07:09:27 +00001203 AM = Backup;
Dan Gohman77502c92009-03-13 02:25:09 +00001204
1205 // If we couldn't fold both operands into the address at the same time,
1206 // see if we can just put each operand into a register and fold at least
1207 // the add.
1208 if (AM.BaseType == X86ISelAddressMode::RegBase &&
Dan Gohmanffce6f12010-04-29 23:30:41 +00001209 !AM.Base_Reg.getNode() &&
Chris Lattner18c59872009-06-27 04:16:01 +00001210 !AM.IndexReg.getNode()) {
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001211 N = Handle.getValue();
1212 AM.Base_Reg = N.getOperand(0);
1213 AM.IndexReg = N.getOperand(1);
Dan Gohman77502c92009-03-13 02:25:09 +00001214 AM.Scale = 1;
1215 return false;
1216 }
Chris Lattnerdec28ce2011-01-16 08:48:11 +00001217 N = Handle.getValue();
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001218 break;
Evan Cheng8e278262009-01-17 07:09:27 +00001219 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001220
Chris Lattner62412262007-02-04 20:18:17 +00001221 case ISD::OR:
1222 // Handle "X | C" as "X + C" iff X is known to have C bits clear.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001223 if (CurDAG->isBaseWithConstantOffset(N)) {
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001224 X86ISelAddressMode Backup = AM;
Chris Lattnerd6139422010-04-20 23:18:40 +00001225 ConstantSDNode *CN = cast<ConstantSDNode>(N.getOperand(1));
Evan Chengf3caa522010-03-17 23:58:35 +00001226
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001227 // Start with the LHS as an addr mode.
Dan Gohmane5408102010-06-18 01:24:29 +00001228 if (!MatchAddressRecursively(N.getOperand(0), AM, Depth+1) &&
Eli Friedman4977eb52011-07-13 20:44:23 +00001229 !FoldOffsetIntoAddress(CN->getSExtValue(), AM))
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001230 return false;
Chris Lattner5aaddaa2007-12-08 07:22:58 +00001231 AM = Backup;
Evan Chenge6ad27e2006-05-30 06:59:36 +00001232 }
1233 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001234
1235 case ISD::AND: {
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001236 // Perform some heroic transforms on an and of a constant-count shift
1237 // with a constant to enable use of the scaled offset field.
1238
Evan Cheng1314b002007-12-13 00:43:27 +00001239 // Scale must not be used already.
Gabor Greifba36cb52008-08-28 21:40:38 +00001240 if (AM.IndexReg.getNode() != 0 || AM.Scale != 1) break;
Evan Chengbe3bf422008-02-07 08:53:49 +00001241
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001242 SDValue Shift = N.getOperand(0);
1243 if (Shift.getOpcode() != ISD::SRL && Shift.getOpcode() != ISD::SHL) break;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001244 SDValue X = Shift.getOperand(0);
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001245
1246 // We only handle up to 64-bit values here as those are what matter for
1247 // addressing mode optimizations.
1248 if (X.getValueSizeInBits() > 64) break;
1249
Evan Cheng1314b002007-12-13 00:43:27 +00001250 ConstantSDNode *C2 = dyn_cast<ConstantSDNode>(N.getOperand(1));
1251 ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(Shift.getOperand(1));
1252 if (!C1 || !C2) break;
1253
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001254 // Try to fold the mask and shift into an extract and scale.
1255 if (!FoldMaskAndShiftToExtract(*CurDAG, N, C2->getZExtValue(),
1256 Shift, X, AM))
1257 return false;
Dan Gohman21e3dfb2009-04-13 16:09:41 +00001258
Chandler Carruth6ae18e52012-01-11 08:48:20 +00001259 // Try to fold the mask and shift directly into the scale.
Chandler Carruthf103b3d2012-01-11 08:41:08 +00001260 if (!FoldMaskAndShiftToScale(*CurDAG, N, AM))
1261 return false;
1262
Chandler Carruthfde2c1a2012-01-11 09:35:00 +00001263 // Try to swap the mask and shift to place shifts which can be done as
1264 // a scale on the outside of the mask.
1265 if (!FoldMaskedShiftToScaledMask(*CurDAG, N, C2->getZExtValue(),
1266 Shift, X, AM))
1267 return false;
1268 break;
Evan Cheng1314b002007-12-13 00:43:27 +00001269 }
Evan Chenge6ad27e2006-05-30 06:59:36 +00001270 }
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001271
Rafael Espindola523249f2009-03-31 16:16:57 +00001272 return MatchAddressBase(N, AM);
Dan Gohmanbadb2d22007-08-13 20:03:06 +00001273}
1274
1275/// MatchAddressBase - Helper for MatchAddress. Add the specified node to the
1276/// specified addressing mode without any further recursion.
Rafael Espindola523249f2009-03-31 16:16:57 +00001277bool X86DAGToDAGISel::MatchAddressBase(SDValue N, X86ISelAddressMode &AM) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001278 // Is the base register already occupied?
Dan Gohmanffce6f12010-04-29 23:30:41 +00001279 if (AM.BaseType != X86ISelAddressMode::RegBase || AM.Base_Reg.getNode()) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001280 // If so, check to see if the scale index register is set.
Chris Lattner18c59872009-06-27 04:16:01 +00001281 if (AM.IndexReg.getNode() == 0) {
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001282 AM.IndexReg = N;
1283 AM.Scale = 1;
1284 return false;
1285 }
1286
1287 // Otherwise, we cannot select it.
1288 return true;
1289 }
1290
1291 // Default, generate it as a register.
1292 AM.BaseType = X86ISelAddressMode::RegBase;
Dan Gohmanffce6f12010-04-29 23:30:41 +00001293 AM.Base_Reg = N;
Chris Lattnerf9ce9fb2005-11-19 02:11:08 +00001294 return false;
1295}
1296
Evan Chengec693f72005-12-08 02:01:35 +00001297/// SelectAddr - returns true if it is able pattern match an addressing mode.
1298/// It returns the operands which make up the maximal addressing mode it can
1299/// match by reference.
Chris Lattnerb86faa12010-09-21 22:07:31 +00001300///
1301/// Parent is the parent node of the addr operand that is being matched. It
1302/// is always a load, store, atomic node, or null. It is only null when
1303/// checking memory operands for inline asm nodes.
1304bool X86DAGToDAGISel::SelectAddr(SDNode *Parent, SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +00001305 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001306 SDValue &Disp, SDValue &Segment) {
Evan Chengec693f72005-12-08 02:01:35 +00001307 X86ISelAddressMode AM;
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001308
1309 if (Parent &&
1310 // This list of opcodes are all the nodes that have an "addr:$ptr" operand
1311 // that are not a MemSDNode, and thus don't have proper addrspace info.
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001312 Parent->getOpcode() != ISD::INTRINSIC_W_CHAIN && // unaligned loads, fixme
Eric Christopher56a8b812010-09-22 20:42:08 +00001313 Parent->getOpcode() != ISD::INTRINSIC_VOID && // nontemporal stores
1314 Parent->getOpcode() != X86ISD::TLSCALL) { // Fixme
Chris Lattnerf93b90c2010-09-22 04:39:11 +00001315 unsigned AddrSpace =
1316 cast<MemSDNode>(Parent)->getPointerInfo().getAddrSpace();
1317 // AddrSpace 256 -> GS, 257 -> FS.
1318 if (AddrSpace == 256)
1319 AM.Segment = CurDAG->getRegister(X86::GS, MVT::i16);
1320 if (AddrSpace == 257)
1321 AM.Segment = CurDAG->getRegister(X86::FS, MVT::i16);
1322 }
1323
Evan Chengc7928f82009-12-18 01:59:21 +00001324 if (MatchAddress(N, AM))
Evan Cheng8700e142006-01-11 06:09:51 +00001325 return false;
Evan Chengec693f72005-12-08 02:01:35 +00001326
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT VT = N.getValueType();
Evan Cheng8700e142006-01-11 06:09:51 +00001328 if (AM.BaseType == X86ISelAddressMode::RegBase) {
Dan Gohmanffce6f12010-04-29 23:30:41 +00001329 if (!AM.Base_Reg.getNode())
1330 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Chengec693f72005-12-08 02:01:35 +00001331 }
Evan Cheng8700e142006-01-11 06:09:51 +00001332
Gabor Greifba36cb52008-08-28 21:40:38 +00001333 if (!AM.IndexReg.getNode())
Evan Cheng25ab6902006-09-08 06:48:29 +00001334 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng8700e142006-01-11 06:09:51 +00001335
Rafael Espindola094fad32009-04-08 21:14:34 +00001336 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
Evan Cheng8700e142006-01-11 06:09:51 +00001337 return true;
Evan Chengec693f72005-12-08 02:01:35 +00001338}
1339
Chris Lattner3a7cd952006-10-07 21:55:32 +00001340/// SelectScalarSSELoad - Match a scalar SSE load. In particular, we want to
1341/// match a load whose top elements are either undef or zeros. The load flavor
1342/// is derived from the type of N, which is either v4f32 or v2f64.
Chris Lattner64b49862010-02-17 06:07:47 +00001343///
1344/// We also return:
Chris Lattnera170b5e2010-02-21 03:17:59 +00001345/// PatternChainNode: this is the matched node that has a chain input and
1346/// output.
Chris Lattnere60f7b42010-03-01 22:51:11 +00001347bool X86DAGToDAGISel::SelectScalarSSELoad(SDNode *Root,
Dan Gohman475871a2008-07-27 21:46:04 +00001348 SDValue N, SDValue &Base,
1349 SDValue &Scale, SDValue &Index,
Rafael Espindola094fad32009-04-08 21:14:34 +00001350 SDValue &Disp, SDValue &Segment,
Chris Lattnera170b5e2010-02-21 03:17:59 +00001351 SDValue &PatternNodeWithChain) {
Chris Lattner3a7cd952006-10-07 21:55:32 +00001352 if (N.getOpcode() == ISD::SCALAR_TO_VECTOR) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001353 PatternNodeWithChain = N.getOperand(0);
1354 if (ISD::isNON_EXTLoad(PatternNodeWithChain.getNode()) &&
1355 PatternNodeWithChain.hasOneUse() &&
Chris Lattnerf1c64282010-02-21 04:53:34 +00001356 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001357 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Chris Lattnera170b5e2010-02-21 03:17:59 +00001358 LoadSDNode *LD = cast<LoadSDNode>(PatternNodeWithChain);
Chris Lattnerb86faa12010-09-21 22:07:31 +00001359 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Chris Lattner3a7cd952006-10-07 21:55:32 +00001360 return false;
1361 return true;
1362 }
1363 }
Chris Lattner4fe4f252006-10-11 22:09:58 +00001364
1365 // Also handle the case where we explicitly require zeros in the top
Chris Lattner3a7cd952006-10-07 21:55:32 +00001366 // elements. This is a vector shuffle from the zero vector.
Gabor Greifba36cb52008-08-28 21:40:38 +00001367 if (N.getOpcode() == X86ISD::VZEXT_MOVL && N.getNode()->hasOneUse() &&
Chris Lattner8a594482007-11-25 00:24:49 +00001368 // Check to see if the top elements are all zeros (or bitcast of zeros).
Evan Cheng7e2ff772008-05-08 00:57:18 +00001369 N.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001370 N.getOperand(0).getNode()->hasOneUse() &&
1371 ISD::isNON_EXTLoad(N.getOperand(0).getOperand(0).getNode()) &&
Chris Lattner92d3ada2010-02-16 22:35:06 +00001372 N.getOperand(0).getOperand(0).hasOneUse() &&
1373 IsProfitableToFold(N.getOperand(0), N.getNode(), Root) &&
Dan Gohmand858e902010-04-17 15:26:15 +00001374 IsLegalToFold(N.getOperand(0), N.getNode(), Root, OptLevel)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00001375 // Okay, this is a zero extending load. Fold it.
1376 LoadSDNode *LD = cast<LoadSDNode>(N.getOperand(0).getOperand(0));
Chris Lattnerb86faa12010-09-21 22:07:31 +00001377 if (!SelectAddr(LD, LD->getBasePtr(), Base, Scale, Index, Disp, Segment))
Evan Cheng7e2ff772008-05-08 00:57:18 +00001378 return false;
Chris Lattnera170b5e2010-02-21 03:17:59 +00001379 PatternNodeWithChain = SDValue(LD, 0);
Evan Cheng7e2ff772008-05-08 00:57:18 +00001380 return true;
Chris Lattner4fe4f252006-10-11 22:09:58 +00001381 }
Chris Lattner3a7cd952006-10-07 21:55:32 +00001382 return false;
1383}
1384
1385
Evan Cheng51a9ed92006-02-25 10:09:08 +00001386/// SelectLEAAddr - it calls SelectAddr and determines if the maximal addressing
1387/// mode it matches can be cost effectively emitted as an LEA instruction.
Chris Lattner52a261b2010-09-21 20:31:19 +00001388bool X86DAGToDAGISel::SelectLEAAddr(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SDValue &Base, SDValue &Scale,
Chris Lattner599b5312010-07-08 23:46:44 +00001390 SDValue &Index, SDValue &Disp,
1391 SDValue &Segment) {
Evan Cheng51a9ed92006-02-25 10:09:08 +00001392 X86ISelAddressMode AM;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001393
1394 // Set AM.Segment to prevent MatchAddress from using one. LEA doesn't support
1395 // segments.
1396 SDValue Copy = AM.Segment;
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 SDValue T = CurDAG->getRegister(0, MVT::i32);
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001398 AM.Segment = T;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001399 if (MatchAddress(N, AM))
1400 return false;
Rafael Espindoladbcfb302009-04-10 10:09:34 +00001401 assert (T == AM.Segment);
1402 AM.Segment = Copy;
Rafael Espindola094fad32009-04-08 21:14:34 +00001403
Owen Andersone50ed302009-08-10 22:56:29 +00001404 EVT VT = N.getValueType();
Evan Cheng51a9ed92006-02-25 10:09:08 +00001405 unsigned Complexity = 0;
1406 if (AM.BaseType == X86ISelAddressMode::RegBase)
Dan Gohmanffce6f12010-04-29 23:30:41 +00001407 if (AM.Base_Reg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001408 Complexity = 1;
1409 else
Dan Gohmanffce6f12010-04-29 23:30:41 +00001410 AM.Base_Reg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001411 else if (AM.BaseType == X86ISelAddressMode::FrameIndexBase)
1412 Complexity = 4;
1413
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (AM.IndexReg.getNode())
Evan Cheng51a9ed92006-02-25 10:09:08 +00001415 Complexity++;
1416 else
Evan Cheng25ab6902006-09-08 06:48:29 +00001417 AM.IndexReg = CurDAG->getRegister(0, VT);
Evan Cheng51a9ed92006-02-25 10:09:08 +00001418
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001419 // Don't match just leal(,%reg,2). It's cheaper to do addl %reg, %reg, or with
1420 // a simple shift.
1421 if (AM.Scale > 1)
Evan Cheng8c03fe42006-02-28 21:13:57 +00001422 Complexity++;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001423
1424 // FIXME: We are artificially lowering the criteria to turn ADD %reg, $GA
1425 // to a LEA. This is determined with some expermentation but is by no means
1426 // optimal (especially for code size consideration). LEA is nice because of
1427 // its three-address nature. Tweak the cost function again when we can run
1428 // convertToThreeAddress() at register allocation time.
Dan Gohman2d0a1cc2009-02-07 00:43:41 +00001429 if (AM.hasSymbolicDisplacement()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00001430 // For X86-64, we should always use lea to materialize RIP relative
1431 // addresses.
Evan Cheng953fa042006-12-05 22:03:40 +00001432 if (Subtarget->is64Bit())
Evan Cheng25ab6902006-09-08 06:48:29 +00001433 Complexity = 4;
1434 else
1435 Complexity += 2;
1436 }
Evan Cheng51a9ed92006-02-25 10:09:08 +00001437
Dan Gohmanffce6f12010-04-29 23:30:41 +00001438 if (AM.Disp && (AM.Base_Reg.getNode() || AM.IndexReg.getNode()))
Evan Cheng51a9ed92006-02-25 10:09:08 +00001439 Complexity++;
1440
Chris Lattner25142782009-07-11 22:50:33 +00001441 // If it isn't worth using an LEA, reject it.
Chris Lattner14f75112009-07-11 23:07:30 +00001442 if (Complexity <= 2)
Chris Lattner25142782009-07-11 22:50:33 +00001443 return false;
1444
Chris Lattner25142782009-07-11 22:50:33 +00001445 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1446 return true;
Evan Cheng51a9ed92006-02-25 10:09:08 +00001447}
1448
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001449/// SelectTLSADDRAddr - This is only run on TargetGlobalTLSAddress nodes.
Chris Lattner52a261b2010-09-21 20:31:19 +00001450bool X86DAGToDAGISel::SelectTLSADDRAddr(SDValue N, SDValue &Base,
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001451 SDValue &Scale, SDValue &Index,
Chris Lattner599b5312010-07-08 23:46:44 +00001452 SDValue &Disp, SDValue &Segment) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001453 assert(N.getOpcode() == ISD::TargetGlobalTLSAddress);
1454 const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(N);
Eric Christopher30ef0e52010-06-03 04:07:48 +00001455
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001456 X86ISelAddressMode AM;
1457 AM.GV = GA->getGlobal();
1458 AM.Disp += GA->getOffset();
Dan Gohmanffce6f12010-04-29 23:30:41 +00001459 AM.Base_Reg = CurDAG->getRegister(0, N.getValueType());
Chris Lattnerba8ef452009-06-26 21:18:37 +00001460 AM.SymbolFlags = GA->getTargetFlags();
1461
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 if (N.getValueType() == MVT::i32) {
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001463 AM.Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 AM.IndexReg = CurDAG->getRegister(X86::EBX, MVT::i32);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001465 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 AM.IndexReg = CurDAG->getRegister(0, MVT::i64);
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001467 }
1468
Chris Lattner5c0b16d2009-06-20 20:38:48 +00001469 getAddressOperands(AM, Base, Scale, Index, Disp, Segment);
1470 return true;
1471}
1472
1473
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001474bool X86DAGToDAGISel::TryFoldLoad(SDNode *P, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue &Base, SDValue &Scale,
Rafael Espindola094fad32009-04-08 21:14:34 +00001476 SDValue &Index, SDValue &Disp,
1477 SDValue &Segment) {
Chris Lattnerd1b73822010-03-02 22:20:06 +00001478 if (!ISD::isNON_EXTLoad(N.getNode()) ||
1479 !IsProfitableToFold(N, P, P) ||
Dan Gohmand858e902010-04-17 15:26:15 +00001480 !IsLegalToFold(N, P, P, OptLevel))
Chris Lattnerd1b73822010-03-02 22:20:06 +00001481 return false;
1482
Chris Lattnerb86faa12010-09-21 22:07:31 +00001483 return SelectAddr(N.getNode(),
1484 N.getOperand(1), Base, Scale, Index, Disp, Segment);
Evan Cheng0114e942006-01-06 20:36:21 +00001485}
1486
Dan Gohman8b746962008-09-23 18:22:58 +00001487/// getGlobalBaseReg - Return an SDNode that returns the value of
1488/// the global base register. Output instructions required to
1489/// initialize the global base register, if necessary.
Evan Cheng7ccced62006-02-18 00:15:05 +00001490///
Evan Cheng9ade2182006-08-26 05:34:46 +00001491SDNode *X86DAGToDAGISel::getGlobalBaseReg() {
Dan Gohmanc5534622009-06-03 20:20:00 +00001492 unsigned GlobalBaseReg = getInstrInfo()->getGlobalBaseReg(MF);
Gabor Greifba36cb52008-08-28 21:40:38 +00001493 return CurDAG->getRegister(GlobalBaseReg, TLI.getPointerTy()).getNode();
Evan Cheng7ccced62006-02-18 00:15:05 +00001494}
1495
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001496SDNode *X86DAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
1497 SDValue Chain = Node->getOperand(0);
1498 SDValue In1 = Node->getOperand(1);
1499 SDValue In2L = Node->getOperand(2);
1500 SDValue In2H = Node->getOperand(3);
Rafael Espindola094fad32009-04-08 21:14:34 +00001501 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001502 if (!SelectAddr(Node, In1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001503 return NULL;
Dan Gohmanc76909a2009-09-25 20:36:54 +00001504 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1505 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1506 const SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, In2L, In2H, Chain};
1507 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
1508 MVT::i32, MVT::i32, MVT::Other, Ops,
1509 array_lengthof(Ops));
1510 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
1511 return ResNode;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001512}
Christopher Lambc59e5212007-08-10 21:48:46 +00001513
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001514// FIXME: Figure out some way to unify this with the 'or' and other code
1515// below.
Owen Andersone50ed302009-08-10 22:56:29 +00001516SDNode *X86DAGToDAGISel::SelectAtomicLoadAdd(SDNode *Node, EVT NVT) {
Evan Cheng37b73872009-07-30 08:33:02 +00001517 if (Node->hasAnyUseOfValue(0))
1518 return 0;
1519
1520 // Optimize common patterns for __sync_add_and_fetch and
1521 // __sync_sub_and_fetch where the result is not used. This allows us
1522 // to use "lock" version of add, sub, inc, dec instructions.
1523 // FIXME: Do not use special instructions but instead add the "lock"
1524 // prefix to the target node somehow. The extra information will then be
1525 // transferred to machine instruction and it denotes the prefix.
1526 SDValue Chain = Node->getOperand(0);
1527 SDValue Ptr = Node->getOperand(1);
1528 SDValue Val = Node->getOperand(2);
1529 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Chris Lattnerb86faa12010-09-21 22:07:31 +00001530 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
Evan Cheng37b73872009-07-30 08:33:02 +00001531 return 0;
1532
1533 bool isInc = false, isDec = false, isSub = false, isCN = false;
1534 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
Eric Christophere3997d42011-07-01 23:04:38 +00001535 if (CN && CN->getSExtValue() == (int32_t)CN->getSExtValue()) {
Evan Cheng37b73872009-07-30 08:33:02 +00001536 isCN = true;
1537 int64_t CNVal = CN->getSExtValue();
1538 if (CNVal == 1)
1539 isInc = true;
1540 else if (CNVal == -1)
1541 isDec = true;
1542 else if (CNVal >= 0)
1543 Val = CurDAG->getTargetConstant(CNVal, NVT);
1544 else {
1545 isSub = true;
1546 Val = CurDAG->getTargetConstant(-CNVal, NVT);
1547 }
1548 } else if (Val.hasOneUse() &&
1549 Val.getOpcode() == ISD::SUB &&
1550 X86::isZeroNode(Val.getOperand(0))) {
1551 isSub = true;
1552 Val = Val.getOperand(1);
1553 }
1554
Eric Christophere3997d42011-07-01 23:04:38 +00001555 DebugLoc dl = Node->getDebugLoc();
Evan Cheng37b73872009-07-30 08:33:02 +00001556 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 switch (NVT.getSimpleVT().SimpleTy) {
Evan Cheng37b73872009-07-30 08:33:02 +00001558 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 case MVT::i8:
Evan Cheng37b73872009-07-30 08:33:02 +00001560 if (isInc)
1561 Opc = X86::LOCK_INC8m;
1562 else if (isDec)
1563 Opc = X86::LOCK_DEC8m;
1564 else if (isSub) {
1565 if (isCN)
1566 Opc = X86::LOCK_SUB8mi;
1567 else
1568 Opc = X86::LOCK_SUB8mr;
1569 } else {
1570 if (isCN)
1571 Opc = X86::LOCK_ADD8mi;
1572 else
1573 Opc = X86::LOCK_ADD8mr;
1574 }
1575 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 case MVT::i16:
Evan Cheng37b73872009-07-30 08:33:02 +00001577 if (isInc)
1578 Opc = X86::LOCK_INC16m;
1579 else if (isDec)
1580 Opc = X86::LOCK_DEC16m;
1581 else if (isSub) {
1582 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001583 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001584 Opc = X86::LOCK_SUB16mi8;
1585 else
1586 Opc = X86::LOCK_SUB16mi;
1587 } else
1588 Opc = X86::LOCK_SUB16mr;
1589 } else {
1590 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001591 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001592 Opc = X86::LOCK_ADD16mi8;
1593 else
1594 Opc = X86::LOCK_ADD16mi;
1595 } else
1596 Opc = X86::LOCK_ADD16mr;
1597 }
1598 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 case MVT::i32:
Evan Cheng37b73872009-07-30 08:33:02 +00001600 if (isInc)
1601 Opc = X86::LOCK_INC32m;
1602 else if (isDec)
1603 Opc = X86::LOCK_DEC32m;
1604 else if (isSub) {
1605 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001606 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001607 Opc = X86::LOCK_SUB32mi8;
1608 else
1609 Opc = X86::LOCK_SUB32mi;
1610 } else
1611 Opc = X86::LOCK_SUB32mr;
1612 } else {
1613 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001614 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001615 Opc = X86::LOCK_ADD32mi8;
1616 else
1617 Opc = X86::LOCK_ADD32mi;
1618 } else
1619 Opc = X86::LOCK_ADD32mr;
1620 }
1621 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001622 case MVT::i64:
Evan Cheng37b73872009-07-30 08:33:02 +00001623 if (isInc)
1624 Opc = X86::LOCK_INC64m;
1625 else if (isDec)
1626 Opc = X86::LOCK_DEC64m;
1627 else if (isSub) {
1628 Opc = X86::LOCK_SUB64mr;
1629 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001630 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001631 Opc = X86::LOCK_SUB64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001632 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001633 Opc = X86::LOCK_SUB64mi32;
1634 }
1635 } else {
1636 Opc = X86::LOCK_ADD64mr;
1637 if (isCN) {
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001638 if (immSext8(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001639 Opc = X86::LOCK_ADD64mi8;
Jakob Stoklund Olesen3061c442010-09-03 00:35:18 +00001640 else if (i64immSExt32(Val.getNode()))
Evan Cheng37b73872009-07-30 08:33:02 +00001641 Opc = X86::LOCK_ADD64mi32;
1642 }
1643 }
1644 break;
1645 }
1646
Chris Lattner518bb532010-02-09 19:54:29 +00001647 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Dan Gohman602b0c82009-09-25 18:54:59 +00001648 dl, NVT), 0);
Dan Gohmanc76909a2009-09-25 20:36:54 +00001649 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1650 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Evan Cheng37b73872009-07-30 08:33:02 +00001651 if (isInc || isDec) {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001652 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Chain };
1653 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 6), 0);
1654 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001655 SDValue RetVals[] = { Undef, Ret };
1656 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1657 } else {
Dan Gohmanc76909a2009-09-25 20:36:54 +00001658 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1659 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1660 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
Evan Cheng37b73872009-07-30 08:33:02 +00001661 SDValue RetVals[] = { Undef, Ret };
1662 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1663 }
1664}
1665
Eric Christopher8102bf02011-05-17 07:47:55 +00001666enum AtomicOpc {
Eric Christopher811c2b72011-05-17 07:50:41 +00001667 OR,
Eric Christopherc324f722011-05-17 08:10:18 +00001668 AND,
1669 XOR,
Eric Christopher811c2b72011-05-17 07:50:41 +00001670 AtomicOpcEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001671};
1672
1673enum AtomicSz {
1674 ConstantI8,
1675 I8,
1676 SextConstantI16,
1677 ConstantI16,
1678 I16,
1679 SextConstantI32,
1680 ConstantI32,
1681 I32,
1682 SextConstantI64,
1683 ConstantI64,
Eric Christopher811c2b72011-05-17 07:50:41 +00001684 I64,
1685 AtomicSzEnd
Eric Christopher8102bf02011-05-17 07:47:55 +00001686};
1687
Eric Christopher811c2b72011-05-17 07:50:41 +00001688static const unsigned int AtomicOpcTbl[AtomicOpcEnd][AtomicSzEnd] = {
Eric Christopherc493a1f2011-05-11 21:44:58 +00001689 {
1690 X86::LOCK_OR8mi,
1691 X86::LOCK_OR8mr,
1692 X86::LOCK_OR16mi8,
1693 X86::LOCK_OR16mi,
1694 X86::LOCK_OR16mr,
1695 X86::LOCK_OR32mi8,
1696 X86::LOCK_OR32mi,
1697 X86::LOCK_OR32mr,
1698 X86::LOCK_OR64mi8,
1699 X86::LOCK_OR64mi32,
1700 X86::LOCK_OR64mr
Eric Christopherc324f722011-05-17 08:10:18 +00001701 },
1702 {
1703 X86::LOCK_AND8mi,
1704 X86::LOCK_AND8mr,
1705 X86::LOCK_AND16mi8,
1706 X86::LOCK_AND16mi,
1707 X86::LOCK_AND16mr,
1708 X86::LOCK_AND32mi8,
1709 X86::LOCK_AND32mi,
1710 X86::LOCK_AND32mr,
1711 X86::LOCK_AND64mi8,
1712 X86::LOCK_AND64mi32,
1713 X86::LOCK_AND64mr
1714 },
1715 {
1716 X86::LOCK_XOR8mi,
1717 X86::LOCK_XOR8mr,
1718 X86::LOCK_XOR16mi8,
1719 X86::LOCK_XOR16mi,
1720 X86::LOCK_XOR16mr,
1721 X86::LOCK_XOR32mi8,
1722 X86::LOCK_XOR32mi,
1723 X86::LOCK_XOR32mr,
1724 X86::LOCK_XOR64mi8,
1725 X86::LOCK_XOR64mi32,
1726 X86::LOCK_XOR64mr
Eric Christopherc493a1f2011-05-11 21:44:58 +00001727 }
1728};
1729
Eric Christopherc324f722011-05-17 08:10:18 +00001730SDNode *X86DAGToDAGISel::SelectAtomicLoadArith(SDNode *Node, EVT NVT) {
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001731 if (Node->hasAnyUseOfValue(0))
1732 return 0;
1733
Eric Christopher6abb7ba2011-05-17 08:16:14 +00001734 // Optimize common patterns for __sync_or_and_fetch and similar arith
1735 // operations where the result is not used. This allows us to use the "lock"
1736 // version of the arithmetic instruction.
1737 // FIXME: Same as for 'add' and 'sub', try to merge those down here.
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001738 SDValue Chain = Node->getOperand(0);
1739 SDValue Ptr = Node->getOperand(1);
1740 SDValue Val = Node->getOperand(2);
1741 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
1742 if (!SelectAddr(Node, Ptr, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4))
1743 return 0;
1744
Eric Christopherc324f722011-05-17 08:10:18 +00001745 // Which index into the table.
1746 enum AtomicOpc Op;
1747 switch (Node->getOpcode()) {
1748 case ISD::ATOMIC_LOAD_OR:
1749 Op = OR;
1750 break;
1751 case ISD::ATOMIC_LOAD_AND:
1752 Op = AND;
1753 break;
1754 case ISD::ATOMIC_LOAD_XOR:
1755 Op = XOR;
1756 break;
1757 default:
1758 return 0;
1759 }
1760
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001761 bool isCN = false;
1762 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Val);
Eric Christophere3997d42011-07-01 23:04:38 +00001763 if (CN && (int32_t)CN->getSExtValue() == CN->getSExtValue()) {
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001764 isCN = true;
1765 Val = CurDAG->getTargetConstant(CN->getSExtValue(), NVT);
1766 }
1767
1768 unsigned Opc = 0;
1769 switch (NVT.getSimpleVT().SimpleTy) {
1770 default: return 0;
1771 case MVT::i8:
1772 if (isCN)
Eric Christopher8102bf02011-05-17 07:47:55 +00001773 Opc = AtomicOpcTbl[Op][ConstantI8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001774 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001775 Opc = AtomicOpcTbl[Op][I8];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001776 break;
1777 case MVT::i16:
1778 if (isCN) {
1779 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001780 Opc = AtomicOpcTbl[Op][SextConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001781 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001782 Opc = AtomicOpcTbl[Op][ConstantI16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001783 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001784 Opc = AtomicOpcTbl[Op][I16];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001785 break;
1786 case MVT::i32:
1787 if (isCN) {
1788 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001789 Opc = AtomicOpcTbl[Op][SextConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001790 else
Eric Christopher8102bf02011-05-17 07:47:55 +00001791 Opc = AtomicOpcTbl[Op][ConstantI32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001792 } else
Eric Christopher8102bf02011-05-17 07:47:55 +00001793 Opc = AtomicOpcTbl[Op][I32];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001794 break;
1795 case MVT::i64:
Eric Christopher5d8aa342011-06-30 00:48:30 +00001796 Opc = AtomicOpcTbl[Op][I64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001797 if (isCN) {
1798 if (immSext8(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001799 Opc = AtomicOpcTbl[Op][SextConstantI64];
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001800 else if (i64immSExt32(Val.getNode()))
Eric Christopher8102bf02011-05-17 07:47:55 +00001801 Opc = AtomicOpcTbl[Op][ConstantI64];
Eric Christopher5d8aa342011-06-30 00:48:30 +00001802 }
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001803 break;
1804 }
1805
Eric Christopher5d8aa342011-06-30 00:48:30 +00001806 assert(Opc != 0 && "Invalid arith lock transform!");
1807
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001808 DebugLoc dl = Node->getDebugLoc();
1809 SDValue Undef = SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
1810 dl, NVT), 0);
1811 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1812 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
1813 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Val, Chain };
1814 SDValue Ret = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops, 7), 0);
1815 cast<MachineSDNode>(Ret)->setMemRefs(MemOp, MemOp + 1);
1816 SDValue RetVals[] = { Undef, Ret };
1817 return CurDAG->getMergeValues(RetVals, 2, dl).getNode();
1818}
1819
Dan Gohman11596ed2009-10-09 20:35:19 +00001820/// HasNoSignedComparisonUses - Test whether the given X86ISD::CMP node has
1821/// any uses which require the SF or OF bits to be accurate.
1822static bool HasNoSignedComparisonUses(SDNode *N) {
1823 // Examine each user of the node.
1824 for (SDNode::use_iterator UI = N->use_begin(),
1825 UE = N->use_end(); UI != UE; ++UI) {
1826 // Only examine CopyToReg uses.
1827 if (UI->getOpcode() != ISD::CopyToReg)
1828 return false;
1829 // Only examine CopyToReg uses that copy to EFLAGS.
1830 if (cast<RegisterSDNode>(UI->getOperand(1))->getReg() !=
1831 X86::EFLAGS)
1832 return false;
1833 // Examine each user of the CopyToReg use.
1834 for (SDNode::use_iterator FlagUI = UI->use_begin(),
1835 FlagUE = UI->use_end(); FlagUI != FlagUE; ++FlagUI) {
1836 // Only examine the Flag result.
1837 if (FlagUI.getUse().getResNo() != 1) continue;
1838 // Anything unusual: assume conservatively.
1839 if (!FlagUI->isMachineOpcode()) return false;
1840 // Examine the opcode of the user.
1841 switch (FlagUI->getMachineOpcode()) {
1842 // These comparisons don't treat the most significant bit specially.
1843 case X86::SETAr: case X86::SETAEr: case X86::SETBr: case X86::SETBEr:
1844 case X86::SETEr: case X86::SETNEr: case X86::SETPr: case X86::SETNPr:
1845 case X86::SETAm: case X86::SETAEm: case X86::SETBm: case X86::SETBEm:
1846 case X86::SETEm: case X86::SETNEm: case X86::SETPm: case X86::SETNPm:
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001847 case X86::JA_4: case X86::JAE_4: case X86::JB_4: case X86::JBE_4:
1848 case X86::JE_4: case X86::JNE_4: case X86::JP_4: case X86::JNP_4:
Dan Gohman11596ed2009-10-09 20:35:19 +00001849 case X86::CMOVA16rr: case X86::CMOVA16rm:
1850 case X86::CMOVA32rr: case X86::CMOVA32rm:
1851 case X86::CMOVA64rr: case X86::CMOVA64rm:
1852 case X86::CMOVAE16rr: case X86::CMOVAE16rm:
1853 case X86::CMOVAE32rr: case X86::CMOVAE32rm:
1854 case X86::CMOVAE64rr: case X86::CMOVAE64rm:
1855 case X86::CMOVB16rr: case X86::CMOVB16rm:
1856 case X86::CMOVB32rr: case X86::CMOVB32rm:
1857 case X86::CMOVB64rr: case X86::CMOVB64rm:
Chris Lattner25cbf502010-10-05 23:00:14 +00001858 case X86::CMOVBE16rr: case X86::CMOVBE16rm:
1859 case X86::CMOVBE32rr: case X86::CMOVBE32rm:
1860 case X86::CMOVBE64rr: case X86::CMOVBE64rm:
Dan Gohman11596ed2009-10-09 20:35:19 +00001861 case X86::CMOVE16rr: case X86::CMOVE16rm:
1862 case X86::CMOVE32rr: case X86::CMOVE32rm:
1863 case X86::CMOVE64rr: case X86::CMOVE64rm:
1864 case X86::CMOVNE16rr: case X86::CMOVNE16rm:
1865 case X86::CMOVNE32rr: case X86::CMOVNE32rm:
1866 case X86::CMOVNE64rr: case X86::CMOVNE64rm:
1867 case X86::CMOVNP16rr: case X86::CMOVNP16rm:
1868 case X86::CMOVNP32rr: case X86::CMOVNP32rm:
1869 case X86::CMOVNP64rr: case X86::CMOVNP64rm:
1870 case X86::CMOVP16rr: case X86::CMOVP16rm:
1871 case X86::CMOVP32rr: case X86::CMOVP32rm:
1872 case X86::CMOVP64rr: case X86::CMOVP64rm:
1873 continue;
1874 // Anything else: assume conservatively.
1875 default: return false;
1876 }
1877 }
1878 }
1879 return true;
1880}
1881
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001882SDNode *X86DAGToDAGISel::Select(SDNode *Node) {
Owen Andersone50ed302009-08-10 22:56:29 +00001883 EVT NVT = Node->getValueType(0);
Evan Cheng0114e942006-01-06 20:36:21 +00001884 unsigned Opc, MOpc;
1885 unsigned Opcode = Node->getOpcode();
Dale Johannesend8392542009-02-03 21:48:12 +00001886 DebugLoc dl = Node->getDebugLoc();
1887
Chris Lattner7c306da2010-03-02 06:34:30 +00001888 DEBUG(dbgs() << "Selecting: "; Node->dump(CurDAG); dbgs() << '\n');
Evan Chengf597dc72006-02-10 22:24:32 +00001889
Dan Gohmane8be6c62008-07-17 19:10:17 +00001890 if (Node->isMachineOpcode()) {
Chris Lattner7c306da2010-03-02 06:34:30 +00001891 DEBUG(dbgs() << "== "; Node->dump(CurDAG); dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00001892 return NULL; // Already selected.
Evan Cheng34167212006-02-09 00:37:58 +00001893 }
Evan Cheng38262ca2006-01-11 22:15:18 +00001894
Evan Cheng0114e942006-01-06 20:36:21 +00001895 switch (Opcode) {
Dan Gohman72677342009-08-02 16:10:52 +00001896 default: break;
1897 case X86ISD::GlobalBaseReg:
1898 return getGlobalBaseReg();
Evan Cheng020d2e82006-02-23 20:41:18 +00001899
Dan Gohman72677342009-08-02 16:10:52 +00001900 case X86ISD::ATOMOR64_DAG:
1901 return SelectAtomic64(Node, X86::ATOMOR6432);
1902 case X86ISD::ATOMXOR64_DAG:
1903 return SelectAtomic64(Node, X86::ATOMXOR6432);
1904 case X86ISD::ATOMADD64_DAG:
1905 return SelectAtomic64(Node, X86::ATOMADD6432);
1906 case X86ISD::ATOMSUB64_DAG:
1907 return SelectAtomic64(Node, X86::ATOMSUB6432);
1908 case X86ISD::ATOMNAND64_DAG:
1909 return SelectAtomic64(Node, X86::ATOMNAND6432);
1910 case X86ISD::ATOMAND64_DAG:
1911 return SelectAtomic64(Node, X86::ATOMAND6432);
1912 case X86ISD::ATOMSWAP64_DAG:
1913 return SelectAtomic64(Node, X86::ATOMSWAP6432);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00001914
Dan Gohman72677342009-08-02 16:10:52 +00001915 case ISD::ATOMIC_LOAD_ADD: {
1916 SDNode *RetVal = SelectAtomicLoadAdd(Node, NVT);
1917 if (RetVal)
1918 return RetVal;
1919 break;
1920 }
Eric Christopherc324f722011-05-17 08:10:18 +00001921 case ISD::ATOMIC_LOAD_XOR:
1922 case ISD::ATOMIC_LOAD_AND:
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001923 case ISD::ATOMIC_LOAD_OR: {
Eric Christopherc324f722011-05-17 08:10:18 +00001924 SDNode *RetVal = SelectAtomicLoadArith(Node, NVT);
Eric Christopherb38fe4b2011-05-10 23:57:45 +00001925 if (RetVal)
1926 return RetVal;
1927 break;
1928 }
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00001929 case ISD::AND:
1930 case ISD::OR:
1931 case ISD::XOR: {
1932 // For operations of the form (x << C1) op C2, check if we can use a smaller
1933 // encoding for C2 by transforming it into (x op (C2>>C1)) << C1.
1934 SDValue N0 = Node->getOperand(0);
1935 SDValue N1 = Node->getOperand(1);
1936
1937 if (N0->getOpcode() != ISD::SHL || !N0->hasOneUse())
1938 break;
1939
1940 // i8 is unshrinkable, i16 should be promoted to i32.
1941 if (NVT != MVT::i32 && NVT != MVT::i64)
1942 break;
1943
1944 ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(N1);
1945 ConstantSDNode *ShlCst = dyn_cast<ConstantSDNode>(N0->getOperand(1));
1946 if (!Cst || !ShlCst)
1947 break;
1948
1949 int64_t Val = Cst->getSExtValue();
1950 uint64_t ShlVal = ShlCst->getZExtValue();
1951
1952 // Make sure that we don't change the operation by removing bits.
1953 // This only matters for OR and XOR, AND is unaffected.
1954 if (Opcode != ISD::AND && ((Val >> ShlVal) << ShlVal) != Val)
1955 break;
1956
Benjamin Kramer20115612011-04-23 08:21:06 +00001957 unsigned ShlOp, Op = 0;
Benjamin Kramerb20a8fc2011-04-22 15:30:40 +00001958 EVT CstVT = NVT;
1959
1960 // Check the minimum bitwidth for the new constant.
1961 // TODO: AND32ri is the same as AND64ri32 with zext imm.
1962 // TODO: MOV32ri+OR64r is cheaper than MOV64ri64+OR64rr
1963 // TODO: Using 16 and 8 bit operations is also possible for or32 & xor32.
1964 if (!isInt<8>(Val) && isInt<8>(Val >> ShlVal))
1965 CstVT = MVT::i8;
1966 else if (!isInt<32>(Val) && isInt<32>(Val >> ShlVal))
1967 CstVT = MVT::i32;
1968
1969 // Bail if there is no smaller encoding.
1970 if (NVT == CstVT)
1971 break;
1972
1973 switch (NVT.getSimpleVT().SimpleTy) {
1974 default: llvm_unreachable("Unsupported VT!");
1975 case MVT::i32:
1976 assert(CstVT == MVT::i8);
1977 ShlOp = X86::SHL32ri;
1978
1979 switch (Opcode) {
1980 case ISD::AND: Op = X86::AND32ri8; break;
1981 case ISD::OR: Op = X86::OR32ri8; break;
1982 case ISD::XOR: Op = X86::XOR32ri8; break;
1983 }
1984 break;
1985 case MVT::i64:
1986 assert(CstVT == MVT::i8 || CstVT == MVT::i32);
1987 ShlOp = X86::SHL64ri;
1988
1989 switch (Opcode) {
1990 case ISD::AND: Op = CstVT==MVT::i8? X86::AND64ri8 : X86::AND64ri32; break;
1991 case ISD::OR: Op = CstVT==MVT::i8? X86::OR64ri8 : X86::OR64ri32; break;
1992 case ISD::XOR: Op = CstVT==MVT::i8? X86::XOR64ri8 : X86::XOR64ri32; break;
1993 }
1994 break;
1995 }
1996
1997 // Emit the smaller op and the shift.
1998 SDValue NewCst = CurDAG->getTargetConstant(Val >> ShlVal, CstVT);
1999 SDNode *New = CurDAG->getMachineNode(Op, dl, NVT, N0->getOperand(0),NewCst);
2000 return CurDAG->SelectNodeTo(Node, ShlOp, NVT, SDValue(New, 0),
2001 getI8Imm(ShlVal));
2002 break;
2003 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002004 case X86ISD::UMUL: {
2005 SDValue N0 = Node->getOperand(0);
2006 SDValue N1 = Node->getOperand(1);
2007
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002008 unsigned LoReg;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002009 switch (NVT.getSimpleVT().SimpleTy) {
2010 default: llvm_unreachable("Unsupported VT!");
Ted Kremenekd7f696e2011-01-14 22:34:13 +00002011 case MVT::i8: LoReg = X86::AL; Opc = X86::MUL8r; break;
2012 case MVT::i16: LoReg = X86::AX; Opc = X86::MUL16r; break;
2013 case MVT::i32: LoReg = X86::EAX; Opc = X86::MUL32r; break;
2014 case MVT::i64: LoReg = X86::RAX; Opc = X86::MUL64r; break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002015 }
2016
2017 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2018 N0, SDValue()).getValue(1);
2019
2020 SDVTList VTs = CurDAG->getVTList(NVT, NVT, MVT::i32);
2021 SDValue Ops[] = {N1, InFlag};
2022 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, VTs, Ops, 2);
2023
2024 ReplaceUses(SDValue(Node, 0), SDValue(CNode, 0));
2025 ReplaceUses(SDValue(Node, 1), SDValue(CNode, 1));
2026 ReplaceUses(SDValue(Node, 2), SDValue(CNode, 2));
2027 return NULL;
2028 }
2029
Dan Gohman72677342009-08-02 16:10:52 +00002030 case ISD::SMUL_LOHI:
2031 case ISD::UMUL_LOHI: {
2032 SDValue N0 = Node->getOperand(0);
2033 SDValue N1 = Node->getOperand(1);
2034
2035 bool isSigned = Opcode == ISD::SMUL_LOHI;
Bill Wendling12321672009-08-07 21:33:25 +00002036 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002038 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 case MVT::i8: Opc = X86::MUL8r; MOpc = X86::MUL8m; break;
2040 case MVT::i16: Opc = X86::MUL16r; MOpc = X86::MUL16m; break;
2041 case MVT::i32: Opc = X86::MUL32r; MOpc = X86::MUL32m; break;
2042 case MVT::i64: Opc = X86::MUL64r; MOpc = X86::MUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002043 }
Bill Wendling12321672009-08-07 21:33:25 +00002044 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002046 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 case MVT::i8: Opc = X86::IMUL8r; MOpc = X86::IMUL8m; break;
2048 case MVT::i16: Opc = X86::IMUL16r; MOpc = X86::IMUL16m; break;
2049 case MVT::i32: Opc = X86::IMUL32r; MOpc = X86::IMUL32m; break;
2050 case MVT::i64: Opc = X86::IMUL64r; MOpc = X86::IMUL64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002051 }
Bill Wendling12321672009-08-07 21:33:25 +00002052 }
Dan Gohman72677342009-08-02 16:10:52 +00002053
2054 unsigned LoReg, HiReg;
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002056 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 case MVT::i8: LoReg = X86::AL; HiReg = X86::AH; break;
2058 case MVT::i16: LoReg = X86::AX; HiReg = X86::DX; break;
2059 case MVT::i32: LoReg = X86::EAX; HiReg = X86::EDX; break;
2060 case MVT::i64: LoReg = X86::RAX; HiReg = X86::RDX; break;
Dan Gohman72677342009-08-02 16:10:52 +00002061 }
2062
2063 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002064 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Bill Wendling12321672009-08-07 21:33:25 +00002065 // Multiply is commmutative.
Dan Gohman72677342009-08-02 16:10:52 +00002066 if (!foldedLoad) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002067 foldedLoad = TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002068 if (foldedLoad)
2069 std::swap(N0, N1);
2070 }
2071
2072 SDValue InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, LoReg,
2073 N0, SDValue()).getValue(1);
2074
2075 if (foldedLoad) {
2076 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2077 InFlag };
2078 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002079 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00002080 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00002081 InFlag = SDValue(CNode, 1);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002082
Dan Gohman72677342009-08-02 16:10:52 +00002083 // Update the chain.
2084 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2085 } else {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002086 SDNode *CNode = CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag);
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002087 InFlag = SDValue(CNode, 0);
Dan Gohman72677342009-08-02 16:10:52 +00002088 }
2089
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002090 // Prevent use of AH in a REX instruction by referencing AX instead.
2091 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2092 !SDValue(Node, 1).use_empty()) {
2093 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2094 X86::AX, MVT::i16, InFlag);
2095 InFlag = Result.getValue(2);
2096 // Get the low part if needed. Don't use getCopyFromReg for aliasing
2097 // registers.
2098 if (!SDValue(Node, 0).use_empty())
2099 ReplaceUses(SDValue(Node, 1),
2100 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2101
2102 // Shift AX down 8 bits.
2103 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2104 Result,
2105 CurDAG->getTargetConstant(8, MVT::i8)), 0);
2106 // Then truncate it down to i8.
2107 ReplaceUses(SDValue(Node, 1),
2108 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2109 }
Dan Gohman72677342009-08-02 16:10:52 +00002110 // Copy the low half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002111 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00002112 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2113 LoReg, NVT, InFlag);
2114 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002115 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002116 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002117 }
2118 // Copy the high half of the result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002119 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002120 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2121 HiReg, NVT, InFlag);
2122 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002123 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002124 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002125 }
Chris Lattnerb20e0b12010-12-05 07:30:36 +00002126
Dan Gohman72677342009-08-02 16:10:52 +00002127 return NULL;
2128 }
2129
2130 case ISD::SDIVREM:
2131 case ISD::UDIVREM: {
2132 SDValue N0 = Node->getOperand(0);
2133 SDValue N1 = Node->getOperand(1);
2134
2135 bool isSigned = Opcode == ISD::SDIVREM;
Bill Wendling12321672009-08-07 21:33:25 +00002136 if (!isSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002138 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 case MVT::i8: Opc = X86::DIV8r; MOpc = X86::DIV8m; break;
2140 case MVT::i16: Opc = X86::DIV16r; MOpc = X86::DIV16m; break;
2141 case MVT::i32: Opc = X86::DIV32r; MOpc = X86::DIV32m; break;
2142 case MVT::i64: Opc = X86::DIV64r; MOpc = X86::DIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002143 }
Bill Wendling12321672009-08-07 21:33:25 +00002144 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002146 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 case MVT::i8: Opc = X86::IDIV8r; MOpc = X86::IDIV8m; break;
2148 case MVT::i16: Opc = X86::IDIV16r; MOpc = X86::IDIV16m; break;
2149 case MVT::i32: Opc = X86::IDIV32r; MOpc = X86::IDIV32m; break;
2150 case MVT::i64: Opc = X86::IDIV64r; MOpc = X86::IDIV64m; break;
Dan Gohman72677342009-08-02 16:10:52 +00002151 }
Bill Wendling12321672009-08-07 21:33:25 +00002152 }
Dan Gohman72677342009-08-02 16:10:52 +00002153
Chris Lattner9e323832009-12-23 01:45:04 +00002154 unsigned LoReg, HiReg, ClrReg;
Dan Gohman72677342009-08-02 16:10:52 +00002155 unsigned ClrOpcode, SExtOpcode;
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 switch (NVT.getSimpleVT().SimpleTy) {
Dan Gohman72677342009-08-02 16:10:52 +00002157 default: llvm_unreachable("Unsupported VT!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 case MVT::i8:
Chris Lattner9e323832009-12-23 01:45:04 +00002159 LoReg = X86::AL; ClrReg = HiReg = X86::AH;
Dan Gohman72677342009-08-02 16:10:52 +00002160 ClrOpcode = 0;
2161 SExtOpcode = X86::CBW;
2162 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 case MVT::i16:
Dan Gohman72677342009-08-02 16:10:52 +00002164 LoReg = X86::AX; HiReg = X86::DX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002165 ClrOpcode = X86::MOV16r0; ClrReg = X86::DX;
Dan Gohman72677342009-08-02 16:10:52 +00002166 SExtOpcode = X86::CWD;
2167 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 case MVT::i32:
Chris Lattner9e323832009-12-23 01:45:04 +00002169 LoReg = X86::EAX; ClrReg = HiReg = X86::EDX;
Dan Gohman72677342009-08-02 16:10:52 +00002170 ClrOpcode = X86::MOV32r0;
2171 SExtOpcode = X86::CDQ;
2172 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 case MVT::i64:
Chris Lattner9e323832009-12-23 01:45:04 +00002174 LoReg = X86::RAX; ClrReg = HiReg = X86::RDX;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002175 ClrOpcode = X86::MOV64r0;
Dan Gohman72677342009-08-02 16:10:52 +00002176 SExtOpcode = X86::CQO;
Evan Cheng37b73872009-07-30 08:33:02 +00002177 break;
2178 }
2179
Dan Gohman72677342009-08-02 16:10:52 +00002180 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002181 bool foldedLoad = TryFoldLoad(Node, N1, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4);
Dan Gohman72677342009-08-02 16:10:52 +00002182 bool signBitIsZero = CurDAG->SignBitIsZero(N0);
Dan Gohman525178c2007-10-08 18:33:35 +00002183
Dan Gohman72677342009-08-02 16:10:52 +00002184 SDValue InFlag;
Owen Anderson825b72b2009-08-11 20:47:22 +00002185 if (NVT == MVT::i8 && (!isSigned || signBitIsZero)) {
Dan Gohman72677342009-08-02 16:10:52 +00002186 // Special case for div8, just use a move with zero extension to AX to
2187 // clear the upper 8 bits (AH).
2188 SDValue Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, Move, Chain;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002189 if (TryFoldLoad(Node, N0, Tmp0, Tmp1, Tmp2, Tmp3, Tmp4)) {
Dan Gohman72677342009-08-02 16:10:52 +00002190 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N0.getOperand(0) };
2191 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002192 SDValue(CurDAG->getMachineNode(X86::MOVZX32rm8, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002193 MVT::Other, Ops,
2194 array_lengthof(Ops)), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002195 Chain = Move.getValue(1);
2196 ReplaceUses(N0.getValue(1), Chain);
Evan Cheng0114e942006-01-06 20:36:21 +00002197 } else {
Dan Gohman72677342009-08-02 16:10:52 +00002198 Move =
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002199 SDValue(CurDAG->getMachineNode(X86::MOVZX32rr8, dl, MVT::i32, N0),0);
Dan Gohman72677342009-08-02 16:10:52 +00002200 Chain = CurDAG->getEntryNode();
2201 }
Stuart Hastings0e29ed02011-05-20 19:04:40 +00002202 Chain = CurDAG->getCopyToReg(Chain, dl, X86::EAX, Move, SDValue());
Dan Gohman72677342009-08-02 16:10:52 +00002203 InFlag = Chain.getValue(1);
2204 } else {
2205 InFlag =
2206 CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl,
2207 LoReg, N0, SDValue()).getValue(1);
2208 if (isSigned && !signBitIsZero) {
2209 // Sign extend the low part into the high part.
Evan Cheng7e9b26f2006-02-09 07:17:49 +00002210 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002211 SDValue(CurDAG->getMachineNode(SExtOpcode, dl, MVT::Glue, InFlag),0);
Dan Gohman72677342009-08-02 16:10:52 +00002212 } else {
2213 // Zero out the high part, effectively zero extending the input.
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002214 SDValue ClrNode =
2215 SDValue(CurDAG->getMachineNode(ClrOpcode, dl, NVT), 0);
Chris Lattner9e323832009-12-23 01:45:04 +00002216 InFlag = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ClrReg,
Dan Gohman72677342009-08-02 16:10:52 +00002217 ClrNode, InFlag).getValue(1);
Dan Gohman525178c2007-10-08 18:33:35 +00002218 }
Evan Cheng948f3432006-01-06 23:19:29 +00002219 }
Dan Gohman525178c2007-10-08 18:33:35 +00002220
Dan Gohman72677342009-08-02 16:10:52 +00002221 if (foldedLoad) {
2222 SDValue Ops[] = { Tmp0, Tmp1, Tmp2, Tmp3, Tmp4, N1.getOperand(0),
2223 InFlag };
2224 SDNode *CNode =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002225 CurDAG->getMachineNode(MOpc, dl, MVT::Other, MVT::Glue, Ops,
Dan Gohman602b0c82009-09-25 18:54:59 +00002226 array_lengthof(Ops));
Dan Gohman72677342009-08-02 16:10:52 +00002227 InFlag = SDValue(CNode, 1);
2228 // Update the chain.
2229 ReplaceUses(N1.getValue(1), SDValue(CNode, 0));
2230 } else {
2231 InFlag =
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002232 SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Glue, N1, InFlag), 0);
Dan Gohman72677342009-08-02 16:10:52 +00002233 }
Evan Cheng948f3432006-01-06 23:19:29 +00002234
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002235 // Prevent use of AH in a REX instruction by referencing AX instead.
2236 // Shift it down 8 bits.
2237 if (HiReg == X86::AH && Subtarget->is64Bit() &&
2238 !SDValue(Node, 1).use_empty()) {
2239 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2240 X86::AX, MVT::i16, InFlag);
2241 InFlag = Result.getValue(2);
2242
2243 // If we also need AL (the quotient), get it by extracting a subreg from
2244 // Result. The fast register allocator does not like multiple CopyFromReg
2245 // nodes using aliasing registers.
2246 if (!SDValue(Node, 0).use_empty())
2247 ReplaceUses(SDValue(Node, 0),
2248 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2249
2250 // Shift AX right by 8 bits instead of using AH.
2251 Result = SDValue(CurDAG->getMachineNode(X86::SHR16ri, dl, MVT::i16,
2252 Result,
2253 CurDAG->getTargetConstant(8, MVT::i8)),
2254 0);
2255 ReplaceUses(SDValue(Node, 1),
2256 CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl, MVT::i8, Result));
2257 }
Dan Gohman72677342009-08-02 16:10:52 +00002258 // Copy the division (low) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002259 if (!SDValue(Node, 0).use_empty()) {
Dan Gohman72677342009-08-02 16:10:52 +00002260 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2261 LoReg, NVT, InFlag);
2262 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002263 ReplaceUses(SDValue(Node, 0), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002264 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002265 }
2266 // Copy the remainder (high) result, if it is needed.
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002267 if (!SDValue(Node, 1).use_empty()) {
Jakob Stoklund Olesen4f5d84e2010-06-26 00:39:23 +00002268 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2269 HiReg, NVT, InFlag);
2270 InFlag = Result.getValue(2);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002271 ReplaceUses(SDValue(Node, 1), Result);
Chris Lattner7c306da2010-03-02 06:34:30 +00002272 DEBUG(dbgs() << "=> "; Result.getNode()->dump(CurDAG); dbgs() << '\n');
Dan Gohman72677342009-08-02 16:10:52 +00002273 }
Dan Gohman72677342009-08-02 16:10:52 +00002274 return NULL;
2275 }
2276
Dan Gohman6a402dc2009-08-19 18:16:17 +00002277 case X86ISD::CMP: {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002278 SDValue N0 = Node->getOperand(0);
2279 SDValue N1 = Node->getOperand(1);
2280
2281 // Look for (X86cmp (and $op, $imm), 0) and see if we can convert it to
2282 // use a smaller encoding.
Eli Friedman77524422010-08-04 22:40:58 +00002283 if (N0.getOpcode() == ISD::TRUNCATE && N0.hasOneUse() &&
2284 HasNoSignedComparisonUses(Node))
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00002285 // Look past the truncate if CMP is the only use of it.
2286 N0 = N0.getOperand(0);
Dan Gohman65fd6562011-11-03 21:49:52 +00002287 if ((N0.getNode()->getOpcode() == ISD::AND ||
2288 (N0.getResNo() == 0 && N0.getNode()->getOpcode() == X86ISD::AND)) &&
2289 N0.getNode()->hasOneUse() &&
Dan Gohman6a402dc2009-08-19 18:16:17 +00002290 N0.getValueType() != MVT::i8 &&
2291 X86::isZeroNode(N1)) {
2292 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getNode()->getOperand(1));
2293 if (!C) break;
2294
2295 // For example, convert "testl %eax, $8" to "testb %al, $8"
Dan Gohman11596ed2009-10-09 20:35:19 +00002296 if ((C->getZExtValue() & ~UINT64_C(0xff)) == 0 &&
2297 (!(C->getZExtValue() & 0x80) ||
2298 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002299 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i8);
2300 SDValue Reg = N0.getNode()->getOperand(0);
2301
2302 // On x86-32, only the ABCD registers have 8-bit subregisters.
2303 if (!Subtarget->is64Bit()) {
2304 TargetRegisterClass *TRC = 0;
2305 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2306 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2307 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2308 default: llvm_unreachable("Unsupported TEST operand type!");
2309 }
2310 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002311 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2312 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002313 }
2314
2315 // Extract the l-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002316 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002317 MVT::i8, Reg);
2318
2319 // Emit a testb.
Dan Gohman602b0c82009-09-25 18:54:59 +00002320 return CurDAG->getMachineNode(X86::TEST8ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002321 }
2322
2323 // For example, "testl %eax, $2048" to "testb %ah, $8".
Dan Gohman11596ed2009-10-09 20:35:19 +00002324 if ((C->getZExtValue() & ~UINT64_C(0xff00)) == 0 &&
2325 (!(C->getZExtValue() & 0x8000) ||
2326 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002327 // Shift the immediate right by 8 bits.
2328 SDValue ShiftedImm = CurDAG->getTargetConstant(C->getZExtValue() >> 8,
2329 MVT::i8);
2330 SDValue Reg = N0.getNode()->getOperand(0);
2331
2332 // Put the value in an ABCD register.
2333 TargetRegisterClass *TRC = 0;
2334 switch (N0.getValueType().getSimpleVT().SimpleTy) {
2335 case MVT::i64: TRC = &X86::GR64_ABCDRegClass; break;
2336 case MVT::i32: TRC = &X86::GR32_ABCDRegClass; break;
2337 case MVT::i16: TRC = &X86::GR16_ABCDRegClass; break;
2338 default: llvm_unreachable("Unsupported TEST operand type!");
2339 }
2340 SDValue RC = CurDAG->getTargetConstant(TRC->getID(), MVT::i32);
Dan Gohman602b0c82009-09-25 18:54:59 +00002341 Reg = SDValue(CurDAG->getMachineNode(X86::COPY_TO_REGCLASS, dl,
2342 Reg.getValueType(), Reg, RC), 0);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002343
2344 // Extract the h-register.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002345 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_8bit_hi, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002346 MVT::i8, Reg);
2347
Jakob Stoklund Olesened744822011-10-08 18:28:28 +00002348 // Emit a testb. The EXTRACT_SUBREG becomes a COPY that can only
2349 // target GR8_NOREX registers, so make sure the register class is
2350 // forced.
2351 return CurDAG->getMachineNode(X86::TEST8ri_NOREX, dl, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00002352 Subreg, ShiftedImm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002353 }
2354
2355 // For example, "testl %eax, $32776" to "testw %ax, $32776".
2356 if ((C->getZExtValue() & ~UINT64_C(0xffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002357 N0.getValueType() != MVT::i16 &&
2358 (!(C->getZExtValue() & 0x8000) ||
2359 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002360 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i16);
2361 SDValue Reg = N0.getNode()->getOperand(0);
2362
2363 // Extract the 16-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002364 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_16bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002365 MVT::i16, Reg);
2366
2367 // Emit a testw.
Dan Gohman602b0c82009-09-25 18:54:59 +00002368 return CurDAG->getMachineNode(X86::TEST16ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002369 }
2370
2371 // For example, "testq %rax, $268468232" to "testl %eax, $268468232".
2372 if ((C->getZExtValue() & ~UINT64_C(0xffffffff)) == 0 &&
Dan Gohman11596ed2009-10-09 20:35:19 +00002373 N0.getValueType() == MVT::i64 &&
2374 (!(C->getZExtValue() & 0x80000000) ||
2375 HasNoSignedComparisonUses(Node))) {
Dan Gohman6a402dc2009-08-19 18:16:17 +00002376 SDValue Imm = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
2377 SDValue Reg = N0.getNode()->getOperand(0);
2378
2379 // Extract the 32-bit subregister.
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002380 SDValue Subreg = CurDAG->getTargetExtractSubreg(X86::sub_32bit, dl,
Dan Gohman6a402dc2009-08-19 18:16:17 +00002381 MVT::i32, Reg);
2382
2383 // Emit a testl.
Dan Gohman602b0c82009-09-25 18:54:59 +00002384 return CurDAG->getMachineNode(X86::TEST32ri, dl, MVT::i32, Subreg, Imm);
Dan Gohman6a402dc2009-08-19 18:16:17 +00002385 }
2386 }
2387 break;
2388 }
Pete Cooper2d496892011-11-15 21:57:53 +00002389 case ISD::STORE: {
Pete Coopercd75e442011-11-16 19:03:23 +00002390 // The DEC64m tablegen pattern is currently not able to match the case where
2391 // the EFLAGS on the original DEC are used.
2392 // we'll need to improve tablegen to allow flags to be transferred from a
2393 // node in the pattern to the result node. probably with a new keyword
2394 // for example, we have this
2395 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2396 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2397 // (implicit EFLAGS)]>;
2398 // but maybe need something like this
2399 // def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
2400 // [(store (add (loadi64 addr:$dst), -1), addr:$dst),
2401 // (transferrable EFLAGS)]>;
Pete Cooper2d496892011-11-15 21:57:53 +00002402 StoreSDNode *StoreNode = cast<StoreSDNode>(Node);
2403 SDValue Chain = StoreNode->getOperand(0);
2404 SDValue StoredVal = StoreNode->getOperand(1);
2405 SDValue Address = StoreNode->getOperand(2);
2406 SDValue Undef = StoreNode->getOperand(3);
2407
2408 if (StoreNode->getMemOperand()->getSize() != 8 ||
2409 Undef->getOpcode() != ISD::UNDEF ||
2410 Chain->getOpcode() != ISD::LOAD ||
2411 StoredVal->getOpcode() != X86ISD::DEC ||
2412 StoredVal.getResNo() != 0 ||
2413 StoredVal->getOperand(0).getNode() != Chain.getNode())
2414 break;
2415
2416 //OPC_CheckPredicate, 1, // Predicate_nontemporalstore
2417 if (StoreNode->isNonTemporal())
2418 break;
2419
2420 LoadSDNode *LoadNode = cast<LoadSDNode>(Chain.getNode());
2421 if (LoadNode->getOperand(1) != Address ||
2422 LoadNode->getOperand(2) != Undef)
2423 break;
2424
2425 if (!ISD::isNormalLoad(LoadNode))
2426 break;
2427
2428 if (!ISD::isNormalStore(StoreNode))
2429 break;
2430
2431 // check load chain has only one use (from the store)
2432 if (!Chain.hasOneUse())
2433 break;
2434
2435 // Merge the input chains if they are not intra-pattern references.
2436 SDValue InputChain = LoadNode->getOperand(0);
2437
2438 SDValue Base, Scale, Index, Disp, Segment;
2439 if (!SelectAddr(LoadNode, LoadNode->getBasePtr(),
2440 Base, Scale, Index, Disp, Segment))
2441 break;
2442
2443 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(2);
2444 MemOp[0] = StoreNode->getMemOperand();
2445 MemOp[1] = LoadNode->getMemOperand();
2446 const SDValue Ops[] = { Base, Scale, Index, Disp, Segment, InputChain };
2447 MachineSDNode *Result = CurDAG->getMachineNode(X86::DEC64m,
2448 Node->getDebugLoc(),
2449 MVT::i32, MVT::Other, Ops,
2450 array_lengthof(Ops));
2451 Result->setMemRefs(MemOp, MemOp + 2);
2452
2453 ReplaceUses(SDValue(StoreNode, 0), SDValue(Result, 1));
2454 ReplaceUses(SDValue(StoredVal.getNode(), 1), SDValue(Result, 0));
2455
2456 return Result;
2457 }
Chris Lattnerc961eea2005-11-16 01:54:32 +00002458 }
2459
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002460 SDNode *ResNode = SelectCode(Node);
Evan Cheng64a752f2006-08-11 09:08:15 +00002461
Chris Lattner7c306da2010-03-02 06:34:30 +00002462 DEBUG(dbgs() << "=> ";
2463 if (ResNode == NULL || ResNode == Node)
2464 Node->dump(CurDAG);
2465 else
2466 ResNode->dump(CurDAG);
2467 dbgs() << '\n');
Evan Cheng64a752f2006-08-11 09:08:15 +00002468
2469 return ResNode;
Chris Lattnerc961eea2005-11-16 01:54:32 +00002470}
2471
Chris Lattnerc0bad572006-06-08 18:03:49 +00002472bool X86DAGToDAGISel::
Dan Gohman475871a2008-07-27 21:46:04 +00002473SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
Dan Gohmanf350b272008-08-23 02:25:05 +00002474 std::vector<SDValue> &OutOps) {
Rafael Espindola094fad32009-04-08 21:14:34 +00002475 SDValue Op0, Op1, Op2, Op3, Op4;
Chris Lattnerc0bad572006-06-08 18:03:49 +00002476 switch (ConstraintCode) {
2477 case 'o': // offsetable ??
2478 case 'v': // not offsetable ??
2479 default: return true;
2480 case 'm': // memory
Chris Lattnerb86faa12010-09-21 22:07:31 +00002481 if (!SelectAddr(0, Op, Op0, Op1, Op2, Op3, Op4))
Chris Lattnerc0bad572006-06-08 18:03:49 +00002482 return true;
2483 break;
2484 }
2485
Evan Cheng04699902006-08-26 01:05:16 +00002486 OutOps.push_back(Op0);
2487 OutOps.push_back(Op1);
2488 OutOps.push_back(Op2);
2489 OutOps.push_back(Op3);
Rafael Espindola094fad32009-04-08 21:14:34 +00002490 OutOps.push_back(Op4);
Chris Lattnerc0bad572006-06-08 18:03:49 +00002491 return false;
2492}
2493
Chris Lattnerc961eea2005-11-16 01:54:32 +00002494/// createX86ISelDag - This pass converts a legalized DAG into a
2495/// X86-specific DAG, ready for instruction scheduling.
2496///
Bill Wendling98a366d2009-04-29 23:29:43 +00002497FunctionPass *llvm::createX86ISelDag(X86TargetMachine &TM,
2498 llvm::CodeGenOpt::Level OptLevel) {
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +00002499 return new X86DAGToDAGISel(TM, OptLevel);
Chris Lattnerc961eea2005-11-16 01:54:32 +00002500}