blob: 97dc63ff92bca920b62a4f64d49049957321120e [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
JF Bastien5ab77042013-06-11 22:13:46 +000023#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DataLayout.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/GlobalVariable.h"
37#include "llvm/IR/Instructions.h"
38#include "llvm/IR/IntrinsicInst.h"
39#include "llvm/IR/Module.h"
40#include "llvm/IR/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000042#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000043#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/GetElementPtrTypeIterator.h"
JF Bastien8fc760c2013-06-07 20:10:37 +000045#include "llvm/Support/MathExtras.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetLowering.h"
48#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000049#include "llvm/Target/TargetOptions.h"
50using namespace llvm;
51
Eric Christopher836c6242010-12-15 23:47:29 +000052extern cl::opt<bool> EnableARMLongCalls;
53
Eric Christopherab695882010-07-21 22:26:11 +000054namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000055
Eric Christopher0d581222010-11-19 22:30:02 +000056 // All possible address modes, plus some.
57 typedef struct Address {
58 enum {
59 RegBase,
60 FrameIndexBase
61 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000062
Eric Christopher0d581222010-11-19 22:30:02 +000063 union {
64 unsigned Reg;
65 int FI;
66 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000069
Eric Christopher0d581222010-11-19 22:30:02 +000070 // Innocuous defaults for our address.
71 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000072 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000073 Base.Reg = 0;
74 }
75 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000076
77class ARMFastISel : public FastISel {
78
79 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
80 /// make the right decision when generating code for different targets.
81 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000082 const TargetMachine &TM;
83 const TargetInstrInfo &TII;
84 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000085 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000086
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000088 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000089 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000090
Eric Christopherab695882010-07-21 22:26:11 +000091 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000092 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
93 const TargetLibraryInfo *libInfo)
94 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000095 TM(funcInfo.MF->getTarget()),
96 TII(*TM.getInstrInfo()),
97 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000098 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000099 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000100 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +0000101 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000102 }
103
Eric Christophercb592292010-08-20 00:20:31 +0000104 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000105 private:
106 unsigned FastEmitInst_(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC);
108 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
109 const TargetRegisterClass *RC,
110 unsigned Op0, bool Op0IsKill);
111 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
112 const TargetRegisterClass *RC,
113 unsigned Op0, bool Op0IsKill,
114 unsigned Op1, bool Op1IsKill);
115 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
116 const TargetRegisterClass *RC,
117 unsigned Op0, bool Op0IsKill,
118 unsigned Op1, bool Op1IsKill,
119 unsigned Op2, bool Op2IsKill);
120 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
121 const TargetRegisterClass *RC,
122 unsigned Op0, bool Op0IsKill,
123 uint64_t Imm);
124 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
125 const TargetRegisterClass *RC,
126 unsigned Op0, bool Op0IsKill,
127 const ConstantFP *FPImm);
128 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
129 const TargetRegisterClass *RC,
130 unsigned Op0, bool Op0IsKill,
131 unsigned Op1, bool Op1IsKill,
132 uint64_t Imm);
133 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
134 const TargetRegisterClass *RC,
135 uint64_t Imm);
136 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
137 const TargetRegisterClass *RC,
138 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000139
Craig Topper35fc62b2012-08-18 21:38:45 +0000140 unsigned FastEmitInst_extractsubreg(MVT RetVT,
141 unsigned Op0, bool Op0IsKill,
142 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000143
Eric Christophercb592292010-08-20 00:20:31 +0000144 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000145 private:
Eric Christopherab695882010-07-21 22:26:11 +0000146 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000147 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000148 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Eli Bendersky75299e32013-04-19 22:29:18 +0000149 virtual bool tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
150 const LoadInst *LI);
Evan Cheng092e5e72013-02-11 01:27:15 +0000151 virtual bool FastLowerArguments();
Craig Topper35fc62b2012-08-18 21:38:45 +0000152 private:
Eric Christopherab695882010-07-21 22:26:11 +0000153 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000154
Eric Christopher83007122010-08-23 21:44:12 +0000155 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000156 private:
Eric Christopher17787722010-10-21 21:47:51 +0000157 bool SelectLoad(const Instruction *I);
158 bool SelectStore(const Instruction *I);
159 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000160 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000161 bool SelectCmp(const Instruction *I);
162 bool SelectFPExt(const Instruction *I);
163 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000164 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
165 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000166 bool SelectIToFP(const Instruction *I, bool isSigned);
167 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000168 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000169 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000170 bool SelectCall(const Instruction *I, const char *IntrMemName);
171 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000172 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000173 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000174 bool SelectTrunc(const Instruction *I);
175 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000176 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000177
Eric Christopher83007122010-08-23 21:44:12 +0000178 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000179 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000180 bool isTypeLegal(Type *Ty, MVT &VT);
181 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000182 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
183 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000184 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000185 unsigned Alignment = 0, bool isZExt = true,
186 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000187 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000188 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000189 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosier6290b932012-12-17 22:35:29 +0000190 void ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000191 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000192 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
193 unsigned Alignment);
Chad Rosier316a5aa2012-12-17 19:59:43 +0000194 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000195 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
196 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
197 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
198 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
199 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000200 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000201 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000202
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000203 // Call handling routines.
204 private:
Jush Luee649832012-07-19 09:49:00 +0000205 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
206 bool Return,
207 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000208 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000209 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000210 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000211 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
212 SmallVectorImpl<unsigned> &RegArgs,
213 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000214 unsigned &NumBytes,
215 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000216 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000217 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000218 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000219 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000220 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000221
222 // OptionalDef handling routines.
223 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000224 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000225 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
226 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Chad Rosier6290b932012-12-17 22:35:29 +0000227 void AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000228 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000229 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000230};
Eric Christopherab695882010-07-21 22:26:11 +0000231
232} // end anonymous namespace
233
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000234#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000235
Eric Christopher456144e2010-08-19 00:37:05 +0000236// DefinesOptionalPredicate - This is different from DefinesPredicate in that
237// we don't care about implicit defs here, just places we'll need to add a
238// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
239bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000240 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000241 return false;
242
243 // Look to see if our OptionalDef is defining CPSR or CCR.
244 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
245 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000246 if (!MO.isReg() || !MO.isDef()) continue;
247 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000248 *CPSR = true;
249 }
250 return true;
251}
252
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000254 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000255
Eric Christopheraf3dce52011-03-12 01:09:29 +0000256 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000257 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000258 AFI->isThumb2Function())
259 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000260
Evan Chenge837dea2011-06-28 19:10:37 +0000261 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
262 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000263 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000264
Eric Christopheraf3dce52011-03-12 01:09:29 +0000265 return false;
266}
267
Eric Christopher456144e2010-08-19 00:37:05 +0000268// If the machine is predicable go ahead and add the predicate operands, if
269// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000270// TODO: If we want to support thumb1 then we'll need to deal with optional
271// CPSR defs that need to be added before the remaining operands. See s_cc_out
272// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000273const MachineInstrBuilder &
274ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
275 MachineInstr *MI = &*MIB;
276
Eric Christopheraf3dce52011-03-12 01:09:29 +0000277 // Do we use a predicate? or...
278 // Are we NEON in ARM mode and have a predicate operand? If so, I know
279 // we're not predicable but add it anyways.
280 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000281 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000282
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000283 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000284 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000285 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000286 if (DefinesOptionalPredicate(MI, &CPSR)) {
287 if (CPSR)
288 AddDefaultT1CC(MIB);
289 else
290 AddDefaultCC(MIB);
291 }
292 return MIB;
293}
294
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
296 const TargetRegisterClass* RC) {
297 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000298 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000299
Eric Christopher456144e2010-08-19 00:37:05 +0000300 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000301 return ResultReg;
302}
303
304unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
305 const TargetRegisterClass *RC,
306 unsigned Op0, bool Op0IsKill) {
307 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000308 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309
Chad Rosier40d552e2012-02-15 17:36:21 +0000310 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000313 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000314 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000315 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000316 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000317 TII.get(TargetOpcode::COPY), ResultReg)
318 .addReg(II.ImplicitDefs[0]));
319 }
320 return ResultReg;
321}
322
323unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
324 const TargetRegisterClass *RC,
325 unsigned Op0, bool Op0IsKill,
326 unsigned Op1, bool Op1IsKill) {
327 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000328 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329
Chad Rosier40d552e2012-02-15 17:36:21 +0000330 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 .addReg(Op0, Op0IsKill * RegState::Kill)
333 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000334 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000336 .addReg(Op0, Op0IsKill * RegState::Kill)
337 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000338 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000339 TII.get(TargetOpcode::COPY), ResultReg)
340 .addReg(II.ImplicitDefs[0]));
341 }
342 return ResultReg;
343}
344
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000345unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
346 const TargetRegisterClass *RC,
347 unsigned Op0, bool Op0IsKill,
348 unsigned Op1, bool Op1IsKill,
349 unsigned Op2, bool Op2IsKill) {
350 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000351 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000352
Chad Rosier40d552e2012-02-15 17:36:21 +0000353 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000354 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
355 .addReg(Op0, Op0IsKill * RegState::Kill)
356 .addReg(Op1, Op1IsKill * RegState::Kill)
357 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000358 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
360 .addReg(Op0, Op0IsKill * RegState::Kill)
361 .addReg(Op1, Op1IsKill * RegState::Kill)
362 .addReg(Op2, Op2IsKill * RegState::Kill));
363 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
364 TII.get(TargetOpcode::COPY), ResultReg)
365 .addReg(II.ImplicitDefs[0]));
366 }
367 return ResultReg;
368}
369
Eric Christopher0fe7d542010-08-17 01:25:29 +0000370unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
371 const TargetRegisterClass *RC,
372 unsigned Op0, bool Op0IsKill,
373 uint64_t Imm) {
374 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000375 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376
Chad Rosier40d552e2012-02-15 17:36:21 +0000377 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 .addReg(Op0, Op0IsKill * RegState::Kill)
380 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000381 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000382 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000383 .addReg(Op0, Op0IsKill * RegState::Kill)
384 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000385 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000386 TII.get(TargetOpcode::COPY), ResultReg)
387 .addReg(II.ImplicitDefs[0]));
388 }
389 return ResultReg;
390}
391
392unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
393 const TargetRegisterClass *RC,
394 unsigned Op0, bool Op0IsKill,
395 const ConstantFP *FPImm) {
396 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000397 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398
Chad Rosier40d552e2012-02-15 17:36:21 +0000399 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 .addReg(Op0, Op0IsKill * RegState::Kill)
402 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000403 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000404 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000405 .addReg(Op0, Op0IsKill * RegState::Kill)
406 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000407 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000408 TII.get(TargetOpcode::COPY), ResultReg)
409 .addReg(II.ImplicitDefs[0]));
410 }
411 return ResultReg;
412}
413
414unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
415 const TargetRegisterClass *RC,
416 unsigned Op0, bool Op0IsKill,
417 unsigned Op1, bool Op1IsKill,
418 uint64_t Imm) {
419 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000420 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421
Chad Rosier40d552e2012-02-15 17:36:21 +0000422 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000423 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000424 .addReg(Op0, Op0IsKill * RegState::Kill)
425 .addReg(Op1, Op1IsKill * RegState::Kill)
426 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000427 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 .addReg(Op0, Op0IsKill * RegState::Kill)
430 .addReg(Op1, Op1IsKill * RegState::Kill)
431 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000432 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000433 TII.get(TargetOpcode::COPY), ResultReg)
434 .addReg(II.ImplicitDefs[0]));
435 }
436 return ResultReg;
437}
438
439unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
440 const TargetRegisterClass *RC,
441 uint64_t Imm) {
442 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000443 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000444
Chad Rosier40d552e2012-02-15 17:36:21 +0000445 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000447 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000448 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000449 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000450 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000451 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000452 TII.get(TargetOpcode::COPY), ResultReg)
453 .addReg(II.ImplicitDefs[0]));
454 }
455 return ResultReg;
456}
457
Eric Christopherd94bc542011-04-29 22:07:50 +0000458unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
459 const TargetRegisterClass *RC,
460 uint64_t Imm1, uint64_t Imm2) {
461 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000462 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000463
Chad Rosier40d552e2012-02-15 17:36:21 +0000464 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
466 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000467 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000468 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
469 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000470 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000471 TII.get(TargetOpcode::COPY),
472 ResultReg)
473 .addReg(II.ImplicitDefs[0]));
474 }
475 return ResultReg;
476}
477
Eric Christopher0fe7d542010-08-17 01:25:29 +0000478unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
479 unsigned Op0, bool Op0IsKill,
480 uint32_t Idx) {
481 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
482 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
483 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000484
Eric Christopher456144e2010-08-19 00:37:05 +0000485 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000486 DL, TII.get(TargetOpcode::COPY), ResultReg)
487 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000488 return ResultReg;
489}
490
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000491// TODO: Don't worry about 64-bit now, but when this is fixed remove the
492// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000493unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000494 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000495
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000496 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
497 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000498 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000499 .addReg(SrcReg));
500 return MoveReg;
501}
502
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000503unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000504 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000505
Eric Christopheraa3ace12010-09-09 20:49:25 +0000506 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
507 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000508 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000509 .addReg(SrcReg));
510 return MoveReg;
511}
512
Eric Christopher9ed58df2010-09-09 00:19:41 +0000513// For double width floating point we need to materialize two constants
514// (the high and the low) into integer registers then use a move to get
515// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000516unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000517 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000518 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000519
Eric Christopher9ed58df2010-09-09 00:19:41 +0000520 // This checks to see if we can use VFP3 instructions to materialize
521 // a constant, otherwise we have to go through the constant pool.
522 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000523 int Imm;
524 unsigned Opc;
525 if (is64bit) {
526 Imm = ARM_AM::getFP64Imm(Val);
527 Opc = ARM::FCONSTD;
528 } else {
529 Imm = ARM_AM::getFP32Imm(Val);
530 Opc = ARM::FCONSTS;
531 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000532 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
533 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
534 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000535 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000536 return DestReg;
537 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000538
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000539 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000540 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000541
Eric Christopher238bb162010-09-09 23:50:00 +0000542 // MachineConstantPool wants an explicit alignment.
543 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
544 if (Align == 0) {
545 // TODO: Figure out if this is correct.
546 Align = TD.getTypeAllocSize(CFP->getType());
547 }
548 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
549 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
550 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000551
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000552 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000553 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
554 DestReg)
555 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000556 .addReg(0));
557 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000558}
559
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000560unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000561
Chad Rosier44e89572011-11-04 22:29:00 +0000562 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
563 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000564
565 // If we can do this in a single instruction without a constant pool entry
566 // do so now.
567 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000568 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000569 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000570 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
571 &ARM::GPRRegClass;
572 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000573 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000574 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000575 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000576 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000577 }
578
Chad Rosier4e89d972011-11-11 00:36:21 +0000579 // Use MVN to emit negative constants.
580 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
581 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000582 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000583 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000584 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000585 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
586 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
587 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
588 TII.get(Opc), ImmReg)
589 .addImm(Imm));
590 return ImmReg;
591 }
592 }
593
594 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000595 if (VT != MVT::i32)
596 return false;
597
598 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
599
Eric Christopher56d2b722010-09-02 23:43:26 +0000600 // MachineConstantPool wants an explicit alignment.
601 unsigned Align = TD.getPrefTypeAlignment(C->getType());
602 if (Align == 0) {
603 // TODO: Figure out if this is correct.
604 Align = TD.getTypeAllocSize(C->getType());
605 }
606 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000607
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000608 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000609 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000610 TII.get(ARM::t2LDRpci), DestReg)
611 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000612 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000613 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000614 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000615 TII.get(ARM::LDRcp), DestReg)
616 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000617 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000618
Eric Christopher56d2b722010-09-02 23:43:26 +0000619 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000620}
621
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000622unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000623 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000624 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000625
Eric Christopher890dbbe2010-10-02 00:32:44 +0000626 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000627 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000628 const TargetRegisterClass *RC = isThumb2 ?
629 (const TargetRegisterClass*)&ARM::rGPRRegClass :
630 (const TargetRegisterClass*)&ARM::GPRRegClass;
631 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000632
JF Bastienfe532ad2013-06-14 02:49:43 +0000633 // FastISel TLS support on non-Darwin is broken, punt to SelectionDAG.
634 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
635 bool IsThreadLocal = GVar && GVar->isThreadLocal();
636 if (!Subtarget->isTargetDarwin() && IsThreadLocal) return 0;
637
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000638 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000639 // Darwin targets don't support movt with Reloc::Static, see
640 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
641 // static movt relocations.
642 if (Subtarget->useMovt() &&
643 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000644 unsigned Opc;
645 switch (RelocM) {
646 case Reloc::PIC_:
647 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
648 break;
649 case Reloc::DynamicNoPIC:
650 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
651 break;
652 default:
653 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
654 break;
655 }
656 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
657 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000658 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000659 // MachineConstantPool wants an explicit alignment.
660 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
661 if (Align == 0) {
662 // TODO: Figure out if this is correct.
663 Align = TD.getTypeAllocSize(GV->getType());
664 }
665
Jush Lu8f506472012-09-27 05:21:41 +0000666 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
667 return ARMLowerPICELF(GV, Align, VT);
668
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000669 // Grab index.
670 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
671 (Subtarget->isThumb() ? 4 : 8);
672 unsigned Id = AFI->createPICLabelUId();
673 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
674 ARMCP::CPValue,
675 PCAdj);
676 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
677
678 // Load value.
679 MachineInstrBuilder MIB;
680 if (isThumb2) {
681 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
682 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
683 .addConstantPoolIndex(Idx);
684 if (RelocM == Reloc::PIC_)
685 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000686 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000687 } else {
688 // The extra immediate is for addrmode2.
689 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
690 DestReg)
691 .addConstantPoolIndex(Idx)
692 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000693 AddOptionalDefs(MIB);
694
695 if (RelocM == Reloc::PIC_) {
696 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
697 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
698
699 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
700 DL, TII.get(Opc), NewDestReg)
701 .addReg(DestReg)
702 .addImm(Id);
703 AddOptionalDefs(MIB);
704 return NewDestReg;
705 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000706 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000707 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000708
Jush Luc4dc2492012-08-29 02:41:21 +0000709 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000710 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000711 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000712 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000713 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
714 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000715 .addReg(DestReg)
716 .addImm(0);
717 else
718 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
719 NewDestReg)
720 .addReg(DestReg)
721 .addImm(0);
722 DestReg = NewDestReg;
723 AddOptionalDefs(MIB);
724 }
725
Eric Christopher890dbbe2010-10-02 00:32:44 +0000726 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000727}
728
Eric Christopher9ed58df2010-09-09 00:19:41 +0000729unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000730 EVT CEVT = TLI.getValueType(C->getType(), true);
731
732 // Only handle simple types.
733 if (!CEVT.isSimple()) return 0;
734 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000735
736 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
737 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000738 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
739 return ARMMaterializeGV(GV, VT);
740 else if (isa<ConstantInt>(C))
741 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000742
Eric Christopherc9932f62010-10-01 23:24:42 +0000743 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000744}
745
Chad Rosier944d82b2011-11-17 21:46:13 +0000746// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
747
Eric Christopherf9764fa2010-09-30 20:49:44 +0000748unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
749 // Don't handle dynamic allocas.
750 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000751
Duncan Sands1440e8b2010-11-03 11:35:31 +0000752 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000753 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000754
Eric Christopherf9764fa2010-09-30 20:49:44 +0000755 DenseMap<const AllocaInst*, int>::iterator SI =
756 FuncInfo.StaticAllocaMap.find(AI);
757
758 // This will get lowered later into the correct offsets and registers
759 // via rewriteXFrameIndex.
760 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000761 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000762 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000763 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000764 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000765 TII.get(Opc), ResultReg)
766 .addFrameIndex(SI->second)
767 .addImm(0));
768 return ResultReg;
769 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000770
Eric Christopherf9764fa2010-09-30 20:49:44 +0000771 return 0;
772}
773
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000774bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000775 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000776
Eric Christopherb1cc8482010-08-25 07:23:49 +0000777 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000778 if (evt == MVT::Other || !evt.isSimple()) return false;
779 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000780
Eric Christopherdc908042010-08-31 01:28:42 +0000781 // Handle all legal types, i.e. a register that will directly hold this
782 // value.
783 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000784}
785
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000786bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000787 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000788
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000789 // If this is a type than can be sign or zero-extended to a basic operation
790 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000791 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000792 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000793
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000794 return false;
795}
796
Eric Christopher88de86b2010-11-19 22:36:41 +0000797// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000798bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000799 // Some boilerplate from the X86 FastISel.
800 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000801 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000802 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000803 // Don't walk into other basic blocks unless the object is an alloca from
804 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000805 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
806 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
807 Opcode = I->getOpcode();
808 U = I;
809 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000810 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000811 Opcode = C->getOpcode();
812 U = C;
813 }
814
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000815 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000816 if (Ty->getAddressSpace() > 255)
817 // Fast instruction selection doesn't support the special
818 // address spaces.
819 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000820
Eric Christopher83007122010-08-23 21:44:12 +0000821 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000822 default:
Eric Christopher83007122010-08-23 21:44:12 +0000823 break;
Eric Christopher55324332010-10-12 00:43:21 +0000824 case Instruction::BitCast: {
825 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000826 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000827 }
828 case Instruction::IntToPtr: {
829 // Look past no-op inttoptrs.
830 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000831 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000832 break;
833 }
834 case Instruction::PtrToInt: {
835 // Look past no-op ptrtoints.
836 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000837 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000838 break;
839 }
Eric Christophereae84392010-10-14 09:29:41 +0000840 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000841 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000842 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000843
Eric Christophereae84392010-10-14 09:29:41 +0000844 // Iterate through the GEP folding the constants into offsets where
845 // we can.
846 gep_type_iterator GTI = gep_type_begin(U);
847 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
848 i != e; ++i, ++GTI) {
849 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000850 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000851 const StructLayout *SL = TD.getStructLayout(STy);
852 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
853 TmpOffset += SL->getElementOffset(Idx);
854 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000855 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000856 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000857 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
858 // Constant-offset addressing.
859 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000860 break;
861 }
862 if (isa<AddOperator>(Op) &&
863 (!isa<Instruction>(Op) ||
864 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
865 == FuncInfo.MBB) &&
866 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000867 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000868 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000869 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000870 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000871 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000872 // Iterate on the other operand.
873 Op = cast<AddOperator>(Op)->getOperand(0);
874 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000875 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000876 // Unsupported
877 goto unsupported_gep;
878 }
Eric Christophereae84392010-10-14 09:29:41 +0000879 }
880 }
Eric Christopher2896df82010-10-15 18:02:07 +0000881
882 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000883 Addr.Offset = TmpOffset;
884 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000885
886 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000887 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000888
Eric Christophereae84392010-10-14 09:29:41 +0000889 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000890 break;
891 }
Eric Christopher83007122010-08-23 21:44:12 +0000892 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000893 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000894 DenseMap<const AllocaInst*, int>::iterator SI =
895 FuncInfo.StaticAllocaMap.find(AI);
896 if (SI != FuncInfo.StaticAllocaMap.end()) {
897 Addr.BaseType = Address::FrameIndexBase;
898 Addr.Base.FI = SI->second;
899 return true;
900 }
901 break;
Eric Christopher83007122010-08-23 21:44:12 +0000902 }
903 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000904
Eric Christophercb0b04b2010-08-24 00:07:24 +0000905 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000906 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
907 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000908}
909
Chad Rosier6290b932012-12-17 22:35:29 +0000910void ARMFastISel::ARMSimplifyAddress(Address &Addr, MVT VT, bool useAM3) {
Eric Christopher212ae932010-10-21 19:40:30 +0000911 bool needsLowering = false;
Chad Rosier6290b932012-12-17 22:35:29 +0000912 switch (VT.SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000913 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000914 case MVT::i1:
915 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000916 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000917 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000918 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000919 // Integer loads/stores handle 12-bit offsets.
920 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000921 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000922 if (needsLowering && isThumb2)
923 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
924 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000925 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000926 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000927 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000928 }
Eric Christopher212ae932010-10-21 19:40:30 +0000929 break;
930 case MVT::f32:
931 case MVT::f64:
932 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000933 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000934 break;
935 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000936
Eric Christopher827656d2010-11-20 22:38:27 +0000937 // If this is a stack pointer and the offset needs to be simplified then
938 // put the alloca address into a register, set the base type back to
939 // register and continue. This should almost never happen.
940 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000941 const TargetRegisterClass *RC = isThumb2 ?
942 (const TargetRegisterClass*)&ARM::tGPRRegClass :
943 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000944 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000945 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000946 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000947 TII.get(Opc), ResultReg)
948 .addFrameIndex(Addr.Base.FI)
949 .addImm(0));
950 Addr.Base.Reg = ResultReg;
951 Addr.BaseType = Address::RegBase;
952 }
953
Eric Christopher212ae932010-10-21 19:40:30 +0000954 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000955 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000956 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000957 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
958 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000959 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000960 }
Eric Christopher83007122010-08-23 21:44:12 +0000961}
962
Chad Rosier6290b932012-12-17 22:35:29 +0000963void ARMFastISel::AddLoadStoreOperands(MVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000964 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000965 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000966 // addrmode5 output depends on the selection dag addressing dividing the
967 // offset by 4 that it then later multiplies. Do this here as well.
Chad Rosier6290b932012-12-17 22:35:29 +0000968 if (VT.SimpleTy == MVT::f32 || VT.SimpleTy == MVT::f64)
Eric Christopher564857f2010-12-01 01:40:24 +0000969 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000970
Eric Christopher564857f2010-12-01 01:40:24 +0000971 // Frame base works a bit differently. Handle it separately.
972 if (Addr.BaseType == Address::FrameIndexBase) {
973 int FI = Addr.Base.FI;
974 int Offset = Addr.Offset;
975 MachineMemOperand *MMO =
976 FuncInfo.MF->getMachineMemOperand(
977 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000978 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000979 MFI.getObjectSize(FI),
980 MFI.getObjectAlignment(FI));
981 // Now add the rest of the operands.
982 MIB.addFrameIndex(FI);
983
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000984 // ARM halfword load/stores and signed byte loads need an additional
985 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000986 if (useAM3) {
987 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
988 MIB.addReg(0);
989 MIB.addImm(Imm);
990 } else {
991 MIB.addImm(Addr.Offset);
992 }
Eric Christopher564857f2010-12-01 01:40:24 +0000993 MIB.addMemOperand(MMO);
994 } else {
995 // Now add the rest of the operands.
996 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000997
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000998 // ARM halfword load/stores and signed byte loads need an additional
999 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +00001000 if (useAM3) {
1001 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
1002 MIB.addReg(0);
1003 MIB.addImm(Imm);
1004 } else {
1005 MIB.addImm(Addr.Offset);
1006 }
Eric Christopher564857f2010-12-01 01:40:24 +00001007 }
1008 AddOptionalDefs(MIB);
1009}
1010
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001011bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001012 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001013 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001014 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001015 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001016 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001017 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001018 // This is mostly going to be Neon/vector support.
1019 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001020 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001021 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001022 if (isThumb2) {
1023 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1024 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1025 else
1026 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001027 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001028 if (isZExt) {
1029 Opc = ARM::LDRBi12;
1030 } else {
1031 Opc = ARM::LDRSB;
1032 useAM3 = true;
1033 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001034 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001035 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001036 break;
Chad Rosier73463472011-11-09 21:30:12 +00001037 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001038 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001039 return false;
1040
Chad Rosier57b29972011-11-14 20:22:27 +00001041 if (isThumb2) {
1042 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1043 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1044 else
1045 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1046 } else {
1047 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1048 useAM3 = true;
1049 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001050 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001051 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001052 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001053 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001054 return false;
1055
Chad Rosier57b29972011-11-14 20:22:27 +00001056 if (isThumb2) {
1057 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1058 Opc = ARM::t2LDRi8;
1059 else
1060 Opc = ARM::t2LDRi12;
1061 } else {
1062 Opc = ARM::LDRi12;
1063 }
JF Bastien1fe907e2013-06-09 00:20:24 +00001064 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001065 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001066 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001067 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001068 // Unaligned loads need special handling. Floats require word-alignment.
1069 if (Alignment && Alignment < 4) {
1070 needVMOV = true;
1071 VT = MVT::i32;
1072 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
JF Bastien1fe907e2013-06-09 00:20:24 +00001073 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001074 } else {
1075 Opc = ARM::VLDRS;
1076 RC = TLI.getRegClassFor(VT);
1077 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001078 break;
1079 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001080 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001081 // FIXME: Unaligned loads need special handling. Doublewords require
1082 // word-alignment.
1083 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001084 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001085
Eric Christopher6dab1372010-09-18 01:59:37 +00001086 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001087 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001088 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001089 }
Eric Christopher564857f2010-12-01 01:40:24 +00001090 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001091 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001092
Eric Christopher564857f2010-12-01 01:40:24 +00001093 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001094 if (allocReg)
1095 ResultReg = createResultReg(RC);
1096 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001097 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1098 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001099 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001100
1101 // If we had an unaligned load of a float we've converted it to an regular
1102 // load. Now we must move from the GRP to the FP register.
1103 if (needVMOV) {
1104 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1105 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1106 TII.get(ARM::VMOVSR), MoveReg)
1107 .addReg(ResultReg));
1108 ResultReg = MoveReg;
1109 }
Eric Christopherdc908042010-08-31 01:28:42 +00001110 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001111}
1112
Eric Christopher43b62be2010-09-27 06:02:23 +00001113bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001114 // Atomic loads need special handling.
1115 if (cast<LoadInst>(I)->isAtomic())
1116 return false;
1117
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001118 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001119 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001120 if (!isLoadTypeLegal(I->getType(), VT))
1121 return false;
1122
Eric Christopher564857f2010-12-01 01:40:24 +00001123 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001124 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001125 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001126
1127 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001128 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1129 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001130 UpdateValueMap(I, ResultReg);
1131 return true;
1132}
1133
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001134bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001135 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001136 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001137 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001138 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001139 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001140 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001141 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001142 unsigned Res = createResultReg(isThumb2 ?
1143 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1144 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001145 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001146 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1147 TII.get(Opc), Res)
1148 .addReg(SrcReg).addImm(1));
1149 SrcReg = Res;
1150 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001151 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001152 if (isThumb2) {
1153 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1154 StrOpc = ARM::t2STRBi8;
1155 else
1156 StrOpc = ARM::t2STRBi12;
1157 } else {
1158 StrOpc = ARM::STRBi12;
1159 }
Eric Christopher15418772010-10-12 05:39:06 +00001160 break;
1161 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001162 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001163 return false;
1164
Chad Rosier57b29972011-11-14 20:22:27 +00001165 if (isThumb2) {
1166 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1167 StrOpc = ARM::t2STRHi8;
1168 else
1169 StrOpc = ARM::t2STRHi12;
1170 } else {
1171 StrOpc = ARM::STRH;
1172 useAM3 = true;
1173 }
Eric Christopher15418772010-10-12 05:39:06 +00001174 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001175 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001176 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001177 return false;
1178
Chad Rosier57b29972011-11-14 20:22:27 +00001179 if (isThumb2) {
1180 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1181 StrOpc = ARM::t2STRi8;
1182 else
1183 StrOpc = ARM::t2STRi12;
1184 } else {
1185 StrOpc = ARM::STRi12;
1186 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001187 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001188 case MVT::f32:
1189 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001190 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001191 if (Alignment && Alignment < 4) {
1192 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1193 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1194 TII.get(ARM::VMOVRS), MoveReg)
1195 .addReg(SrcReg));
1196 SrcReg = MoveReg;
1197 VT = MVT::i32;
1198 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001199 } else {
1200 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001201 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001202 break;
1203 case MVT::f64:
1204 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001205 // FIXME: Unaligned stores need special handling. Doublewords require
1206 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001207 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001208 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001209
Eric Christopher56d2b722010-09-02 23:43:26 +00001210 StrOpc = ARM::VSTRD;
1211 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001212 }
Eric Christopher564857f2010-12-01 01:40:24 +00001213 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001214 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001215
Eric Christopher564857f2010-12-01 01:40:24 +00001216 // Create the base instruction, then add the operands.
1217 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1218 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001219 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001220 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001221 return true;
1222}
1223
Eric Christopher43b62be2010-09-27 06:02:23 +00001224bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001225 Value *Op0 = I->getOperand(0);
1226 unsigned SrcReg = 0;
1227
Eli Friedman4136d232011-09-02 22:33:24 +00001228 // Atomic stores need special handling.
1229 if (cast<StoreInst>(I)->isAtomic())
1230 return false;
1231
Eric Christopher564857f2010-12-01 01:40:24 +00001232 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001233 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001234 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001235 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001236
Eric Christopher1b61ef42010-09-02 01:48:11 +00001237 // Get the value to be stored into a register.
1238 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001239 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001240
Eric Christopher564857f2010-12-01 01:40:24 +00001241 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001242 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001243 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001244 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001245
Chad Rosier9eff1e32011-12-03 02:21:57 +00001246 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1247 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001248 return true;
1249}
1250
1251static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1252 switch (Pred) {
1253 // Needs two compares...
1254 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001255 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001256 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001257 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001258 return ARMCC::AL;
1259 case CmpInst::ICMP_EQ:
1260 case CmpInst::FCMP_OEQ:
1261 return ARMCC::EQ;
1262 case CmpInst::ICMP_SGT:
1263 case CmpInst::FCMP_OGT:
1264 return ARMCC::GT;
1265 case CmpInst::ICMP_SGE:
1266 case CmpInst::FCMP_OGE:
1267 return ARMCC::GE;
1268 case CmpInst::ICMP_UGT:
1269 case CmpInst::FCMP_UGT:
1270 return ARMCC::HI;
1271 case CmpInst::FCMP_OLT:
1272 return ARMCC::MI;
1273 case CmpInst::ICMP_ULE:
1274 case CmpInst::FCMP_OLE:
1275 return ARMCC::LS;
1276 case CmpInst::FCMP_ORD:
1277 return ARMCC::VC;
1278 case CmpInst::FCMP_UNO:
1279 return ARMCC::VS;
1280 case CmpInst::FCMP_UGE:
1281 return ARMCC::PL;
1282 case CmpInst::ICMP_SLT:
1283 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001284 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001285 case CmpInst::ICMP_SLE:
1286 case CmpInst::FCMP_ULE:
1287 return ARMCC::LE;
1288 case CmpInst::FCMP_UNE:
1289 case CmpInst::ICMP_NE:
1290 return ARMCC::NE;
1291 case CmpInst::ICMP_UGE:
1292 return ARMCC::HS;
1293 case CmpInst::ICMP_ULT:
1294 return ARMCC::LO;
1295 }
Eric Christopher543cf052010-09-01 22:16:27 +00001296}
1297
Eric Christopher43b62be2010-09-27 06:02:23 +00001298bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001299 const BranchInst *BI = cast<BranchInst>(I);
1300 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1301 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001302
Eric Christophere5734102010-09-03 00:35:47 +00001303 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001304
Eric Christopher0e6233b2010-10-29 21:08:19 +00001305 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1306 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001307 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001308 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001309
1310 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001311 // Try to take advantage of fallthrough opportunities.
1312 CmpInst::Predicate Predicate = CI->getPredicate();
1313 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1314 std::swap(TBB, FBB);
1315 Predicate = CmpInst::getInversePredicate(Predicate);
1316 }
1317
1318 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001319
1320 // We may not handle every CC for now.
1321 if (ARMPred == ARMCC::AL) return false;
1322
Chad Rosier75698f32011-10-26 23:17:28 +00001323 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001324 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001325 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001326
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001327 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001328 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1329 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1330 FastEmitBranch(FBB, DL);
1331 FuncInfo.MBB->addSuccessor(TBB);
1332 return true;
1333 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001334 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1335 MVT SourceVT;
1336 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001337 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001338 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001339 unsigned OpReg = getRegForValue(TI->getOperand(0));
1340 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1341 TII.get(TstOpc))
1342 .addReg(OpReg).addImm(1));
1343
1344 unsigned CCMode = ARMCC::NE;
1345 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1346 std::swap(TBB, FBB);
1347 CCMode = ARMCC::EQ;
1348 }
1349
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001350 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001351 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1352 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1353
1354 FastEmitBranch(FBB, DL);
1355 FuncInfo.MBB->addSuccessor(TBB);
1356 return true;
1357 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001358 } else if (const ConstantInt *CI =
1359 dyn_cast<ConstantInt>(BI->getCondition())) {
1360 uint64_t Imm = CI->getZExtValue();
1361 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1362 FastEmitBranch(Target, DL);
1363 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001364 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001365
Eric Christopher0e6233b2010-10-29 21:08:19 +00001366 unsigned CmpReg = getRegForValue(BI->getCondition());
1367 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001368
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001369 // We've been divorced from our compare! Our block was split, and
1370 // now our compare lives in a predecessor block. We musn't
1371 // re-compare here, as the children of the compare aren't guaranteed
1372 // live across the block boundary (we *could* check for this).
1373 // Regardless, the compare has been done in the predecessor block,
1374 // and it left a value for us in a virtual register. Ergo, we test
1375 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001376 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001377 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1378 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001379
Eric Christopher7a20a372011-04-28 16:52:09 +00001380 unsigned CCMode = ARMCC::NE;
1381 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1382 std::swap(TBB, FBB);
1383 CCMode = ARMCC::EQ;
1384 }
1385
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001386 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001387 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001388 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001389 FastEmitBranch(FBB, DL);
1390 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001391 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001392}
1393
Chad Rosier60c8fa62012-02-07 23:56:08 +00001394bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1395 unsigned AddrReg = getRegForValue(I->getOperand(0));
1396 if (AddrReg == 0) return false;
1397
1398 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1399 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1400 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001401
1402 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1403 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1404 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1405
Jush Luefc967e2012-06-14 06:08:19 +00001406 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001407}
1408
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001409bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1410 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001411 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001412 EVT SrcEVT = TLI.getValueType(Ty, true);
1413 if (!SrcEVT.isSimple()) return false;
1414 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001415
Chad Rosierade62002011-10-26 23:25:44 +00001416 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1417 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001418 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001419
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 // Check to see if the 2nd operand is a constant that we can encode directly
1421 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001422 int Imm = 0;
1423 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001424 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001425 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1426 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001427 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1428 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1429 SrcVT == MVT::i1) {
1430 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001431 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001432 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1433 // then a cmn, because there is no way to represent 2147483648 as a
1434 // signed 32-bit int.
1435 if (Imm < 0 && Imm != (int)0x80000000) {
1436 isNegativeImm = true;
1437 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001438 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001439 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1440 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001441 }
1442 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1443 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1444 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001445 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001446 }
1447
Eric Christopherd43393a2010-09-08 23:13:45 +00001448 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001450 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001451 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001452 default: return false;
1453 // TODO: Verify compares.
1454 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001455 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001456 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001457 break;
1458 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001459 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001460 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001461 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001462 case MVT::i1:
1463 case MVT::i8:
1464 case MVT::i16:
1465 needsExt = true;
1466 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001467 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001469 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001470 CmpOpc = ARM::t2CMPrr;
1471 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001472 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001473 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001474 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001475 CmpOpc = ARM::CMPrr;
1476 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001477 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001478 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001479 break;
1480 }
1481
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001482 unsigned SrcReg1 = getRegForValue(Src1Value);
1483 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001484
Duncan Sands4c0c5452011-11-28 10:31:27 +00001485 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001486 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001487 SrcReg2 = getRegForValue(Src2Value);
1488 if (SrcReg2 == 0) return false;
1489 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001490
1491 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1492 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001493 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1494 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001495 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001496 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1497 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001498 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001499 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001500
Chad Rosier1c47de82011-11-11 06:27:41 +00001501 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001502 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1503 TII.get(CmpOpc))
1504 .addReg(SrcReg1).addReg(SrcReg2));
1505 } else {
1506 MachineInstrBuilder MIB;
1507 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1508 .addReg(SrcReg1);
1509
1510 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1511 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001512 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001513 AddOptionalDefs(MIB);
1514 }
Chad Rosierade62002011-10-26 23:25:44 +00001515
1516 // For floating point we need to move the result to a comparison register
1517 // that we can then use for branches.
1518 if (Ty->isFloatTy() || Ty->isDoubleTy())
1519 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1520 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001521 return true;
1522}
1523
1524bool ARMFastISel::SelectCmp(const Instruction *I) {
1525 const CmpInst *CI = cast<CmpInst>(I);
1526
Eric Christopher229207a2010-09-29 01:14:47 +00001527 // Get the compare predicate.
1528 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001529
Eric Christopher229207a2010-09-29 01:14:47 +00001530 // We may not handle every CC for now.
1531 if (ARMPred == ARMCC::AL) return false;
1532
Chad Rosier530f7ce2011-10-26 22:47:55 +00001533 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001534 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001535 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001536
Eric Christopher229207a2010-09-29 01:14:47 +00001537 // Now set a register based on the comparison. Explicitly set the predicates
1538 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001539 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001540 const TargetRegisterClass *RC = isThumb2 ?
1541 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1542 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001543 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001544 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001545 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001546 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001547 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1548 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001549 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001550
Eric Christophera5b1e682010-09-17 22:28:18 +00001551 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001552 return true;
1553}
1554
Eric Christopher43b62be2010-09-27 06:02:23 +00001555bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001556 // Make sure we have VFP and that we're extending float to double.
1557 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001558
Eric Christopher46203602010-09-09 00:26:48 +00001559 Value *V = I->getOperand(0);
1560 if (!I->getType()->isDoubleTy() ||
1561 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001562
Eric Christopher46203602010-09-09 00:26:48 +00001563 unsigned Op = getRegForValue(V);
1564 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001565
Craig Topper420761a2012-04-20 07:30:17 +00001566 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001567 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001568 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001569 .addReg(Op));
1570 UpdateValueMap(I, Result);
1571 return true;
1572}
1573
Eric Christopher43b62be2010-09-27 06:02:23 +00001574bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001575 // Make sure we have VFP and that we're truncating double to float.
1576 if (!Subtarget->hasVFP2()) return false;
1577
1578 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001579 if (!(I->getType()->isFloatTy() &&
1580 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001581
1582 unsigned Op = getRegForValue(V);
1583 if (Op == 0) return false;
1584
Craig Topper420761a2012-04-20 07:30:17 +00001585 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001586 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001587 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001588 .addReg(Op));
1589 UpdateValueMap(I, Result);
1590 return true;
1591}
1592
Chad Rosierae46a332012-02-03 21:14:11 +00001593bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001594 // Make sure we have VFP.
1595 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001596
Duncan Sands1440e8b2010-11-03 11:35:31 +00001597 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001598 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001599 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001600 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001601
Chad Rosier463fe242011-11-03 02:04:59 +00001602 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001603 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1604 if (!SrcEVT.isSimple())
1605 return false;
1606 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001607 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001608 return false;
1609
Chad Rosier463fe242011-11-03 02:04:59 +00001610 unsigned SrcReg = getRegForValue(Src);
1611 if (SrcReg == 0) return false;
1612
1613 // Handle sign-extension.
1614 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001615 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, MVT::i32,
Chad Rosierae46a332012-02-03 21:14:11 +00001616 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001617 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001618 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001619
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001620 // The conversion routine works on fp-reg to fp-reg and the operand above
1621 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001622 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001623 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001624
Eric Christopher9a040492010-09-09 18:54:59 +00001625 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001626 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1627 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001628 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001629
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001630 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001631 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1632 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001633 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001634 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001635 return true;
1636}
1637
Chad Rosierae46a332012-02-03 21:14:11 +00001638bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001639 // Make sure we have VFP.
1640 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001641
Duncan Sands1440e8b2010-11-03 11:35:31 +00001642 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001643 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001644 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001645 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001646
Eric Christopher9a040492010-09-09 18:54:59 +00001647 unsigned Op = getRegForValue(I->getOperand(0));
1648 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001649
Eric Christopher9a040492010-09-09 18:54:59 +00001650 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001651 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001652 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1653 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001654 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001655
Chad Rosieree8901c2012-02-03 20:27:51 +00001656 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001657 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001658 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1659 ResultReg)
1660 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001661
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001662 // This result needs to be in an integer register, but the conversion only
1663 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001664 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001665 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001666
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001667 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001668 return true;
1669}
1670
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001672 MVT VT;
1673 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001674 return false;
1675
1676 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001677 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001678
1679 unsigned CondReg = getRegForValue(I->getOperand(0));
1680 if (CondReg == 0) return false;
1681 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1682 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001683
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001684 // Check to see if we can use an immediate in the conditional move.
1685 int Imm = 0;
1686 bool UseImm = false;
1687 bool isNegativeImm = false;
1688 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1689 assert (VT == MVT::i32 && "Expecting an i32.");
1690 Imm = (int)ConstInt->getValue().getZExtValue();
1691 if (Imm < 0) {
1692 isNegativeImm = true;
1693 Imm = ~Imm;
1694 }
1695 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1696 (ARM_AM::getSOImmVal(Imm) != -1);
1697 }
1698
Duncan Sands4c0c5452011-11-28 10:31:27 +00001699 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001700 if (!UseImm) {
1701 Op2Reg = getRegForValue(I->getOperand(2));
1702 if (Op2Reg == 0) return false;
1703 }
1704
1705 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001706 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001707 .addReg(CondReg).addImm(0));
1708
1709 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001710 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001711 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001712 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001713 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1714 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001715 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1716 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001717 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001718 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001719 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001720 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001721 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001722 if (!UseImm)
1723 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1724 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1725 else
1726 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1727 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001728 UpdateValueMap(I, ResultReg);
1729 return true;
1730}
1731
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001732bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001733 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001734 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001735 if (!isTypeLegal(Ty, VT))
1736 return false;
1737
1738 // If we have integer div support we should have selected this automagically.
1739 // In case we have a real miss go ahead and return false and we'll pick
1740 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001741 if (Subtarget->hasDivide()) return false;
1742
Eric Christopher08637852010-09-30 22:34:19 +00001743 // Otherwise emit a libcall.
1744 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001745 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001746 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001747 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001748 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001749 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001750 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001751 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001752 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001753 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001754 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001755 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001756
Eric Christopher08637852010-09-30 22:34:19 +00001757 return ARMEmitLibcall(I, LC);
1758}
1759
Chad Rosier769422f2012-02-03 21:23:45 +00001760bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001761 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001762 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001763 if (!isTypeLegal(Ty, VT))
1764 return false;
1765
1766 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1767 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001768 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001769 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001770 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001771 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001772 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001773 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001774 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001775 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001776 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001777 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001778
Eric Christopher6a880d62010-10-11 08:37:26 +00001779 return ARMEmitLibcall(I, LC);
1780}
1781
Chad Rosier3901c3e2012-02-06 23:50:07 +00001782bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001783 EVT DestVT = TLI.getValueType(I->getType(), true);
1784
1785 // We can get here in the case when we have a binary operation on a non-legal
1786 // type and the target independent selector doesn't know how to handle it.
1787 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1788 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001789
Chad Rosier6fde8752012-02-08 02:29:21 +00001790 unsigned Opc;
1791 switch (ISDOpcode) {
1792 default: return false;
1793 case ISD::ADD:
1794 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1795 break;
1796 case ISD::OR:
1797 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1798 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001799 case ISD::SUB:
1800 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1801 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001802 }
1803
Chad Rosier3901c3e2012-02-06 23:50:07 +00001804 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1805 if (SrcReg1 == 0) return false;
1806
1807 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1808 // in the instruction, rather then materializing the value in a register.
1809 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1810 if (SrcReg2 == 0) return false;
1811
JF Bastiena9a8a122013-05-29 15:45:47 +00001812 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Chad Rosier3901c3e2012-02-06 23:50:07 +00001813 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1814 TII.get(Opc), ResultReg)
1815 .addReg(SrcReg1).addReg(SrcReg2));
1816 UpdateValueMap(I, ResultReg);
1817 return true;
1818}
1819
1820bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier316a5aa2012-12-17 19:59:43 +00001821 EVT FPVT = TLI.getValueType(I->getType(), true);
1822 if (!FPVT.isSimple()) return false;
1823 MVT VT = FPVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001824
Eric Christopherbc39b822010-09-09 00:53:57 +00001825 // We can get here in the case when we want to use NEON for our fp
1826 // operations, but can't figure out how to. Just use the vfp instructions
1827 // if we have them.
1828 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001829 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001830 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1831 if (isFloat && !Subtarget->hasVFP2())
1832 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001833
Eric Christopherbc39b822010-09-09 00:53:57 +00001834 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001835 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001836 switch (ISDOpcode) {
1837 default: return false;
1838 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001839 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001840 break;
1841 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001842 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001843 break;
1844 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001845 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001846 break;
1847 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001848 unsigned Op1 = getRegForValue(I->getOperand(0));
1849 if (Op1 == 0) return false;
1850
1851 unsigned Op2 = getRegForValue(I->getOperand(1));
1852 if (Op2 == 0) return false;
1853
Chad Rosier316a5aa2012-12-17 19:59:43 +00001854 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.SimpleTy));
Eric Christopherbc39b822010-09-09 00:53:57 +00001855 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1856 TII.get(Opc), ResultReg)
1857 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001858 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001859 return true;
1860}
1861
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001862// Call Handling Code
1863
Jush Luee649832012-07-19 09:49:00 +00001864// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001865// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001866CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1867 bool Return,
1868 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001869 switch (CC) {
1870 default:
1871 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001872 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001873 if (Subtarget->hasVFP2() && !isVarArg) {
1874 if (!Subtarget->isAAPCS_ABI())
1875 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1876 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1877 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1878 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001879 // Fallthrough
1880 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001881 // Use target triple & subtarget features to do actual dispatch.
1882 if (Subtarget->isAAPCS_ABI()) {
1883 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001884 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001885 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1886 else
1887 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1888 } else
1889 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1890 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001891 if (!isVarArg)
1892 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1893 // Fall through to soft float variant, variadic functions don't
1894 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001895 case CallingConv::ARM_AAPCS:
1896 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1897 case CallingConv::ARM_APCS:
1898 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001899 case CallingConv::GHC:
1900 if (Return)
1901 llvm_unreachable("Can't return in GHC call convention");
1902 else
1903 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001904 }
1905}
1906
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001907bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1908 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001909 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1911 SmallVectorImpl<unsigned> &RegArgs,
1912 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001913 unsigned &NumBytes,
1914 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001915 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001916 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1917 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1918 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001919
Bill Wendling5aeff312012-03-16 23:11:07 +00001920 // Check that we can handle all of the arguments. If we can't, then bail out
1921 // now before we add code to the MBB.
1922 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1923 CCValAssign &VA = ArgLocs[i];
1924 MVT ArgVT = ArgVTs[VA.getValNo()];
1925
1926 // We don't handle NEON/vector parameters yet.
1927 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1928 return false;
1929
1930 // Now copy/store arg to correct locations.
1931 if (VA.isRegLoc() && !VA.needsCustom()) {
1932 continue;
1933 } else if (VA.needsCustom()) {
1934 // TODO: We need custom lowering for vector (v2f64) args.
1935 if (VA.getLocVT() != MVT::f64 ||
1936 // TODO: Only handle register args for now.
1937 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1938 return false;
1939 } else {
1940 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1941 default:
1942 return false;
1943 case MVT::i1:
1944 case MVT::i8:
1945 case MVT::i16:
1946 case MVT::i32:
1947 break;
1948 case MVT::f32:
1949 if (!Subtarget->hasVFP2())
1950 return false;
1951 break;
1952 case MVT::f64:
1953 if (!Subtarget->hasVFP2())
1954 return false;
1955 break;
1956 }
1957 }
1958 }
1959
1960 // At the point, we are able to handle the call's arguments in fast isel.
1961
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001962 // Get a count of how many bytes are to be pushed on the stack.
1963 NumBytes = CCInfo.getNextStackOffset();
1964
1965 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001966 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001967 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1968 TII.get(AdjStackDown))
1969 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001970
1971 // Process the args.
1972 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1973 CCValAssign &VA = ArgLocs[i];
1974 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001975 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001976
Bill Wendling5aeff312012-03-16 23:11:07 +00001977 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1978 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001979
Eric Christopherf9764fa2010-09-30 20:49:44 +00001980 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001981 switch (VA.getLocInfo()) {
1982 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001983 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001984 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001985 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1986 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001987 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001988 break;
1989 }
Chad Rosier42536af2011-11-05 20:16:15 +00001990 case CCValAssign::AExt:
1991 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001992 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001993 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001994 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
JF Bastien8fc760c2013-06-07 20:10:37 +00001995 assert (Arg != 0 && "Failed to emit a zext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001996 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001997 break;
1998 }
1999 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002000 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002001 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00002002 assert(BC != 0 && "Failed to emit a bitcast!");
2003 Arg = BC;
2004 ArgVT = VA.getLocVT();
2005 break;
2006 }
2007 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002008 }
2009
2010 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002011 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002012 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002013 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002014 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002015 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002016 } else if (VA.needsCustom()) {
2017 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002018 assert(VA.getLocVT() == MVT::f64 &&
2019 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002020
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002021 CCValAssign &NextVA = ArgLocs[++i];
2022
Bill Wendling5aeff312012-03-16 23:11:07 +00002023 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2024 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002025
2026 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2027 TII.get(ARM::VMOVRRD), VA.getLocReg())
2028 .addReg(NextVA.getLocReg(), RegState::Define)
2029 .addReg(Arg));
2030 RegArgs.push_back(VA.getLocReg());
2031 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002032 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002033 assert(VA.isMemLoc());
2034 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002035 Address Addr;
2036 Addr.BaseType = Address::RegBase;
2037 Addr.Base.Reg = ARM::SP;
2038 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002039
Bill Wendling5aeff312012-03-16 23:11:07 +00002040 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2041 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002042 }
2043 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002044
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045 return true;
2046}
2047
Duncan Sands1440e8b2010-11-03 11:35:31 +00002048bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002049 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002050 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002051 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002052 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002053 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2054 TII.get(AdjStackUp))
2055 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002056
2057 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002058 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002059 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002060 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2061 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002062
2063 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002064 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002065 // For this move we copy into two registers and then move into the
2066 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002067 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002068 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002069 unsigned ResultReg = createResultReg(DstRC);
2070 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2071 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002072 .addReg(RVLocs[0].getLocReg())
2073 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002074
Eric Christopher3659ac22010-10-20 08:02:24 +00002075 UsedRegs.push_back(RVLocs[0].getLocReg());
2076 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002077
Eric Christopherdccd2c32010-10-11 08:38:55 +00002078 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002079 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002080 } else {
2081 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002082 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002083
2084 // Special handling for extended integers.
2085 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2086 CopyVT = MVT::i32;
2087
Craig Topper44d23822012-02-22 05:59:10 +00002088 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002089
Eric Christopher14df8822010-10-01 00:00:11 +00002090 unsigned ResultReg = createResultReg(DstRC);
2091 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2092 ResultReg).addReg(RVLocs[0].getLocReg());
2093 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002094
Eric Christopherdccd2c32010-10-11 08:38:55 +00002095 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002096 UpdateValueMap(I, ResultReg);
2097 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002098 }
2099
Eric Christopherdccd2c32010-10-11 08:38:55 +00002100 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002101}
2102
Eric Christopher4f512ef2010-10-22 01:28:00 +00002103bool ARMFastISel::SelectRet(const Instruction *I) {
2104 const ReturnInst *Ret = cast<ReturnInst>(I);
2105 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002106
Eric Christopher4f512ef2010-10-22 01:28:00 +00002107 if (!FuncInfo.CanLowerReturn)
2108 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002109
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002110 // Build a list of return value registers.
2111 SmallVector<unsigned, 4> RetRegs;
2112
Eric Christopher4f512ef2010-10-22 01:28:00 +00002113 CallingConv::ID CC = F.getCallingConv();
2114 if (Ret->getNumOperands() > 0) {
2115 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendling8b62abd2012-12-30 13:01:51 +00002116 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002117
2118 // Analyze operands of the call, assigning locations to each operand.
2119 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002120 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002121 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2122 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002123
2124 const Value *RV = Ret->getOperand(0);
2125 unsigned Reg = getRegForValue(RV);
2126 if (Reg == 0)
2127 return false;
2128
2129 // Only handle a single return value for now.
2130 if (ValLocs.size() != 1)
2131 return false;
2132
2133 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002134
Eric Christopher4f512ef2010-10-22 01:28:00 +00002135 // Don't bother handling odd stuff for now.
2136 if (VA.getLocInfo() != CCValAssign::Full)
2137 return false;
2138 // Only handle register returns for now.
2139 if (!VA.isRegLoc())
2140 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002141
2142 unsigned SrcReg = Reg + VA.getValNo();
Chad Rosier316a5aa2012-12-17 19:59:43 +00002143 EVT RVEVT = TLI.getValueType(RV->getType());
2144 if (!RVEVT.isSimple()) return false;
2145 MVT RVVT = RVEVT.getSimpleVT();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002146 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002147 // Special handling for extended integers.
2148 if (RVVT != DestVT) {
2149 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2150 return false;
2151
Chad Rosierf470cbb2011-11-04 00:50:21 +00002152 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2153
Chad Rosierb8703fe2012-02-17 01:21:28 +00002154 // Perform extension if flagged as either zext or sext. Otherwise, do
2155 // nothing.
2156 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2157 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2158 if (SrcReg == 0) return false;
2159 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002160 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002161
Eric Christopher4f512ef2010-10-22 01:28:00 +00002162 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002163 unsigned DstReg = VA.getLocReg();
2164 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2165 // Avoid a cross-class copy. This is very unlikely.
2166 if (!SrcRC->contains(DstReg))
2167 return false;
2168 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2169 DstReg).addReg(SrcReg);
2170
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002171 // Add register to return instruction.
2172 RetRegs.push_back(VA.getLocReg());
Eric Christopher4f512ef2010-10-22 01:28:00 +00002173 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002174
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002175 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Jakob Stoklund Olesenfc743272013-02-05 18:08:40 +00002176 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2177 TII.get(RetOpc));
2178 AddOptionalDefs(MIB);
2179 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
2180 MIB.addReg(RetRegs[i], RegState::Implicit);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002181 return true;
2182}
2183
Chad Rosier49d6fc02012-06-12 19:25:13 +00002184unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2185 if (UseReg)
2186 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2187 else
2188 return isThumb2 ? ARM::tBL : ARM::BL;
2189}
2190
2191unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2192 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2193 GlobalValue::ExternalLinkage, 0, Name);
Chad Rosier316a5aa2012-12-17 19:59:43 +00002194 EVT LCREVT = TLI.getValueType(GV->getType());
2195 if (!LCREVT.isSimple()) return 0;
2196 return ARMMaterializeGV(GV, LCREVT.getSimpleVT());
Eric Christopher872f4a22011-02-22 01:37:10 +00002197}
2198
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002199// A quick function that will emit a call for a named libcall in F with the
2200// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002201// can emit a call for any libcall we can produce. This is an abridged version
2202// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002203// like computed function pointers or strange arguments at call sites.
2204// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2205// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002206bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2207 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002208
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002209 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002210 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002211 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002212 if (RetTy->isVoidTy())
2213 RetVT = MVT::isVoid;
2214 else if (!isTypeLegal(RetTy, RetVT))
2215 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002216
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002217 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002218 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002219 SmallVector<CCValAssign, 16> RVLocs;
2220 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002221 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002222 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2223 return false;
2224 }
2225
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002226 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002227 SmallVector<Value*, 8> Args;
2228 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002229 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002230 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2231 Args.reserve(I->getNumOperands());
2232 ArgRegs.reserve(I->getNumOperands());
2233 ArgVTs.reserve(I->getNumOperands());
2234 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002235 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002236 Value *Op = I->getOperand(i);
2237 unsigned Arg = getRegForValue(Op);
2238 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002239
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002240 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002241 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002242 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002243
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002244 ISD::ArgFlagsTy Flags;
2245 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2246 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002247
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002248 Args.push_back(Op);
2249 ArgRegs.push_back(Arg);
2250 ArgVTs.push_back(ArgVT);
2251 ArgFlags.push_back(Flags);
2252 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002253
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002254 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002255 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002256 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002257 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2258 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002259 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002260
Chad Rosier49d6fc02012-06-12 19:25:13 +00002261 unsigned CalleeReg = 0;
2262 if (EnableARMLongCalls) {
2263 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2264 if (CalleeReg == 0) return false;
2265 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002266
Chad Rosier49d6fc02012-06-12 19:25:13 +00002267 // Issue the call.
2268 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2269 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2270 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002271 // BL / BLX don't take a predicate, but tBL / tBLX do.
2272 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002273 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002274 if (EnableARMLongCalls)
2275 MIB.addReg(CalleeReg);
2276 else
2277 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002278
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002279 // Add implicit physical register uses to the call.
2280 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002281 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002282
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002283 // Add a register mask with the call-preserved registers.
2284 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2285 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2286
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002287 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002288 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002289 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002290
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002291 // Set all unused physreg defs as dead.
2292 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002293
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002294 return true;
2295}
2296
Chad Rosier11add262011-11-11 23:31:03 +00002297bool ARMFastISel::SelectCall(const Instruction *I,
2298 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002299 const CallInst *CI = cast<CallInst>(I);
2300 const Value *Callee = CI->getCalledValue();
2301
Chad Rosier11add262011-11-11 23:31:03 +00002302 // Can't handle inline asm.
2303 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304
Chad Rosier425e9512012-12-11 00:18:02 +00002305 // Allow SelectionDAG isel to handle tail calls.
2306 if (CI->isTailCall()) return false;
2307
Eric Christopherf9764fa2010-09-30 20:49:44 +00002308 // Check the calling convention.
2309 ImmutableCallSite CS(CI);
2310 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002311
Eric Christopherf9764fa2010-09-30 20:49:44 +00002312 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002313
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002314 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2315 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002316 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002317
Eric Christopherf9764fa2010-09-30 20:49:44 +00002318 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002319 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002320 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002321 if (RetTy->isVoidTy())
2322 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002323 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2324 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002325 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002326
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002327 // Can't handle non-double multi-reg retvals.
2328 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2329 RetVT != MVT::i16 && RetVT != MVT::i32) {
2330 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002331 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2332 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002333 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2334 return false;
2335 }
2336
Eric Christopherf9764fa2010-09-30 20:49:44 +00002337 // Set up the argument vectors.
2338 SmallVector<Value*, 8> Args;
2339 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002340 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002341 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002342 unsigned arg_size = CS.arg_size();
2343 Args.reserve(arg_size);
2344 ArgRegs.reserve(arg_size);
2345 ArgVTs.reserve(arg_size);
2346 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002347 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2348 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002349 // If we're lowering a memory intrinsic instead of a regular call, skip the
2350 // last two arguments, which shouldn't be passed to the underlying function.
2351 if (IntrMemName && e-i <= 2)
2352 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002353
Eric Christopherf9764fa2010-09-30 20:49:44 +00002354 ISD::ArgFlagsTy Flags;
2355 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling034b94b2012-12-19 07:18:57 +00002356 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002357 Flags.setSExt();
Bill Wendling034b94b2012-12-19 07:18:57 +00002358 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002359 Flags.setZExt();
2360
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002361 // FIXME: Only handle *easy* calls for now.
Bill Wendling034b94b2012-12-19 07:18:57 +00002362 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
2363 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
2364 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
2365 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002366 return false;
2367
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002368 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002369 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002370 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2371 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002372 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002373
2374 unsigned Arg = getRegForValue(*i);
2375 if (Arg == 0)
2376 return false;
2377
Eric Christopherf9764fa2010-09-30 20:49:44 +00002378 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2379 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002380
Eric Christopherf9764fa2010-09-30 20:49:44 +00002381 Args.push_back(*i);
2382 ArgRegs.push_back(Arg);
2383 ArgVTs.push_back(ArgVT);
2384 ArgFlags.push_back(Flags);
2385 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002386
Eric Christopherf9764fa2010-09-30 20:49:44 +00002387 // Handle the arguments now that we've gotten them.
2388 SmallVector<unsigned, 4> RegArgs;
2389 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002390 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2391 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002392 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002393
Chad Rosier49d6fc02012-06-12 19:25:13 +00002394 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002395 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002396 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002397
Chad Rosier49d6fc02012-06-12 19:25:13 +00002398 unsigned CalleeReg = 0;
2399 if (UseReg) {
2400 if (IntrMemName)
2401 CalleeReg = getLibcallReg(IntrMemName);
2402 else
2403 CalleeReg = getRegForValue(Callee);
2404
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002405 if (CalleeReg == 0) return false;
2406 }
2407
Chad Rosier49d6fc02012-06-12 19:25:13 +00002408 // Issue the call.
2409 unsigned CallOpc = ARMSelectCallOp(UseReg);
2410 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2411 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002412
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002413 // ARM calls don't take a predicate, but tBL / tBLX do.
2414 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002415 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002416 if (UseReg)
2417 MIB.addReg(CalleeReg);
2418 else if (!IntrMemName)
2419 MIB.addGlobalAddress(GV, 0, 0);
2420 else
2421 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002422
Eric Christopherf9764fa2010-09-30 20:49:44 +00002423 // Add implicit physical register uses to the call.
2424 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002425 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002426
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002427 // Add a register mask with the call-preserved registers.
2428 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2429 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2430
Eric Christopherf9764fa2010-09-30 20:49:44 +00002431 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002432 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002433 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2434 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002435
Eric Christopherf9764fa2010-09-30 20:49:44 +00002436 // Set all unused physreg defs as dead.
2437 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002438
Eric Christopherf9764fa2010-09-30 20:49:44 +00002439 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002440}
2441
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002442bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002443 return Len <= 16;
2444}
2445
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002446bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002447 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002448 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002449 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002450 return false;
2451
Chad Rosier909cb4f2011-11-14 22:46:17 +00002452 while (Len) {
2453 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002454 if (!Alignment || Alignment >= 4) {
2455 if (Len >= 4)
2456 VT = MVT::i32;
2457 else if (Len >= 2)
2458 VT = MVT::i16;
2459 else {
2460 assert (Len == 1 && "Expected a length of 1!");
2461 VT = MVT::i8;
2462 }
2463 } else {
2464 // Bound based on alignment.
2465 if (Len >= 2 && Alignment == 2)
2466 VT = MVT::i16;
2467 else {
Chad Rosierc9758b12012-12-06 01:34:31 +00002468 VT = MVT::i8;
2469 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002470 }
2471
2472 bool RV;
2473 unsigned ResultReg;
2474 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002475 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002476 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002477 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002478 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002479
2480 unsigned Size = VT.getSizeInBits()/8;
2481 Len -= Size;
2482 Dest.Offset += Size;
2483 Src.Offset += Size;
2484 }
2485
2486 return true;
2487}
2488
Chad Rosier11add262011-11-11 23:31:03 +00002489bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2490 // FIXME: Handle more intrinsics.
2491 switch (I.getIntrinsicID()) {
2492 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002493 case Intrinsic::frameaddress: {
2494 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2495 MFI->setFrameAddressIsTaken(true);
2496
2497 unsigned LdrOpc;
2498 const TargetRegisterClass *RC;
2499 if (isThumb2) {
2500 LdrOpc = ARM::t2LDRi12;
2501 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2502 } else {
2503 LdrOpc = ARM::LDRi12;
2504 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2505 }
2506
2507 const ARMBaseRegisterInfo *RegInfo =
2508 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2509 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2510 unsigned SrcReg = FramePtr;
2511
2512 // Recursively load frame address
2513 // ldr r0 [fp]
2514 // ldr r0 [r0]
2515 // ldr r0 [r0]
2516 // ...
2517 unsigned DestReg;
2518 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2519 while (Depth--) {
2520 DestReg = createResultReg(RC);
2521 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2522 TII.get(LdrOpc), DestReg)
2523 .addReg(SrcReg).addImm(0));
2524 SrcReg = DestReg;
2525 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002526 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002527 return true;
2528 }
Chad Rosier11add262011-11-11 23:31:03 +00002529 case Intrinsic::memcpy:
2530 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002531 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2532 // Don't handle volatile.
2533 if (MTI.isVolatile())
2534 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002535
2536 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2537 // we would emit dead code because we don't currently handle memmoves.
2538 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2539 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002540 // Small memcpy's are common enough that we want to do them without a call
2541 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002542 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002543 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002544 Address Dest, Src;
2545 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2546 !ARMComputeAddress(MTI.getRawSource(), Src))
2547 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002548 unsigned Alignment = MTI.getAlignment();
2549 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002550 return true;
2551 }
2552 }
Jush Luefc967e2012-06-14 06:08:19 +00002553
Chad Rosier11add262011-11-11 23:31:03 +00002554 if (!MTI.getLength()->getType()->isIntegerTy(32))
2555 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002556
Chad Rosier11add262011-11-11 23:31:03 +00002557 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2558 return false;
2559
2560 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2561 return SelectCall(&I, IntrMemName);
2562 }
2563 case Intrinsic::memset: {
2564 const MemSetInst &MSI = cast<MemSetInst>(I);
2565 // Don't handle volatile.
2566 if (MSI.isVolatile())
2567 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002568
Chad Rosier11add262011-11-11 23:31:03 +00002569 if (!MSI.getLength()->getType()->isIntegerTy(32))
2570 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002571
Chad Rosier11add262011-11-11 23:31:03 +00002572 if (MSI.getDestAddressSpace() > 255)
2573 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002574
Chad Rosier11add262011-11-11 23:31:03 +00002575 return SelectCall(&I, "memset");
2576 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002577 case Intrinsic::trap: {
Eli Bendersky0f156af2013-01-30 16:30:19 +00002578 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(
2579 Subtarget->useNaClTrap() ? ARM::TRAPNaCl : ARM::TRAP));
Chad Rosier226ddf52012-05-11 21:33:49 +00002580 return true;
2581 }
Chad Rosier11add262011-11-11 23:31:03 +00002582 }
Chad Rosier11add262011-11-11 23:31:03 +00002583}
2584
Chad Rosier0d7b2312011-11-02 00:18:48 +00002585bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002586 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002587 // undefined.
2588 Value *Op = I->getOperand(0);
2589
2590 EVT SrcVT, DestVT;
2591 SrcVT = TLI.getValueType(Op->getType(), true);
2592 DestVT = TLI.getValueType(I->getType(), true);
2593
2594 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2595 return false;
2596 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2597 return false;
2598
2599 unsigned SrcReg = getRegForValue(Op);
2600 if (!SrcReg) return false;
2601
2602 // Because the high bits are undefined, a truncate doesn't generate
2603 // any code.
2604 UpdateValueMap(I, SrcReg);
2605 return true;
2606}
2607
Chad Rosier316a5aa2012-12-17 19:59:43 +00002608unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002609 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002610 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002611 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002612 if (SrcVT != MVT::i16 && SrcVT != MVT::i8 && SrcVT != MVT::i1)
Chad Rosier87633022011-11-02 17:20:24 +00002613 return 0;
JF Bastien8fc760c2013-06-07 20:10:37 +00002614
2615 // Table of which combinations can be emitted as a single instruction,
2616 // and which will require two.
2617 static const uint8_t isSingleInstrTbl[3][2][2][2] = {
2618 // ARM Thumb
2619 // !hasV6Ops hasV6Ops !hasV6Ops hasV6Ops
2620 // ext: s z s z s z s z
2621 /* 1 */ { { { 0, 1 }, { 0, 1 } }, { { 0, 0 }, { 0, 1 } } },
2622 /* 8 */ { { { 0, 1 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } },
2623 /* 16 */ { { { 0, 0 }, { 1, 1 } }, { { 0, 0 }, { 1, 1 } } }
2624 };
2625
2626 // Target registers for:
2627 // - For ARM can never be PC.
2628 // - For 16-bit Thumb are restricted to lower 8 registers.
2629 // - For 32-bit Thumb are restricted to non-SP and non-PC.
2630 static const TargetRegisterClass *RCTbl[2][2] = {
2631 // Instructions: Two Single
2632 /* ARM */ { &ARM::GPRnopcRegClass, &ARM::GPRnopcRegClass },
2633 /* Thumb */ { &ARM::tGPRRegClass, &ARM::rGPRRegClass }
2634 };
2635
2636 // Table governing the instruction(s) to be emitted.
2637 static const struct {
2638 // First entry for each of the following is sext, second zext.
2639 uint16_t Opc[2];
2640 uint8_t Imm[2]; // All instructions have either a shift or a mask.
2641 uint8_t hasS[2]; // Some instructions have an S bit, always set it to 0.
2642 } OpcTbl[2][2][3] = {
2643 { // Two instructions (first is left shift, second is in this table).
2644 { // ARM
2645 /* 1 */ { { ARM::ASRi, ARM::LSRi }, { 31, 31 }, { 1, 1 } },
2646 /* 8 */ { { ARM::ASRi, ARM::LSRi }, { 24, 24 }, { 1, 1 } },
2647 /* 16 */ { { ARM::ASRi, ARM::LSRi }, { 16, 16 }, { 1, 1 } }
2648 },
2649 { // Thumb
2650 /* 1 */ { { ARM::tASRri, ARM::tLSRri }, { 31, 31 }, { 0, 0 } },
2651 /* 8 */ { { ARM::tASRri, ARM::tLSRri }, { 24, 24 }, { 0, 0 } },
2652 /* 16 */ { { ARM::tASRri, ARM::tLSRri }, { 16, 16 }, { 0, 0 } }
2653 }
2654 },
2655 { // Single instruction.
2656 { // ARM
2657 /* 1 */ { { ARM::KILL, ARM::ANDri }, { 0, 1 }, { 0, 1 } },
2658 /* 8 */ { { ARM::SXTB, ARM::ANDri }, { 0, 255 }, { 0, 1 } },
2659 /* 16 */ { { ARM::SXTH, ARM::UXTH }, { 0, 0 }, { 0, 0 } }
2660 },
2661 { // Thumb
2662 /* 1 */ { { ARM::KILL, ARM::t2ANDri }, { 0, 1 }, { 0, 1 } },
2663 /* 8 */ { { ARM::t2SXTB, ARM::t2ANDri }, { 0, 255 }, { 0, 1 } },
2664 /* 16 */ { { ARM::t2SXTH, ARM::t2UXTH }, { 0, 0 }, { 0, 0 } }
2665 }
2666 }
2667 };
2668
2669 unsigned SrcBits = SrcVT.getSizeInBits();
2670 unsigned DestBits = DestVT.getSizeInBits();
JF Bastien2c69e902013-06-08 00:51:51 +00002671 (void) DestBits;
JF Bastien8fc760c2013-06-07 20:10:37 +00002672 assert((SrcBits < DestBits) && "can only extend to larger types");
2673 assert((DestBits == 32 || DestBits == 16 || DestBits == 8) &&
2674 "other sizes unimplemented");
2675 assert((SrcBits == 16 || SrcBits == 8 || SrcBits == 1) &&
2676 "other sizes unimplemented");
2677
2678 bool hasV6Ops = Subtarget->hasV6Ops();
2679 unsigned Bitness = countTrailingZeros(SrcBits) >> 1; // {1,8,16}=>{0,1,2}
2680 assert((Bitness < 3) && "sanity-check table bounds");
2681
2682 bool isSingleInstr = isSingleInstrTbl[Bitness][isThumb2][hasV6Ops][isZExt];
2683 const TargetRegisterClass *RC = RCTbl[isThumb2][isSingleInstr];
2684 unsigned Opc = OpcTbl[isSingleInstr][isThumb2][Bitness].Opc[isZExt];
2685 assert(ARM::KILL != Opc && "Invalid table entry");
2686 unsigned Imm = OpcTbl[isSingleInstr][isThumb2][Bitness].Imm[isZExt];
2687 unsigned hasS = OpcTbl[isSingleInstr][isThumb2][Bitness].hasS[isZExt];
2688
2689 // 16-bit Thumb instructions always set CPSR (unless they're in an IT block).
2690 bool setsCPSR = &ARM::tGPRRegClass == RC;
2691 unsigned LSLOpc = isThumb2 ? ARM::tLSLri : ARM::LSLi;
2692 unsigned ResultReg;
2693
2694 // Either one or two instructions are emitted.
2695 // They're always of the form:
2696 // dst = in OP imm
2697 // CPSR is set only by 16-bit Thumb instructions.
2698 // Predicate, if any, is AL.
2699 // S bit, if available, is always 0.
2700 // When two are emitted the first's result will feed as the second's input,
2701 // that value is then dead.
2702 unsigned NumInstrsEmitted = isSingleInstr ? 1 : 2;
2703 for (unsigned Instr = 0; Instr != NumInstrsEmitted; ++Instr) {
2704 ResultReg = createResultReg(RC);
2705 unsigned Opcode = ((0 == Instr) && !isSingleInstr) ? LSLOpc : Opc;
2706 bool isKill = 1 == Instr;
2707 MachineInstrBuilder MIB = BuildMI(
2708 *FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opcode), ResultReg);
2709 if (setsCPSR)
2710 MIB.addReg(ARM::CPSR, RegState::Define);
2711 AddDefaultPred(MIB.addReg(SrcReg, isKill * RegState::Kill).addImm(Imm));
2712 if (hasS)
2713 AddDefaultCC(MIB);
2714 // Second instruction consumes the first's result.
2715 SrcReg = ResultReg;
Eli Friedman76927d732011-05-25 23:49:02 +00002716 }
2717
Chad Rosier87633022011-11-02 17:20:24 +00002718 return ResultReg;
2719}
2720
2721bool ARMFastISel::SelectIntExt(const Instruction *I) {
2722 // On ARM, in general, integer casts don't involve legal types; this code
2723 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002724 Type *DestTy = I->getType();
2725 Value *Src = I->getOperand(0);
2726 Type *SrcTy = Src->getType();
2727
Chad Rosier87633022011-11-02 17:20:24 +00002728 bool isZExt = isa<ZExtInst>(I);
2729 unsigned SrcReg = getRegForValue(Src);
2730 if (!SrcReg) return false;
2731
Chad Rosier316a5aa2012-12-17 19:59:43 +00002732 EVT SrcEVT, DestEVT;
2733 SrcEVT = TLI.getValueType(SrcTy, true);
2734 DestEVT = TLI.getValueType(DestTy, true);
2735 if (!SrcEVT.isSimple()) return false;
2736 if (!DestEVT.isSimple()) return false;
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002737
Chad Rosier316a5aa2012-12-17 19:59:43 +00002738 MVT SrcVT = SrcEVT.getSimpleVT();
2739 MVT DestVT = DestEVT.getSimpleVT();
Chad Rosier87633022011-11-02 17:20:24 +00002740 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2741 if (ResultReg == 0) return false;
2742 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002743 return true;
2744}
2745
Jush Lu29465492012-08-03 02:37:48 +00002746bool ARMFastISel::SelectShift(const Instruction *I,
2747 ARM_AM::ShiftOpc ShiftTy) {
2748 // We handle thumb2 mode by target independent selector
2749 // or SelectionDAG ISel.
2750 if (isThumb2)
2751 return false;
2752
2753 // Only handle i32 now.
2754 EVT DestVT = TLI.getValueType(I->getType(), true);
2755 if (DestVT != MVT::i32)
2756 return false;
2757
2758 unsigned Opc = ARM::MOVsr;
2759 unsigned ShiftImm;
2760 Value *Src2Value = I->getOperand(1);
2761 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2762 ShiftImm = CI->getZExtValue();
2763
2764 // Fall back to selection DAG isel if the shift amount
2765 // is zero or greater than the width of the value type.
2766 if (ShiftImm == 0 || ShiftImm >=32)
2767 return false;
2768
2769 Opc = ARM::MOVsi;
2770 }
2771
2772 Value *Src1Value = I->getOperand(0);
2773 unsigned Reg1 = getRegForValue(Src1Value);
2774 if (Reg1 == 0) return false;
2775
Nadav Roteme7576402012-09-06 11:13:55 +00002776 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002777 if (Opc == ARM::MOVsr) {
2778 Reg2 = getRegForValue(Src2Value);
2779 if (Reg2 == 0) return false;
2780 }
2781
JF Bastiena9a8a122013-05-29 15:45:47 +00002782 unsigned ResultReg = createResultReg(&ARM::GPRnopcRegClass);
Jush Lu29465492012-08-03 02:37:48 +00002783 if(ResultReg == 0) return false;
2784
2785 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2786 TII.get(Opc), ResultReg)
2787 .addReg(Reg1);
2788
2789 if (Opc == ARM::MOVsi)
2790 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2791 else if (Opc == ARM::MOVsr) {
2792 MIB.addReg(Reg2);
2793 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2794 }
2795
2796 AddOptionalDefs(MIB);
2797 UpdateValueMap(I, ResultReg);
2798 return true;
2799}
2800
Eric Christopher56d2b722010-09-02 23:43:26 +00002801// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002802bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002803
Eric Christopherab695882010-07-21 22:26:11 +00002804 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002805 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002806 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002807 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002808 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002809 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002810 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002811 case Instruction::IndirectBr:
2812 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002813 case Instruction::ICmp:
2814 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002815 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002816 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002817 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002818 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002819 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002820 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002821 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002822 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002823 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002824 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002825 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002826 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002827 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002828 case Instruction::Add:
2829 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002830 case Instruction::Or:
2831 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002832 case Instruction::Sub:
2833 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002834 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002835 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002836 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002837 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002838 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002839 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002840 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002841 return SelectDiv(I, /*isSigned*/ true);
2842 case Instruction::UDiv:
2843 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002844 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002845 return SelectRem(I, /*isSigned*/ true);
2846 case Instruction::URem:
2847 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002848 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002849 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2850 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002851 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002852 case Instruction::Select:
2853 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002854 case Instruction::Ret:
2855 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002856 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002857 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002858 case Instruction::ZExt:
2859 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002860 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002861 case Instruction::Shl:
2862 return SelectShift(I, ARM_AM::lsl);
2863 case Instruction::LShr:
2864 return SelectShift(I, ARM_AM::lsr);
2865 case Instruction::AShr:
2866 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002867 default: break;
2868 }
2869 return false;
2870}
2871
JF Bastien5ab77042013-06-11 22:13:46 +00002872namespace {
2873// This table describes sign- and zero-extend instructions which can be
2874// folded into a preceding load. All of these extends have an immediate
2875// (sometimes a mask and sometimes a shift) that's applied after
2876// extension.
2877const struct FoldableLoadExtendsStruct {
2878 uint16_t Opc[2]; // ARM, Thumb.
2879 uint8_t ExpectedImm;
2880 uint8_t isZExt : 1;
2881 uint8_t ExpectedVT : 7;
2882} FoldableLoadExtends[] = {
2883 { { ARM::SXTH, ARM::t2SXTH }, 0, 0, MVT::i16 },
2884 { { ARM::UXTH, ARM::t2UXTH }, 0, 1, MVT::i16 },
2885 { { ARM::ANDri, ARM::t2ANDri }, 255, 1, MVT::i8 },
2886 { { ARM::SXTB, ARM::t2SXTB }, 0, 0, MVT::i8 },
2887 { { ARM::UXTB, ARM::t2UXTB }, 0, 1, MVT::i8 }
2888};
2889}
2890
Eli Bendersky75299e32013-04-19 22:29:18 +00002891/// \brief The specified machine instr operand is a vreg, and that
Chad Rosierb29b9502011-11-13 02:23:59 +00002892/// vreg is being provided by the specified load instruction. If possible,
2893/// try to fold the load as an operand to the instruction, returning true if
2894/// successful.
Eli Bendersky75299e32013-04-19 22:29:18 +00002895bool ARMFastISel::tryToFoldLoadIntoMI(MachineInstr *MI, unsigned OpNo,
2896 const LoadInst *LI) {
Chad Rosierb29b9502011-11-13 02:23:59 +00002897 // Verify we have a legal type before going any further.
2898 MVT VT;
2899 if (!isLoadTypeLegal(LI->getType(), VT))
2900 return false;
2901
2902 // Combine load followed by zero- or sign-extend.
2903 // ldrb r1, [r0] ldrb r1, [r0]
2904 // uxtb r2, r1 =>
2905 // mov r3, r2 mov r3, r1
JF Bastien5ab77042013-06-11 22:13:46 +00002906 if (MI->getNumOperands() < 3 || !MI->getOperand(2).isImm())
2907 return false;
2908 const uint64_t Imm = MI->getOperand(2).getImm();
2909
2910 bool Found = false;
2911 bool isZExt;
2912 for (unsigned i = 0, e = array_lengthof(FoldableLoadExtends);
2913 i != e; ++i) {
2914 if (FoldableLoadExtends[i].Opc[isThumb2] == MI->getOpcode() &&
2915 (uint64_t)FoldableLoadExtends[i].ExpectedImm == Imm &&
2916 MVT((MVT::SimpleValueType)FoldableLoadExtends[i].ExpectedVT) == VT) {
2917 Found = true;
2918 isZExt = FoldableLoadExtends[i].isZExt;
2919 }
Chad Rosierb29b9502011-11-13 02:23:59 +00002920 }
JF Bastien5ab77042013-06-11 22:13:46 +00002921 if (!Found) return false;
2922
Chad Rosierb29b9502011-11-13 02:23:59 +00002923 // See if we can handle this address.
2924 Address Addr;
2925 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002926
Chad Rosierb29b9502011-11-13 02:23:59 +00002927 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002928 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002929 return false;
2930 MI->eraseFromParent();
2931 return true;
2932}
2933
Jush Lu8f506472012-09-27 05:21:41 +00002934unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002935 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00002936 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2937 ARMConstantPoolConstant *CPV =
2938 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2939 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2940
2941 unsigned Opc;
2942 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2943 // Load value.
2944 if (isThumb2) {
2945 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2946 TII.get(ARM::t2LDRpci), DestReg1)
2947 .addConstantPoolIndex(Idx));
2948 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2949 } else {
2950 // The extra immediate is for addrmode2.
2951 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2952 DL, TII.get(ARM::LDRcp), DestReg1)
2953 .addConstantPoolIndex(Idx).addImm(0));
2954 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2955 }
2956
2957 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2958 if (GlobalBaseReg == 0) {
2959 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2960 AFI->setGlobalBaseReg(GlobalBaseReg);
2961 }
2962
2963 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2964 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2965 DL, TII.get(Opc), DestReg2)
2966 .addReg(DestReg1)
2967 .addReg(GlobalBaseReg);
2968 if (!UseGOTOFF)
2969 MIB.addImm(0);
2970 AddOptionalDefs(MIB);
2971
2972 return DestReg2;
2973}
2974
Evan Cheng092e5e72013-02-11 01:27:15 +00002975bool ARMFastISel::FastLowerArguments() {
2976 if (!FuncInfo.CanLowerReturn)
2977 return false;
2978
2979 const Function *F = FuncInfo.Fn;
2980 if (F->isVarArg())
2981 return false;
2982
2983 CallingConv::ID CC = F->getCallingConv();
2984 switch (CC) {
2985 default:
2986 return false;
2987 case CallingConv::Fast:
2988 case CallingConv::C:
2989 case CallingConv::ARM_AAPCS_VFP:
2990 case CallingConv::ARM_AAPCS:
2991 case CallingConv::ARM_APCS:
2992 break;
2993 }
2994
2995 // Only handle simple cases. i.e. Up to 4 i8/i16/i32 scalar arguments
2996 // which are passed in r0 - r3.
2997 unsigned Idx = 1;
2998 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
2999 I != E; ++I, ++Idx) {
3000 if (Idx > 4)
3001 return false;
3002
3003 if (F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
3004 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
3005 F->getAttributes().hasAttribute(Idx, Attribute::ByVal))
3006 return false;
3007
3008 Type *ArgTy = I->getType();
3009 if (ArgTy->isStructTy() || ArgTy->isArrayTy() || ArgTy->isVectorTy())
3010 return false;
3011
3012 EVT ArgVT = TLI.getValueType(ArgTy);
Chad Rosierfe88aa02013-02-26 01:05:31 +00003013 if (!ArgVT.isSimple()) return false;
Evan Cheng092e5e72013-02-11 01:27:15 +00003014 switch (ArgVT.getSimpleVT().SimpleTy) {
3015 case MVT::i8:
3016 case MVT::i16:
3017 case MVT::i32:
3018 break;
3019 default:
3020 return false;
3021 }
3022 }
3023
3024
3025 static const uint16_t GPRArgRegs[] = {
3026 ARM::R0, ARM::R1, ARM::R2, ARM::R3
3027 };
3028
3029 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
3030 Idx = 0;
3031 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
3032 I != E; ++I, ++Idx) {
3033 if (I->use_empty())
3034 continue;
3035 unsigned SrcReg = GPRArgRegs[Idx];
3036 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
3037 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
3038 // Without this, EmitLiveInCopies may eliminate the livein if its only
3039 // use is a bitcast (which isn't turned into an instruction).
3040 unsigned ResultReg = createResultReg(RC);
3041 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
3042 ResultReg).addReg(DstReg, getKillRegState(true));
3043 UpdateValueMap(I, ResultReg);
3044 }
3045
3046 return true;
3047}
3048
Eric Christopherab695882010-07-21 22:26:11 +00003049namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00003050 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
3051 const TargetLibraryInfo *libInfo) {
Eric Christopherfeadddd2010-10-11 20:05:22 +00003052 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00003053
Eric Christopherfeadddd2010-10-11 20:05:22 +00003054 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
JF Bastienfe532ad2013-06-14 02:49:43 +00003055 // Thumb2 support on iOS; ARM support on iOS, Linux and NaCl.
3056 bool UseFastISel = false;
3057 UseFastISel |= Subtarget->isTargetIOS() && !Subtarget->isThumb1Only();
3058 UseFastISel |= Subtarget->isTargetLinux() && !Subtarget->isThumb();
3059 UseFastISel |= Subtarget->isTargetNaCl() && !Subtarget->isThumb();
3060
3061 if (UseFastISel) {
3062 // iOS always has a FP for backtracking, force other targets
3063 // to keep their FP when doing FastISel. The emitted code is
3064 // currently superior, and in cases like test-suite's lencod
3065 // FastISel isn't quite correct when FP is eliminated.
3066 TM.Options.NoFramePointerElim = true;
Bob Wilsond49edb72012-08-03 04:06:28 +00003067 return new ARMFastISel(funcInfo, libInfo);
JF Bastienfe532ad2013-06-14 02:49:43 +00003068 }
Evan Cheng09447952010-07-26 18:32:55 +00003069 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00003070 }
3071}