blob: 0f260205df2aebaee8739a0578d155b863d7defd [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000028#include "llvm/Support/RecyclingAllocator.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000033STATISTIC(NumPhysCSEs,
34 "Number of physreg referencing common subexpr eliminated");
Evan Cheng97b5beb2012-01-10 02:02:58 +000035STATISTIC(NumCrossBBCSEs,
36 "Number of cross-MBB physreg referencing CS eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000037STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000038
Evan Chengc6fe3332010-03-02 02:38:24 +000039namespace {
40 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000041 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000042 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000043 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000044 MachineDominatorTree *DT;
45 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000046 public:
47 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000048 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
49 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
50 }
Evan Chengc6fe3332010-03-02 02:38:24 +000051
52 virtual bool runOnMachineFunction(MachineFunction &MF);
Andrew Trick1df91b02012-02-08 21:22:43 +000053
Evan Chengc6fe3332010-03-02 02:38:24 +000054 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.setPreservesCFG();
56 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000057 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000058 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000059 AU.addRequired<MachineDominatorTree>();
60 AU.addPreserved<MachineDominatorTree>();
61 }
62
Evan Chengc2b768f2010-09-17 21:59:42 +000063 virtual void releaseMemory() {
64 ScopeMap.clear();
65 Exps.clear();
66 }
67
Evan Chengc6fe3332010-03-02 02:38:24 +000068 private:
Evan Cheng835810b2010-05-21 21:22:19 +000069 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000070 typedef RecyclingAllocator<BumpPtrAllocator,
71 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
72 typedef ScopedHashTable<MachineInstr*, unsigned,
73 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
74 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000075 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000076 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000077 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000078 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000079
Evan Chenga5f32cb2010-03-04 21:18:08 +000080 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000081 bool isPhysDefTriviallyDead(unsigned Reg,
82 MachineBasicBlock::const_iterator I,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +000083 MachineBasicBlock::const_iterator E) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000084 bool hasLivePhysRegDefUses(const MachineInstr *MI,
85 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +000086 SmallSet<unsigned,8> &PhysRefs,
87 SmallVector<unsigned,2> &PhysDefs) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000088 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +000089 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +000090 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +000091 bool &NonLocal) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000092 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000093 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
94 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000095 void EnterScope(MachineBasicBlock *MBB);
96 void ExitScope(MachineBasicBlock *MBB);
97 bool ProcessBlock(MachineBasicBlock *MBB);
98 void ExitScopeIfDone(MachineDomTreeNode *Node,
Bill Wendling96cb1122012-07-19 00:04:14 +000099 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000100 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +0000101 };
102} // end anonymous namespace
103
104char MachineCSE::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000105char &llvm::MachineCSEID = MachineCSE::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000106INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
107 "Machine Common Subexpression Elimination", false, false)
108INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
109INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
110INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000111 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000112
Evan Cheng6ba95542010-03-03 02:48:20 +0000113bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
114 MachineBasicBlock *MBB) {
115 bool Changed = false;
116 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
117 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000118 if (!MO.isReg() || !MO.isUse())
119 continue;
120 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000121 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000122 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000123 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000124 // Only coalesce single use copies. This ensure the copy will be
125 // deleted.
126 continue;
127 MachineInstr *DefMI = MRI->getVRegDef(Reg);
128 if (DefMI->getParent() != MBB)
129 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000130 if (!DefMI->isCopy())
131 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000132 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000133 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
134 continue;
135 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
136 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000137 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000138 continue;
139 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000140 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000141 MO.setReg(SrcReg);
142 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000143 DefMI->eraseFromParent();
144 ++NumCoalesces;
145 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000146 }
147
148 return Changed;
149}
150
Evan Cheng835810b2010-05-21 21:22:19 +0000151bool
152MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
153 MachineBasicBlock::const_iterator I,
154 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000155 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000156 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000157 // Skip over dbg_value's.
158 while (I != E && I->isDebugValue())
159 ++I;
160
Evan Chengb3958e82010-03-04 01:33:55 +0000161 if (I == E)
162 // Reached end of block, register is obviously dead.
163 return true;
164
Evan Chengb3958e82010-03-04 01:33:55 +0000165 bool SeenDef = false;
166 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
167 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000168 if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
169 SeenDef = true;
Evan Chengb3958e82010-03-04 01:33:55 +0000170 if (!MO.isReg() || !MO.getReg())
171 continue;
172 if (!TRI->regsOverlap(MO.getReg(), Reg))
173 continue;
174 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000175 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000176 return false;
177 SeenDef = true;
178 }
179 if (SeenDef)
Andrew Trick1df91b02012-02-08 21:22:43 +0000180 // See a def of Reg (or an alias) before encountering any use, it's
Evan Chengb3958e82010-03-04 01:33:55 +0000181 // trivially dead.
182 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000183
184 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000185 ++I;
186 }
187 return false;
188}
189
Evan Cheng189c1ec2010-10-29 23:36:03 +0000190/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000191/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000192/// returns the physical register def by reference if it's the only one and the
193/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000194bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
195 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000196 SmallSet<unsigned,8> &PhysRefs,
197 SmallVector<unsigned,2> &PhysDefs) const{
Evan Cheng189c1ec2010-10-29 23:36:03 +0000198 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Cheng6ba95542010-03-03 02:48:20 +0000199 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000200 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000201 if (!MO.isReg())
202 continue;
203 unsigned Reg = MO.getReg();
204 if (!Reg)
205 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000206 if (TargetRegisterInfo::isVirtualRegister(Reg))
207 continue;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000208 // If the def is dead, it's ok. But the def may not marked "dead". That's
Evan Cheng835810b2010-05-21 21:22:19 +0000209 // common since this pass is run before livevariables. We can scan
210 // forward a few instructions and check if it is obviously dead.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000211 if (MO.isDef() &&
212 (MO.isDead() || isPhysDefTriviallyDead(Reg, I, MBB->end())))
213 continue;
Benjamin Kramer5fa2d452012-08-11 20:42:59 +0000214 // Reading constant physregs is ok.
215 if (!MRI->isConstantPhysReg(Reg, *MBB->getParent()))
216 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI)
Benjamin Kramercfc0ad62012-08-11 19:05:13 +0000217 PhysRefs.insert(*AI);
Evan Cheng97b5beb2012-01-10 02:02:58 +0000218 if (MO.isDef())
219 PhysDefs.push_back(Reg);
Evan Chengb3958e82010-03-04 01:33:55 +0000220 }
221
Evan Cheng189c1ec2010-10-29 23:36:03 +0000222 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000223}
224
Evan Cheng189c1ec2010-10-29 23:36:03 +0000225bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000226 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +0000227 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000228 bool &NonLocal) const {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000229 // For now conservatively returns false if the common subexpression is
Evan Cheng97b5beb2012-01-10 02:02:58 +0000230 // not in the same basic block as the given instruction. The only exception
231 // is if the common subexpression is in the sole predecessor block.
232 const MachineBasicBlock *MBB = MI->getParent();
233 const MachineBasicBlock *CSMBB = CSMI->getParent();
234
235 bool CrossMBB = false;
236 if (CSMBB != MBB) {
Evan Chengf96703e2012-01-11 00:38:11 +0000237 if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
Evan Cheng97b5beb2012-01-10 02:02:58 +0000238 return false;
Evan Chengf96703e2012-01-11 00:38:11 +0000239
240 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
Jakob Stoklund Olesenfb9ebbf2012-10-15 21:57:41 +0000241 if (MRI->isAllocatable(PhysDefs[i]) || MRI->isReserved(PhysDefs[i]))
Lang Hamesc2e08db2012-02-17 00:27:16 +0000242 // Avoid extending live range of physical registers if they are
243 //allocatable or reserved.
Evan Chengf96703e2012-01-11 00:38:11 +0000244 return false;
245 }
246 CrossMBB = true;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000247 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000248 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
249 MachineBasicBlock::const_iterator E = MI;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000250 MachineBasicBlock::const_iterator EE = CSMBB->end();
Evan Cheng835810b2010-05-21 21:22:19 +0000251 unsigned LookAheadLeft = LookAheadLimit;
252 while (LookAheadLeft) {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000253 // Skip over dbg_value's.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000254 while (I != E && I != EE && I->isDebugValue())
Evan Cheng835810b2010-05-21 21:22:19 +0000255 ++I;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000256
Evan Cheng97b5beb2012-01-10 02:02:58 +0000257 if (I == EE) {
258 assert(CrossMBB && "Reaching end-of-MBB without finding MI?");
Duncan Sands5b8a1db2012-02-05 14:20:11 +0000259 (void)CrossMBB;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000260 CrossMBB = false;
261 NonLocal = true;
262 I = MBB->begin();
263 EE = MBB->end();
264 continue;
265 }
266
Eli Friedman5e926ac2011-05-06 05:23:07 +0000267 if (I == E)
268 return true;
269
270 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
271 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000272 // RegMasks go on instructions like calls that clobber lots of physregs.
273 // Don't attempt to CSE across such an instruction.
274 if (MO.isRegMask())
275 return false;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000276 if (!MO.isReg() || !MO.isDef())
277 continue;
278 unsigned MOReg = MO.getReg();
279 if (TargetRegisterInfo::isVirtualRegister(MOReg))
280 continue;
281 if (PhysRefs.count(MOReg))
282 return false;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000283 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000284
285 --LookAheadLeft;
286 ++I;
Evan Cheng835810b2010-05-21 21:22:19 +0000287 }
288
289 return false;
290}
291
Evan Chenga5f32cb2010-03-04 21:18:08 +0000292bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000293 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000294 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000295 return false;
296
Evan Cheng2938a002010-03-10 02:12:03 +0000297 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000298 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000299 return false;
300
301 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000302 if (MI->mayStore() || MI->isCall() || MI->isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000303 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000304 return false;
305
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000306 if (MI->mayLoad()) {
Evan Chenga5f32cb2010-03-04 21:18:08 +0000307 // Okay, this instruction does a load. As a refinement, we allow the target
308 // to decide whether the loaded value is actually a constant. If so, we can
309 // actually use it as a load.
310 if (!MI->isInvariantLoad(AA))
311 // FIXME: we should be able to hoist loads with no other side effects if
312 // there are no other instructions which can change memory in this loop.
313 // This is a trivial form of alias analysis.
314 return false;
315 }
316 return true;
317}
318
Evan Cheng31f94c72010-03-09 03:21:12 +0000319/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
320/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000321bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
322 MachineInstr *CSMI, MachineInstr *MI) {
323 // FIXME: Heuristics that works around the lack the live range splitting.
324
Manman Renba86b132012-08-07 06:16:46 +0000325 // If CSReg is used at all uses of Reg, CSE should not increase register
326 // pressure of CSReg.
327 bool MayIncreasePressure = true;
328 if (TargetRegisterInfo::isVirtualRegister(CSReg) &&
329 TargetRegisterInfo::isVirtualRegister(Reg)) {
330 MayIncreasePressure = false;
331 SmallPtrSet<MachineInstr*, 8> CSUses;
332 for (MachineRegisterInfo::use_nodbg_iterator I =MRI->use_nodbg_begin(CSReg),
333 E = MRI->use_nodbg_end(); I != E; ++I) {
334 MachineInstr *Use = &*I;
335 CSUses.insert(Use);
336 }
337 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
338 E = MRI->use_nodbg_end(); I != E; ++I) {
339 MachineInstr *Use = &*I;
340 if (!CSUses.count(Use)) {
341 MayIncreasePressure = true;
342 break;
343 }
344 }
345 }
346 if (!MayIncreasePressure) return true;
347
Chris Lattner622a11b2011-01-10 07:51:31 +0000348 // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
349 // an immediate predecessor. We don't want to increase register pressure and
350 // end up causing other computation to be spilled.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000351 if (MI->isAsCheapAsAMove()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000352 MachineBasicBlock *CSBB = CSMI->getParent();
353 MachineBasicBlock *BB = MI->getParent();
Chris Lattner622a11b2011-01-10 07:51:31 +0000354 if (CSBB != BB && !CSBB->isSuccessor(BB))
Evan Cheng2938a002010-03-10 02:12:03 +0000355 return false;
356 }
357
358 // Heuristics #2: If the expression doesn't not use a vr and the only use
359 // of the redundant computation are copies, do not cse.
360 bool HasVRegUse = false;
361 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
362 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000363 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000364 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
365 HasVRegUse = true;
366 break;
367 }
368 }
369 if (!HasVRegUse) {
370 bool HasNonCopyUse = false;
371 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
372 E = MRI->use_nodbg_end(); I != E; ++I) {
373 MachineInstr *Use = &*I;
374 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000375 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000376 HasNonCopyUse = true;
377 break;
378 }
379 }
380 if (!HasNonCopyUse)
381 return false;
382 }
383
384 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
385 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000386 bool HasPHI = false;
387 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000388 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000389 E = MRI->use_nodbg_end(); I != E; ++I) {
390 MachineInstr *Use = &*I;
391 HasPHI |= Use->isPHI();
392 CSBBs.insert(Use->getParent());
393 }
394
395 if (!HasPHI)
396 return true;
397 return CSBBs.count(MI->getParent());
398}
399
Evan Cheng31156982010-04-21 00:21:07 +0000400void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
401 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
402 ScopeType *Scope = new ScopeType(VNT);
403 ScopeMap[MBB] = Scope;
404}
405
406void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
407 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
408 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
409 assert(SI != ScopeMap.end());
410 ScopeMap.erase(SI);
411 delete SI->second;
412}
413
414bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000415 bool Changed = false;
416
Evan Cheng31f94c72010-03-09 03:21:12 +0000417 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Manman Ren39ad5682012-08-08 00:51:41 +0000418 SmallVector<unsigned, 2> ImplicitDefsToUpdate;
Evan Cheng16b48b82010-03-03 21:20:05 +0000419 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000420 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000421 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000422
423 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000424 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000425
426 bool FoundCSE = VNT.count(MI);
427 if (!FoundCSE) {
428 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000429 if (PerformTrivialCoalescing(MI, MBB)) {
Evan Chengcfea9852011-04-11 18:47:20 +0000430 Changed = true;
431
Evan Chengdb8771a2010-04-02 02:21:24 +0000432 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000433 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000434 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000435 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000436 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000437 }
Evan Chenga63cde22010-12-15 22:16:21 +0000438
439 // Commute commutable instructions.
440 bool Commuted = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000441 if (!FoundCSE && MI->isCommutable()) {
Evan Chenga63cde22010-12-15 22:16:21 +0000442 MachineInstr *NewMI = TII->commuteInstruction(MI);
443 if (NewMI) {
444 Commuted = true;
445 FoundCSE = VNT.count(NewMI);
Evan Chengcfea9852011-04-11 18:47:20 +0000446 if (NewMI != MI) {
Evan Chenga63cde22010-12-15 22:16:21 +0000447 // New instruction. It doesn't need to be kept.
448 NewMI->eraseFromParent();
Evan Chengcfea9852011-04-11 18:47:20 +0000449 Changed = true;
450 } else if (!FoundCSE)
Evan Chenga63cde22010-12-15 22:16:21 +0000451 // MI was changed but it didn't help, commute it back!
452 (void)TII->commuteInstruction(MI);
453 }
454 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000455
Evan Cheng189c1ec2010-10-29 23:36:03 +0000456 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000457 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000458 // It's also not safe if the instruction uses physical registers.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000459 bool CrossMBBPhysDef = false;
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000460 SmallSet<unsigned, 8> PhysRefs;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000461 SmallVector<unsigned, 2> PhysDefs;
462 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs, PhysDefs)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000463 FoundCSE = false;
464
Evan Cheng97b5beb2012-01-10 02:02:58 +0000465 // ... Unless the CS is local or is in the sole predecessor block
466 // and it also defines the physical register which is not clobbered
467 // in between and the physical register uses were not clobbered.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000468 unsigned CSVN = VNT.lookup(MI);
469 MachineInstr *CSMI = Exps[CSVN];
Evan Chengf96703e2012-01-11 00:38:11 +0000470 if (PhysRegDefsReach(CSMI, MI, PhysRefs, PhysDefs, CrossMBBPhysDef))
Evan Cheng189c1ec2010-10-29 23:36:03 +0000471 FoundCSE = true;
Evan Cheng835810b2010-05-21 21:22:19 +0000472 }
473
Evan Cheng16b48b82010-03-03 21:20:05 +0000474 if (!FoundCSE) {
475 VNT.insert(MI, CurrVN++);
476 Exps.push_back(MI);
477 continue;
478 }
479
480 // Found a common subexpression, eliminate it.
481 unsigned CSVN = VNT.lookup(MI);
482 MachineInstr *CSMI = Exps[CSVN];
483 DEBUG(dbgs() << "Examining: " << *MI);
484 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000485
486 // Check if it's profitable to perform this CSE.
487 bool DoCSE = true;
Manman Ren39ad5682012-08-08 00:51:41 +0000488 unsigned NumDefs = MI->getDesc().getNumDefs() +
489 MI->getDesc().getNumImplicitDefs();
490
Evan Cheng16b48b82010-03-03 21:20:05 +0000491 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
492 MachineOperand &MO = MI->getOperand(i);
493 if (!MO.isReg() || !MO.isDef())
494 continue;
495 unsigned OldReg = MO.getReg();
496 unsigned NewReg = CSMI->getOperand(i).getReg();
Manman Ren39ad5682012-08-08 00:51:41 +0000497
498 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
499 // we should make sure it is not dead at CSMI.
500 if (MO.isImplicit() && !MO.isDead() && CSMI->getOperand(i).isDead())
501 ImplicitDefsToUpdate.push_back(i);
502 if (OldReg == NewReg) {
503 --NumDefs;
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000504 continue;
Manman Ren39ad5682012-08-08 00:51:41 +0000505 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000506
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000507 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000508 TargetRegisterInfo::isVirtualRegister(NewReg) &&
509 "Do not CSE physical register defs!");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000510
Evan Cheng2938a002010-03-10 02:12:03 +0000511 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000512 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
Evan Cheng31f94c72010-03-09 03:21:12 +0000513 DoCSE = false;
514 break;
515 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000516
517 // Don't perform CSE if the result of the old instruction cannot exist
518 // within the register class of the new instruction.
519 const TargetRegisterClass *OldRC = MRI->getRegClass(OldReg);
520 if (!MRI->constrainRegClass(NewReg, OldRC)) {
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000521 DEBUG(dbgs() << "*** Not the same register class, avoid CSE!\n");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000522 DoCSE = false;
523 break;
524 }
525
Evan Cheng31f94c72010-03-09 03:21:12 +0000526 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000527 --NumDefs;
528 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000529
530 // Actually perform the elimination.
531 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000532 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000533 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000534 MRI->clearKillFlags(CSEPairs[i].second);
535 }
Evan Cheng97b5beb2012-01-10 02:02:58 +0000536
Manman Ren39ad5682012-08-08 00:51:41 +0000537 // Go through implicit defs of CSMI and MI, if a def is not dead at MI,
538 // we should make sure it is not dead at CSMI.
539 for (unsigned i = 0, e = ImplicitDefsToUpdate.size(); i != e; ++i)
540 CSMI->getOperand(ImplicitDefsToUpdate[i]).setIsDead(false);
541
Evan Cheng97b5beb2012-01-10 02:02:58 +0000542 if (CrossMBBPhysDef) {
543 // Add physical register defs now coming in from a predecessor to MBB
544 // livein list.
545 while (!PhysDefs.empty()) {
546 unsigned LiveIn = PhysDefs.pop_back_val();
547 if (!MBB->isLiveIn(LiveIn))
548 MBB->addLiveIn(LiveIn);
549 }
550 ++NumCrossBBCSEs;
551 }
552
Evan Cheng31f94c72010-03-09 03:21:12 +0000553 MI->eraseFromParent();
554 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000555 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000556 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000557 if (Commuted)
558 ++NumCommutes;
Evan Chengcfea9852011-04-11 18:47:20 +0000559 Changed = true;
Evan Cheng31f94c72010-03-09 03:21:12 +0000560 } else {
Evan Cheng31f94c72010-03-09 03:21:12 +0000561 VNT.insert(MI, CurrVN++);
562 Exps.push_back(MI);
563 }
564 CSEPairs.clear();
Manman Ren39ad5682012-08-08 00:51:41 +0000565 ImplicitDefsToUpdate.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000566 }
567
Evan Cheng31156982010-04-21 00:21:07 +0000568 return Changed;
569}
570
571/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
572/// dominator tree node if its a leaf or all of its children are done. Walk
573/// up the dominator tree to destroy ancestors which are now done.
574void
575MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000576 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren) {
Evan Cheng31156982010-04-21 00:21:07 +0000577 if (OpenChildren[Node])
578 return;
579
580 // Pop scope.
581 ExitScope(Node->getBlock());
582
583 // Now traverse upwards to pop ancestors whose offsprings are all done.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000584 while (MachineDomTreeNode *Parent = Node->getIDom()) {
Evan Cheng31156982010-04-21 00:21:07 +0000585 unsigned Left = --OpenChildren[Parent];
586 if (Left != 0)
587 break;
588 ExitScope(Parent->getBlock());
589 Node = Parent;
590 }
591}
592
593bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
594 SmallVector<MachineDomTreeNode*, 32> Scopes;
595 SmallVector<MachineDomTreeNode*, 8> WorkList;
Evan Cheng31156982010-04-21 00:21:07 +0000596 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
597
Evan Chengc2b768f2010-09-17 21:59:42 +0000598 CurrVN = 0;
599
Evan Cheng31156982010-04-21 00:21:07 +0000600 // Perform a DFS walk to determine the order of visit.
601 WorkList.push_back(Node);
602 do {
603 Node = WorkList.pop_back_val();
604 Scopes.push_back(Node);
605 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
606 unsigned NumChildren = Children.size();
607 OpenChildren[Node] = NumChildren;
608 for (unsigned i = 0; i != NumChildren; ++i) {
609 MachineDomTreeNode *Child = Children[i];
Evan Cheng31156982010-04-21 00:21:07 +0000610 WorkList.push_back(Child);
611 }
612 } while (!WorkList.empty());
613
614 // Now perform CSE.
615 bool Changed = false;
616 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
617 MachineDomTreeNode *Node = Scopes[i];
618 MachineBasicBlock *MBB = Node->getBlock();
619 EnterScope(MBB);
620 Changed |= ProcessBlock(MBB);
621 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
Nick Lewycky7a7a6db2012-07-05 06:19:21 +0000622 ExitScopeIfDone(Node, OpenChildren);
Evan Cheng31156982010-04-21 00:21:07 +0000623 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000624
625 return Changed;
626}
627
Evan Chengc6fe3332010-03-02 02:38:24 +0000628bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000629 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000630 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000631 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000632 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000633 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000634 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000635}