blob: be93f76569c791b41346e454ac0bb704113bbad0 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000047static const uint16_t O32IntRegs[4] = {
48 Mips::A0, Mips::A1, Mips::A2, Mips::A3
49};
50
51static const uint16_t Mips64IntRegs[8] = {
52 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
53 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
54};
55
56static const uint16_t Mips64DPRegs[8] = {
57 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
58 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
59};
60
Jia Liubb481f82012-02-28 07:46:26 +000061// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000062// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000063// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000064static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000065 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000067
Akira Hatanakad6bc5232011-12-05 21:26:34 +000068 Size = CountPopulation_64(I);
69 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000070 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071}
72
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000073SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000074 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
75 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
76}
77
Akira Hatanaka6b28b802012-11-21 20:26:38 +000078static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
79 EVT Ty = Op.getValueType();
80
81 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
82 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
83 Flag);
84 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
85 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
86 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
87 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
88 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
89 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
90 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
91 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
92 N->getOffset(), Flag);
93
94 llvm_unreachable("Unexpected node type.");
95 return SDValue();
96}
97
98static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
99 DebugLoc DL = Op.getDebugLoc();
100 EVT Ty = Op.getValueType();
101 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
102 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
103 return DAG.getNode(ISD::ADD, DL, Ty,
104 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
105 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
106}
107
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000108SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
109 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000110 DebugLoc DL = Op.getDebugLoc();
111 EVT Ty = Op.getValueType();
112 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000113 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000114 getTargetNode(Op, DAG, GOTFlag));
115 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
116 MachinePointerInfo::getGOT(), false, false, false,
117 0);
118 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
119 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
120 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
121}
122
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000123SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
124 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000125 DebugLoc DL = Op.getDebugLoc();
126 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000127 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000128 getTargetNode(Op, DAG, Flag));
129 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
130 MachinePointerInfo::getGOT(), false, false, false, 0);
131}
132
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000133SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
134 unsigned HiFlag,
135 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000139 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000140 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
141 getTargetNode(Op, DAG, LoFlag));
142 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
143 MachinePointerInfo::getGOT(), false, false, false, 0);
144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
147 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000148 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000149 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000150 case MipsISD::Hi: return "MipsISD::Hi";
151 case MipsISD::Lo: return "MipsISD::Lo";
152 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000153 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000155 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000156 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
157 case MipsISD::FPCmp: return "MipsISD::FPCmp";
158 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
159 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
160 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000161 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
162 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
163 case MipsISD::Mult: return "MipsISD::Mult";
164 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000165 case MipsISD::MAdd: return "MipsISD::MAdd";
166 case MipsISD::MAddu: return "MipsISD::MAddu";
167 case MipsISD::MSub: return "MipsISD::MSub";
168 case MipsISD::MSubu: return "MipsISD::MSubu";
169 case MipsISD::DivRem: return "MipsISD::DivRem";
170 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000171 case MipsISD::DivRem16: return "MipsISD::DivRem16";
172 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000173 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
174 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000175 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000176 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000177 case MipsISD::Ext: return "MipsISD::Ext";
178 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000179 case MipsISD::LWL: return "MipsISD::LWL";
180 case MipsISD::LWR: return "MipsISD::LWR";
181 case MipsISD::SWL: return "MipsISD::SWL";
182 case MipsISD::SWR: return "MipsISD::SWR";
183 case MipsISD::LDL: return "MipsISD::LDL";
184 case MipsISD::LDR: return "MipsISD::LDR";
185 case MipsISD::SDL: return "MipsISD::SDL";
186 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000187 case MipsISD::EXTP: return "MipsISD::EXTP";
188 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
189 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
190 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
191 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
192 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
193 case MipsISD::SHILO: return "MipsISD::SHILO";
194 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
195 case MipsISD::MULT: return "MipsISD::MULT";
196 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000197 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000198 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
199 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
200 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 }
203}
204
205MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000206MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000207 : TargetLowering(TM, new MipsTargetObjectFile()),
208 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000209 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
210 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000213 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000214 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
219 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220
Eli Friedman6055a6a2009-07-17 04:07:24 +0000221 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Used by legalize types to correctly generate the setcc result.
226 // Without this, every float setcc comes with a AND/OR with the result,
227 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000228 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000231 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000232 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000234 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
236 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
237 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT, MVT::f64, Custom);
240 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000241 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000243 setOperationAction(ISD::SETCC, MVT::f32, Custom);
244 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000246 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000247 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000250 if (!TM.Options.NoNaNsFPMath) {
251 setOperationAction(ISD::FABS, MVT::f32, Custom);
252 setOperationAction(ISD::FABS, MVT::f64, Custom);
253 }
254
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000255 if (HasMips64) {
256 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
257 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
258 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
259 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
260 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
261 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000262 setOperationAction(ISD::LOAD, MVT::i64, Custom);
263 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000265
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000284
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000308
Akira Hatanaka56633442011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000332
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000338 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000342
Akira Hatanaka544cc212013-01-30 00:26:49 +0000343 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
344
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000345 setOperationAction(ISD::VAARG, MVT::Other, Expand);
346 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
347 setOperationAction(ISD::VAEND, MVT::Other, Expand);
348
Akira Hatanakab430cec2012-09-21 23:58:31 +0000349 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
350 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
351
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000352 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
354 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000355
Jia Liubb481f82012-02-28 07:46:26 +0000356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
359 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000360
Eli Friedman26689ac2011-08-03 21:06:02 +0000361 setInsertFencesForAtomic(true);
362
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000363 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000366 }
367
Akira Hatanakac79507a2011-12-21 00:20:27 +0000368 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
371 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000372
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000373 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
376 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377
Akira Hatanaka7664f052012-06-02 00:04:42 +0000378 if (HasMips64) {
379 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
381 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
382 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
383 }
384
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000385 setTargetDAGCombine(ISD::SDIVREM);
386 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000387 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000388 setTargetDAGCombine(ISD::AND);
389 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000390 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000391
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000392 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000393
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000394 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000395
Akira Hatanaka590baca2012-02-02 03:13:40 +0000396 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
397 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000398
Jim Grosbach3450f802013-02-20 21:13:59 +0000399 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000400}
401
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000402const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
403 if (TM.getSubtargetImpl()->inMips16Mode())
404 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000405
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000406 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000407}
408
Duncan Sands28b77e92011-09-06 19:07:46 +0000409EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000410 if (!VT.isVector())
411 return MVT::i32;
412 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000413}
414
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000415static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000416 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000417 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000418 if (DCI.isBeforeLegalizeOps())
419 return SDValue();
420
Akira Hatanakadda4a072011-10-03 21:06:13 +0000421 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000422 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
423 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000424 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
425 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000426 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000427
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000428 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000429 N->getOperand(0), N->getOperand(1));
430 SDValue InChain = DAG.getEntryNode();
431 SDValue InGlue = DivRem;
432
433 // insert MFLO
434 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000435 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000436 InGlue);
437 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
438 InChain = CopyFromLo.getValue(1);
439 InGlue = CopyFromLo.getValue(2);
440 }
441
442 // insert MFHI
443 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000444 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000445 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000446 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
447 }
448
449 return SDValue();
450}
451
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000452static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
453 switch (CC) {
454 default: llvm_unreachable("Unknown fp condition code!");
455 case ISD::SETEQ:
456 case ISD::SETOEQ: return Mips::FCOND_OEQ;
457 case ISD::SETUNE: return Mips::FCOND_UNE;
458 case ISD::SETLT:
459 case ISD::SETOLT: return Mips::FCOND_OLT;
460 case ISD::SETGT:
461 case ISD::SETOGT: return Mips::FCOND_OGT;
462 case ISD::SETLE:
463 case ISD::SETOLE: return Mips::FCOND_OLE;
464 case ISD::SETGE:
465 case ISD::SETOGE: return Mips::FCOND_OGE;
466 case ISD::SETULT: return Mips::FCOND_ULT;
467 case ISD::SETULE: return Mips::FCOND_ULE;
468 case ISD::SETUGT: return Mips::FCOND_UGT;
469 case ISD::SETUGE: return Mips::FCOND_UGE;
470 case ISD::SETUO: return Mips::FCOND_UN;
471 case ISD::SETO: return Mips::FCOND_OR;
472 case ISD::SETNE:
473 case ISD::SETONE: return Mips::FCOND_ONE;
474 case ISD::SETUEQ: return Mips::FCOND_UEQ;
475 }
476}
477
478
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000479/// This function returns true if the floating point conditional branches and
480/// conditional moves which use condition code CC should be inverted.
481static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000482 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
483 return false;
484
Akira Hatanaka82099682011-12-19 19:52:25 +0000485 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
486 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000487
Akira Hatanaka82099682011-12-19 19:52:25 +0000488 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000489}
490
491// Creates and returns an FPCmp node from a setcc node.
492// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000493static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000494 // must be a SETCC node
495 if (Op.getOpcode() != ISD::SETCC)
496 return Op;
497
498 SDValue LHS = Op.getOperand(0);
499
500 if (!LHS.getValueType().isFloatingPoint())
501 return Op;
502
503 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000504 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000505
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000506 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
507 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
509
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000510 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
512}
513
514// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000515static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000516 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000517 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
518 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000519
520 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
521 True.getValueType(), True, False, Cond);
522}
523
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000524static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000525 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000526 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000527 if (DCI.isBeforeLegalizeOps())
528 return SDValue();
529
530 SDValue SetCC = N->getOperand(0);
531
532 if ((SetCC.getOpcode() != ISD::SETCC) ||
533 !SetCC.getOperand(0).getValueType().isInteger())
534 return SDValue();
535
536 SDValue False = N->getOperand(2);
537 EVT FalseTy = False.getValueType();
538
539 if (!FalseTy.isInteger())
540 return SDValue();
541
542 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
543
544 if (!CN || CN->getZExtValue())
545 return SDValue();
546
547 const DebugLoc DL = N->getDebugLoc();
548 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
549 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000550
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000551 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
552 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000553
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000554 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
555}
556
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000557static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000558 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000559 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000560 // Pattern match EXT.
561 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
562 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000563 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000564 return SDValue();
565
566 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000567 unsigned ShiftRightOpc = ShiftRight.getOpcode();
568
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000569 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000570 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000571 return SDValue();
572
573 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 ConstantSDNode *CN;
575 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
576 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000577
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000578 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000579 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000580
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000581 // Op's second operand must be a shifted mask.
582 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000583 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 return SDValue();
585
586 // Return if the shifted mask does not start at bit 0 or the sum of its size
587 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000588 EVT ValTy = N->getValueType(0);
589 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000590 return SDValue();
591
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000592 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000593 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000594 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000595}
Jia Liubb481f82012-02-28 07:46:26 +0000596
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000597static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000599 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000600 // Pattern match INS.
601 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000602 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000604 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000605 return SDValue();
606
607 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
608 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
609 ConstantSDNode *CN;
610
611 // See if Op's first operand matches (and $src1 , mask0).
612 if (And0.getOpcode() != ISD::AND)
613 return SDValue();
614
615 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000616 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000617 return SDValue();
618
619 // See if Op's second operand matches (and (shl $src, pos), mask1).
620 if (And1.getOpcode() != ISD::AND)
621 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000622
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000623 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000624 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000625 return SDValue();
626
627 // The shift masks must have the same position and size.
628 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
629 return SDValue();
630
631 SDValue Shl = And1.getOperand(0);
632 if (Shl.getOpcode() != ISD::SHL)
633 return SDValue();
634
635 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
636 return SDValue();
637
638 unsigned Shamt = CN->getZExtValue();
639
640 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000641 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 EVT ValTy = N->getValueType(0);
643 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000644 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000645
Akira Hatanaka82099682011-12-19 19:52:25 +0000646 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000648 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649}
Jia Liubb481f82012-02-28 07:46:26 +0000650
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000651static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000652 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000653 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000654 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
655
656 if (DCI.isBeforeLegalizeOps())
657 return SDValue();
658
659 SDValue Add = N->getOperand(1);
660
661 if (Add.getOpcode() != ISD::ADD)
662 return SDValue();
663
664 SDValue Lo = Add.getOperand(1);
665
666 if ((Lo.getOpcode() != MipsISD::Lo) ||
667 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
668 return SDValue();
669
670 EVT ValTy = N->getValueType(0);
671 DebugLoc DL = N->getDebugLoc();
672
673 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
674 Add.getOperand(0));
675 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
676}
677
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000678SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000679 const {
680 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000681 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000682
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000683 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000684 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000685 case ISD::SDIVREM:
686 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000687 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000688 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000689 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000691 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000692 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000693 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000694 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000695 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000696 }
697
698 return SDValue();
699}
700
Akira Hatanakab430cec2012-09-21 23:58:31 +0000701void
702MipsTargetLowering::LowerOperationWrapper(SDNode *N,
703 SmallVectorImpl<SDValue> &Results,
704 SelectionDAG &DAG) const {
705 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
706
707 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
708 Results.push_back(Res.getValue(I));
709}
710
711void
712MipsTargetLowering::ReplaceNodeResults(SDNode *N,
713 SmallVectorImpl<SDValue> &Results,
714 SelectionDAG &DAG) const {
715 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
716
717 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
718 Results.push_back(Res.getValue(I));
719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000722LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000725 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000726 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
727 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
728 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
729 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
730 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
731 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
732 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
733 case ISD::SELECT: return lowerSELECT(Op, DAG);
734 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
735 case ISD::SETCC: return lowerSETCC(Op, DAG);
736 case ISD::VASTART: return lowerVASTART(Op, DAG);
737 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
738 case ISD::FABS: return lowerFABS(Op, DAG);
739 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
740 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
741 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
742 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
743 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
744 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
745 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
746 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
747 case ISD::LOAD: return lowerLOAD(Op, DAG);
748 case ISD::STORE: return lowerSTORE(Op, DAG);
749 case ISD::INTRINSIC_WO_CHAIN: return lowerINTRINSIC_WO_CHAIN(Op, DAG);
750 case ISD::INTRINSIC_W_CHAIN: return lowerINTRINSIC_W_CHAIN(Op, DAG);
751 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 }
Dan Gohman475871a2008-07-27 21:46:04 +0000753 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000754}
755
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000758//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000760// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761// MachineFunction as a live in value. It also creates a corresponding
762// virtual register for it.
763static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000764addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765{
Chris Lattner84bc5422007-12-31 04:13:23 +0000766 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
767 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000768 return VReg;
769}
770
Akira Hatanaka01f70892012-09-27 02:15:57 +0000771MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000772MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000773 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000774 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000775 default:
776 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000777 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000778 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000779 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000780 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000781 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000782 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000783 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000784 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000785 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000786 case Mips::ATOMIC_LOAD_ADD_I64:
787 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000788 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789
790 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000791 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000792 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000793 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000794 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000795 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000796 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000797 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000799 case Mips::ATOMIC_LOAD_AND_I64:
800 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000801 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000802
803 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000805 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000807 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000808 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000810 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000811 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_OR_I64:
813 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000814 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000815
816 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000818 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000820 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000821 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000822 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000823 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000824 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_XOR_I64:
826 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000827 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000828
829 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000831 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000832 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000833 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000834 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000835 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000836 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000837 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_NAND_I64:
839 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000840 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841
842 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000845 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000846 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000847 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000848 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000850 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_SUB_I64:
852 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000853 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854
855 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000857 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000858 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000859 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000860 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000862 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_SWAP_I64:
865 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000866 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000872 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000876 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_CMP_SWAP_I64:
878 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000879 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000880 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000881}
882
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000883// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
884// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
885MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000886MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000887 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000888 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000889 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890
891 MachineFunction *MF = BB->getParent();
892 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000894 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000895 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000896 unsigned LL, SC, AND, NOR, ZERO, BEQ;
897
898 if (Size == 4) {
899 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
900 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
901 AND = Mips::AND;
902 NOR = Mips::NOR;
903 ZERO = Mips::ZERO;
904 BEQ = Mips::BEQ;
905 }
906 else {
907 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
908 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
909 AND = Mips::AND64;
910 NOR = Mips::NOR64;
911 ZERO = Mips::ZERO_64;
912 BEQ = Mips::BEQ64;
913 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
Akira Hatanaka4061da12011-07-19 20:11:17 +0000915 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916 unsigned Ptr = MI->getOperand(1).getReg();
917 unsigned Incr = MI->getOperand(2).getReg();
918
Akira Hatanaka4061da12011-07-19 20:11:17 +0000919 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
920 unsigned AndRes = RegInfo.createVirtualRegister(RC);
921 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922
923 // insert new blocks after the current block
924 const BasicBlock *LLVM_BB = BB->getBasicBlock();
925 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
926 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
927 MachineFunction::iterator It = BB;
928 ++It;
929 MF->insert(It, loopMBB);
930 MF->insert(It, exitMBB);
931
932 // Transfer the remainder of BB and its successor edges to exitMBB.
933 exitMBB->splice(exitMBB->begin(), BB,
934 llvm::next(MachineBasicBlock::iterator(MI)),
935 BB->end());
936 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
937
938 // thisMBB:
939 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000942 loopMBB->addSuccessor(loopMBB);
943 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944
945 // loopMBB:
946 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000947 // <binop> storeval, oldval, incr
948 // sc success, storeval, 0(ptr)
949 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000951 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000953 // and andres, oldval, incr
954 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000955 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
956 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000958 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000959 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000961 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000962 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000963 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
964 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965
966 MI->eraseFromParent(); // The instruction is gone now.
967
Akira Hatanaka939ece12011-07-19 03:42:13 +0000968 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969}
970
971MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000972MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000973 MachineBasicBlock *BB,
974 unsigned Size, unsigned BinOpcode,
975 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 assert((Size == 1 || Size == 2) &&
977 "Unsupported size for EmitAtomicBinaryPartial.");
978
979 MachineFunction *MF = BB->getParent();
980 MachineRegisterInfo &RegInfo = MF->getRegInfo();
981 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
982 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000983 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
985 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986
987 unsigned Dest = MI->getOperand(0).getReg();
988 unsigned Ptr = MI->getOperand(1).getReg();
989 unsigned Incr = MI->getOperand(2).getReg();
990
Akira Hatanaka4061da12011-07-19 20:11:17 +0000991 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
992 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993 unsigned Mask = RegInfo.createVirtualRegister(RC);
994 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000995 unsigned NewVal = RegInfo.createVirtualRegister(RC);
996 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000998 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
999 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1000 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1001 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1002 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001003 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001004 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1005 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1006 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1007 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1008 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009
1010 // insert new blocks after the current block
1011 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1012 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001013 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1015 MachineFunction::iterator It = BB;
1016 ++It;
1017 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001018 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019 MF->insert(It, exitMBB);
1020
1021 // Transfer the remainder of BB and its successor edges to exitMBB.
1022 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001023 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001024 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1025
Akira Hatanaka81b44112011-07-19 17:09:53 +00001026 BB->addSuccessor(loopMBB);
1027 loopMBB->addSuccessor(loopMBB);
1028 loopMBB->addSuccessor(sinkMBB);
1029 sinkMBB->addSuccessor(exitMBB);
1030
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001032 // addiu masklsb2,$0,-4 # 0xfffffffc
1033 // and alignedaddr,ptr,masklsb2
1034 // andi ptrlsb2,ptr,3
1035 // sll shiftamt,ptrlsb2,3
1036 // ori maskupper,$0,255 # 0xff
1037 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001039 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040
1041 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001042 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001044 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001045 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001046 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1047 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1048 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001049 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001050 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001051 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001052 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1053 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001054
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001055 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001057 // ll oldval,0(alignedaddr)
1058 // binop binopres,oldval,incr2
1059 // and newval,binopres,mask
1060 // and maskedoldval0,oldval,mask2
1061 // or storeval,maskedoldval0,newval
1062 // sc success,storeval,0(alignedaddr)
1063 // beq success,$0,loopMBB
1064
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001065 // atomic.swap
1066 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001068 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 // and maskedoldval0,oldval,mask2
1070 // or storeval,maskedoldval0,newval
1071 // sc success,storeval,0(alignedaddr)
1072 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001073
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001075 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001077 // and andres, oldval, incr2
1078 // nor binopres, $0, andres
1079 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001080 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1081 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001082 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001084 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001085 // <binop> binopres, oldval, incr2
1086 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001087 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1088 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001089 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001090 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001091 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001092 }
Jia Liubb481f82012-02-28 07:46:26 +00001093
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001094 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001095 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001096 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001097 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001098 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001099 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001100 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102
Akira Hatanaka939ece12011-07-19 03:42:13 +00001103 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001104 // and maskedoldval1,oldval,mask
1105 // srl srlres,maskedoldval1,shiftamt
1106 // sll sllres,srlres,24
1107 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001108 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001109 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001110
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001111 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001112 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001113 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001114 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001115 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001117 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001118 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119
1120 MI->eraseFromParent(); // The instruction is gone now.
1121
Akira Hatanaka939ece12011-07-19 03:42:13 +00001122 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001123}
1124
1125MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001126MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001127 MachineBasicBlock *BB,
1128 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001129 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130
1131 MachineFunction *MF = BB->getParent();
1132 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001133 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001135 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001136 unsigned LL, SC, ZERO, BNE, BEQ;
1137
1138 if (Size == 4) {
1139 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1140 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1141 ZERO = Mips::ZERO;
1142 BNE = Mips::BNE;
1143 BEQ = Mips::BEQ;
1144 }
1145 else {
1146 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1147 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1148 ZERO = Mips::ZERO_64;
1149 BNE = Mips::BNE64;
1150 BEQ = Mips::BEQ64;
1151 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001152
1153 unsigned Dest = MI->getOperand(0).getReg();
1154 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001155 unsigned OldVal = MI->getOperand(2).getReg();
1156 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001157
Akira Hatanaka4061da12011-07-19 20:11:17 +00001158 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159
1160 // insert new blocks after the current block
1161 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1162 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1163 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1164 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1165 MachineFunction::iterator It = BB;
1166 ++It;
1167 MF->insert(It, loop1MBB);
1168 MF->insert(It, loop2MBB);
1169 MF->insert(It, exitMBB);
1170
1171 // Transfer the remainder of BB and its successor edges to exitMBB.
1172 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001173 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1175
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001176 // thisMBB:
1177 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001179 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001180 loop1MBB->addSuccessor(exitMBB);
1181 loop1MBB->addSuccessor(loop2MBB);
1182 loop2MBB->addSuccessor(loop1MBB);
1183 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184
1185 // loop1MBB:
1186 // ll dest, 0(ptr)
1187 // bne dest, oldval, exitMBB
1188 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001189 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1190 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001192
1193 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001194 // sc success, newval, 0(ptr)
1195 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001197 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001198 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001199 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001200 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
1202 MI->eraseFromParent(); // The instruction is gone now.
1203
Akira Hatanaka939ece12011-07-19 03:42:13 +00001204 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205}
1206
1207MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001208MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001209 MachineBasicBlock *BB,
1210 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001211 assert((Size == 1 || Size == 2) &&
1212 "Unsupported size for EmitAtomicCmpSwapPartial.");
1213
1214 MachineFunction *MF = BB->getParent();
1215 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1216 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1217 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001218 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001219 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1220 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221
1222 unsigned Dest = MI->getOperand(0).getReg();
1223 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001224 unsigned CmpVal = MI->getOperand(2).getReg();
1225 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
Akira Hatanaka4061da12011-07-19 20:11:17 +00001227 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1228 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229 unsigned Mask = RegInfo.createVirtualRegister(RC);
1230 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001231 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1232 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1233 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1234 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1235 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1236 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1237 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1238 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1239 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1240 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1241 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1242 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1243 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1244 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245
1246 // insert new blocks after the current block
1247 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1248 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1249 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001250 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001251 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1252 MachineFunction::iterator It = BB;
1253 ++It;
1254 MF->insert(It, loop1MBB);
1255 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001256 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257 MF->insert(It, exitMBB);
1258
1259 // Transfer the remainder of BB and its successor edges to exitMBB.
1260 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001261 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1263
Akira Hatanaka81b44112011-07-19 17:09:53 +00001264 BB->addSuccessor(loop1MBB);
1265 loop1MBB->addSuccessor(sinkMBB);
1266 loop1MBB->addSuccessor(loop2MBB);
1267 loop2MBB->addSuccessor(loop1MBB);
1268 loop2MBB->addSuccessor(sinkMBB);
1269 sinkMBB->addSuccessor(exitMBB);
1270
Akira Hatanaka70564a92011-07-19 18:14:26 +00001271 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 // addiu masklsb2,$0,-4 # 0xfffffffc
1274 // and alignedaddr,ptr,masklsb2
1275 // andi ptrlsb2,ptr,3
1276 // sll shiftamt,ptrlsb2,3
1277 // ori maskupper,$0,255 # 0xff
1278 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 // andi maskedcmpval,cmpval,255
1281 // sll shiftedcmpval,maskedcmpval,shiftamt
1282 // andi maskednewval,newval,255
1283 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001284 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001285 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001286 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001288 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1290 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1291 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001292 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001293 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001294 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001295 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1296 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001297 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001298 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001299 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001300 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001302 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001303 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001304
1305 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001306 // ll oldval,0(alginedaddr)
1307 // and maskedoldval0,oldval,mask
1308 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001310 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1311 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001312 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001313 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315
1316 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 // and maskedoldval1,oldval,mask2
1318 // or storeval,maskedoldval1,shiftednewval
1319 // sc success,storeval,0(alignedaddr)
1320 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001321 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001322 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001323 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001324 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001325 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001326 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001327 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001328 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001329 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001330
Akira Hatanaka939ece12011-07-19 03:42:13 +00001331 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001332 // srl srlres,maskedoldval0,shiftamt
1333 // sll sllres,srlres,24
1334 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001335 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001337
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001339 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001342 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001343 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344
1345 MI->eraseFromParent(); // The instruction is gone now.
1346
Akira Hatanaka939ece12011-07-19 03:42:13 +00001347 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348}
1349
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001350//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001351// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001352//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001353SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001354 SDValue Chain = Op.getOperand(0);
1355 SDValue Table = Op.getOperand(1);
1356 SDValue Index = Op.getOperand(2);
1357 DebugLoc DL = Op.getDebugLoc();
1358 EVT PTy = getPointerTy();
1359 unsigned EntrySize =
1360 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1361
1362 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1363 DAG.getConstant(EntrySize, PTy));
1364 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1365
1366 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1367 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1368 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1369 0);
1370 Chain = Addr.getValue(1);
1371
1372 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1373 // For PIC, the sequence is:
1374 // BRIND(load(Jumptable + index) + RelocBase)
1375 // RelocBase can be JumpTable, GOT or some sort of global base.
1376 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1377 getPICJumpTableRelocBase(Table, DAG));
1378 }
1379
1380 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1381}
1382
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001383SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001384lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001385{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001386 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001387 // the block to branch to if the condition is true.
1388 SDValue Chain = Op.getOperand(0);
1389 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001390 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001391
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001392 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001393
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001394 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001395 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001396 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001397
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001398 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001399 Mips::CondCode CC =
1400 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001401 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1402 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001403 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001404 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001405}
1406
1407SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001408lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001409{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001410 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001411
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001412 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001413 if (Cond.getOpcode() != MipsISD::FPCmp)
1414 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001415
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001416 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001417 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001418}
1419
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001420SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001421lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001422{
1423 DebugLoc DL = Op.getDebugLoc();
1424 EVT Ty = Op.getOperand(0).getValueType();
1425 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1426 Op.getOperand(0), Op.getOperand(1),
1427 Op.getOperand(4));
1428
1429 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1430 Op.getOperand(3));
1431}
1432
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001433SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1434 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001435
1436 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1437 "Floating point operand expected.");
1438
1439 SDValue True = DAG.getConstant(1, MVT::i32);
1440 SDValue False = DAG.getConstant(0, MVT::i32);
1441
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001442 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001443}
1444
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001445SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001446 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001447 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001448 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001449 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001450
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001451 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001452 const MipsTargetObjectFile &TLOF =
1453 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454
Chris Lattnere3736f82009-08-13 05:41:27 +00001455 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001456 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001457 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001458 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001459 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001460 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001461 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001462 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001463 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001464
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001465 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001466 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001467 }
1468
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001469 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1470 return getAddrLocal(Op, DAG, HasMips64);
1471
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001472 if (LargeGOT)
1473 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1474 MipsII::MO_GOT_LO16);
1475
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001476 return getAddrGlobal(Op, DAG,
1477 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001478}
1479
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001480SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001481 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001482 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1483 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001484
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001485 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001486}
1487
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001488SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001489lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001490{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001491 // If the relocation model is PIC, use the General Dynamic TLS Model or
1492 // Local Dynamic TLS model, otherwise use the Initial Exec or
1493 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001494
1495 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001496 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001497 const GlobalValue *GV = GA->getGlobal();
1498 EVT PtrVT = getPointerTy();
1499
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001500 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1501
1502 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001503 // General Dynamic and Local Dynamic TLS Model.
1504 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1505 : MipsII::MO_TLSGD;
1506
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001507 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1508 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1509 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001510 unsigned PtrSize = PtrVT.getSizeInBits();
1511 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1512
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001513 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001514
1515 ArgListTy Args;
1516 ArgListEntry Entry;
1517 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001518 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001519 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001520
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001521 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001522 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001523 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001524 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001525 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001526 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001527
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001528 SDValue Ret = CallResult.first;
1529
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001530 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001531 return Ret;
1532
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001533 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001534 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001535 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1536 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001537 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001538 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1539 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1540 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001541 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001542
1543 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001544 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001545 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001546 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001547 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001548 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001549 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001550 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001551 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001552 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001553 } else {
1554 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001555 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001556 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001557 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001558 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001559 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001560 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1561 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1562 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001563 }
1564
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001565 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1566 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001567}
1568
1569SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001570lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001571{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001572 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1573 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001574
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001575 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001576}
1577
Dan Gohman475871a2008-07-27 21:46:04 +00001578SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001579lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001580{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001581 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001582 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001583 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001584 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001585 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001586 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1588 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001589 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001590
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001591 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1592 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001593
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001594 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001595}
1596
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001597SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001598 MachineFunction &MF = DAG.getMachineFunction();
1599 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1600
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001601 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001602 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1603 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001604
1605 // vastart just stores the address of the VarArgsFrameIndex slot into the
1606 // memory location argument.
1607 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001608 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001609 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001610}
Jia Liubb481f82012-02-28 07:46:26 +00001611
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001612static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001613 EVT TyX = Op.getOperand(0).getValueType();
1614 EVT TyY = Op.getOperand(1).getValueType();
1615 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1616 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1617 DebugLoc DL = Op.getDebugLoc();
1618 SDValue Res;
1619
1620 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1621 // to i32.
1622 SDValue X = (TyX == MVT::f32) ?
1623 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1624 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1625 Const1);
1626 SDValue Y = (TyY == MVT::f32) ?
1627 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1628 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1629 Const1);
1630
1631 if (HasR2) {
1632 // ext E, Y, 31, 1 ; extract bit31 of Y
1633 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1634 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1635 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1636 } else {
1637 // sll SllX, X, 1
1638 // srl SrlX, SllX, 1
1639 // srl SrlY, Y, 31
1640 // sll SllY, SrlX, 31
1641 // or Or, SrlX, SllY
1642 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1643 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1644 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1645 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1646 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1647 }
1648
1649 if (TyX == MVT::f32)
1650 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1651
1652 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1653 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1654 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001655}
1656
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001657static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001658 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1659 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1660 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1661 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1662 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001663
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001664 // Bitcast to integer nodes.
1665 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1666 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001667
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001668 if (HasR2) {
1669 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1670 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1671 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1672 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001673
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001674 if (WidthX > WidthY)
1675 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1676 else if (WidthY > WidthX)
1677 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001678
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001679 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1680 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1681 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1682 }
1683
1684 // (d)sll SllX, X, 1
1685 // (d)srl SrlX, SllX, 1
1686 // (d)srl SrlY, Y, width(Y)-1
1687 // (d)sll SllY, SrlX, width(Y)-1
1688 // or Or, SrlX, SllY
1689 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1690 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1691 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1692 DAG.getConstant(WidthY - 1, MVT::i32));
1693
1694 if (WidthX > WidthY)
1695 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1696 else if (WidthY > WidthX)
1697 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1698
1699 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1700 DAG.getConstant(WidthX - 1, MVT::i32));
1701 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1702 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001703}
1704
Akira Hatanaka82099682011-12-19 19:52:25 +00001705SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001706MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001707 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001708 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001709
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001710 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001711}
1712
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001713static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001714 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1715 DebugLoc DL = Op.getDebugLoc();
1716
1717 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1718 // to i32.
1719 SDValue X = (Op.getValueType() == MVT::f32) ?
1720 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1721 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1722 Const1);
1723
1724 // Clear MSB.
1725 if (HasR2)
1726 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1727 DAG.getRegister(Mips::ZERO, MVT::i32),
1728 DAG.getConstant(31, MVT::i32), Const1, X);
1729 else {
1730 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1731 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1732 }
1733
1734 if (Op.getValueType() == MVT::f32)
1735 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1736
1737 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1738 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1739 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1740}
1741
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001742static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001743 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1744 DebugLoc DL = Op.getDebugLoc();
1745
1746 // Bitcast to integer node.
1747 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1748
1749 // Clear MSB.
1750 if (HasR2)
1751 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1752 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1753 DAG.getConstant(63, MVT::i32), Const1, X);
1754 else {
1755 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1756 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1757 }
1758
1759 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1760}
1761
1762SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001763MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001764 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001765 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001766
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001767 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001768}
1769
Akira Hatanaka2e591472011-06-02 00:24:44 +00001770SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001771lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001772 // check the depth
1773 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001774 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001775
1776 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1777 MFI->setFrameAddressIsTaken(true);
1778 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001779 DebugLoc DL = Op.getDebugLoc();
1780 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001781 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001782 return FrameAddr;
1783}
1784
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001785SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001786 SelectionDAG &DAG) const {
1787 // check the depth
1788 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1789 "Return address can be determined only for current frame.");
1790
1791 MachineFunction &MF = DAG.getMachineFunction();
1792 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001793 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001794 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1795 MFI->setReturnAddressIsTaken(true);
1796
1797 // Return RA, which contains the return address. Mark it an implicit live-in.
1798 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1799 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1800}
1801
Akira Hatanaka544cc212013-01-30 00:26:49 +00001802// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1803// generated from __builtin_eh_return (offset, handler)
1804// The effect of this is to adjust the stack pointer by "offset"
1805// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001806SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001807 const {
1808 MachineFunction &MF = DAG.getMachineFunction();
1809 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1810
1811 MipsFI->setCallsEhReturn();
1812 SDValue Chain = Op.getOperand(0);
1813 SDValue Offset = Op.getOperand(1);
1814 SDValue Handler = Op.getOperand(2);
1815 DebugLoc DL = Op.getDebugLoc();
1816 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1817
1818 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1819 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1820 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1821 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1822 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1823 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1824 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1825 DAG.getRegister(OffsetReg, Ty),
1826 DAG.getRegister(AddrReg, getPointerTy()),
1827 Chain.getValue(1));
1828}
1829
Akira Hatanakadb548262011-07-19 23:30:50 +00001830// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001831SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001832MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001833 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001834 DebugLoc DL = Op.getDebugLoc();
1835 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00001836 DAG.getConstant(SType, MVT::i32));
1837}
1838
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001839SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001840 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001841 // FIXME: Need pseudo-fence for 'singlethread' fences
1842 // FIXME: Set SType for weaker fences where supported/appropriate.
1843 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001844 DebugLoc DL = Op.getDebugLoc();
1845 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001846 DAG.getConstant(SType, MVT::i32));
1847}
1848
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001849SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001850 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001851 DebugLoc DL = Op.getDebugLoc();
1852 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1853 SDValue Shamt = Op.getOperand(2);
1854
1855 // if shamt < 32:
1856 // lo = (shl lo, shamt)
1857 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1858 // else:
1859 // lo = 0
1860 // hi = (shl lo, shamt[4:0])
1861 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1862 DAG.getConstant(-1, MVT::i32));
1863 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1864 DAG.getConstant(1, MVT::i32));
1865 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1866 Not);
1867 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1868 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1869 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1870 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1871 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001872 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1873 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001874 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1875
1876 SDValue Ops[2] = {Lo, Hi};
1877 return DAG.getMergeValues(Ops, 2, DL);
1878}
1879
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001880SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001881 bool IsSRA) const {
1882 DebugLoc DL = Op.getDebugLoc();
1883 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1884 SDValue Shamt = Op.getOperand(2);
1885
1886 // if shamt < 32:
1887 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1888 // if isSRA:
1889 // hi = (sra hi, shamt)
1890 // else:
1891 // hi = (srl hi, shamt)
1892 // else:
1893 // if isSRA:
1894 // lo = (sra hi, shamt[4:0])
1895 // hi = (sra hi, 31)
1896 // else:
1897 // lo = (srl hi, shamt[4:0])
1898 // hi = 0
1899 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1900 DAG.getConstant(-1, MVT::i32));
1901 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1902 DAG.getConstant(1, MVT::i32));
1903 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1904 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1905 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1906 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1907 Hi, Shamt);
1908 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1909 DAG.getConstant(0x20, MVT::i32));
1910 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1911 DAG.getConstant(31, MVT::i32));
1912 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1913 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1914 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1915 ShiftRightHi);
1916
1917 SDValue Ops[2] = {Lo, Hi};
1918 return DAG.getMergeValues(Ops, 2, DL);
1919}
1920
Akira Hatanakafee62c12013-04-11 19:07:14 +00001921static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001922 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001923 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001924 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001925 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001926 DebugLoc DL = LD->getDebugLoc();
1927 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1928
1929 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001930 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001931 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001932
1933 SDValue Ops[] = { Chain, Ptr, Src };
1934 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1935 LD->getMemOperand());
1936}
1937
1938// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001939SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001940 LoadSDNode *LD = cast<LoadSDNode>(Op);
1941 EVT MemVT = LD->getMemoryVT();
1942
1943 // Return if load is aligned or if MemVT is neither i32 nor i64.
1944 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1945 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1946 return SDValue();
1947
1948 bool IsLittle = Subtarget->isLittle();
1949 EVT VT = Op.getValueType();
1950 ISD::LoadExtType ExtType = LD->getExtensionType();
1951 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1952
1953 assert((VT == MVT::i32) || (VT == MVT::i64));
1954
1955 // Expand
1956 // (set dst, (i64 (load baseptr)))
1957 // to
1958 // (set tmp, (ldl (add baseptr, 7), undef))
1959 // (set dst, (ldr baseptr, tmp))
1960 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001961 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001962 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001963 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001964 IsLittle ? 0 : 7);
1965 }
1966
Akira Hatanakafee62c12013-04-11 19:07:14 +00001967 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001968 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001969 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001970 IsLittle ? 0 : 3);
1971
1972 // Expand
1973 // (set dst, (i32 (load baseptr))) or
1974 // (set dst, (i64 (sextload baseptr))) or
1975 // (set dst, (i64 (extload baseptr)))
1976 // to
1977 // (set tmp, (lwl (add baseptr, 3), undef))
1978 // (set dst, (lwr baseptr, tmp))
1979 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1980 (ExtType == ISD::EXTLOAD))
1981 return LWR;
1982
1983 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1984
1985 // Expand
1986 // (set dst, (i64 (zextload baseptr)))
1987 // to
1988 // (set tmp0, (lwl (add baseptr, 3), undef))
1989 // (set tmp1, (lwr baseptr, tmp0))
1990 // (set tmp2, (shl tmp1, 32))
1991 // (set dst, (srl tmp2, 32))
1992 DebugLoc DL = LD->getDebugLoc();
1993 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1994 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00001995 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1996 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001997 return DAG.getMergeValues(Ops, 2, DL);
1998}
1999
Akira Hatanakafee62c12013-04-11 19:07:14 +00002000static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002001 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002002 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2003 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002004 DebugLoc DL = SD->getDebugLoc();
2005 SDVTList VTList = DAG.getVTList(MVT::Other);
2006
2007 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002008 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002009 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002010
2011 SDValue Ops[] = { Chain, Value, Ptr };
2012 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2013 SD->getMemOperand());
2014}
2015
2016// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002017SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002018 StoreSDNode *SD = cast<StoreSDNode>(Op);
2019 EVT MemVT = SD->getMemoryVT();
2020
2021 // Return if store is aligned or if MemVT is neither i32 nor i64.
2022 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2023 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2024 return SDValue();
2025
2026 bool IsLittle = Subtarget->isLittle();
2027 SDValue Value = SD->getValue(), Chain = SD->getChain();
2028 EVT VT = Value.getValueType();
2029
2030 // Expand
2031 // (store val, baseptr) or
2032 // (truncstore val, baseptr)
2033 // to
2034 // (swl val, (add baseptr, 3))
2035 // (swr val, baseptr)
2036 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002037 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002038 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002039 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002040 }
2041
2042 assert(VT == MVT::i64);
2043
2044 // Expand
2045 // (store val, baseptr)
2046 // to
2047 // (sdl val, (add baseptr, 7))
2048 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002049 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2050 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002051}
2052
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002053static SDValue initAccumulator(SDValue In, DebugLoc DL, SelectionDAG &DAG) {
2054 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, In,
2055 DAG.getConstant(0, MVT::i32));
2056 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, In,
2057 DAG.getConstant(1, MVT::i32));
2058 return DAG.getNode(MipsISD::InsertLOHI, DL, MVT::Untyped, InLo, InHi);
2059}
2060
2061static SDValue extractLOHI(SDValue Op, DebugLoc DL, SelectionDAG &DAG) {
2062 SDValue Lo = DAG.getNode(MipsISD::ExtractLOHI, DL, MVT::i32, Op,
2063 DAG.getConstant(Mips::sub_lo, MVT::i32));
2064 SDValue Hi = DAG.getNode(MipsISD::ExtractLOHI, DL, MVT::i32, Op,
2065 DAG.getConstant(Mips::sub_hi, MVT::i32));
2066 return DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Lo, Hi);
2067}
2068
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002069// This function expands mips intrinsic nodes which have 64-bit input operands
2070// or output values.
2071//
2072// out64 = intrinsic-node in64
2073// =>
2074// lo = copy (extract-element (in64, 0))
2075// hi = copy (extract-element (in64, 1))
2076// mips-specific-node
2077// v0 = copy lo
2078// v1 = copy hi
2079// out64 = merge-values (v0, v1)
2080//
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002081static SDValue lowerDSPIntr(SDValue Op, SelectionDAG &DAG, unsigned Opc) {
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002082 DebugLoc DL = Op.getDebugLoc();
2083 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002084 SmallVector<SDValue, 3> Ops;
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002085 unsigned OpNo = 0;
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002086
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002087 // See if Op has a chain input.
2088 if (HasChainIn)
2089 Ops.push_back(Op->getOperand(OpNo++));
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002090
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002091 // The next operand is the intrinsic opcode.
2092 assert(Op->getOperand(OpNo).getOpcode() == ISD::TargetConstant);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002093
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002094 // See if the next operand has type i64.
2095 SDValue Opnd = Op->getOperand(++OpNo), In64;
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002096
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002097 if (Opnd.getValueType() == MVT::i64)
2098 In64 = initAccumulator(Opnd, DL, DAG);
2099 else
2100 Ops.push_back(Opnd);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002101
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002102 // Push the remaining operands.
2103 for (++OpNo ; OpNo < Op->getNumOperands(); ++OpNo)
2104 Ops.push_back(Op->getOperand(OpNo));
2105
2106 // Add In64 to the end of the list.
2107 if (In64.getNode())
2108 Ops.push_back(In64);
2109
2110 // Scan output.
2111 SmallVector<EVT, 2> ResTys;
2112
2113 for (SDNode::value_iterator I = Op->value_begin(), E = Op->value_end();
2114 I != E; ++I)
2115 ResTys.push_back((*I == MVT::i64) ? MVT::Untyped : *I);
2116
2117 // Create node.
2118 SDValue Val = DAG.getNode(Opc, DL, ResTys, &Ops[0], Ops.size());
2119 SDValue Out = (ResTys[0] == MVT::Untyped) ? extractLOHI(Val, DL, DAG) : Val;
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002120
2121 if (!HasChainIn)
2122 return Out;
2123
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002124 assert(Val->getValueType(1) == MVT::Other);
2125 SDValue Vals[] = { Out, SDValue(Val.getNode(), 1) };
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002126 return DAG.getMergeValues(Vals, 2, DL);
2127}
2128
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002129SDValue MipsTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002130 SelectionDAG &DAG) const {
2131 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2132 default:
2133 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002134 case Intrinsic::mips_shilo:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002135 return lowerDSPIntr(Op, DAG, MipsISD::SHILO);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002136 case Intrinsic::mips_dpau_h_qbl:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002137 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002138 case Intrinsic::mips_dpau_h_qbr:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002139 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002140 case Intrinsic::mips_dpsu_h_qbl:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002141 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002142 case Intrinsic::mips_dpsu_h_qbr:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002143 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002144 case Intrinsic::mips_dpa_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002145 return lowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002146 case Intrinsic::mips_dps_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002147 return lowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002148 case Intrinsic::mips_dpax_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002149 return lowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002150 case Intrinsic::mips_dpsx_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002151 return lowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002152 case Intrinsic::mips_mulsa_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002153 return lowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002154 case Intrinsic::mips_mult:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002155 return lowerDSPIntr(Op, DAG, MipsISD::Mult);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002156 case Intrinsic::mips_multu:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002157 return lowerDSPIntr(Op, DAG, MipsISD::Multu);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002158 case Intrinsic::mips_madd:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002159 return lowerDSPIntr(Op, DAG, MipsISD::MAdd);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002160 case Intrinsic::mips_maddu:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002161 return lowerDSPIntr(Op, DAG, MipsISD::MAddu);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002162 case Intrinsic::mips_msub:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002163 return lowerDSPIntr(Op, DAG, MipsISD::MSub);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002164 case Intrinsic::mips_msubu:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002165 return lowerDSPIntr(Op, DAG, MipsISD::MSubu);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002166 }
2167}
2168
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002169SDValue MipsTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002170 SelectionDAG &DAG) const {
2171 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2172 default:
2173 return SDValue();
2174 case Intrinsic::mips_extp:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002175 return lowerDSPIntr(Op, DAG, MipsISD::EXTP);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002176 case Intrinsic::mips_extpdp:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002177 return lowerDSPIntr(Op, DAG, MipsISD::EXTPDP);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002178 case Intrinsic::mips_extr_w:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002179 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_W);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002180 case Intrinsic::mips_extr_r_w:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002181 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002182 case Intrinsic::mips_extr_rs_w:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002183 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002184 case Intrinsic::mips_extr_s_h:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002185 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002186 case Intrinsic::mips_mthlip:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002187 return lowerDSPIntr(Op, DAG, MipsISD::MTHLIP);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002188 case Intrinsic::mips_mulsaq_s_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002189 return lowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002190 case Intrinsic::mips_maq_s_w_phl:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002191 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002192 case Intrinsic::mips_maq_s_w_phr:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002193 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002194 case Intrinsic::mips_maq_sa_w_phl:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002195 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002196 case Intrinsic::mips_maq_sa_w_phr:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002197 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002198 case Intrinsic::mips_dpaq_s_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002199 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002200 case Intrinsic::mips_dpsq_s_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002201 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002202 case Intrinsic::mips_dpaq_sa_l_w:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002203 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002204 case Intrinsic::mips_dpsq_sa_l_w:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002205 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002206 case Intrinsic::mips_dpaqx_s_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002207 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002208 case Intrinsic::mips_dpaqx_sa_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002209 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002210 case Intrinsic::mips_dpsqx_s_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002211 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002212 case Intrinsic::mips_dpsqx_sa_w_ph:
Akira Hatanaka2c2c33a2013-03-30 01:58:00 +00002213 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002214 }
2215}
2216
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002217SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002218 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2219 || cast<ConstantSDNode>
2220 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2221 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2222 return SDValue();
2223
2224 // The pattern
2225 // (add (frameaddr 0), (frame_to_args_offset))
2226 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2227 // (add FrameObject, 0)
2228 // where FrameObject is a fixed StackObject with offset 0 which points to
2229 // the old stack pointer.
2230 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2231 EVT ValTy = Op->getValueType(0);
2232 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2233 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2234 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2235 DAG.getConstant(0, ValTy));
2236}
2237
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002238//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002240//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002241
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002242//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002244// Mips O32 ABI rules:
2245// ---
2246// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002247// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002248// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002249// f64 - Only passed in two aliased f32 registers if no int reg has been used
2250// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002251// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2252// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002253//
2254// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002255//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002256
Duncan Sands1e96bab2010-11-04 10:49:57 +00002257static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002258 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002259 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2260
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002261 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002262
Craig Topperc5eaae42012-03-11 07:57:25 +00002263 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002264 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2265 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002266 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002267 Mips::F12, Mips::F14
2268 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002269 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002270 Mips::D6, Mips::D7
2271 };
2272
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002273 // Do not process byval args here.
2274 if (ArgFlags.isByVal())
2275 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002276
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002277 // Promote i8 and i16
2278 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2279 LocVT = MVT::i32;
2280 if (ArgFlags.isSExt())
2281 LocInfo = CCValAssign::SExt;
2282 else if (ArgFlags.isZExt())
2283 LocInfo = CCValAssign::ZExt;
2284 else
2285 LocInfo = CCValAssign::AExt;
2286 }
2287
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002288 unsigned Reg;
2289
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002290 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2291 // is true: function is vararg, argument is 3rd or higher, there is previous
2292 // argument which is not f32 or f64.
2293 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2294 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002295 unsigned OrigAlign = ArgFlags.getOrigAlign();
2296 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002297
2298 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002299 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002300 // If this is the first part of an i64 arg,
2301 // the allocated register must be either A0 or A2.
2302 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2303 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002304 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002305 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2306 // Allocate int register and shadow next int register. If first
2307 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002308 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2309 if (Reg == Mips::A1 || Reg == Mips::A3)
2310 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2311 State.AllocateReg(IntRegs, IntRegsSize);
2312 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002313 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2314 // we are guaranteed to find an available float register
2315 if (ValVT == MVT::f32) {
2316 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2317 // Shadow int register
2318 State.AllocateReg(IntRegs, IntRegsSize);
2319 } else {
2320 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2321 // Shadow int registers
2322 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2323 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2324 State.AllocateReg(IntRegs, IntRegsSize);
2325 State.AllocateReg(IntRegs, IntRegsSize);
2326 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002327 } else
2328 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002329
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002330 if (!Reg) {
2331 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2332 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002333 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002334 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002335 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002336
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002337 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002338}
2339
2340#include "MipsGenCallingConv.inc"
2341
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002342//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002343// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002344//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002345
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002346static const unsigned O32IntRegsSize = 4;
2347
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002348// Return next O32 integer argument register.
2349static unsigned getNextIntArgReg(unsigned Reg) {
2350 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2351 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2352}
2353
Akira Hatanaka7d712092012-10-30 19:23:25 +00002354SDValue
2355MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2356 SDValue Chain, SDValue Arg, DebugLoc DL,
2357 bool IsTailCall, SelectionDAG &DAG) const {
2358 if (!IsTailCall) {
2359 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2360 DAG.getIntPtrConstant(Offset));
2361 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2362 false, 0);
2363 }
2364
2365 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2366 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2367 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2368 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2369 /*isVolatile=*/ true, false, 0);
2370}
2371
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002372void MipsTargetLowering::
2373getOpndList(SmallVectorImpl<SDValue> &Ops,
2374 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2375 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2376 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2377 // Insert node "GP copy globalreg" before call to function.
2378 //
2379 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2380 // in PIC mode) allow symbols to be resolved via lazy binding.
2381 // The lazy binding stub requires GP to point to the GOT.
2382 if (IsPICCall && !InternalLinkage) {
2383 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2384 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2385 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2386 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002387
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002388 // Build a sequence of copy-to-reg nodes chained together with token
2389 // chain and flag operands which copy the outgoing args into registers.
2390 // The InFlag in necessary since all emitted instructions must be
2391 // stuck together.
2392 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002393
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002394 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2395 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2396 RegsToPass[i].second, InFlag);
2397 InFlag = Chain.getValue(1);
2398 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002399
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002400 // Add argument registers to the end of the list so that they are
2401 // known live into the call.
2402 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2403 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2404 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002405
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002406 // Add a register mask operand representing the call-preserved registers.
2407 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2408 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2409 assert(Mask && "Missing call preserved mask for calling convention");
2410 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2411
2412 if (InFlag.getNode())
2413 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002414}
2415
Dan Gohman98ca4f22009-08-05 01:29:28 +00002416/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002417/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002419MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002420 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002421 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002422 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002423 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2424 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2425 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002426 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002427 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002428 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002429 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002430 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002431
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002432 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002433 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002434 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002435 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002436
2437 // Analyze operands of the call, assigning locations to each operand.
2438 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002439 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002440 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002441 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002442
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002443 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002444 getTargetMachine().Options.UseSoftFloat,
2445 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002446
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002447 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002448 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002449
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002450 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002451 if (IsTailCall)
2452 IsTailCall =
2453 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002454 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002455
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002456 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002457 ++NumTailCalls;
2458
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002459 // Chain is the output chain of the last Load/Store or CopyToReg node.
2460 // ByValChain is the output chain of the last Memcpy node created for copying
2461 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002462 unsigned StackAlignment = TFL->getStackAlignment();
2463 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002464 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002465
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002466 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002467 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002468
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002469 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002470 IsN64 ? Mips::SP_64 : Mips::SP,
2471 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002472
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002473 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002474 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002475 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002476 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002477
2478 // Walk the register/memloc assignments, inserting copies/loads.
2479 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002480 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002481 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002482 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002483 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2484
2485 // ByVal Arg.
2486 if (Flags.isByVal()) {
2487 assert(Flags.getByValSize() &&
2488 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002489 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002490 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002491 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002492 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002493 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2494 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002495 continue;
2496 }
Jia Liubb481f82012-02-28 07:46:26 +00002497
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002498 // Promote the value if needed.
2499 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002500 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002501 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002502 if (VA.isRegLoc()) {
2503 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002504 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2505 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002506 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002507 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002508 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002509 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002510 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002511 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002512 if (!Subtarget->isLittle())
2513 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002514 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002515 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2516 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2517 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002518 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002519 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002520 }
2521 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002522 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002523 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002524 break;
2525 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002526 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002527 break;
2528 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002529 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002530 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002531 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002532
2533 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002534 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002535 if (VA.isRegLoc()) {
2536 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002537 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002539
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002540 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002541 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002542
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002543 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002544 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002545 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002546 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002547 }
2548
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002549 // Transform all store nodes into one single node because all store
2550 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002551 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002552 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002553 &MemOpChains[0], MemOpChains.size());
2554
Bill Wendling056292f2008-09-16 21:48:12 +00002555 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002556 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2557 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002558 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002559 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002560 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002561
2562 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002563 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002564 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2565
2566 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002567 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002568 else if (LargeGOT)
2569 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2570 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002571 else
2572 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2573 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002574 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002575 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002576 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002577 }
2578 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002579 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002580 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2581 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002582 else if (LargeGOT)
2583 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2584 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002585 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002586 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2587
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002588 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002589 }
2590
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002591 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002592 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002593
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002594 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2595 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002596
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002597 if (IsTailCall)
2598 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002599
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002600 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002601 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002602
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002603 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002604 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002605 DAG.getIntPtrConstant(0, true), InFlag);
2606 InFlag = Chain.getValue(1);
2607
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002608 // Handle result values, copying them out of physregs into vregs that we
2609 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002610 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2611 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002612}
2613
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614/// LowerCallResult - Lower the result values of a call into the
2615/// appropriate copies out of appropriate physical registers.
2616SDValue
2617MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002618 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002620 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002621 SmallVectorImpl<SDValue> &InVals,
2622 const SDNode *CallNode,
2623 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002624 // Assign locations to each value returned by this call.
2625 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002626 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002627 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002628 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002629
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002630 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2631 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002632
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002633 // Copy all of the result registers out of their specified physreg.
2634 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002635 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002636 RVLocs[i].getLocVT(), InFlag);
2637 Chain = Val.getValue(1);
2638 InFlag = Val.getValue(2);
2639
2640 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002641 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002642
2643 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002644 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002645
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002647}
2648
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002649//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002650// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002651//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002652/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002653/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654SDValue
2655MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002656 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002657 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002658 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002659 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002660 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002661 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002662 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002663 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002664 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002665
Dan Gohman1e93df62010-04-17 14:41:14 +00002666 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002667
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002668 // Used with vargs to acumulate store chains.
2669 std::vector<SDValue> OutChains;
2670
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002671 // Assign locations to all of the incoming arguments.
2672 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002673 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002674 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002675 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002676 Function::const_arg_iterator FuncArg =
2677 DAG.getMachineFunction().getFunction()->arg_begin();
2678 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002679
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002680 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002681 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2682 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002683
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002684 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002685 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002686
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002687 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002689 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2690 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002691 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002692 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2693 bool IsRegLoc = VA.isRegLoc();
2694
2695 if (Flags.isByVal()) {
2696 assert(Flags.getByValSize() &&
2697 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002698 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002699 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002700 MipsCCInfo, *ByValArg);
2701 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002702 continue;
2703 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002704
2705 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002706 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002708 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002709 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002710
Owen Anderson825b72b2009-08-11 20:47:22 +00002711 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002712 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2713 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002714 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002715 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002716 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002717 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002718 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002719 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002720 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002721 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002722
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002723 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002724 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002725 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2726 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002727
2728 // If this is an 8 or 16-bit value, it has been passed promoted
2729 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002730 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002731 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002732 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002733 if (VA.getLocInfo() == CCValAssign::SExt)
2734 Opcode = ISD::AssertSext;
2735 else if (VA.getLocInfo() == CCValAssign::ZExt)
2736 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002737 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002738 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002739 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002740 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002741 }
2742
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002743 // Handle floating point arguments passed in integer registers and
2744 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002745 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002746 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2747 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002748 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002749 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002750 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002751 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002752 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002753 if (!Subtarget->isLittle())
2754 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002755 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002756 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002757 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002758
Dan Gohman98ca4f22009-08-05 01:29:28 +00002759 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002760 } else { // VA.isRegLoc()
2761
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002762 // sanity check
2763 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002764
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002765 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002766 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002767 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002768
2769 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002770 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002771 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002772 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002773 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002774 }
2775 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002776
2777 // The mips ABIs for returning structs by value requires that we copy
2778 // the sret argument into $v0 for the return. Save the argument into
2779 // a virtual register so that we can access it from the return points.
2780 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2781 unsigned Reg = MipsFI->getSRetReturnReg();
2782 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002783 Reg = MF.getRegInfo().
2784 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002785 MipsFI->setSRetReturnReg(Reg);
2786 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002787 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2788 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002789 }
2790
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002791 if (IsVarArg)
2792 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002793
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002795 // the size of Ins and InVals. This only happens when on varg functions
2796 if (!OutChains.empty()) {
2797 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002798 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002799 &OutChains[0], OutChains.size());
2800 }
2801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002803}
2804
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002805//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002806// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002807//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002808
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002809bool
2810MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002811 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002812 const SmallVectorImpl<ISD::OutputArg> &Outs,
2813 LLVMContext &Context) const {
2814 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002815 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002816 RVLocs, Context);
2817 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2818}
2819
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820SDValue
2821MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002822 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002825 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826 // CCValAssign - represent the assignment of
2827 // the return value to a location
2828 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002829 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830
2831 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002832 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002833 *DAG.getContext());
2834 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002835
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002836 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002837 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2838 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002839
Dan Gohman475871a2008-07-27 21:46:04 +00002840 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002841 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002842
2843 // Copy the result values into the output registers.
2844 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002845 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002846 CCValAssign &VA = RVLocs[i];
2847 assert(VA.isRegLoc() && "Can only return in registers!");
2848
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002849 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002850 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002851
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002852 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002853
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002854 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002855 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002856 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002857 }
2858
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002859 // The mips ABIs for returning structs by value requires that we copy
2860 // the sret argument into $v0 for the return. We saved the argument into
2861 // a virtual register in the entry block, so now we copy the value out
2862 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002863 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002864 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2865 unsigned Reg = MipsFI->getSRetReturnReg();
2866
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002867 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002868 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002869 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002870 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002871
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002872 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002873 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002874 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002875 }
2876
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002877 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002878
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002879 // Add the flag if we have it.
2880 if (Flag.getNode())
2881 RetOps.push_back(Flag);
2882
2883 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002884 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002885}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002886
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002887//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002888// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002889//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002890
2891/// getConstraintType - Given a constraint letter, return the type of
2892/// constraint it is for this target.
2893MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002894getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002895{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002896 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002897 // GCC config/mips/constraints.md
2898 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002899 // 'd' : An address register. Equivalent to r
2900 // unless generating MIPS16 code.
2901 // 'y' : Equivalent to r; retained for
2902 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002903 // 'c' : A register suitable for use in an indirect
2904 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002905 // 'l' : The lo register. 1 word storage.
2906 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002907 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002908 switch (Constraint[0]) {
2909 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002910 case 'd':
2911 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002912 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002913 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002914 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002915 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002916 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002917 case 'R':
2918 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002919 }
2920 }
2921 return TargetLowering::getConstraintType(Constraint);
2922}
2923
John Thompson44ab89e2010-10-29 17:29:13 +00002924/// Examine constraint type and operand type and determine a weight value.
2925/// This object must already have been set up with the operand type
2926/// and the current alternative constraint selected.
2927TargetLowering::ConstraintWeight
2928MipsTargetLowering::getSingleConstraintMatchWeight(
2929 AsmOperandInfo &info, const char *constraint) const {
2930 ConstraintWeight weight = CW_Invalid;
2931 Value *CallOperandVal = info.CallOperandVal;
2932 // If we don't have a value, we can't do a match,
2933 // but allow it at the lowest weight.
2934 if (CallOperandVal == NULL)
2935 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002936 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002937 // Look at the constraint type.
2938 switch (*constraint) {
2939 default:
2940 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2941 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002942 case 'd':
2943 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002944 if (type->isIntegerTy())
2945 weight = CW_Register;
2946 break;
2947 case 'f':
2948 if (type->isFloatTy())
2949 weight = CW_Register;
2950 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002951 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002952 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002953 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002954 if (type->isIntegerTy())
2955 weight = CW_SpecificReg;
2956 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002957 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002958 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002959 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002960 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002961 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002962 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002963 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002964 if (isa<ConstantInt>(CallOperandVal))
2965 weight = CW_Constant;
2966 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002967 case 'R':
2968 weight = CW_Memory;
2969 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002970 }
2971 return weight;
2972}
2973
Eric Christopher38d64262011-06-29 19:33:04 +00002974/// Given a register class constraint, like 'r', if this corresponds directly
2975/// to an LLVM register class, return a register of 0 and the register class
2976/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002977std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002978getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002979{
2980 if (Constraint.size() == 1) {
2981 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002982 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2983 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002984 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002985 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2986 if (Subtarget->inMips16Mode())
2987 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002988 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002989 }
Jack Carter10de0252012-07-02 23:35:23 +00002990 if (VT == MVT::i64 && !HasMips64)
2991 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002992 if (VT == MVT::i64 && HasMips64)
2993 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2994 // This will generate an error message
2995 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002996 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002998 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002999 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3000 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003001 return std::make_pair(0U, &Mips::FGR64RegClass);
3002 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003003 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003004 break;
3005 case 'c': // register suitable for indirect jump
3006 if (VT == MVT::i32)
3007 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3008 assert(VT == MVT::i64 && "Unexpected type.");
3009 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003010 case 'l': // register suitable for indirect jump
3011 if (VT == MVT::i32)
3012 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3013 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003014 case 'x': // register suitable for indirect jump
3015 // Fixme: Not triggering the use of both hi and low
3016 // This will generate an error message
3017 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003018 }
3019 }
3020 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3021}
3022
Eric Christopher50ab0392012-05-07 03:13:32 +00003023/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3024/// vector. If it is invalid, don't add anything to Ops.
3025void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3026 std::string &Constraint,
3027 std::vector<SDValue>&Ops,
3028 SelectionDAG &DAG) const {
3029 SDValue Result(0, 0);
3030
3031 // Only support length 1 constraints for now.
3032 if (Constraint.length() > 1) return;
3033
3034 char ConstraintLetter = Constraint[0];
3035 switch (ConstraintLetter) {
3036 default: break; // This will fall through to the generic implementation
3037 case 'I': // Signed 16 bit constant
3038 // If this fails, the parent routine will give an error
3039 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3040 EVT Type = Op.getValueType();
3041 int64_t Val = C->getSExtValue();
3042 if (isInt<16>(Val)) {
3043 Result = DAG.getTargetConstant(Val, Type);
3044 break;
3045 }
3046 }
3047 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003048 case 'J': // integer zero
3049 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3050 EVT Type = Op.getValueType();
3051 int64_t Val = C->getZExtValue();
3052 if (Val == 0) {
3053 Result = DAG.getTargetConstant(0, Type);
3054 break;
3055 }
3056 }
3057 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003058 case 'K': // unsigned 16 bit immediate
3059 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3060 EVT Type = Op.getValueType();
3061 uint64_t Val = (uint64_t)C->getZExtValue();
3062 if (isUInt<16>(Val)) {
3063 Result = DAG.getTargetConstant(Val, Type);
3064 break;
3065 }
3066 }
3067 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003068 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3069 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3070 EVT Type = Op.getValueType();
3071 int64_t Val = C->getSExtValue();
3072 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3073 Result = DAG.getTargetConstant(Val, Type);
3074 break;
3075 }
3076 }
3077 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003078 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3079 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3080 EVT Type = Op.getValueType();
3081 int64_t Val = C->getSExtValue();
3082 if ((Val >= -65535) && (Val <= -1)) {
3083 Result = DAG.getTargetConstant(Val, Type);
3084 break;
3085 }
3086 }
3087 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003088 case 'O': // signed 15 bit immediate
3089 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3090 EVT Type = Op.getValueType();
3091 int64_t Val = C->getSExtValue();
3092 if ((isInt<15>(Val))) {
3093 Result = DAG.getTargetConstant(Val, Type);
3094 break;
3095 }
3096 }
3097 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003098 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3099 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3100 EVT Type = Op.getValueType();
3101 int64_t Val = C->getSExtValue();
3102 if ((Val <= 65535) && (Val >= 1)) {
3103 Result = DAG.getTargetConstant(Val, Type);
3104 break;
3105 }
3106 }
3107 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003108 }
3109
3110 if (Result.getNode()) {
3111 Ops.push_back(Result);
3112 return;
3113 }
3114
3115 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3116}
3117
Dan Gohman6520e202008-10-18 02:06:02 +00003118bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003119MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3120 // No global is ever allowed as a base.
3121 if (AM.BaseGV)
3122 return false;
3123
3124 switch (AM.Scale) {
3125 case 0: // "r+i" or just "i", depending on HasBaseReg.
3126 break;
3127 case 1:
3128 if (!AM.HasBaseReg) // allow "r+i".
3129 break;
3130 return false; // disallow "r+r" or "r+r+i".
3131 default:
3132 return false;
3133 }
3134
3135 return true;
3136}
3137
3138bool
Dan Gohman6520e202008-10-18 02:06:02 +00003139MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3140 // The Mips target isn't yet aware of offsets.
3141 return false;
3142}
Evan Chengeb2f9692009-10-27 19:56:55 +00003143
Akira Hatanakae193b322012-06-13 19:33:32 +00003144EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003145 unsigned SrcAlign,
3146 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003147 bool MemcpyStrSrc,
3148 MachineFunction &MF) const {
3149 if (Subtarget->hasMips64())
3150 return MVT::i64;
3151
3152 return MVT::i32;
3153}
3154
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003155bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3156 if (VT != MVT::f32 && VT != MVT::f64)
3157 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003158 if (Imm.isNegZero())
3159 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003160 return Imm.isZero();
3161}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003162
3163unsigned MipsTargetLowering::getJumpTableEncoding() const {
3164 if (IsN64)
3165 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003166
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003167 return TargetLowering::getJumpTableEncoding();
3168}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003169
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003170/// This function returns true if CallSym is a long double emulation routine.
3171static bool isF128SoftLibCall(const char *CallSym) {
3172 const char *const LibCalls[] =
3173 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3174 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3175 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3176 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3177 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3178 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3179 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3180 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3181 "truncl"};
3182
3183 const char * const *End = LibCalls + array_lengthof(LibCalls);
3184
3185 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003186 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003187
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003188#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003189 for (const char * const *I = LibCalls; I < End - 1; ++I)
3190 assert(Comp(*I, *(I + 1)));
3191#endif
3192
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003193 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003194}
3195
3196/// This function returns true if Ty is fp128 or i128 which was originally a
3197/// fp128.
3198static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3199 if (Ty->isFP128Ty())
3200 return true;
3201
3202 const ExternalSymbolSDNode *ES =
3203 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3204
3205 // If the Ty is i128 and the function being called is a long double emulation
3206 // routine, then the original type is f128.
3207 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3208}
3209
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003210MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3211 CCState &Info)
3212 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003213 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003214 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003215}
3216
3217void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003218analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003219 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3220 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003221 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3222 "CallingConv::Fast shouldn't be used for vararg functions.");
3223
Akira Hatanaka7887c902012-10-26 23:56:38 +00003224 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003225 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003226
3227 for (unsigned I = 0; I != NumOpnds; ++I) {
3228 MVT ArgVT = Args[I].VT;
3229 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3230 bool R;
3231
3232 if (ArgFlags.isByVal()) {
3233 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3234 continue;
3235 }
3236
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003237 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003238 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003239 else {
3240 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3241 IsSoftFloat);
3242 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3243 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003244
3245 if (R) {
3246#ifndef NDEBUG
3247 dbgs() << "Call operand #" << I << " has unhandled type "
3248 << EVT(ArgVT).getEVTString();
3249#endif
3250 llvm_unreachable(0);
3251 }
3252 }
3253}
3254
3255void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003256analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3257 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003258 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003259 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003260 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003261
3262 for (unsigned I = 0; I != NumArgs; ++I) {
3263 MVT ArgVT = Args[I].VT;
3264 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003265 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3266 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003267
3268 if (ArgFlags.isByVal()) {
3269 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3270 continue;
3271 }
3272
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003273 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3274
3275 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003276 continue;
3277
3278#ifndef NDEBUG
3279 dbgs() << "Formal Arg #" << I << " has unhandled type "
3280 << EVT(ArgVT).getEVTString();
3281#endif
3282 llvm_unreachable(0);
3283 }
3284}
3285
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003286template<typename Ty>
3287void MipsTargetLowering::MipsCC::
3288analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3289 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003290 CCAssignFn *Fn;
3291
3292 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3293 Fn = RetCC_F128Soft;
3294 else
3295 Fn = RetCC_Mips;
3296
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003297 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3298 MVT VT = RetVals[I].VT;
3299 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3300 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3301
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003302 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003303#ifndef NDEBUG
3304 dbgs() << "Call result #" << I << " has unhandled type "
3305 << EVT(VT).getEVTString() << '\n';
3306#endif
3307 llvm_unreachable(0);
3308 }
3309 }
3310}
3311
3312void MipsTargetLowering::MipsCC::
3313analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3314 const SDNode *CallNode, const Type *RetTy) const {
3315 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3316}
3317
3318void MipsTargetLowering::MipsCC::
3319analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3320 const Type *RetTy) const {
3321 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3322}
3323
Akira Hatanaka7887c902012-10-26 23:56:38 +00003324void
3325MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3326 MVT LocVT,
3327 CCValAssign::LocInfo LocInfo,
3328 ISD::ArgFlagsTy ArgFlags) {
3329 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3330
3331 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003332 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003333 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3334 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3335 RegSize * 2);
3336
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003337 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003338 allocateRegs(ByVal, ByValSize, Align);
3339
3340 // Allocate space on caller's stack.
3341 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3342 Align);
3343 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3344 LocInfo));
3345 ByValArgs.push_back(ByVal);
3346}
3347
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003348unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3349 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3350}
3351
3352unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3353 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3354}
3355
3356const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3357 return IsO32 ? O32IntRegs : Mips64IntRegs;
3358}
3359
3360llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3361 if (CallConv == CallingConv::Fast)
3362 return CC_Mips_FastCC;
3363
3364 return IsO32 ? CC_MipsO32 : CC_MipsN;
3365}
3366
3367llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3368 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3369}
3370
3371const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3372 return IsO32 ? O32IntRegs : Mips64DPRegs;
3373}
3374
Akira Hatanaka7887c902012-10-26 23:56:38 +00003375void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3376 unsigned ByValSize,
3377 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003378 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3379 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003380 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3381 "Byval argument's size and alignment should be a multiple of"
3382 "RegSize.");
3383
3384 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3385
3386 // If Align > RegSize, the first arg register must be even.
3387 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3388 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3389 ++ByVal.FirstIdx;
3390 }
3391
3392 // Mark the registers allocated.
3393 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3394 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3395 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3396}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003397
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003398MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3399 const SDNode *CallNode,
3400 bool IsSoftFloat) const {
3401 if (IsSoftFloat || IsO32)
3402 return VT;
3403
3404 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003405 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003406 assert(VT == MVT::i64);
3407 return MVT::f64;
3408 }
3409
3410 return VT;
3411}
3412
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003413void MipsTargetLowering::
3414copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3415 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3416 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3417 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3418 MachineFunction &MF = DAG.getMachineFunction();
3419 MachineFrameInfo *MFI = MF.getFrameInfo();
3420 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3421 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3422 int FrameObjOffset;
3423
3424 if (RegAreaSize)
3425 FrameObjOffset = (int)CC.reservedArgArea() -
3426 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3427 else
3428 FrameObjOffset = ByVal.Address;
3429
3430 // Create frame object.
3431 EVT PtrTy = getPointerTy();
3432 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3433 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3434 InVals.push_back(FIN);
3435
3436 if (!ByVal.NumRegs)
3437 return;
3438
3439 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003440 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003441 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3442
3443 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3444 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003445 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003446 unsigned Offset = I * CC.regSize();
3447 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3448 DAG.getConstant(Offset, PtrTy));
3449 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3450 StorePtr, MachinePointerInfo(FuncArg, Offset),
3451 false, false, 0);
3452 OutChains.push_back(Store);
3453 }
3454}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003455
3456// Copy byVal arg to registers and stack.
3457void MipsTargetLowering::
3458passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003459 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003460 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3461 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3462 const MipsCC &CC, const ByValArgInfo &ByVal,
3463 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3464 unsigned ByValSize = Flags.getByValSize();
3465 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3466 unsigned RegSize = CC.regSize();
3467 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3468 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3469
3470 if (ByVal.NumRegs) {
3471 const uint16_t *ArgRegs = CC.intArgRegs();
3472 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3473 unsigned I = 0;
3474
3475 // Copy words to registers.
3476 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3477 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3478 DAG.getConstant(Offset, PtrTy));
3479 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3480 MachinePointerInfo(), false, false, false,
3481 Alignment);
3482 MemOpChains.push_back(LoadVal.getValue(1));
3483 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3484 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3485 }
3486
3487 // Return if the struct has been fully copied.
3488 if (ByValSize == Offset)
3489 return;
3490
3491 // Copy the remainder of the byval argument with sub-word loads and shifts.
3492 if (LeftoverBytes) {
3493 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3494 "Size of the remainder should be smaller than RegSize.");
3495 SDValue Val;
3496
3497 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3498 Offset < ByValSize; LoadSize /= 2) {
3499 unsigned RemSize = ByValSize - Offset;
3500
3501 if (RemSize < LoadSize)
3502 continue;
3503
3504 // Load subword.
3505 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3506 DAG.getConstant(Offset, PtrTy));
3507 SDValue LoadVal =
3508 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3509 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3510 false, false, Alignment);
3511 MemOpChains.push_back(LoadVal.getValue(1));
3512
3513 // Shift the loaded value.
3514 unsigned Shamt;
3515
3516 if (isLittle)
3517 Shamt = TotalSizeLoaded;
3518 else
3519 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3520
3521 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3522 DAG.getConstant(Shamt, MVT::i32));
3523
3524 if (Val.getNode())
3525 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3526 else
3527 Val = Shift;
3528
3529 Offset += LoadSize;
3530 TotalSizeLoaded += LoadSize;
3531 Alignment = std::min(Alignment, LoadSize);
3532 }
3533
3534 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3535 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3536 return;
3537 }
3538 }
3539
3540 // Copy remainder of byval arg to it with memcpy.
3541 unsigned MemCpySize = ByValSize - Offset;
3542 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3543 DAG.getConstant(Offset, PtrTy));
3544 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3545 DAG.getIntPtrConstant(ByVal.Address));
3546 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3547 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3548 /*isVolatile=*/false, /*AlwaysInline=*/false,
3549 MachinePointerInfo(0), MachinePointerInfo(0));
3550 MemOpChains.push_back(Chain);
3551}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003552
3553void
3554MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3555 const MipsCC &CC, SDValue Chain,
3556 DebugLoc DL, SelectionDAG &DAG) const {
3557 unsigned NumRegs = CC.numIntArgRegs();
3558 const uint16_t *ArgRegs = CC.intArgRegs();
3559 const CCState &CCInfo = CC.getCCInfo();
3560 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3561 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003562 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003563 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3564 MachineFunction &MF = DAG.getMachineFunction();
3565 MachineFrameInfo *MFI = MF.getFrameInfo();
3566 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3567
3568 // Offset of the first variable argument from stack pointer.
3569 int VaArgOffset;
3570
3571 if (NumRegs == Idx)
3572 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3573 else
3574 VaArgOffset =
3575 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3576
3577 // Record the frame index of the first variable argument
3578 // which is a value necessary to VASTART.
3579 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3580 MipsFI->setVarArgsFrameIndex(FI);
3581
3582 // Copy the integer registers that have not been used for argument passing
3583 // to the argument register save area. For O32, the save area is allocated
3584 // in the caller's stack frame, while for N32/64, it is allocated in the
3585 // callee's stack frame.
3586 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003587 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003588 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3589 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3590 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3591 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3592 MachinePointerInfo(), false, false, 0);
3593 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3594 OutChains.push_back(Store);
3595 }
3596}