blob: fb51a2f873f033ce383d9ffa686528411b257267 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000132// Use vldmia to load a Q register as a D register pair.
133// This is equivalent to VLDMD except that it has a Q register operand
134// instead of a pair of D registers.
135def VLDMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000136 : AXDI5<(outs QPR:$dst), (ins addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000137 IndexModeNone, IIC_fpLoadm,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000138 "vldm${addr:submode}${p}\t$addr, ${dst:dregpair}", "",
139 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000140
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000141let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000142// Use vld1 to load a Q register as a D register pair.
143// This alternative to VLDMQ allows an alignment to be specified.
144// This is equivalent to VLD1q64 except that it has a Q register operand.
145def VLD1q
146 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
147 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000148} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000149
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000150// Use vstmia to store a Q register as a D register pair.
151// This is equivalent to VSTMD except that it has a Q register operand
152// instead of a pair of D registers.
153def VSTMQ
Bob Wilsond4bfd542010-08-27 23:18:17 +0000154 : AXDI5<(outs), (ins QPR:$src, addrmode4:$addr, pred:$p),
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000155 IndexModeNone, IIC_fpStorem,
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000156 "vstm${addr:submode}${p}\t$addr, ${src:dregpair}", "",
157 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000158
Bob Wilsonfd7fd942010-08-28 00:20:11 +0000159let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng69b9f982010-05-13 01:12:06 +0000160// Use vst1 to store a Q register as a D register pair.
161// This alternative to VSTMQ allows an alignment to be specified.
162// This is equivalent to VST1q64 except that it has a Q register operand.
163def VST1q
164 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
165 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000166} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000167
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000168let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000169
Bob Wilsonffde0802010-09-02 16:00:54 +0000170// Classes for VLD* pseudo-instructions with multi-register operands.
171// These are expanded to real instructions after register allocation.
172class VLDQPseudo
173 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), IIC_VST, "">;
174class VLDQWBPseudo
175 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
176 (ins addrmode6:$addr, am6offset:$offset), IIC_VST,
177 "$addr.addr = $wb">;
178class VLDQQPseudo
179 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), IIC_VST, "">;
180class VLDQQWBPseudo
181 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
182 (ins addrmode6:$addr, am6offset:$offset), IIC_VST,
183 "$addr.addr = $wb">;
184
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000186class VLD1D<bits<4> op7_4, string Dt>
187 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
188 (ins addrmode6:$addr), IIC_VLD1,
189 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
190class VLD1Q<bits<4> op7_4, string Dt>
191 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
192 (ins addrmode6:$addr), IIC_VLD1,
193 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000194
Bob Wilson621f1952010-03-23 05:25:43 +0000195def VLD1d8 : VLD1D<0b0000, "8">;
196def VLD1d16 : VLD1D<0b0100, "16">;
197def VLD1d32 : VLD1D<0b1000, "32">;
198def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000199
Bob Wilson621f1952010-03-23 05:25:43 +0000200def VLD1q8 : VLD1Q<0b0000, "8">;
201def VLD1q16 : VLD1Q<0b0100, "16">;
202def VLD1q32 : VLD1Q<0b1000, "32">;
203def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000204
Bob Wilsonffde0802010-09-02 16:00:54 +0000205def VLD1q8Pseudo : VLDQPseudo;
206def VLD1q16Pseudo : VLDQPseudo;
207def VLD1q32Pseudo : VLDQPseudo;
208def VLD1q64Pseudo : VLDQPseudo;
209
Bob Wilson99493b22010-03-20 17:59:03 +0000210// ...with address register writeback:
211class VLD1DWB<bits<4> op7_4, string Dt>
212 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000213 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
214 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000215 "$addr.addr = $wb", []>;
216class VLD1QWB<bits<4> op7_4, string Dt>
217 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000218 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
219 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000220 "$addr.addr = $wb", []>;
221
222def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
223def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
224def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
225def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
226
227def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
228def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
229def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
230def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000231
Bob Wilsonffde0802010-09-02 16:00:54 +0000232def VLD1q8Pseudo_UPD : VLDQWBPseudo;
233def VLD1q16Pseudo_UPD : VLDQWBPseudo;
234def VLD1q32Pseudo_UPD : VLDQWBPseudo;
235def VLD1q64Pseudo_UPD : VLDQWBPseudo;
236
Bob Wilson052ba452010-03-22 18:22:06 +0000237// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000238class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000239 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000240 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000241 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000242class VLD1D3WB<bits<4> op7_4, string Dt>
243 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000244 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000245 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
247def VLD1d8T : VLD1D3<0b0000, "8">;
248def VLD1d16T : VLD1D3<0b0100, "16">;
249def VLD1d32T : VLD1D3<0b1000, "32">;
250def VLD1d64T : VLD1D3<0b1100, "64">;
251
252def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
253def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
254def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000255def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000256
Bob Wilsonffde0802010-09-02 16:00:54 +0000257def VLD1d64TPseudo : VLDQQPseudo;
258def VLD1d64TPseudo_UPD : VLDQQWBPseudo;
259
Bob Wilson052ba452010-03-22 18:22:06 +0000260// ...with 4 registers (some of these are only for the disassembler):
261class VLD1D4<bits<4> op7_4, string Dt>
262 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
263 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
264 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000265class VLD1D4WB<bits<4> op7_4, string Dt>
266 : NLdSt<0,0b10,0b0010,op7_4,
267 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000268 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
269 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000270 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Bob Wilson052ba452010-03-22 18:22:06 +0000272def VLD1d8Q : VLD1D4<0b0000, "8">;
273def VLD1d16Q : VLD1D4<0b0100, "16">;
274def VLD1d32Q : VLD1D4<0b1000, "32">;
275def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
277def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000280def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Bob Wilsonffde0802010-09-02 16:00:54 +0000282def VLD1d64QPseudo : VLDQQPseudo;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo;
284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000288 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000289 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
290class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000292 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000293 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
297def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
298def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000299
Bob Wilson95808322010-03-18 20:18:39 +0000300def VLD2q8 : VLD2Q<0b0000, "8">;
301def VLD2q16 : VLD2Q<0b0100, "16">;
302def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000303
Bob Wilsonffde0802010-09-02 16:00:54 +0000304def VLD2d8Pseudo : VLDQPseudo;
305def VLD2d16Pseudo : VLDQPseudo;
306def VLD2d32Pseudo : VLDQPseudo;
307
308def VLD2q8Pseudo : VLDQQPseudo;
309def VLD2q16Pseudo : VLDQQPseudo;
310def VLD2q32Pseudo : VLDQQPseudo;
311
Bob Wilson92cb9322010-03-20 20:10:51 +0000312// ...with address register writeback:
313class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
314 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000315 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
316 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000317 "$addr.addr = $wb", []>;
318class VLD2QWB<bits<4> op7_4, string Dt>
319 : NLdSt<0, 0b10, 0b0011, op7_4,
320 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000321 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
322 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000323 "$addr.addr = $wb", []>;
324
325def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
326def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
327def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000328
329def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
330def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
331def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
332
Bob Wilsonffde0802010-09-02 16:00:54 +0000333def VLD2d8Pseudo_UPD : VLDQWBPseudo;
334def VLD2d16Pseudo_UPD : VLDQWBPseudo;
335def VLD2d32Pseudo_UPD : VLDQWBPseudo;
336
337def VLD2q8Pseudo_UPD : VLDQQWBPseudo;
338def VLD2q16Pseudo_UPD : VLDQQWBPseudo;
339def VLD2q32Pseudo_UPD : VLDQQWBPseudo;
340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341// ...with double-spaced registers (for disassembly only):
342def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
343def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
344def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000345def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
346def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
347def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000348
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000349// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000350class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
351 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000352 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000353 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000354
Bob Wilson00bf1d92010-03-20 18:14:26 +0000355def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
356def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
357def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with address register writeback:
360class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
361 : NLdSt<0, 0b10, op11_8, op7_4,
362 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000363 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
364 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000365 "$addr.addr = $wb", []>;
366
367def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
368def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
369def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000370
371// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
373def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
374def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000375def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
376def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
377def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000378
Bob Wilson92cb9322010-03-20 20:10:51 +0000379// ...alternate versions to be allocated odd register numbers:
380def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
381def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
382def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000383
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000384// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000385class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
386 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000387 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000388 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000389 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000390
Bob Wilson00bf1d92010-03-20 18:14:26 +0000391def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
392def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
393def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000394
Bob Wilson92cb9322010-03-20 20:10:51 +0000395// ...with address register writeback:
396class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
397 : NLdSt<0, 0b10, op11_8, op7_4,
398 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000399 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
400 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000401 "$addr.addr = $wb", []>;
402
403def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
404def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
405def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...alternate versions to be allocated odd register numbers:
416def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
417def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
418def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000419
420// VLD1LN : Vector Load (single element to one lane)
421// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000422
Bob Wilson243fcc52009-09-01 04:26:28 +0000423// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000424class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
425 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000426 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
427 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
428 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000429
Bob Wilson39842552010-03-22 16:43:10 +0000430def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
431def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
432def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000433
Bob Wilson41315282010-03-20 20:39:53 +0000434// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000435def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
436def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000437
Bob Wilson41315282010-03-20 20:39:53 +0000438// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000439def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
440def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000441
Bob Wilsona1023642010-03-20 20:47:18 +0000442// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000443class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
444 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000445 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000446 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000447 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000448 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
449
Bob Wilson39842552010-03-22 16:43:10 +0000450def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
451def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
452def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000453
Bob Wilson39842552010-03-22 16:43:10 +0000454def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
455def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000456
Bob Wilson243fcc52009-09-01 04:26:28 +0000457// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000458class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
459 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000460 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
461 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
462 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
463 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000464
Bob Wilson39842552010-03-22 16:43:10 +0000465def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
466def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
467def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000468
Bob Wilson41315282010-03-20 20:39:53 +0000469// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
471def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000472
Bob Wilson41315282010-03-20 20:39:53 +0000473// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000474def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
475def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000476
Bob Wilsona1023642010-03-20 20:47:18 +0000477// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000478class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
479 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000480 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000481 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000482 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
483 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000484 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000485 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
486 []>;
487
Bob Wilson39842552010-03-22 16:43:10 +0000488def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
489def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
490def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000491
Bob Wilson39842552010-03-22 16:43:10 +0000492def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
493def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000494
Bob Wilson243fcc52009-09-01 04:26:28 +0000495// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000496class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
497 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000498 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
499 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
500 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000501 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000502 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000503
Bob Wilson39842552010-03-22 16:43:10 +0000504def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
505def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
506def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000507
Bob Wilson41315282010-03-20 20:39:53 +0000508// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000509def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
510def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000511
Bob Wilson41315282010-03-20 20:39:53 +0000512// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000513def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
514def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000515
Bob Wilsona1023642010-03-20 20:47:18 +0000516// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000517class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
518 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000519 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000520 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000521 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
522 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000523"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000524"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
525 []>;
526
Bob Wilson39842552010-03-22 16:43:10 +0000527def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
528def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
529def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000530
Bob Wilson39842552010-03-22 16:43:10 +0000531def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
532def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000533
Bob Wilsonb07c1712009-10-07 21:53:04 +0000534// VLD1DUP : Vector Load (single element to all lanes)
535// VLD2DUP : Vector Load (single 2-element structure to all lanes)
536// VLD3DUP : Vector Load (single 3-element structure to all lanes)
537// VLD4DUP : Vector Load (single 4-element structure to all lanes)
538// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000539} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000540
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000541let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000542
Bob Wilson709d5922010-08-25 23:27:42 +0000543// Classes for VST* pseudo-instructions with multi-register operands.
544// These are expanded to real instructions after register allocation.
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000545class VSTQPseudo
546 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, "">;
547class VSTQWBPseudo
548 : PseudoNLdSt<(outs GPR:$wb),
549 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
550 "$addr.addr = $wb">;
Bob Wilson709d5922010-08-25 23:27:42 +0000551class VSTQQPseudo
552 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), IIC_VST, "">;
553class VSTQQWBPseudo
554 : PseudoNLdSt<(outs GPR:$wb),
555 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), IIC_VST,
556 "$addr.addr = $wb">;
557class VSTQQQQWBPseudo
558 : PseudoNLdSt<(outs GPR:$wb),
559 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), IIC_VST,
560 "$addr.addr = $wb">;
561
Bob Wilson11d98992010-03-23 06:20:33 +0000562// VST1 : Vector Store (multiple single elements)
563class VST1D<bits<4> op7_4, string Dt>
564 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
565 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
566class VST1Q<bits<4> op7_4, string Dt>
567 : NLdSt<0,0b00,0b1010,op7_4, (outs),
568 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
569 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
570
571def VST1d8 : VST1D<0b0000, "8">;
572def VST1d16 : VST1D<0b0100, "16">;
573def VST1d32 : VST1D<0b1000, "32">;
574def VST1d64 : VST1D<0b1100, "64">;
575
576def VST1q8 : VST1Q<0b0000, "8">;
577def VST1q16 : VST1Q<0b0100, "16">;
578def VST1q32 : VST1Q<0b1000, "32">;
579def VST1q64 : VST1Q<0b1100, "64">;
580
Bob Wilsonffde0802010-09-02 16:00:54 +0000581def VST1q8Pseudo : VSTQPseudo;
582def VST1q16Pseudo : VSTQPseudo;
583def VST1q32Pseudo : VSTQPseudo;
584def VST1q64Pseudo : VSTQPseudo;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000585
Bob Wilson25eb5012010-03-20 20:54:36 +0000586// ...with address register writeback:
587class VST1DWB<bits<4> op7_4, string Dt>
588 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000589 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
590 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000591class VST1QWB<bits<4> op7_4, string Dt>
592 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000593 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
594 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000595
596def VST1d8_UPD : VST1DWB<0b0000, "8">;
597def VST1d16_UPD : VST1DWB<0b0100, "16">;
598def VST1d32_UPD : VST1DWB<0b1000, "32">;
599def VST1d64_UPD : VST1DWB<0b1100, "64">;
600
601def VST1q8_UPD : VST1QWB<0b0000, "8">;
602def VST1q16_UPD : VST1QWB<0b0100, "16">;
603def VST1q32_UPD : VST1QWB<0b1000, "32">;
604def VST1q64_UPD : VST1QWB<0b1100, "64">;
605
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000606def VST1q8Pseudo_UPD : VSTQWBPseudo;
607def VST1q16Pseudo_UPD : VSTQWBPseudo;
608def VST1q32Pseudo_UPD : VSTQWBPseudo;
609def VST1q64Pseudo_UPD : VSTQWBPseudo;
610
Bob Wilson052ba452010-03-22 18:22:06 +0000611// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000612class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000613 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000614 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000615 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000616class VST1D3WB<bits<4> op7_4, string Dt>
617 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000618 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000619 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000620 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000621 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000622
623def VST1d8T : VST1D3<0b0000, "8">;
624def VST1d16T : VST1D3<0b0100, "16">;
625def VST1d32T : VST1D3<0b1000, "32">;
626def VST1d64T : VST1D3<0b1100, "64">;
627
628def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
629def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
630def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
631def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
632
Bob Wilson01ba4612010-08-26 18:51:29 +0000633def VST1d64TPseudo : VSTQQPseudo;
634def VST1d64TPseudo_UPD : VSTQQWBPseudo;
635
Bob Wilson052ba452010-03-22 18:22:06 +0000636// ...with 4 registers (some of these are only for the disassembler):
637class VST1D4<bits<4> op7_4, string Dt>
638 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
639 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
640 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
641 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000642class VST1D4WB<bits<4> op7_4, string Dt>
643 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000644 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000645 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000646 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000647 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000648
Bob Wilson052ba452010-03-22 18:22:06 +0000649def VST1d8Q : VST1D4<0b0000, "8">;
650def VST1d16Q : VST1D4<0b0100, "16">;
651def VST1d32Q : VST1D4<0b1000, "32">;
652def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000653
654def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
655def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
656def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000657def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000658
Bob Wilson70e48b22010-08-26 05:33:30 +0000659def VST1d64QPseudo : VSTQQPseudo;
660def VST1d64QPseudo_UPD : VSTQQWBPseudo;
661
Bob Wilsonb36ec862009-08-06 18:47:44 +0000662// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000663class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
664 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
665 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
666 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000667class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000668 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000669 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000670 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000671 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000672
Bob Wilson068b18b2010-03-20 21:15:48 +0000673def VST2d8 : VST2D<0b1000, 0b0000, "8">;
674def VST2d16 : VST2D<0b1000, 0b0100, "16">;
675def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000676
Bob Wilson95808322010-03-18 20:18:39 +0000677def VST2q8 : VST2Q<0b0000, "8">;
678def VST2q16 : VST2Q<0b0100, "16">;
679def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000680
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000681def VST2d8Pseudo : VSTQPseudo;
682def VST2d16Pseudo : VSTQPseudo;
683def VST2d32Pseudo : VSTQPseudo;
684
685def VST2q8Pseudo : VSTQQPseudo;
686def VST2q16Pseudo : VSTQQPseudo;
687def VST2q32Pseudo : VSTQQPseudo;
688
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000689// ...with address register writeback:
690class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
691 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000692 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
693 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000694 "$addr.addr = $wb", []>;
695class VST2QWB<bits<4> op7_4, string Dt>
696 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000697 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000698 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000699 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000700 "$addr.addr = $wb", []>;
701
702def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
703def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
704def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000705
706def VST2q8_UPD : VST2QWB<0b0000, "8">;
707def VST2q16_UPD : VST2QWB<0b0100, "16">;
708def VST2q32_UPD : VST2QWB<0b1000, "32">;
709
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000710def VST2d8Pseudo_UPD : VSTQWBPseudo;
711def VST2d16Pseudo_UPD : VSTQWBPseudo;
712def VST2d32Pseudo_UPD : VSTQWBPseudo;
713
714def VST2q8Pseudo_UPD : VSTQQWBPseudo;
715def VST2q16Pseudo_UPD : VSTQQWBPseudo;
716def VST2q32Pseudo_UPD : VSTQQWBPseudo;
717
Bob Wilson068b18b2010-03-20 21:15:48 +0000718// ...with double-spaced registers (for disassembly only):
719def VST2b8 : VST2D<0b1001, 0b0000, "8">;
720def VST2b16 : VST2D<0b1001, 0b0100, "16">;
721def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000722def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
723def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
724def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000725
Bob Wilsonb36ec862009-08-06 18:47:44 +0000726// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000727class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
728 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000729 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000730 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000731
Bob Wilson068b18b2010-03-20 21:15:48 +0000732def VST3d8 : VST3D<0b0100, 0b0000, "8">;
733def VST3d16 : VST3D<0b0100, 0b0100, "16">;
734def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000735
Bob Wilson01ba4612010-08-26 18:51:29 +0000736def VST3d8Pseudo : VSTQQPseudo;
737def VST3d16Pseudo : VSTQQPseudo;
738def VST3d32Pseudo : VSTQQPseudo;
739
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000740// ...with address register writeback:
741class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
742 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000743 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000744 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000745 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000746 "$addr.addr = $wb", []>;
747
748def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
749def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
750def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000751
Bob Wilson01ba4612010-08-26 18:51:29 +0000752def VST3d8Pseudo_UPD : VSTQQWBPseudo;
753def VST3d16Pseudo_UPD : VSTQQWBPseudo;
754def VST3d32Pseudo_UPD : VSTQQWBPseudo;
755
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000757def VST3q8 : VST3D<0b0101, 0b0000, "8">;
758def VST3q16 : VST3D<0b0101, 0b0100, "16">;
759def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000760def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
761def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
762def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000763
Bob Wilson01ba4612010-08-26 18:51:29 +0000764def VST3q8Pseudo_UPD : VSTQQQQWBPseudo;
765def VST3q16Pseudo_UPD : VSTQQQQWBPseudo;
766def VST3q32Pseudo_UPD : VSTQQQQWBPseudo;
767
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000768// ...alternate versions to be allocated odd register numbers:
Bob Wilson01ba4612010-08-26 18:51:29 +0000769def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo;
770def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo;
771def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilson66a70632009-10-07 20:30:08 +0000772
Bob Wilsonb36ec862009-08-06 18:47:44 +0000773// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000774class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
775 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000776 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000777 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000778 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000779
Bob Wilson068b18b2010-03-20 21:15:48 +0000780def VST4d8 : VST4D<0b0000, 0b0000, "8">;
781def VST4d16 : VST4D<0b0000, 0b0100, "16">;
782def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000783
Bob Wilson709d5922010-08-25 23:27:42 +0000784def VST4d8Pseudo : VSTQQPseudo;
785def VST4d16Pseudo : VSTQQPseudo;
786def VST4d32Pseudo : VSTQQPseudo;
787
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000788// ...with address register writeback:
789class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
790 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000791 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000792 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000793 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000794 "$addr.addr = $wb", []>;
795
796def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
797def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
798def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000799
Bob Wilson709d5922010-08-25 23:27:42 +0000800def VST4d8Pseudo_UPD : VSTQQWBPseudo;
801def VST4d16Pseudo_UPD : VSTQQWBPseudo;
802def VST4d32Pseudo_UPD : VSTQQWBPseudo;
803
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000804// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000805def VST4q8 : VST4D<0b0001, 0b0000, "8">;
806def VST4q16 : VST4D<0b0001, 0b0100, "16">;
807def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
809def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
810def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000811
Bob Wilson709d5922010-08-25 23:27:42 +0000812def VST4q8Pseudo_UPD : VSTQQQQWBPseudo;
813def VST4q16Pseudo_UPD : VSTQQQQWBPseudo;
814def VST4q32Pseudo_UPD : VSTQQQQWBPseudo;
815
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000816// ...alternate versions to be allocated odd register numbers:
Bob Wilson709d5922010-08-25 23:27:42 +0000817def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo;
818def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo;
819def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000820
821// VST1LN : Vector Store (single element from one lane)
822// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000823
Bob Wilson8a3198b2009-09-01 18:51:56 +0000824// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000825class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
826 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000827 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000828 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000829 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000830
Bob Wilson39842552010-03-22 16:43:10 +0000831def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
832def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
833def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000834
Bob Wilson41315282010-03-20 20:39:53 +0000835// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000836def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
837def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000838
Bob Wilson41315282010-03-20 20:39:53 +0000839// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000840def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
841def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000842
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000843// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000844class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
845 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000846 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000847 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000848 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000849 "$addr.addr = $wb", []>;
850
Bob Wilson39842552010-03-22 16:43:10 +0000851def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
852def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
853def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000854
Bob Wilson39842552010-03-22 16:43:10 +0000855def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
856def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000857
Bob Wilson8a3198b2009-09-01 18:51:56 +0000858// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000859class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
860 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000861 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000862 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000863 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000864
Bob Wilson39842552010-03-22 16:43:10 +0000865def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
866def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
867def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000868
Bob Wilson41315282010-03-20 20:39:53 +0000869// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000870def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
871def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000872
Bob Wilson41315282010-03-20 20:39:53 +0000873// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000874def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
875def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000876
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000877// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000878class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
879 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000880 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000881 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
882 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000883 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000884 "$addr.addr = $wb", []>;
885
Bob Wilson39842552010-03-22 16:43:10 +0000886def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
887def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
888def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000889
Bob Wilson39842552010-03-22 16:43:10 +0000890def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
891def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000892
Bob Wilson8a3198b2009-09-01 18:51:56 +0000893// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000894class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
895 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000896 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000897 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000898 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000899 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000900
Bob Wilson39842552010-03-22 16:43:10 +0000901def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
902def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
903def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000904
Bob Wilson41315282010-03-20 20:39:53 +0000905// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000906def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
907def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000908
Bob Wilson41315282010-03-20 20:39:53 +0000909// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000910def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
911def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000912
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000913// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000914class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
915 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000916 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000917 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
918 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000919 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000920 "$addr.addr = $wb", []>;
921
Bob Wilson39842552010-03-22 16:43:10 +0000922def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
923def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
924def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000925
Bob Wilson39842552010-03-22 16:43:10 +0000926def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
927def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000928
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000929} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000930
Bob Wilson205a5ca2009-07-08 18:11:30 +0000931
Bob Wilson5bafff32009-06-22 23:27:02 +0000932//===----------------------------------------------------------------------===//
933// NEON pattern fragments
934//===----------------------------------------------------------------------===//
935
936// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000937def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000938 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
939 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000940}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000941def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000942 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
943 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000944}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000945def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000946 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
947 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000948}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000949def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000950 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
951 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000952}]>;
953
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000954// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000955def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000956 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
957 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000958}]>;
959
Bob Wilson5bafff32009-06-22 23:27:02 +0000960// Translate lane numbers from Q registers to D subregs.
961def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000963}]>;
964def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000966}]>;
967def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000969}]>;
970
971//===----------------------------------------------------------------------===//
972// Instruction Classes
973//===----------------------------------------------------------------------===//
974
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000975// Basic 2-register operations: single-, double- and quad-register.
976class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
977 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
978 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000979 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
980 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
981 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000982class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000983 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
984 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000985 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
986 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
987 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000988class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000989 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
990 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000991 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
992 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
993 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000994
Bob Wilson69bfbd62010-02-17 22:42:54 +0000995// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000996class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000997 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000998 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000999 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1000 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001001 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001002 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1003class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001004 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001005 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1007 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001008 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001009 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1010
Bob Wilson973a0742010-08-30 20:02:30 +00001011// Narrow 2-register operations.
1012class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1013 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1014 InstrItinClass itin, string OpcodeStr, string Dt,
1015 ValueType TyD, ValueType TyQ, SDNode OpNode>
1016 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1017 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1018 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1019
Bob Wilson5bafff32009-06-22 23:27:02 +00001020// Narrow 2-register intrinsics.
1021class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1022 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001023 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001024 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001026 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001027 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1028
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001029// Long 2-register operations (currently only used for VMOVL).
1030class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1031 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1032 InstrItinClass itin, string OpcodeStr, string Dt,
1033 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001034 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001035 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001036 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001037
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001038// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001039class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001040 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001041 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001042 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001043 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001044class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001045 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001046 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001047 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001048 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001049
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001050// Basic 3-register operations: single-, double- and quad-register.
1051class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1052 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1053 SDNode OpNode, bit Commutable>
1054 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001055 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1056 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001057 let isCommutable = Commutable;
1058}
1059
Bob Wilson5bafff32009-06-22 23:27:02 +00001060class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001061 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001062 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001063 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001064 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001065 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1066 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
1067 let isCommutable = Commutable;
1068}
1069// Same as N3VD but no data type.
1070class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1071 InstrItinClass itin, string OpcodeStr,
1072 ValueType ResTy, ValueType OpTy,
1073 SDNode OpNode, bit Commutable>
1074 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001075 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001076 OpcodeStr, "$dst, $src1, $src2", "",
1077 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 let isCommutable = Commutable;
1079}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001080
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001081class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 InstrItinClass itin, string OpcodeStr, string Dt,
1083 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001084 : N3V<0, 1, op21_20, op11_8, 1, 0,
1085 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1086 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1087 [(set (Ty DPR:$dst),
1088 (Ty (ShOp (Ty DPR:$src1),
1089 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001090 let isCommutable = 0;
1091}
1092class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001093 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001094 : N3V<0, 1, op21_20, op11_8, 1, 0,
1095 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1096 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1097 [(set (Ty DPR:$dst),
1098 (Ty (ShOp (Ty DPR:$src1),
1099 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001100 let isCommutable = 0;
1101}
1102
Bob Wilson5bafff32009-06-22 23:27:02 +00001103class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001104 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001105 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001106 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001107 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001108 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1109 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1110 let isCommutable = Commutable;
1111}
1112class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1113 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001114 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001115 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001116 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001117 OpcodeStr, "$dst, $src1, $src2", "",
1118 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 let isCommutable = Commutable;
1120}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001121class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001122 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001123 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001124 : N3V<1, 1, op21_20, op11_8, 1, 0,
1125 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1126 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1127 [(set (ResTy QPR:$dst),
1128 (ResTy (ShOp (ResTy QPR:$src1),
1129 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1130 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001131 let isCommutable = 0;
1132}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001133class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001135 : N3V<1, 1, op21_20, op11_8, 1, 0,
1136 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1137 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1138 [(set (ResTy QPR:$dst),
1139 (ResTy (ShOp (ResTy QPR:$src1),
1140 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1141 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001142 let isCommutable = 0;
1143}
Bob Wilson5bafff32009-06-22 23:27:02 +00001144
1145// Basic 3-register intrinsics, both double- and quad-register.
1146class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001147 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001148 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001149 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1150 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1151 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1152 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001153 let isCommutable = Commutable;
1154}
David Goodwin658ea602009-09-25 18:38:29 +00001155class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001156 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001157 : N3V<0, 1, op21_20, op11_8, 1, 0,
1158 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1159 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1160 [(set (Ty DPR:$dst),
1161 (Ty (IntOp (Ty DPR:$src1),
1162 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1163 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001164 let isCommutable = 0;
1165}
David Goodwin658ea602009-09-25 18:38:29 +00001166class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001167 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001168 : N3V<0, 1, op21_20, op11_8, 1, 0,
1169 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1170 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1171 [(set (Ty DPR:$dst),
1172 (Ty (IntOp (Ty DPR:$src1),
1173 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001174 let isCommutable = 0;
1175}
1176
Bob Wilson5bafff32009-06-22 23:27:02 +00001177class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001178 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001179 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001180 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1181 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1182 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1183 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001184 let isCommutable = Commutable;
1185}
David Goodwin658ea602009-09-25 18:38:29 +00001186class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001187 string OpcodeStr, string Dt,
1188 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001189 : N3V<1, 1, op21_20, op11_8, 1, 0,
1190 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1191 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1192 [(set (ResTy QPR:$dst),
1193 (ResTy (IntOp (ResTy QPR:$src1),
1194 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1195 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001196 let isCommutable = 0;
1197}
David Goodwin658ea602009-09-25 18:38:29 +00001198class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001199 string OpcodeStr, string Dt,
1200 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001201 : N3V<1, 1, op21_20, op11_8, 1, 0,
1202 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1203 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1204 [(set (ResTy QPR:$dst),
1205 (ResTy (IntOp (ResTy QPR:$src1),
1206 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1207 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001208 let isCommutable = 0;
1209}
Bob Wilson5bafff32009-06-22 23:27:02 +00001210
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001211// Multiply-Add/Sub operations: single-, double- and quad-register.
1212class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1213 InstrItinClass itin, string OpcodeStr, string Dt,
1214 ValueType Ty, SDNode MulOp, SDNode OpNode>
1215 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1216 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001217 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001218 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1219
Bob Wilson5bafff32009-06-22 23:27:02 +00001220class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001221 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001222 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001224 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001225 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1227 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001228class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001229 string OpcodeStr, string Dt,
1230 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001231 : N3V<0, 1, op21_20, op11_8, 1, 0,
1232 (outs DPR:$dst),
1233 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1234 NVMulSLFrm, itin,
1235 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1236 [(set (Ty DPR:$dst),
1237 (Ty (ShOp (Ty DPR:$src1),
1238 (Ty (MulOp DPR:$src2,
1239 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1240 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001241class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001242 string OpcodeStr, string Dt,
1243 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001244 : N3V<0, 1, op21_20, op11_8, 1, 0,
1245 (outs DPR:$dst),
1246 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1247 NVMulSLFrm, itin,
1248 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1249 [(set (Ty DPR:$dst),
1250 (Ty (ShOp (Ty DPR:$src1),
1251 (Ty (MulOp DPR:$src2,
1252 (Ty (NEONvduplane (Ty DPR_8:$src3),
1253 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001254
Bob Wilson5bafff32009-06-22 23:27:02 +00001255class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001257 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001258 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001259 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001260 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001261 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1262 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001263class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001264 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001265 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001266 : N3V<1, 1, op21_20, op11_8, 1, 0,
1267 (outs QPR:$dst),
1268 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1269 NVMulSLFrm, itin,
1270 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1271 [(set (ResTy QPR:$dst),
1272 (ResTy (ShOp (ResTy QPR:$src1),
1273 (ResTy (MulOp QPR:$src2,
1274 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1275 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001276class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001277 string OpcodeStr, string Dt,
1278 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001279 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001280 : N3V<1, 1, op21_20, op11_8, 1, 0,
1281 (outs QPR:$dst),
1282 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1283 NVMulSLFrm, itin,
1284 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1285 [(set (ResTy QPR:$dst),
1286 (ResTy (ShOp (ResTy QPR:$src1),
1287 (ResTy (MulOp QPR:$src2,
1288 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1289 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001290
1291// Neon 3-argument intrinsics, both double- and quad-register.
1292// The destination register is also used as the first source operand register.
1293class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001294 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001295 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001296 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001297 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001298 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001299 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1300 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1301class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001302 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001303 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001304 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001305 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001306 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001307 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1308 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1309
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001310// Long Multiply-Add/Sub operations.
1311class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1312 InstrItinClass itin, string OpcodeStr, string Dt,
1313 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1314 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1315 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
1316 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
1317 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1318 (TyQ (MulOp (TyD DPR:$src2),
1319 (TyD DPR:$src3)))))]>;
1320class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1321 InstrItinClass itin, string OpcodeStr, string Dt,
1322 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1323 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1324 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1325 NVMulSLFrm, itin,
1326 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1327 [(set QPR:$dst,
1328 (OpNode (TyQ QPR:$src1),
1329 (TyQ (MulOp (TyD DPR:$src2),
1330 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1331 imm:$lane))))))]>;
1332class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1333 InstrItinClass itin, string OpcodeStr, string Dt,
1334 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1335 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1336 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1337 NVMulSLFrm, itin,
1338 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1339 [(set QPR:$dst,
1340 (OpNode (TyQ QPR:$src1),
1341 (TyQ (MulOp (TyD DPR:$src2),
1342 (TyD (NEONvduplane (TyD DPR_8:$src3),
1343 imm:$lane))))))]>;
1344
1345
Bob Wilson5bafff32009-06-22 23:27:02 +00001346// Neon Long 3-argument intrinsic. The destination register is
1347// a quad-register and is also used as the first source operand register.
1348class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001349 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001350 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001351 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001352 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001354 [(set QPR:$dst,
1355 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001356class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 string OpcodeStr, string Dt,
1358 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001359 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1360 (outs QPR:$dst),
1361 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1362 NVMulSLFrm, itin,
1363 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1364 [(set (ResTy QPR:$dst),
1365 (ResTy (IntOp (ResTy QPR:$src1),
1366 (OpTy DPR:$src2),
1367 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1368 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001369class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1370 InstrItinClass itin, string OpcodeStr, string Dt,
1371 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001372 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1373 (outs QPR:$dst),
1374 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1375 NVMulSLFrm, itin,
1376 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1377 [(set (ResTy QPR:$dst),
1378 (ResTy (IntOp (ResTy QPR:$src1),
1379 (OpTy DPR:$src2),
1380 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1381 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001382
Bob Wilson5bafff32009-06-22 23:27:02 +00001383// Narrowing 3-register intrinsics.
1384class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001385 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001386 Intrinsic IntOp, bit Commutable>
1387 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001388 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001389 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001390 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1391 let isCommutable = Commutable;
1392}
1393
Bob Wilson04d6c282010-08-29 05:57:34 +00001394// Long 3-register operations.
1395class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1396 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001397 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1398 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1399 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1400 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1401 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1402 let isCommutable = Commutable;
1403}
1404class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1405 InstrItinClass itin, string OpcodeStr, string Dt,
1406 ValueType TyQ, ValueType TyD, SDNode OpNode>
1407 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1408 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1409 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1410 [(set QPR:$dst,
1411 (TyQ (OpNode (TyD DPR:$src1),
1412 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1413class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1414 InstrItinClass itin, string OpcodeStr, string Dt,
1415 ValueType TyQ, ValueType TyD, SDNode OpNode>
1416 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1417 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1418 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1419 [(set QPR:$dst,
1420 (TyQ (OpNode (TyD DPR:$src1),
1421 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1422
1423// Long 3-register operations with explicitly extended operands.
1424class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1425 InstrItinClass itin, string OpcodeStr, string Dt,
1426 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1427 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001428 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1429 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1430 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1431 [(set QPR:$dst, (OpNode (TyQ (ExtOp (TyD DPR:$src1))),
1432 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
1433 let isCommutable = Commutable;
1434}
1435
Bob Wilson5bafff32009-06-22 23:27:02 +00001436// Long 3-register intrinsics.
1437class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 InstrItinClass itin, string OpcodeStr, string Dt,
1439 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001440 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001441 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001442 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001443 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1444 let isCommutable = Commutable;
1445}
David Goodwin658ea602009-09-25 18:38:29 +00001446class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 string OpcodeStr, string Dt,
1448 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001449 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1450 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1451 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1452 [(set (ResTy QPR:$dst),
1453 (ResTy (IntOp (OpTy DPR:$src1),
1454 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1455 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001456class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1457 InstrItinClass itin, string OpcodeStr, string Dt,
1458 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001459 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1460 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1461 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1462 [(set (ResTy QPR:$dst),
1463 (ResTy (IntOp (OpTy DPR:$src1),
1464 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1465 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001466
Bob Wilson04d6c282010-08-29 05:57:34 +00001467// Wide 3-register operations.
1468class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1469 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1470 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001471 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001472 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001473 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson04d6c282010-08-29 05:57:34 +00001474 [(set QPR:$dst, (OpNode (TyQ QPR:$src1),
1475 (TyQ (ExtOp (TyD DPR:$src2)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001476 let isCommutable = Commutable;
1477}
1478
1479// Pairwise long 2-register intrinsics, both double- and quad-register.
1480class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 bits<2> op17_16, bits<5> op11_7, bit op4,
1482 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001483 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1484 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001485 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001486 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1487class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001488 bits<2> op17_16, bits<5> op11_7, bit op4,
1489 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001490 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1491 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001492 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001493 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1494
1495// Pairwise long 2-register accumulate intrinsics,
1496// both double- and quad-register.
1497// The destination register is also used as the first source operand register.
1498class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 bits<2> op17_16, bits<5> op11_7, bit op4,
1500 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001501 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1502 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001503 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001504 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001505 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1506class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 bits<2> op17_16, bits<5> op11_7, bit op4,
1508 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001509 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1510 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001511 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001512 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001513 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1514
1515// Shift by immediate,
1516// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001517class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001518 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001519 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001520 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001521 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001524class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001525 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001526 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001527 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001528 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001529 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001530 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1531
Johnny Chen6c8648b2010-03-17 23:26:50 +00001532// Long shift by immediate.
1533class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1534 string OpcodeStr, string Dt,
1535 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1536 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001537 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001538 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001539 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1540 (i32 imm:$SIMM))))]>;
1541
Bob Wilson5bafff32009-06-22 23:27:02 +00001542// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001543class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001544 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001545 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001546 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001547 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001548 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1550 (i32 imm:$SIMM))))]>;
1551
1552// Shift right by immediate and accumulate,
1553// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001554class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001555 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001556 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001557 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001558 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001559 [(set DPR:$dst, (Ty (add DPR:$src1,
1560 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001561class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001562 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001563 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001564 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001565 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 [(set QPR:$dst, (Ty (add QPR:$src1,
1567 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1568
1569// Shift by immediate and insert,
1570// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001571class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001572 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001573 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001574 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001576 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001577class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001578 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001579 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001580 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001581 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1583
1584// Convert, with fractional bits immediate,
1585// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001586class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001587 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001589 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001590 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1591 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001593class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001596 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001597 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1598 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1600
1601//===----------------------------------------------------------------------===//
1602// Multiclasses
1603//===----------------------------------------------------------------------===//
1604
Bob Wilson916ac5b2009-10-03 04:44:16 +00001605// Abbreviations used in multiclass suffixes:
1606// Q = quarter int (8 bit) elements
1607// H = half int (16 bit) elements
1608// S = single int (32 bit) elements
1609// D = double int (64 bit) elements
1610
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001611// Neon 2-register vector operations -- for disassembly only.
1612
1613// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001614multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1615 bits<5> op11_7, bit op4, string opc, string Dt,
1616 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001617 // 64-bit vector types.
1618 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1619 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001620 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001621 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1622 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001623 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001624 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1625 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001626 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001627 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1628 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1629 opc, "f32", asm, "", []> {
1630 let Inst{10} = 1; // overwrite F = 1
1631 }
1632
1633 // 128-bit vector types.
1634 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1635 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001636 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001637 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1638 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001639 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001640 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1641 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001642 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001643 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1644 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1645 opc, "f32", asm, "", []> {
1646 let Inst{10} = 1; // overwrite F = 1
1647 }
1648}
1649
Bob Wilson5bafff32009-06-22 23:27:02 +00001650// Neon 3-register vector operations.
1651
1652// First with only element sizes of 8, 16 and 32 bits:
1653multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001654 InstrItinClass itinD16, InstrItinClass itinD32,
1655 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 string OpcodeStr, string Dt,
1657 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001659 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001660 OpcodeStr, !strconcat(Dt, "8"),
1661 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001662 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001663 OpcodeStr, !strconcat(Dt, "16"),
1664 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001665 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001666 OpcodeStr, !strconcat(Dt, "32"),
1667 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001668
1669 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001670 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001671 OpcodeStr, !strconcat(Dt, "8"),
1672 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001673 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001674 OpcodeStr, !strconcat(Dt, "16"),
1675 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001676 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001677 OpcodeStr, !strconcat(Dt, "32"),
1678 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001679}
1680
Evan Chengf81bf152009-11-23 21:57:23 +00001681multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1682 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1683 v4i16, ShOp>;
1684 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001685 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001686 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001687 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001688 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001689 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001690}
1691
Bob Wilson5bafff32009-06-22 23:27:02 +00001692// ....then also with element size 64 bits:
1693multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001694 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 string OpcodeStr, string Dt,
1696 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001697 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001698 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001699 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001700 OpcodeStr, !strconcat(Dt, "64"),
1701 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001702 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 OpcodeStr, !strconcat(Dt, "64"),
1704 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001705}
1706
1707
Bob Wilson973a0742010-08-30 20:02:30 +00001708// Neon Narrowing 2-register vector operations,
1709// source operand element sizes of 16, 32 and 64 bits:
1710multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1711 bits<5> op11_7, bit op6, bit op4,
1712 InstrItinClass itin, string OpcodeStr, string Dt,
1713 SDNode OpNode> {
1714 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1715 itin, OpcodeStr, !strconcat(Dt, "16"),
1716 v8i8, v8i16, OpNode>;
1717 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1718 itin, OpcodeStr, !strconcat(Dt, "32"),
1719 v4i16, v4i32, OpNode>;
1720 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1721 itin, OpcodeStr, !strconcat(Dt, "64"),
1722 v2i32, v2i64, OpNode>;
1723}
1724
Bob Wilson5bafff32009-06-22 23:27:02 +00001725// Neon Narrowing 2-register vector intrinsics,
1726// source operand element sizes of 16, 32 and 64 bits:
1727multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001728 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001730 Intrinsic IntOp> {
1731 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 itin, OpcodeStr, !strconcat(Dt, "16"),
1733 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 itin, OpcodeStr, !strconcat(Dt, "32"),
1736 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001737 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 itin, OpcodeStr, !strconcat(Dt, "64"),
1739 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001740}
1741
1742
1743// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1744// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001745multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1746 string OpcodeStr, string Dt, SDNode OpNode> {
1747 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1748 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1749 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1750 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1751 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1752 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001753}
1754
1755
1756// Neon 3-register vector intrinsics.
1757
1758// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001759multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001760 InstrItinClass itinD16, InstrItinClass itinD32,
1761 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001762 string OpcodeStr, string Dt,
1763 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001765 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001766 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001768 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001770 v2i32, v2i32, IntOp, Commutable>;
1771
1772 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001773 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001775 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001776 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001778 v4i32, v4i32, IntOp, Commutable>;
1779}
1780
David Goodwin658ea602009-09-25 18:38:29 +00001781multiclass N3VIntSL_HS<bits<4> op11_8,
1782 InstrItinClass itinD16, InstrItinClass itinD32,
1783 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001785 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001787 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001789 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001790 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001791 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001792 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001793}
1794
Bob Wilson5bafff32009-06-22 23:27:02 +00001795// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001796multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001797 InstrItinClass itinD16, InstrItinClass itinD32,
1798 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 string OpcodeStr, string Dt,
1800 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001801 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001803 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001804 OpcodeStr, !strconcat(Dt, "8"),
1805 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001806 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 OpcodeStr, !strconcat(Dt, "8"),
1808 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001809}
1810
1811// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001812multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001813 InstrItinClass itinD16, InstrItinClass itinD32,
1814 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt,
1816 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001817 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001819 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820 OpcodeStr, !strconcat(Dt, "64"),
1821 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001822 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001823 OpcodeStr, !strconcat(Dt, "64"),
1824 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001825}
1826
Bob Wilson5bafff32009-06-22 23:27:02 +00001827// Neon Narrowing 3-register vector intrinsics,
1828// source operand element sizes of 16, 32 and 64 bits:
1829multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 string OpcodeStr, string Dt,
1831 Intrinsic IntOp, bit Commutable = 0> {
1832 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1833 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001834 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001835 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1836 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001837 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001838 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1839 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 v2i32, v2i64, IntOp, Commutable>;
1841}
1842
1843
Bob Wilson04d6c282010-08-29 05:57:34 +00001844// Neon Long 3-register vector operations.
1845
1846multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1847 InstrItinClass itin16, InstrItinClass itin32,
1848 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001849 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00001850 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
1851 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001852 v8i16, v8i8, OpNode, Commutable>;
1853 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
1854 OpcodeStr, !strconcat(Dt, "16"),
1855 v4i32, v4i16, OpNode, Commutable>;
1856 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
1857 OpcodeStr, !strconcat(Dt, "32"),
1858 v2i64, v2i32, OpNode, Commutable>;
1859}
1860
1861multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
1862 InstrItinClass itin, string OpcodeStr, string Dt,
1863 SDNode OpNode> {
1864 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
1865 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1866 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
1867 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
1868}
1869
1870multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1871 InstrItinClass itin16, InstrItinClass itin32,
1872 string OpcodeStr, string Dt,
1873 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1874 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
1875 OpcodeStr, !strconcat(Dt, "8"),
1876 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1877 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
1878 OpcodeStr, !strconcat(Dt, "16"),
1879 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1880 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
1881 OpcodeStr, !strconcat(Dt, "32"),
1882 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00001883}
1884
Bob Wilson5bafff32009-06-22 23:27:02 +00001885// Neon Long 3-register vector intrinsics.
1886
1887// First with only element sizes of 16 and 32 bits:
1888multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001889 InstrItinClass itin16, InstrItinClass itin32,
1890 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001891 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001892 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 OpcodeStr, !strconcat(Dt, "16"),
1894 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001895 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "32"),
1897 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001898}
1899
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001900multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001901 InstrItinClass itin, string OpcodeStr, string Dt,
1902 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001903 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001905 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001907}
1908
Bob Wilson5bafff32009-06-22 23:27:02 +00001909// ....then also with element size of 8 bits:
1910multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001911 InstrItinClass itin16, InstrItinClass itin32,
1912 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001913 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001914 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001916 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001917 OpcodeStr, !strconcat(Dt, "8"),
1918 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001919}
1920
1921
1922// Neon Wide 3-register vector intrinsics,
1923// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00001924multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1925 string OpcodeStr, string Dt,
1926 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
1927 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
1928 OpcodeStr, !strconcat(Dt, "8"),
1929 v8i16, v8i8, OpNode, ExtOp, Commutable>;
1930 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
1931 OpcodeStr, !strconcat(Dt, "16"),
1932 v4i32, v4i16, OpNode, ExtOp, Commutable>;
1933 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
1934 OpcodeStr, !strconcat(Dt, "32"),
1935 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001936}
1937
1938
1939// Neon Multiply-Op vector operations,
1940// element sizes of 8, 16 and 32 bits:
1941multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001942 InstrItinClass itinD16, InstrItinClass itinD32,
1943 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001944 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001945 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001946 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001948 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001950 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001952
1953 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001954 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001955 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001956 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001958 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001959 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001960}
1961
David Goodwin658ea602009-09-25 18:38:29 +00001962multiclass N3VMulOpSL_HS<bits<4> op11_8,
1963 InstrItinClass itinD16, InstrItinClass itinD32,
1964 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001965 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001966 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001967 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001968 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001969 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001970 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001971 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1972 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001973 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001974 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1975 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001976}
Bob Wilson5bafff32009-06-22 23:27:02 +00001977
1978// Neon 3-argument intrinsics,
1979// element sizes of 8, 16 and 32 bits:
1980multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001981 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001983 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001984 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001985 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001986 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001987 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001988 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001989 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001990
1991 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001992 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001993 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001994 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001995 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001996 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001997 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998}
1999
2000
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002001// Neon Long Multiply-Op vector operations,
2002// element sizes of 8, 16 and 32 bits:
2003multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2004 InstrItinClass itin16, InstrItinClass itin32,
2005 string OpcodeStr, string Dt, SDNode MulOp,
2006 SDNode OpNode> {
2007 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2008 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2009 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2010 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2011 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2012 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2013}
2014
2015multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2016 string Dt, SDNode MulOp, SDNode OpNode> {
2017 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2018 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2019 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2020 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2021}
2022
2023
Bob Wilson5bafff32009-06-22 23:27:02 +00002024// Neon Long 3-argument intrinsics.
2025
2026// First with only element sizes of 16 and 32 bits:
2027multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002028 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002029 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002030 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002031 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002032 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002033 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002034}
2035
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002036multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002038 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002039 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002040 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002041 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002042}
2043
Bob Wilson5bafff32009-06-22 23:27:02 +00002044// ....then also with element size of 8 bits:
2045multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002046 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002047 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002048 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2049 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002050 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002051}
2052
2053
2054// Neon 2-register vector intrinsics,
2055// element sizes of 8, 16 and 32 bits:
2056multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002057 bits<5> op11_7, bit op4,
2058 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002059 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002060 // 64-bit vector types.
2061 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002063 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002064 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002065 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002066 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002067
2068 // 128-bit vector types.
2069 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002070 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002072 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002073 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002074 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002075}
2076
2077
2078// Neon Pairwise long 2-register intrinsics,
2079// element sizes of 8, 16 and 32 bits:
2080multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2081 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 // 64-bit vector types.
2084 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002086 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002087 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002088 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002090
2091 // 128-bit vector types.
2092 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002093 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002095 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002097 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002098}
2099
2100
2101// Neon Pairwise long 2-register accumulate intrinsics,
2102// element sizes of 8, 16 and 32 bits:
2103multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2104 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002105 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 // 64-bit vector types.
2107 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002108 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002109 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002110 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002112 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002113
2114 // 128-bit vector types.
2115 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002117 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002121}
2122
2123
2124// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002125// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002126// element sizes of 8, 16, 32 and 64 bits:
2127multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002128 InstrItinClass itin, string OpcodeStr, string Dt,
2129 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002131 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002133 let Inst{21-19} = 0b001; // imm6 = 001xxx
2134 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002135 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002137 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2138 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002139 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002140 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002141 let Inst{21} = 0b1; // imm6 = 1xxxxx
2142 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002143 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002145 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002146
2147 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002148 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002149 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002150 let Inst{21-19} = 0b001; // imm6 = 001xxx
2151 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002152 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002154 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2155 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002156 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002158 let Inst{21} = 0b1; // imm6 = 1xxxxx
2159 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002160 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002162 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002163}
2164
Bob Wilson5bafff32009-06-22 23:27:02 +00002165// Neon Shift-Accumulate vector operations,
2166// element sizes of 8, 16, 32 and 64 bits:
2167multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002169 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002170 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002171 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002172 let Inst{21-19} = 0b001; // imm6 = 001xxx
2173 }
2174 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002176 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2177 }
2178 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002179 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002180 let Inst{21} = 0b1; // imm6 = 1xxxxx
2181 }
2182 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002183 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002184 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002185
2186 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002187 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002188 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002189 let Inst{21-19} = 0b001; // imm6 = 001xxx
2190 }
2191 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002192 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002193 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2194 }
2195 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002197 let Inst{21} = 0b1; // imm6 = 1xxxxx
2198 }
2199 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002201 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002202}
2203
2204
2205// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002206// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002207// element sizes of 8, 16, 32 and 64 bits:
2208multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002209 string OpcodeStr, SDNode ShOp,
2210 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002212 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002213 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002214 let Inst{21-19} = 0b001; // imm6 = 001xxx
2215 }
2216 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002217 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002218 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2219 }
2220 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002221 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002222 let Inst{21} = 0b1; // imm6 = 1xxxxx
2223 }
2224 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002225 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002226 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002227
2228 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002229 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002230 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002231 let Inst{21-19} = 0b001; // imm6 = 001xxx
2232 }
2233 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002234 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002235 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2236 }
2237 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002238 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002239 let Inst{21} = 0b1; // imm6 = 1xxxxx
2240 }
2241 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002242 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002243 // imm6 = xxxxxx
2244}
2245
2246// Neon Shift Long operations,
2247// element sizes of 8, 16, 32 bits:
2248multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002249 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002250 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002252 let Inst{21-19} = 0b001; // imm6 = 001xxx
2253 }
2254 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002255 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002256 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2257 }
2258 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002260 let Inst{21} = 0b1; // imm6 = 1xxxxx
2261 }
2262}
2263
2264// Neon Shift Narrow operations,
2265// element sizes of 16, 32, 64 bits:
2266multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002268 SDNode OpNode> {
2269 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002271 let Inst{21-19} = 0b001; // imm6 = 001xxx
2272 }
2273 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002275 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2276 }
2277 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002279 let Inst{21} = 0b1; // imm6 = 1xxxxx
2280 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002281}
2282
2283//===----------------------------------------------------------------------===//
2284// Instruction Definitions.
2285//===----------------------------------------------------------------------===//
2286
2287// Vector Add Operations.
2288
2289// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002290defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002291 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002292def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002293 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002294def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002295 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002296// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002297defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2298 "vaddl", "s", add, sext, 1>;
2299defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2300 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002302defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2303defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002304// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002305defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2306 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2307 "vhadd", "s", int_arm_neon_vhadds, 1>;
2308defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2309 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2310 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002311// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002312defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2313 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2314 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2315defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2316 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2317 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002318// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002319defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2320 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2321 "vqadd", "s", int_arm_neon_vqadds, 1>;
2322defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2323 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2324 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002325// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002326defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2327 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002328// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002329defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2330 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002331
2332// Vector Multiply Operations.
2333
2334// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002335defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002336 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002337def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2338 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2339def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2340 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002341def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002342 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002343def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002344 v4f32, v4f32, fmul, 1>;
2345defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2346def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2347def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2348 v2f32, fmul>;
2349
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002350def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2351 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2352 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2353 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002354 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002355 (SubReg_i16_lane imm:$lane)))>;
2356def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2357 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2358 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2359 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002360 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002361 (SubReg_i32_lane imm:$lane)))>;
2362def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2363 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2364 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2365 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002366 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002367 (SubReg_i32_lane imm:$lane)))>;
2368
Bob Wilson5bafff32009-06-22 23:27:02 +00002369// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002370defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002371 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002372 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002373defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2374 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002376def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002377 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2378 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002379 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2380 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002381 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002382 (SubReg_i16_lane imm:$lane)))>;
2383def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002384 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2385 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002386 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2387 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002388 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002389 (SubReg_i32_lane imm:$lane)))>;
2390
Bob Wilson5bafff32009-06-22 23:27:02 +00002391// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002392defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2393 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002395defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2396 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002398def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002399 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2400 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002401 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2402 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002403 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002404 (SubReg_i16_lane imm:$lane)))>;
2405def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002406 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2407 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002408 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2409 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002410 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002411 (SubReg_i32_lane imm:$lane)))>;
2412
Bob Wilson5bafff32009-06-22 23:27:02 +00002413// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002414defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2415 "vmull", "s", NEONvmulls, 1>;
2416defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2417 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002418def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002419 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002420defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2421defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002422
Bob Wilson5bafff32009-06-22 23:27:02 +00002423// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002424defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2425 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2426defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2427 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002428
2429// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2430
2431// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002432defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2434def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002435 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002436def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002437 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002438defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2440def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002441 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002442def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002443 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002444
2445def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002446 (mul (v8i16 QPR:$src2),
2447 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2448 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002449 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002450 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002451 (SubReg_i16_lane imm:$lane)))>;
2452
2453def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002454 (mul (v4i32 QPR:$src2),
2455 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2456 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002457 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002458 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002459 (SubReg_i32_lane imm:$lane)))>;
2460
2461def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002462 (fmul (v4f32 QPR:$src2),
2463 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002464 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2465 (v4f32 QPR:$src2),
2466 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002467 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002468 (SubReg_i32_lane imm:$lane)))>;
2469
Bob Wilson5bafff32009-06-22 23:27:02 +00002470// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002471defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2472 "vmlal", "s", NEONvmulls, add>;
2473defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2474 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002475
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002476defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2477defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002478
Bob Wilson5bafff32009-06-22 23:27:02 +00002479// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002480defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002481 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002482defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002483
Bob Wilson5bafff32009-06-22 23:27:02 +00002484// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002485defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2487def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002488 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002489def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002490 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002491defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2493def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002494 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002495def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002496 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002497
2498def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002499 (mul (v8i16 QPR:$src2),
2500 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2501 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002502 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002503 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002504 (SubReg_i16_lane imm:$lane)))>;
2505
2506def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002507 (mul (v4i32 QPR:$src2),
2508 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2509 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002510 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002511 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002512 (SubReg_i32_lane imm:$lane)))>;
2513
2514def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002515 (fmul (v4f32 QPR:$src2),
2516 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2517 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002518 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002519 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002520 (SubReg_i32_lane imm:$lane)))>;
2521
Bob Wilson5bafff32009-06-22 23:27:02 +00002522// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002523defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2524 "vmlsl", "s", NEONvmulls, sub>;
2525defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2526 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002527
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002528defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2529defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002530
Bob Wilson5bafff32009-06-22 23:27:02 +00002531// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002532defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002533 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002534defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535
2536// Vector Subtract Operations.
2537
2538// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002539defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002540 "vsub", "i", sub, 0>;
2541def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002542 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002543def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002544 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002545// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002546defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2547 "vsubl", "s", sub, sext, 0>;
2548defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2549 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002550// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002551defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2552defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002553// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002554defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002555 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002556 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002557defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002558 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002560// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002561defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002562 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002563 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002564defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002565 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002566 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002567// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002568defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2569 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002570// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002571defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2572 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002573
2574// Vector Comparisons.
2575
2576// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002577defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2578 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002579def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002580 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002581def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002582 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002583// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002584defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002585 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002586
Bob Wilson5bafff32009-06-22 23:27:02 +00002587// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002588defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2589 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2590defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2591 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002592def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2593 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002594def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002595 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002596// For disassembly only.
2597defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2598 "$dst, $src, #0">;
2599// For disassembly only.
2600defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2601 "$dst, $src, #0">;
2602
Bob Wilson5bafff32009-06-22 23:27:02 +00002603// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002604defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2605 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2606defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2607 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002608def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002609 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002610def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002611 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002612// For disassembly only.
2613defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2614 "$dst, $src, #0">;
2615// For disassembly only.
2616defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2617 "$dst, $src, #0">;
2618
Bob Wilson5bafff32009-06-22 23:27:02 +00002619// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002620def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2621 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2622def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2623 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002625def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2626 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2627def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2628 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002629// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002630defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002631 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002632
2633// Vector Bitwise Operations.
2634
Bob Wilsoncba270d2010-07-13 21:16:48 +00002635def vnotd : PatFrag<(ops node:$in),
2636 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2637def vnotq : PatFrag<(ops node:$in),
2638 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002639
2640
Bob Wilson5bafff32009-06-22 23:27:02 +00002641// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002642def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2643 v2i32, v2i32, and, 1>;
2644def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2645 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646
2647// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002648def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2649 v2i32, v2i32, xor, 1>;
2650def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2651 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002654def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2655 v2i32, v2i32, or, 1>;
2656def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2657 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002658
2659// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002660def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002661 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2662 "vbic", "$dst, $src1, $src2", "",
2663 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002664 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002665def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002666 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2667 "vbic", "$dst, $src1, $src2", "",
2668 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002669 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002670
2671// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002672def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002673 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2674 "vorn", "$dst, $src1, $src2", "",
2675 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002676 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002677def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002678 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2679 "vorn", "$dst, $src1, $src2", "",
2680 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002681 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002683// VMVN : Vector Bitwise NOT (Immediate)
2684
2685let isReMaterializable = 1 in {
2686def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2687 (ins nModImm:$SIMM), IIC_VMOVImm,
2688 "vmvn", "i16", "$dst, $SIMM", "",
2689 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]>;
2690def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2691 (ins nModImm:$SIMM), IIC_VMOVImm,
2692 "vmvn", "i16", "$dst, $SIMM", "",
2693 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]>;
2694
2695def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2696 (ins nModImm:$SIMM), IIC_VMOVImm,
2697 "vmvn", "i32", "$dst, $SIMM", "",
2698 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]>;
2699def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2700 (ins nModImm:$SIMM), IIC_VMOVImm,
2701 "vmvn", "i32", "$dst, $SIMM", "",
2702 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]>;
2703}
2704
Bob Wilson5bafff32009-06-22 23:27:02 +00002705// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002706def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002707 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002708 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002709 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002710def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002711 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002712 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002713 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2714def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2715def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002716
2717// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002718def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002719 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2720 N3RegFrm, IIC_VCNTiD,
2721 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2722 [(set DPR:$dst,
2723 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002724 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002725def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002726 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2727 N3RegFrm, IIC_VCNTiQ,
2728 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2729 [(set QPR:$dst,
2730 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002731 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002732
2733// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002734// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002735def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2736 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002737 N3RegFrm, IIC_VBINiD,
2738 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002739 [/* For disassembly only; pattern left blank */]>;
2740def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2741 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002742 N3RegFrm, IIC_VBINiQ,
2743 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002744 [/* For disassembly only; pattern left blank */]>;
2745
Bob Wilson5bafff32009-06-22 23:27:02 +00002746// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002747// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002748def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2749 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002750 N3RegFrm, IIC_VBINiD,
2751 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002752 [/* For disassembly only; pattern left blank */]>;
2753def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2754 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002755 N3RegFrm, IIC_VBINiQ,
2756 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002757 [/* For disassembly only; pattern left blank */]>;
2758
2759// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002760// for equivalent operations with different register constraints; it just
2761// inserts copies.
2762
2763// Vector Absolute Differences.
2764
2765// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002766defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002767 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002769defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002770 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002772def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002774def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002776
2777// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002778defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002780defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilson04d6c282010-08-29 05:57:34 +00002781 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002782
2783// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002784defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2785 "vaba", "s", int_arm_neon_vabas>;
2786defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2787 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002788
2789// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002790defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002791 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002792defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002793 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002794
2795// Vector Maximum and Minimum.
2796
2797// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002798defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002799 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002800 "vmax", "s", int_arm_neon_vmaxs, 1>;
2801defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002802 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002803 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002804def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2805 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002806 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002807def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2808 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002809 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2810
2811// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002812defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2813 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2814 "vmin", "s", int_arm_neon_vmins, 1>;
2815defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2816 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2817 "vmin", "u", int_arm_neon_vminu, 1>;
2818def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2819 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002820 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002821def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2822 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002823 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002824
2825// Vector Pairwise Operations.
2826
2827// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002828def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2829 "vpadd", "i8",
2830 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2831def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2832 "vpadd", "i16",
2833 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2834def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2835 "vpadd", "i32",
2836 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002837def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2838 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002839 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840
2841// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002842defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002844defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002845 int_arm_neon_vpaddlu>;
2846
2847// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002848defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002850defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 int_arm_neon_vpadalu>;
2852
2853// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002854def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002855 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002856def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002857 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002858def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002859 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002860def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002861 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002862def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002863 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002864def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002865 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002866def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002867 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002868
2869// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002870def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002871 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002872def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002873 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002874def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002875 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002876def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002877 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002878def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002879 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002880def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002881 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002882def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002883 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002884
2885// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2886
2887// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002888def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002891def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002894def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002896 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002897def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002898 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002899 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002900
2901// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002902def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 IIC_VRECSD, "vrecps", "f32",
2904 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002905def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002906 IIC_VRECSQ, "vrecps", "f32",
2907 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002908
2909// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002910def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002911 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002912 v2i32, v2i32, int_arm_neon_vrsqrte>;
2913def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002915 v4i32, v4i32, int_arm_neon_vrsqrte>;
2916def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002918 v2f32, v2f32, int_arm_neon_vrsqrte>;
2919def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002921 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002922
2923// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002924def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 IIC_VRECSD, "vrsqrts", "f32",
2926 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002927def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002928 IIC_VRECSQ, "vrsqrts", "f32",
2929 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930
2931// Vector Shifts.
2932
2933// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002934defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2935 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2936 "vshl", "s", int_arm_neon_vshifts, 0>;
2937defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2938 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2939 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002940// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002941defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2942 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002944defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2945 N2RegVShRFrm>;
2946defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2947 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002948
2949// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002950defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2951defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002952
2953// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002954class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002955 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002956 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002957 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2958 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002959 let Inst{21-16} = op21_16;
2960}
Evan Chengf81bf152009-11-23 21:57:23 +00002961def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002962 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002963def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002964 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002965def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002966 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
2968// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002969defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2970 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002971
2972// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002973defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2974 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2975 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2976defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2977 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2978 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002979// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002980defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2981 N2RegVShRFrm>;
2982defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2983 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984
2985// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002986defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002987 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002988
2989// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002990defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2991 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2992 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2993defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2994 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2995 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002996// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002997defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2998 N2RegVShLFrm>;
2999defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3000 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003002defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3003 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003004
3005// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003006defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003007 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003008defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003009 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003010
3011// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003012defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003013 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003014
3015// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003016defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
3017 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3018 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
3019defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
3020 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
3021 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
3023// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003024defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003025 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003026defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003027 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028
3029// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003030defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003031 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032
3033// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003034defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3035defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003036// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003037defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3038defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003039
3040// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003041defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003043defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044
3045// Vector Absolute and Saturating Absolute.
3046
3047// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003048defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003050 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003051def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003052 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003053 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003054def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003055 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003056 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003057
3058// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003059defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003061 int_arm_neon_vqabs>;
3062
3063// Vector Negate.
3064
Bob Wilsoncba270d2010-07-13 21:16:48 +00003065def vnegd : PatFrag<(ops node:$in),
3066 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3067def vnegq : PatFrag<(ops node:$in),
3068 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003069
Evan Chengf81bf152009-11-23 21:57:23 +00003070class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003071 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003072 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003073 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003074class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003075 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003076 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003077 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003078
Chris Lattner0a00ed92010-03-28 08:39:10 +00003079// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003080def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3081def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3082def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3083def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3084def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3085def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003086
3087// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003088def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003089 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003090 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003091 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3092def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003093 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3096
Bob Wilsoncba270d2010-07-13 21:16:48 +00003097def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3098def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3099def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3100def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3101def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3102def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003103
3104// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003105defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 int_arm_neon_vqneg>;
3108
3109// Vector Bit Counting Operations.
3110
3111// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003112defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003114 int_arm_neon_vcls>;
3115// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003116defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 int_arm_neon_vclz>;
3119// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003120def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003123def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003125 v16i8, v16i8, int_arm_neon_vcnt>;
3126
Johnny Chend8836042010-02-24 20:06:07 +00003127// Vector Swap -- for disassembly only.
3128def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3129 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3130 "vswp", "$dst, $src", "", []>;
3131def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3132 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3133 "vswp", "$dst, $src", "", []>;
3134
Bob Wilson5bafff32009-06-22 23:27:02 +00003135// Vector Move Operations.
3136
3137// VMOV : Vector Move (Register)
3138
Evan Cheng020cc1b2010-05-13 00:16:46 +00003139let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003140def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003141 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003142def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003143 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003144
Evan Cheng22c687b2010-05-14 02:13:41 +00003145// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003146// be expanded after register allocation is completed.
3147def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003148 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003149
3150def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00003151 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003152} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003153
Bob Wilson5bafff32009-06-22 23:27:02 +00003154// VMOV : Vector Move (Immediate)
3155
Evan Cheng47006be2010-05-17 21:54:50 +00003156let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003157def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003158 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003160 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003162 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003164 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
Bob Wilson1a913ed2010-06-11 21:34:50 +00003166def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3167 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003169 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003170def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3171 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003173 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003174
Bob Wilson046afdb2010-07-14 06:30:44 +00003175def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003176 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003178 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00003179def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003180 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003182 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003183
3184def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003185 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003186 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003187 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003188def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003189 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003190 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003191 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003192} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
3194// VMOV : Vector Get Lane (move scalar to ARM core register)
3195
Johnny Chen131c4a52009-11-23 17:48:17 +00003196def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003197 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003198 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
3200 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003201def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003202 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003203 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
3205 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003206def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00003207 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003208 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003209 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
3210 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003211def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00003212 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003213 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003214 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
3215 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003216def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00003217 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003218 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00003219 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
3220 imm:$lane))]>;
3221// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3222def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3223 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003224 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003225 (SubReg_i8_lane imm:$lane))>;
3226def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3227 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003228 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003229 (SubReg_i16_lane imm:$lane))>;
3230def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3231 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003232 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003233 (SubReg_i8_lane imm:$lane))>;
3234def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3235 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003236 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003237 (SubReg_i16_lane imm:$lane))>;
3238def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3239 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003240 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003242def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003243 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003244 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003245def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003246 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003247 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003248//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003249// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003250def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003251 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003252
3253
3254// VMOV : Vector Set Lane (move ARM core register to scalar)
3255
3256let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00003257def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003258 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003259 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003260 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
3261 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003262def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003263 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003264 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
3266 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00003267def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00003268 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00003269 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00003270 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
3271 GPR:$src2, imm:$lane))]>;
3272}
3273def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3274 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003275 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003276 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003277 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003278 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003279def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3280 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003281 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003282 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003283 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003284 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3286 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003287 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003288 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003289 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003290 (DSubReg_i32_reg imm:$lane)))>;
3291
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003292def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003293 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3294 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003295def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003296 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3297 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298
3299//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003300// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003302 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003303
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003304def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003305 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003306def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003307 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003308def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003309 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003310
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003311def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3312 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3313def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3314 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3315def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3316 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3317
3318def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3319 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3320 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003321 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003322def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3323 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3324 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003325 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003326def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3327 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3328 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003329 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003330
Bob Wilson5bafff32009-06-22 23:27:02 +00003331// VDUP : Vector Duplicate (from ARM core register to all elements)
3332
Evan Chengf81bf152009-11-23 21:57:23 +00003333class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003334 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003335 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003336 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003337class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003338 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003339 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003340 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341
Evan Chengf81bf152009-11-23 21:57:23 +00003342def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3343def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3344def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3345def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3346def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3347def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003348
3349def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003350 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003351 [(set DPR:$dst, (v2f32 (NEONvdup
3352 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003353def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003354 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003355 [(set QPR:$dst, (v4f32 (NEONvdup
3356 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357
3358// VDUP : Vector Duplicate Lane (from scalar to all elements)
3359
Johnny Chene4614f72010-03-25 17:01:27 +00003360class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3361 ValueType Ty>
3362 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3363 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3364 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003365
Johnny Chene4614f72010-03-25 17:01:27 +00003366class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003367 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003368 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3369 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3370 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3371 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003372
Bob Wilson507df402009-10-21 02:15:46 +00003373// Inst{19-16} is partially specified depending on the element size.
3374
Johnny Chene4614f72010-03-25 17:01:27 +00003375def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3376def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3377def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3378def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3379def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3380def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3381def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3382def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003383
Bob Wilson0ce37102009-08-14 05:08:32 +00003384def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3385 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3386 (DSubReg_i8_reg imm:$lane))),
3387 (SubReg_i8_lane imm:$lane)))>;
3388def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3389 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3390 (DSubReg_i16_reg imm:$lane))),
3391 (SubReg_i16_lane imm:$lane)))>;
3392def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3393 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3394 (DSubReg_i32_reg imm:$lane))),
3395 (SubReg_i32_lane imm:$lane)))>;
3396def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3397 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3398 (DSubReg_i32_reg imm:$lane))),
3399 (SubReg_i32_lane imm:$lane)))>;
3400
Johnny Chenda1aea42009-11-23 21:00:43 +00003401def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3402 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003403 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003404 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003405
Johnny Chenda1aea42009-11-23 21:00:43 +00003406def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3407 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003408 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003409 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003410
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// VMOVN : Vector Narrowing Move
Bob Wilson973a0742010-08-30 20:02:30 +00003412defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3413 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003414// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003415defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3416 "vqmovn", "s", int_arm_neon_vqmovns>;
3417defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3418 "vqmovn", "u", int_arm_neon_vqmovnu>;
3419defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3420 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003421// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003422defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3423defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424
3425// Vector Conversions.
3426
Johnny Chen9e088762010-03-17 17:52:21 +00003427// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003428def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3429 v2i32, v2f32, fp_to_sint>;
3430def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3431 v2i32, v2f32, fp_to_uint>;
3432def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3433 v2f32, v2i32, sint_to_fp>;
3434def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3435 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003436
Johnny Chen6c8648b2010-03-17 23:26:50 +00003437def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3438 v4i32, v4f32, fp_to_sint>;
3439def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3440 v4i32, v4f32, fp_to_uint>;
3441def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3442 v4f32, v4i32, sint_to_fp>;
3443def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3444 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003445
3446// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003447def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003448 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003449def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003450 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003451def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003452 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003453def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003454 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3455
Evan Chengf81bf152009-11-23 21:57:23 +00003456def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003457 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003458def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003459 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003460def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003461 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003462def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003463 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3464
Bob Wilsond8e17572009-08-12 22:31:50 +00003465// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003466
3467// VREV64 : Vector Reverse elements within 64-bit doublewords
3468
Evan Chengf81bf152009-11-23 21:57:23 +00003469class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003470 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003471 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003473 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003474class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003475 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003476 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003477 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003478 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003479
Evan Chengf81bf152009-11-23 21:57:23 +00003480def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3481def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3482def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3483def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003484
Evan Chengf81bf152009-11-23 21:57:23 +00003485def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3486def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3487def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3488def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003489
3490// VREV32 : Vector Reverse elements within 32-bit words
3491
Evan Chengf81bf152009-11-23 21:57:23 +00003492class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003493 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003494 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003496 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003497class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003498 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003499 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003500 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003501 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003502
Evan Chengf81bf152009-11-23 21:57:23 +00003503def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3504def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003505
Evan Chengf81bf152009-11-23 21:57:23 +00003506def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3507def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003508
3509// VREV16 : Vector Reverse elements within 16-bit halfwords
3510
Evan Chengf81bf152009-11-23 21:57:23 +00003511class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003512 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003513 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003514 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003515 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003516class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003517 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003518 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003520 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003521
Evan Chengf81bf152009-11-23 21:57:23 +00003522def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3523def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003524
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003525// Other Vector Shuffles.
3526
3527// VEXT : Vector Extract
3528
Evan Chengf81bf152009-11-23 21:57:23 +00003529class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003530 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3531 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3532 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3533 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3534 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003535
Evan Chengf81bf152009-11-23 21:57:23 +00003536class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003537 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3538 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3539 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3540 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3541 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003542
Evan Chengf81bf152009-11-23 21:57:23 +00003543def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3544def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3545def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3546def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003547
Evan Chengf81bf152009-11-23 21:57:23 +00003548def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3549def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3550def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3551def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003552
Bob Wilson64efd902009-08-08 05:53:00 +00003553// VTRN : Vector Transpose
3554
Evan Chengf81bf152009-11-23 21:57:23 +00003555def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3556def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3557def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003558
Evan Chengf81bf152009-11-23 21:57:23 +00003559def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3560def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3561def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003562
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003563// VUZP : Vector Unzip (Deinterleave)
3564
Evan Chengf81bf152009-11-23 21:57:23 +00003565def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3566def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3567def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003568
Evan Chengf81bf152009-11-23 21:57:23 +00003569def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3570def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3571def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003572
3573// VZIP : Vector Zip (Interleave)
3574
Evan Chengf81bf152009-11-23 21:57:23 +00003575def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3576def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3577def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003578
Evan Chengf81bf152009-11-23 21:57:23 +00003579def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3580def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3581def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003582
Bob Wilson114a2662009-08-12 20:51:55 +00003583// Vector Table Lookup and Table Extension.
3584
3585// VTBL : Vector Table Lookup
3586def VTBL1
3587 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003588 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003590 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003591let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003592def VTBL2
3593 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003594 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003595 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003596def VTBL3
3597 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003598 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003599 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003600def VTBL4
3601 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003602 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003603 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003604 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003605} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003606
3607// VTBX : Vector Table Extension
3608def VTBX1
3609 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003610 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003611 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003612 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3613 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003614let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003615def VTBX2
3616 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003617 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003618 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003619def VTBX3
3620 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003621 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003622 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003623 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3624 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003625def VTBX4
3626 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003627 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003628 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003629 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003630} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003631
Bob Wilson5bafff32009-06-22 23:27:02 +00003632//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003633// NEON instructions for single-precision FP math
3634//===----------------------------------------------------------------------===//
3635
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003636class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3637 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003638 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003639 SPR:$a, ssub_0))),
3640 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003641
3642class N3VSPat<SDNode OpNode, NeonI Inst>
3643 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003644 (EXTRACT_SUBREG (v2f32
3645 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003646 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003647 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003648 SPR:$b, ssub_0))),
3649 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003650
3651class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3652 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3653 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003654 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003655 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003656 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003657 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003658 SPR:$b, ssub_0)),
3659 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003660
Evan Cheng1d2426c2009-08-07 19:30:41 +00003661// These need separate instructions because they must use DPR_VFP2 register
3662// class which have SPR sub-registers.
3663
3664// Vector Add Operations used for single-precision FP
3665let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003666def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3667def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003668
David Goodwin338268c2009-08-10 22:17:39 +00003669// Vector Sub Operations used for single-precision FP
3670let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003671def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3672def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003673
Evan Cheng1d2426c2009-08-07 19:30:41 +00003674// Vector Multiply Operations used for single-precision FP
3675let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003676def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3677def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003678
3679// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003680// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3681// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003682
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003683//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003684//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003685// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003686//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003687
3688//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003689//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003690// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003691//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003692
David Goodwin338268c2009-08-10 22:17:39 +00003693// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003694let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003695def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3696 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3697 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003698def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003699
David Goodwin338268c2009-08-10 22:17:39 +00003700// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003701let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003702def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3703 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3704 "vneg", "f32", "$dst, $src", "", []>;
3705def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003706
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003707// Vector Maximum used for single-precision FP
3708let neverHasSideEffects = 1 in
3709def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003710 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003711 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3712def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3713
3714// Vector Minimum used for single-precision FP
3715let neverHasSideEffects = 1 in
3716def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003717 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003718 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3719def : N3VSPat<NEONfmin, VMINfd_sfp>;
3720
David Goodwin338268c2009-08-10 22:17:39 +00003721// Vector Convert between single-precision FP and integer
3722let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003723def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3724 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003725def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003726
3727let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003728def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3729 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003730def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003731
3732let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003733def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3734 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003735def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003736
3737let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003738def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3739 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003740def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003741
Evan Cheng1d2426c2009-08-07 19:30:41 +00003742//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003743// Non-Instruction Patterns
3744//===----------------------------------------------------------------------===//
3745
3746// bit_convert
3747def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3748def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3749def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3750def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3751def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3752def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3753def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3754def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3755def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3756def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3757def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3758def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3759def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3760def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3761def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3762def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3763def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3764def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3765def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3766def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3767def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3768def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3769def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3770def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3771def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3772def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3773def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3774def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3775def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3776def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3777
3778def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3779def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3780def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3781def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3782def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3783def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3784def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3785def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3786def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3787def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3788def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3789def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3790def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3791def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3792def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3793def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3794def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3795def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3796def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3797def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3798def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3799def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3800def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3801def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3802def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3803def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3804def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3805def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3806def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3807def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;