blob: d6ac5ef1848a85ac3703ed7cadff980e0dfacf37 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Akira Hatanakab4d8d312011-05-24 00:23:52 +000016//#include <algorithm>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000020#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000021#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000024#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/Intrinsics.h"
26#include "llvm/CallingConv.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000064 }
65}
66
67MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000068MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000069 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000070 Subtarget = &TM.getSubtarget<MipsSubtarget>();
71
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000074 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000075
76 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
78 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000079
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000080 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000081 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000082 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000083 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000089
Eli Friedman6055a6a2009-07-17 04:07:24 +000090 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
92 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000093
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // Used by legalize types to correctly generate the setcc result.
95 // Without this, every float setcc comes with a AND/OR with the result,
96 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000097 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000099
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000100 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000102 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
104 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
105 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
106 setOperationAction(ISD::SELECT, MVT::f32, Custom);
107 setOperationAction(ISD::SELECT, MVT::f64, Custom);
108 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
110 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000111 setOperationAction(ISD::VASTART, MVT::Other, Custom);
112
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000113 setOperationAction(ISD::SDIV, MVT::i32, Expand);
114 setOperationAction(ISD::SREM, MVT::i32, Expand);
115 setOperationAction(ISD::UDIV, MVT::i32, Expand);
116 setOperationAction(ISD::UREM, MVT::i32, Expand);
117
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000118 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
120 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
121 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
122 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
123 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
124 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
125 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
126 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
127 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000128
129 if (!Subtarget->isMips32r2())
130 setOperationAction(ISD::ROTR, MVT::i32, Expand);
131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
133 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
134 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000135 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
136 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000138 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000140 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
142 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000143 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLOG, MVT::f32, Expand);
145 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
147 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000148
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000149 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
150 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
151
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000152 setOperationAction(ISD::VAARG, MVT::Other, Expand);
153 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
154 setOperationAction(ISD::VAEND, MVT::Other, Expand);
155
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000156 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
158 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
159 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000160
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000161 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000163
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000164 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
166 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000167 }
168
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000169 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000171
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000172 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000174
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000175 setTargetDAGCombine(ISD::ADDE);
176 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000177 setTargetDAGCombine(ISD::SDIVREM);
178 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000179 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000180
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000181 setMinFunctionAlignment(2);
182
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000183 setStackPointerRegisterToSaveRestore(Mips::SP);
184 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000185
186 setExceptionPointerRegister(Mips::A0);
187 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188}
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
191 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000192}
193
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000194// SelectMadd -
195// Transforms a subgraph in CurDAG if the following pattern is found:
196// (addc multLo, Lo0), (adde multHi, Hi0),
197// where,
198// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000199// Lo0: initial value of Lo register
200// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000201// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000202static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000203 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000204 // for the matching to be successful.
205 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
206
207 if (ADDCNode->getOpcode() != ISD::ADDC)
208 return false;
209
210 SDValue MultHi = ADDENode->getOperand(0);
211 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000212 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000213 unsigned MultOpc = MultHi.getOpcode();
214
215 // MultHi and MultLo must be generated by the same node,
216 if (MultLo.getNode() != MultNode)
217 return false;
218
219 // and it must be a multiplication.
220 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
221 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000222
223 // MultLo amd MultHi must be the first and second output of MultNode
224 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000225 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
226 return false;
227
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000228 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000229 // of the values of MultNode, in which case MultNode will be removed in later
230 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000231 // If there exist users other than ADDENode or ADDCNode, this function returns
232 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000233 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000234 // produced.
235 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
236 return false;
237
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000238 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000239 DebugLoc dl = ADDENode->getDebugLoc();
240
241 // create MipsMAdd(u) node
242 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000243
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000244 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
245 MVT::Glue,
246 MultNode->getOperand(0),// Factor 0
247 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000248 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000249 ADDENode->getOperand(1));// Hi0
250
251 // create CopyFromReg nodes
252 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
253 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000254 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000255 Mips::HI, MVT::i32,
256 CopyFromLo.getValue(2));
257
258 // replace uses of adde and addc here
259 if (!SDValue(ADDCNode, 0).use_empty())
260 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
261
262 if (!SDValue(ADDENode, 0).use_empty())
263 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
264
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000265 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000266}
267
268// SelectMsub -
269// Transforms a subgraph in CurDAG if the following pattern is found:
270// (addc Lo0, multLo), (sube Hi0, multHi),
271// where,
272// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000273// Lo0: initial value of Lo register
274// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000275// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000276static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000277 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000278 // for the matching to be successful.
279 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
280
281 if (SUBCNode->getOpcode() != ISD::SUBC)
282 return false;
283
284 SDValue MultHi = SUBENode->getOperand(1);
285 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000286 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000287 unsigned MultOpc = MultHi.getOpcode();
288
289 // MultHi and MultLo must be generated by the same node,
290 if (MultLo.getNode() != MultNode)
291 return false;
292
293 // and it must be a multiplication.
294 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
295 return false;
296
297 // MultLo amd MultHi must be the first and second output of MultNode
298 // respectively.
299 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
300 return false;
301
302 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
303 // of the values of MultNode, in which case MultNode will be removed in later
304 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000305 // If there exist users other than SUBENode or SUBCNode, this function returns
306 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000307 // instruction node rather than a pair of MULT and MSUB instructions being
308 // produced.
309 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
310 return false;
311
312 SDValue Chain = CurDAG->getEntryNode();
313 DebugLoc dl = SUBENode->getDebugLoc();
314
315 // create MipsSub(u) node
316 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
317
318 SDValue MSub = CurDAG->getNode(MultOpc, dl,
319 MVT::Glue,
320 MultNode->getOperand(0),// Factor 0
321 MultNode->getOperand(1),// Factor 1
322 SUBCNode->getOperand(0),// Lo0
323 SUBENode->getOperand(0));// Hi0
324
325 // create CopyFromReg nodes
326 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
327 MSub);
328 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
329 Mips::HI, MVT::i32,
330 CopyFromLo.getValue(2));
331
332 // replace uses of sube and subc here
333 if (!SDValue(SUBCNode, 0).use_empty())
334 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
335
336 if (!SDValue(SUBENode, 0).use_empty())
337 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
338
339 return true;
340}
341
342static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
343 TargetLowering::DAGCombinerInfo &DCI,
344 const MipsSubtarget* Subtarget) {
345 if (DCI.isBeforeLegalize())
346 return SDValue();
347
348 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
349 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000350
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000351 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353
354static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
355 TargetLowering::DAGCombinerInfo &DCI,
356 const MipsSubtarget* Subtarget) {
357 if (DCI.isBeforeLegalize())
358 return SDValue();
359
360 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
361 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000362
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000363 return SDValue();
364}
365
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000366static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
367 TargetLowering::DAGCombinerInfo &DCI,
368 const MipsSubtarget* Subtarget) {
369 if (DCI.isBeforeLegalizeOps())
370 return SDValue();
371
372 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
373 MipsISD::DivRemU;
374 DebugLoc dl = N->getDebugLoc();
375
376 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
377 N->getOperand(0), N->getOperand(1));
378 SDValue InChain = DAG.getEntryNode();
379 SDValue InGlue = DivRem;
380
381 // insert MFLO
382 if (N->hasAnyUseOfValue(0)) {
383 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
384 InGlue);
385 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
386 InChain = CopyFromLo.getValue(1);
387 InGlue = CopyFromLo.getValue(2);
388 }
389
390 // insert MFHI
391 if (N->hasAnyUseOfValue(1)) {
392 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000393 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000394 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
395 }
396
397 return SDValue();
398}
399
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000400static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
401 switch (CC) {
402 default: llvm_unreachable("Unknown fp condition code!");
403 case ISD::SETEQ:
404 case ISD::SETOEQ: return Mips::FCOND_OEQ;
405 case ISD::SETUNE: return Mips::FCOND_UNE;
406 case ISD::SETLT:
407 case ISD::SETOLT: return Mips::FCOND_OLT;
408 case ISD::SETGT:
409 case ISD::SETOGT: return Mips::FCOND_OGT;
410 case ISD::SETLE:
411 case ISD::SETOLE: return Mips::FCOND_OLE;
412 case ISD::SETGE:
413 case ISD::SETOGE: return Mips::FCOND_OGE;
414 case ISD::SETULT: return Mips::FCOND_ULT;
415 case ISD::SETULE: return Mips::FCOND_ULE;
416 case ISD::SETUGT: return Mips::FCOND_UGT;
417 case ISD::SETUGE: return Mips::FCOND_UGE;
418 case ISD::SETUO: return Mips::FCOND_UN;
419 case ISD::SETO: return Mips::FCOND_OR;
420 case ISD::SETNE:
421 case ISD::SETONE: return Mips::FCOND_ONE;
422 case ISD::SETUEQ: return Mips::FCOND_UEQ;
423 }
424}
425
426
427// Returns true if condition code has to be inverted.
428static bool InvertFPCondCode(Mips::CondCode CC) {
429 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
430 return false;
431
432 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
433 return true;
434
435 assert(false && "Illegal Condition Code");
436 return false;
437}
438
439// Creates and returns an FPCmp node from a setcc node.
440// Returns Op if setcc is not a floating point comparison.
441static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
442 // must be a SETCC node
443 if (Op.getOpcode() != ISD::SETCC)
444 return Op;
445
446 SDValue LHS = Op.getOperand(0);
447
448 if (!LHS.getValueType().isFloatingPoint())
449 return Op;
450
451 SDValue RHS = Op.getOperand(1);
452 DebugLoc dl = Op.getDebugLoc();
453
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000454 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
455 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000456 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
457
458 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
459 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
460}
461
462// Creates and returns a CMovFPT/F node.
463static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
464 SDValue False, DebugLoc DL) {
465 bool invert = InvertFPCondCode((Mips::CondCode)
466 cast<ConstantSDNode>(Cond.getOperand(2))
467 ->getSExtValue());
468
469 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
470 True.getValueType(), True, False, Cond);
471}
472
473static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
474 TargetLowering::DAGCombinerInfo &DCI,
475 const MipsSubtarget* Subtarget) {
476 if (DCI.isBeforeLegalizeOps())
477 return SDValue();
478
479 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
480
481 if (Cond.getOpcode() != MipsISD::FPCmp)
482 return SDValue();
483
484 SDValue True = DAG.getConstant(1, MVT::i32);
485 SDValue False = DAG.getConstant(0, MVT::i32);
486
487 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
488}
489
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000490SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000491 const {
492 SelectionDAG &DAG = DCI.DAG;
493 unsigned opc = N->getOpcode();
494
495 switch (opc) {
496 default: break;
497 case ISD::ADDE:
498 return PerformADDECombine(N, DAG, DCI, Subtarget);
499 case ISD::SUBE:
500 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000501 case ISD::SDIVREM:
502 case ISD::UDIVREM:
503 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000504 case ISD::SETCC:
505 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000506 }
507
508 return SDValue();
509}
510
Dan Gohman475871a2008-07-27 21:46:04 +0000511SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000512LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000513{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000514 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000515 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000516 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000517 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
518 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000519 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000520 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000521 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
522 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000523 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000524 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000525 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000526 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000527 }
Dan Gohman475871a2008-07-27 21:46:04 +0000528 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000529}
530
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000531//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000533//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000534
535// AddLiveIn - This helper function adds the specified physical register to the
536// MachineFunction as a live in value. It also creates a corresponding
537// virtual register for it.
538static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000539AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000540{
541 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000542 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
543 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000544 return VReg;
545}
546
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000547// Get fp branch code (not opcode) from condition code.
548static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
549 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
550 return Mips::BRANCH_T;
551
552 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
553 return Mips::BRANCH_F;
554
555 return Mips::BRANCH_INVALID;
556}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000558MachineBasicBlock *
559MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000560 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000561 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
562 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000563 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000564 unsigned Opc;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000565
566 switch (MI->getOpcode()) {
567 default: assert(false && "Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000568
569 case Mips::ATOMIC_LOAD_ADD_I8:
570 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
571 case Mips::ATOMIC_LOAD_ADD_I16:
572 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
573 case Mips::ATOMIC_LOAD_ADD_I32:
574 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
575
576 case Mips::ATOMIC_LOAD_AND_I8:
577 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
578 case Mips::ATOMIC_LOAD_AND_I16:
579 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
580 case Mips::ATOMIC_LOAD_AND_I32:
581 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
582
583 case Mips::ATOMIC_LOAD_OR_I8:
584 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
585 case Mips::ATOMIC_LOAD_OR_I16:
586 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
587 case Mips::ATOMIC_LOAD_OR_I32:
588 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
589
590 case Mips::ATOMIC_LOAD_XOR_I8:
591 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
592 case Mips::ATOMIC_LOAD_XOR_I16:
593 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
594 case Mips::ATOMIC_LOAD_XOR_I32:
595 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
596
597 case Mips::ATOMIC_LOAD_NAND_I8:
598 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
599 case Mips::ATOMIC_LOAD_NAND_I16:
600 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
601 case Mips::ATOMIC_LOAD_NAND_I32:
602 return EmitAtomicBinary(MI, BB, 4, 0, true);
603
604 case Mips::ATOMIC_LOAD_SUB_I8:
605 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
606 case Mips::ATOMIC_LOAD_SUB_I16:
607 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
608 case Mips::ATOMIC_LOAD_SUB_I32:
609 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
610
611 case Mips::ATOMIC_SWAP_I8:
612 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
613 case Mips::ATOMIC_SWAP_I16:
614 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
615 case Mips::ATOMIC_SWAP_I32:
616 return EmitAtomicBinary(MI, BB, 4, 0);
617
618 case Mips::ATOMIC_CMP_SWAP_I8:
619 return EmitAtomicCmpSwapPartword(MI, BB, 1);
620 case Mips::ATOMIC_CMP_SWAP_I16:
621 return EmitAtomicCmpSwapPartword(MI, BB, 2);
622 case Mips::ATOMIC_CMP_SWAP_I32:
623 return EmitAtomicCmpSwap(MI, BB, 4);
624
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000625 case Mips::MOVT:
626 case Mips::MOVT_S:
627 case Mips::MOVT_D:
628 isFPCmp = true;
629 Opc = Mips::BC1F;
630 break;
631 case Mips::MOVF:
632 case Mips::MOVF_S:
633 case Mips::MOVF_D:
634 isFPCmp = true;
635 Opc = Mips::BC1T;
636 break;
637 case Mips::MOVZ_I:
638 case Mips::MOVZ_S:
639 case Mips::MOVZ_D:
640 Opc = Mips::BNE;
641 break;
642 case Mips::MOVN_I:
643 case Mips::MOVN_S:
644 case Mips::MOVN_D:
645 Opc = Mips::BEQ;
646 break;
647 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000648
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000649 // There is no need to expand CMov instructions if target has
650 // conditional moves.
651 if (Subtarget->hasCondMov())
652 return BB;
653
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000654 // To "insert" a SELECT_CC instruction, we actually have to insert the
655 // diamond control-flow pattern. The incoming instruction knows the
656 // destination vreg to set, the condition code register to branch on, the
657 // true/false values to select between, and a branch opcode to use.
658 const BasicBlock *LLVM_BB = BB->getBasicBlock();
659 MachineFunction::iterator It = BB;
660 ++It;
Dan Gohman14152b42010-07-06 20:24:04 +0000661
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000662 // thisMBB:
663 // ...
664 // TrueVal = ...
665 // setcc r1, r2, r3
666 // bNE r1, r0, copy1MBB
667 // fallthrough --> copy0MBB
668 MachineBasicBlock *thisMBB = BB;
669 MachineFunction *F = BB->getParent();
670 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
671 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
672 F->insert(It, copy0MBB);
673 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +0000674
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000675 // Transfer the remainder of BB and its successor edges to sinkMBB.
676 sinkMBB->splice(sinkMBB->begin(), BB,
677 llvm::next(MachineBasicBlock::iterator(MI)),
678 BB->end());
679 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000680
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000681 // Next, add the true and fallthrough blocks as its successors.
682 BB->addSuccessor(copy0MBB);
683 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000684
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000685 // Emit the right instruction according to the type of the operands compared
686 if (isFPCmp)
687 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
688 else
689 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
690 .addReg(Mips::ZERO).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000691
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000692
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000693 // copy0MBB:
694 // %FalseValue = ...
695 // # fallthrough to sinkMBB
696 BB = copy0MBB;
697
698 // Update machine-CFG edges
699 BB->addSuccessor(sinkMBB);
700
701 // sinkMBB:
702 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
703 // ...
704 BB = sinkMBB;
705
706 if (isFPCmp)
Dan Gohman14152b42010-07-06 20:24:04 +0000707 BuildMI(*BB, BB->begin(), dl,
708 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000709 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000710 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
711 else
712 BuildMI(*BB, BB->begin(), dl,
713 TII->get(Mips::PHI), MI->getOperand(0).getReg())
714 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
715 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000716
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000717 MI->eraseFromParent(); // The pseudo instruction is gone now.
718 return BB;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000719}
720
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000721// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
722// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
723MachineBasicBlock *
724MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
725 unsigned Size, unsigned BinOpcode, bool Nand) const {
726 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
727
728 MachineFunction *MF = BB->getParent();
729 MachineRegisterInfo &RegInfo = MF->getRegInfo();
730 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
731 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
732 DebugLoc dl = MI->getDebugLoc();
733
734 unsigned Dest = MI->getOperand(0).getReg();
735 unsigned Ptr = MI->getOperand(1).getReg();
736 unsigned Incr = MI->getOperand(2).getReg();
737
738 unsigned Oldval = RegInfo.createVirtualRegister(RC);
739 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
740 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
741
742 // insert new blocks after the current block
743 const BasicBlock *LLVM_BB = BB->getBasicBlock();
744 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
745 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
746 MachineFunction::iterator It = BB;
747 ++It;
748 MF->insert(It, loopMBB);
749 MF->insert(It, exitMBB);
750
751 // Transfer the remainder of BB and its successor edges to exitMBB.
752 exitMBB->splice(exitMBB->begin(), BB,
753 llvm::next(MachineBasicBlock::iterator(MI)),
754 BB->end());
755 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
756
757 // thisMBB:
758 // ...
759 // sw incr, fi(sp) // store incr to stack (when BinOpcode == 0)
760 // fallthrough --> loopMBB
761
762 // Note: for atomic.swap (when BinOpcode == 0), storing incr to stack before
763 // the loop and then loading it from stack in block loopMBB is necessary to
764 // prevent MachineLICM pass to hoist "or" instruction out of the block
765 // loopMBB.
766
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000767 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000768 if (BinOpcode == 0 && !Nand) {
769 // Get or create a temporary stack location.
770 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
771 fi = MipsFI->getAtomicFrameIndex();
772 if (fi == -1) {
773 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
774 MipsFI->setAtomicFrameIndex(fi);
775 }
776
777 BuildMI(BB, dl, TII->get(Mips::SW))
778 .addReg(Incr).addImm(0).addFrameIndex(fi);
779 }
780 BB->addSuccessor(loopMBB);
781
782 // loopMBB:
783 // ll oldval, 0(ptr)
784 // or dest, $0, oldval
785 // <binop> tmp1, oldval, incr
786 // sc tmp1, 0(ptr)
787 // beq tmp1, $0, loopMBB
788 BB = loopMBB;
789 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addImm(0).addReg(Ptr);
790 BuildMI(BB, dl, TII->get(Mips::OR), Dest).addReg(Mips::ZERO).addReg(Oldval);
791 if (Nand) {
792 // and tmp2, oldval, incr
793 // nor tmp1, $0, tmp2
794 BuildMI(BB, dl, TII->get(Mips::AND), Tmp2).addReg(Oldval).addReg(Incr);
795 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
796 } else if (BinOpcode) {
797 // <binop> tmp1, oldval, incr
798 BuildMI(BB, dl, TII->get(BinOpcode), Tmp1).addReg(Oldval).addReg(Incr);
799 } else {
800 // lw tmp2, fi(sp) // load incr from stack
801 // or tmp1, $zero, tmp2
802 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addImm(0).addFrameIndex(fi);;
803 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
804 }
805 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addImm(0).addReg(Ptr);
806 BuildMI(BB, dl, TII->get(Mips::BEQ))
807 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loopMBB);
808 BB->addSuccessor(loopMBB);
809 BB->addSuccessor(exitMBB);
810
811 MI->eraseFromParent(); // The instruction is gone now.
812
813 return BB;
814}
815
816MachineBasicBlock *
817MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
818 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
819 bool Nand) const {
820 assert((Size == 1 || Size == 2) &&
821 "Unsupported size for EmitAtomicBinaryPartial.");
822
823 MachineFunction *MF = BB->getParent();
824 MachineRegisterInfo &RegInfo = MF->getRegInfo();
825 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
826 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
827 DebugLoc dl = MI->getDebugLoc();
828
829 unsigned Dest = MI->getOperand(0).getReg();
830 unsigned Ptr = MI->getOperand(1).getReg();
831 unsigned Incr = MI->getOperand(2).getReg();
832
833 unsigned Addr = RegInfo.createVirtualRegister(RC);
834 unsigned Shift = RegInfo.createVirtualRegister(RC);
835 unsigned Mask = RegInfo.createVirtualRegister(RC);
836 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
837 unsigned Newval = RegInfo.createVirtualRegister(RC);
838 unsigned Oldval = RegInfo.createVirtualRegister(RC);
839 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
840 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
841 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
842 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
843 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
844 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
845 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
846 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
847 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
848 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
849 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
850 unsigned Tmp11 = RegInfo.createVirtualRegister(RC);
851 unsigned Tmp12 = RegInfo.createVirtualRegister(RC);
852
853 // insert new blocks after the current block
854 const BasicBlock *LLVM_BB = BB->getBasicBlock();
855 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
856 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
857 MachineFunction::iterator It = BB;
858 ++It;
859 MF->insert(It, loopMBB);
860 MF->insert(It, exitMBB);
861
862 // Transfer the remainder of BB and its successor edges to exitMBB.
863 exitMBB->splice(exitMBB->begin(), BB,
864 llvm::next(MachineBasicBlock::iterator(MI)),
865 BB->end());
866 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
867
868 // thisMBB:
869 // addiu tmp1,$0,-4 # 0xfffffffc
870 // and addr,ptr,tmp1
871 // andi tmp2,ptr,3
872 // sll shift,tmp2,3
873 // ori tmp3,$0,255 # 0xff
874 // sll mask,tmp3,shift
875 // nor mask2,$0,mask
876 // andi tmp4,incr,255
877 // sll incr2,tmp4,shift
878 // sw incr2, fi(sp) // store incr2 to stack (when BinOpcode == 0)
879
880 // Note: for atomic.swap (when BinOpcode == 0), storing incr2 to stack before
881 // the loop and then loading it from stack in block loopMBB is necessary to
882 // prevent MachineLICM pass to hoist "or" instruction out of the block
883 // loopMBB.
884
885 int64_t MaskImm = (Size == 1) ? 255 : 65535;
886 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
887 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
888 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
889 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
890 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
891 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
892 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
893 if (BinOpcode != Mips::SUBu) {
894 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Incr).addImm(MaskImm);
895 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp4).addReg(Shift);
896 } else {
897 BuildMI(BB, dl, TII->get(Mips::SUBu), Tmp4).addReg(Mips::ZERO).addReg(Incr);
898 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Tmp4).addImm(MaskImm);
899 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp5).addReg(Shift);
900 }
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000901
902 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 if (BinOpcode == 0 && !Nand) {
904 // Get or create a temporary stack location.
905 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
906 fi = MipsFI->getAtomicFrameIndex();
907 if (fi == -1) {
908 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
909 MipsFI->setAtomicFrameIndex(fi);
910 }
911
912 BuildMI(BB, dl, TII->get(Mips::SW))
913 .addReg(Incr2).addImm(0).addFrameIndex(fi);
914 }
915 BB->addSuccessor(loopMBB);
916
917 // loopMBB:
918 // ll oldval,0(addr)
919 // binop tmp7,oldval,incr2
920 // and newval,tmp7,mask
921 // and tmp8,oldval,mask2
922 // or tmp9,tmp8,newval
923 // sc tmp9,0(addr)
924 // beq tmp9,$0,loopMBB
925 BB = loopMBB;
926 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addImm(0).addReg(Addr);
927 if (Nand) {
928 // and tmp6, oldval, incr2
929 // nor tmp7, $0, tmp6
930 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval).addReg(Incr2);
931 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
932 } else if (BinOpcode == Mips::SUBu) {
933 // addu tmp7, oldval, incr2
934 BuildMI(BB, dl, TII->get(Mips::ADDu), Tmp7).addReg(Oldval).addReg(Incr2);
935 } else if (BinOpcode) {
936 // <binop> tmp7, oldval, incr2
937 BuildMI(BB, dl, TII->get(BinOpcode), Tmp7).addReg(Oldval).addReg(Incr2);
938 } else {
939 // lw tmp6, fi(sp) // load incr2 from stack
940 // or tmp7, $zero, tmp6
941 BuildMI(BB, dl, TII->get(Mips::LW), Tmp6).addImm(0).addFrameIndex(fi);;
942 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
943 }
944 BuildMI(BB, dl, TII->get(Mips::AND), Newval).addReg(Tmp7).addReg(Mask);
945 BuildMI(BB, dl, TII->get(Mips::AND), Tmp8).addReg(Oldval).addReg(Mask2);
946 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Newval);
947 BuildMI(BB, dl, TII->get(Mips::SC), Tmp9).addReg(Tmp9).addImm(0).addReg(Addr);
948 BuildMI(BB, dl, TII->get(Mips::BEQ))
949 .addReg(Tmp9).addReg(Mips::ZERO).addMBB(loopMBB);
950 BB->addSuccessor(loopMBB);
951 BB->addSuccessor(exitMBB);
952
953 // exitMBB:
954 // and tmp10,oldval,mask
955 // srl tmp11,tmp10,shift
956 // sll tmp12,tmp11,24
957 // sra dest,tmp12,24
958 BB = exitMBB;
959 int64_t ShiftImm = (Size == 1) ? 24 : 16;
960 // reverse order
961 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
962 .addReg(Tmp12).addImm(ShiftImm);
963 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp12)
964 .addReg(Tmp11).addImm(ShiftImm);
965 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp11)
966 .addReg(Tmp10).addReg(Shift);
967 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::AND), Tmp10)
968 .addReg(Oldval).addReg(Mask);
969
970 MI->eraseFromParent(); // The instruction is gone now.
971
972 return BB;
973}
974
975MachineBasicBlock *
976MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
977 MachineBasicBlock *BB,
978 unsigned Size) const {
979 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
980
981 MachineFunction *MF = BB->getParent();
982 MachineRegisterInfo &RegInfo = MF->getRegInfo();
983 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
985 DebugLoc dl = MI->getDebugLoc();
986
987 unsigned Dest = MI->getOperand(0).getReg();
988 unsigned Ptr = MI->getOperand(1).getReg();
989 unsigned Oldval = MI->getOperand(2).getReg();
990 unsigned Newval = MI->getOperand(3).getReg();
991
992 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
993 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
994
995 // insert new blocks after the current block
996 const BasicBlock *LLVM_BB = BB->getBasicBlock();
997 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
998 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
999 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineFunction::iterator It = BB;
1001 ++It;
1002 MF->insert(It, loop1MBB);
1003 MF->insert(It, loop2MBB);
1004 MF->insert(It, exitMBB);
1005
1006 // Transfer the remainder of BB and its successor edges to exitMBB.
1007 exitMBB->splice(exitMBB->begin(), BB,
1008 llvm::next(MachineBasicBlock::iterator(MI)),
1009 BB->end());
1010 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1011
1012 // Get or create a temporary stack location.
1013 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
1014 int fi = MipsFI->getAtomicFrameIndex();
1015 if (fi == -1) {
1016 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
1017 MipsFI->setAtomicFrameIndex(fi);
1018 }
1019
1020 // thisMBB:
1021 // ...
1022 // sw newval, fi(sp) // store newval to stack
1023 // fallthrough --> loop1MBB
1024
1025 // Note: storing newval to stack before the loop and then loading it from
1026 // stack in block loop2MBB is necessary to prevent MachineLICM pass to
1027 // hoist "or" instruction out of the block loop2MBB.
1028
1029 BuildMI(BB, dl, TII->get(Mips::SW))
1030 .addReg(Newval).addImm(0).addFrameIndex(fi);
1031 BB->addSuccessor(loop1MBB);
1032
1033 // loop1MBB:
1034 // ll dest, 0(ptr)
1035 // bne dest, oldval, exitMBB
1036 BB = loop1MBB;
1037 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addImm(0).addReg(Ptr);
1038 BuildMI(BB, dl, TII->get(Mips::BNE))
1039 .addReg(Dest).addReg(Oldval).addMBB(exitMBB);
1040 BB->addSuccessor(exitMBB);
1041 BB->addSuccessor(loop2MBB);
1042
1043 // loop2MBB:
1044 // lw tmp2, fi(sp) // load newval from stack
1045 // or tmp1, $0, tmp2
1046 // sc tmp1, 0(ptr)
1047 // beq tmp1, $0, loop1MBB
1048 BB = loop2MBB;
1049 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addImm(0).addFrameIndex(fi);;
1050 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
1051 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addImm(0).addReg(Ptr);
1052 BuildMI(BB, dl, TII->get(Mips::BEQ))
1053 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loop1MBB);
1054 BB->addSuccessor(loop1MBB);
1055 BB->addSuccessor(exitMBB);
1056
1057 MI->eraseFromParent(); // The instruction is gone now.
1058
1059 return BB;
1060}
1061
1062MachineBasicBlock *
1063MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
1064 MachineBasicBlock *BB,
1065 unsigned Size) const {
1066 assert((Size == 1 || Size == 2) &&
1067 "Unsupported size for EmitAtomicCmpSwapPartial.");
1068
1069 MachineFunction *MF = BB->getParent();
1070 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1071 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1072 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1073 DebugLoc dl = MI->getDebugLoc();
1074
1075 unsigned Dest = MI->getOperand(0).getReg();
1076 unsigned Ptr = MI->getOperand(1).getReg();
1077 unsigned Oldval = MI->getOperand(2).getReg();
1078 unsigned Newval = MI->getOperand(3).getReg();
1079
1080 unsigned Addr = RegInfo.createVirtualRegister(RC);
1081 unsigned Shift = RegInfo.createVirtualRegister(RC);
1082 unsigned Mask = RegInfo.createVirtualRegister(RC);
1083 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
1084 unsigned Oldval2 = RegInfo.createVirtualRegister(RC);
1085 unsigned Oldval3 = RegInfo.createVirtualRegister(RC);
1086 unsigned Oldval4 = RegInfo.createVirtualRegister(RC);
1087 unsigned Newval2 = RegInfo.createVirtualRegister(RC);
1088 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
1089 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
1090 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
1091 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
1092 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
1093 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
1094 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
1095 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
1096 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
1097
1098 // insert new blocks after the current block
1099 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1100 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1101 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1102 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1103 MachineFunction::iterator It = BB;
1104 ++It;
1105 MF->insert(It, loop1MBB);
1106 MF->insert(It, loop2MBB);
1107 MF->insert(It, exitMBB);
1108
1109 // Transfer the remainder of BB and its successor edges to exitMBB.
1110 exitMBB->splice(exitMBB->begin(), BB,
1111 llvm::next(MachineBasicBlock::iterator(MI)),
1112 BB->end());
1113 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1114
1115 // thisMBB:
1116 // addiu tmp1,$0,-4 # 0xfffffffc
1117 // and addr,ptr,tmp1
1118 // andi tmp2,ptr,3
1119 // sll shift,tmp2,3
1120 // ori tmp3,$0,255 # 0xff
1121 // sll mask,tmp3,shift
1122 // nor mask2,$0,mask
1123 // andi tmp4,oldval,255
1124 // sll oldval2,tmp4,shift
1125 // andi tmp5,newval,255
1126 // sll newval2,tmp5,shift
1127 int64_t MaskImm = (Size == 1) ? 255 : 65535;
1128 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
1129 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
1130 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
1131 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
1132 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
1133 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
1134 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1135 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Oldval).addImm(MaskImm);
1136 BuildMI(BB, dl, TII->get(Mips::SLL), Oldval2).addReg(Tmp4).addReg(Shift);
1137 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Newval).addImm(MaskImm);
1138 BuildMI(BB, dl, TII->get(Mips::SLL), Newval2).addReg(Tmp5).addReg(Shift);
1139 BB->addSuccessor(loop1MBB);
1140
1141 // loop1MBB:
1142 // ll oldval3,0(addr)
1143 // and oldval4,oldval3,mask
1144 // bne oldval4,oldval2,exitMBB
1145 BB = loop1MBB;
1146 BuildMI(BB, dl, TII->get(Mips::LL), Oldval3).addImm(0).addReg(Addr);
1147 BuildMI(BB, dl, TII->get(Mips::AND), Oldval4).addReg(Oldval3).addReg(Mask);
1148 BuildMI(BB, dl, TII->get(Mips::BNE))
1149 .addReg(Oldval4).addReg(Oldval2).addMBB(exitMBB);
1150 BB->addSuccessor(exitMBB);
1151 BB->addSuccessor(loop2MBB);
1152
1153 // loop2MBB:
1154 // and tmp6,oldval3,mask2
1155 // or tmp7,tmp6,newval2
1156 // sc tmp7,0(addr)
1157 // beq tmp7,$0,loop1MBB
1158 BB = loop2MBB;
1159 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval3).addReg(Mask2);
1160 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Tmp6).addReg(Newval2);
1161 BuildMI(BB, dl, TII->get(Mips::SC), Tmp7)
1162 .addReg(Tmp7).addImm(0).addReg(Addr);
1163 BuildMI(BB, dl, TII->get(Mips::BEQ))
1164 .addReg(Tmp7).addReg(Mips::ZERO).addMBB(loop1MBB);
1165 BB->addSuccessor(loop1MBB);
1166 BB->addSuccessor(exitMBB);
1167
1168 // exitMBB:
1169 // srl tmp8,oldval4,shift
1170 // sll tmp9,tmp8,24
1171 // sra dest,tmp9,24
1172 BB = exitMBB;
1173 int64_t ShiftImm = (Size == 1) ? 24 : 16;
1174 // reverse order
1175 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
1176 .addReg(Tmp9).addImm(ShiftImm);
1177 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp9)
1178 .addReg(Tmp8).addImm(ShiftImm);
1179 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp8)
1180 .addReg(Oldval4).addReg(Shift);
1181
1182 MI->eraseFromParent(); // The instruction is gone now.
1183
1184 return BB;
1185}
1186
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001187//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001188// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001189//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001190SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001191LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001192{
Akira Hatanaka053546c2011-05-25 02:20:00 +00001193 unsigned StackAlignment =
1194 getTargetMachine().getFrameLowering()->getStackAlignment();
1195 assert(StackAlignment >=
1196 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1197 "Cannot lower if the alignment of the allocated space is larger than \
1198 that of the stack.");
1199
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001200 SDValue Chain = Op.getOperand(0);
1201 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001202 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001203
1204 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001205 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001206
1207 // Subtract the dynamic size from the actual stack size to
1208 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001210
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001211 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001212 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001213 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1214 SDValue());
Akira Hatanakaedacba82011-05-25 17:32:06 +00001215 // Retrieve updated $sp. There is a glue input to prevent instructions that
1216 // clobber $sp from being inserted between copytoreg and copyfromreg.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001217 SDValue NewSP = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32,
1218 Chain.getValue(1));
1219
Akira Hatanakaedacba82011-05-25 17:32:06 +00001220 // The stack space reserved by alloca is located right above the argument
1221 // area. It is aligned on a boundary that is a multiple of StackAlignment.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001222 MachineFunction &MF = DAG.getMachineFunction();
1223 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1224 unsigned SPOffset = (MipsFI->getMaxCallFrameSize() + StackAlignment - 1) /
1225 StackAlignment * StackAlignment;
1226 SDValue AllocPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1227 DAG.getConstant(SPOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001228
1229 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001230 // value and a chain
Akira Hatanaka053546c2011-05-25 02:20:00 +00001231 SDValue Ops[2] = { AllocPtr, NewSP.getValue(1) };
Dale Johannesena05dca42009-02-04 23:02:30 +00001232 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001233}
1234
1235SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001236LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001237{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001238 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001239 // the block to branch to if the condition is true.
1240 SDValue Chain = Op.getOperand(0);
1241 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001242 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001243
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001244 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1245
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001246 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001247 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001248 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001250 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001251 Mips::CondCode CC =
1252 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001253 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001254
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001255 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001256 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001257}
1258
1259SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001260LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001261{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001262 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001263
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001264 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001265 if (Cond.getOpcode() != MipsISD::FPCmp)
1266 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001267
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001268 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1269 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001270}
1271
Dan Gohmand858e902010-04-17 15:26:15 +00001272SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1273 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001274 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001275 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001276 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001277
Eli Friedmane2c74082009-08-03 02:22:28 +00001278 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001279 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001280
Chris Lattnerb71b9092009-08-13 06:28:06 +00001281 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001282
Chris Lattnere3736f82009-08-13 05:41:27 +00001283 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001284 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1285 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001286 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001287 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1288 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001290 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001291 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001292 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1293 MipsII::MO_ABS_HI);
1294 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1295 MipsII::MO_ABS_LO);
1296 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1297 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001298 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001299 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00001300 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001301 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001302 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001304 DAG.getEntryNode(), GA, MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001305 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001306 // On functions and global targets not internal linked only
1307 // a load from got/GP is necessary for PIC to work.
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001308 if (!GV->hasInternalLinkage() &&
1309 (!GV->hasLocalLinkage() || isa<Function>(GV)))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001310 return ResNode;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001311 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1312 MipsII::MO_ABS_LO);
1313 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001315 }
1316
Torok Edwinc23197a2009-07-14 16:55:14 +00001317 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001318 return SDValue(0,0);
1319}
1320
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001321SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1322 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001323 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1324 // FIXME there isn't actually debug info here
1325 DebugLoc dl = Op.getDebugLoc();
1326
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001327 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001328 // %hi/%lo relocation
1329 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1330 MipsII::MO_ABS_HI);
1331 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1332 MipsII::MO_ABS_LO);
1333 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1334 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1335 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001336 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001337
1338 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1339 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001340 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001341 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1342 MipsII::MO_ABS_LO);
1343 SDValue Load = DAG.getLoad(MVT::i32, dl,
1344 DAG.getEntryNode(), BAGOTOffset,
1345 MachinePointerInfo(), false, false, 0);
1346 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1347 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001348}
1349
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001350SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001351LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001352{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001353 // If the relocation model is PIC, use the General Dynamic TLS Model,
1354 // otherwise use the Initial Exec or Local Exec TLS Model.
1355 // TODO: implement Local Dynamic TLS model
1356
1357 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1358 DebugLoc dl = GA->getDebugLoc();
1359 const GlobalValue *GV = GA->getGlobal();
1360 EVT PtrVT = getPointerTy();
1361
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1363 // General Dynamic TLS Model
1364 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
1365 0, MipsII::MO_TLSGD);
1366 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1367 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1368 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1369
1370 ArgListTy Args;
1371 ArgListEntry Entry;
1372 Entry.Node = Argument;
1373 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
1374 Args.push_back(Entry);
1375 std::pair<SDValue, SDValue> CallResult =
1376 LowerCallTo(DAG.getEntryNode(),
1377 (const Type *) Type::getInt32Ty(*DAG.getContext()),
1378 false, false, false, false,
1379 0, CallingConv::C, false, true,
1380 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
1381
1382 return CallResult.first;
1383 } else {
1384 SDValue Offset;
1385 if (GV->isDeclaration()) {
1386 // Initial Exec TLS Model
1387 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1388 MipsII::MO_GOTTPREL);
1389 Offset = DAG.getLoad(MVT::i32, dl,
1390 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1391 false, false, 0);
1392 } else {
1393 // Local Exec TLS Model
1394 SDVTList VTs = DAG.getVTList(MVT::i32);
1395 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1396 MipsII::MO_TPREL_HI);
1397 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1398 MipsII::MO_TPREL_LO);
1399 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1400 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1401 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1402 }
1403
1404 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1405 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
1406 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001407}
1408
1409SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001410LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001411{
Dan Gohman475871a2008-07-27 21:46:04 +00001412 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001413 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001414 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001415 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001416 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001417 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001418
Owen Andersone50ed302009-08-10 22:56:29 +00001419 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001420 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001421
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001422 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1423
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001424 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001425 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001426 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001427 } else {// Emit Load from Global Pointer
1428 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001429 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1430 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001431 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001432 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001433
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001434 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1435 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001436 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001437 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001438
1439 return ResNode;
1440}
1441
Dan Gohman475871a2008-07-27 21:46:04 +00001442SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001443LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001444{
Dan Gohman475871a2008-07-27 21:46:04 +00001445 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001446 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001447 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001448 // FIXME there isn't actually debug info here
1449 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001450
1451 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001452 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001453 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001455 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001456 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1458 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001459 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001460
1461 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001462 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001463 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001464 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001465 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001466 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1467 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001469 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001470 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001471 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001472 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001473 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001474 CP, MachinePointerInfo::getConstantPool(),
1475 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001476 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001477 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001478 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001479 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1480 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001481
1482 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001483}
1484
Dan Gohmand858e902010-04-17 15:26:15 +00001485SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001486 MachineFunction &MF = DAG.getMachineFunction();
1487 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1488
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001489 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001490 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1491 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001492
1493 // vastart just stores the address of the VarArgsFrameIndex slot into the
1494 // memory location argument.
1495 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001496 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1497 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001498 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001499}
1500
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001501static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1502 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1503 DebugLoc dl = Op.getDebugLoc();
1504 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1505 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1506 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1507 DAG.getConstant(0x7fffffff, MVT::i32));
1508 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1509 DAG.getConstant(0x80000000, MVT::i32));
1510 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1511 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1512}
1513
1514static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
1515 // FIXME:
1516 // Use ext/ins instructions if target architecture is Mips32r2.
1517 // Eliminate redundant mfc1 and mtc1 instructions.
1518 unsigned LoIdx = 0, HiIdx = 1;
1519
1520 if (!isLittle)
1521 std::swap(LoIdx, HiIdx);
1522
1523 DebugLoc dl = Op.getDebugLoc();
1524 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1525 Op.getOperand(0),
1526 DAG.getConstant(LoIdx, MVT::i32));
1527 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1528 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1529 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1530 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1531 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1532 DAG.getConstant(0x7fffffff, MVT::i32));
1533 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1534 DAG.getConstant(0x80000000, MVT::i32));
1535 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1536
1537 if (!isLittle)
1538 std::swap(Word0, Word1);
1539
1540 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1541}
1542
1543SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1544 const {
1545 EVT Ty = Op.getValueType();
1546
1547 assert(Ty == MVT::f32 || Ty == MVT::f64);
1548
1549 if (Ty == MVT::f32)
1550 return LowerFCOPYSIGN32(Op, DAG);
1551 else
1552 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1553}
1554
Akira Hatanaka2e591472011-06-02 00:24:44 +00001555SDValue MipsTargetLowering::
1556LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
1557 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
1558 assert((Depth == 0) && "Frame address can only be determined for current frame.");
1559
1560 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1561 MFI->setFrameAddressIsTaken(true);
1562 EVT VT = Op.getValueType();
1563 DebugLoc dl = Op.getDebugLoc();
1564 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1565 return FrameAddr;
1566}
1567
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001568//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001569// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001570//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001571
1572#include "MipsGenCallingConv.inc"
1573
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001574//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001576// Mips O32 ABI rules:
1577// ---
1578// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001579// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001580// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001581// f64 - Only passed in two aliased f32 registers if no int reg has been used
1582// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001583// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1584// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001585//
1586// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001587//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001588
Duncan Sands1e96bab2010-11-04 10:49:57 +00001589static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001590 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001591 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1592
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001593 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001594
1595 static const unsigned IntRegs[] = {
1596 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1597 };
1598 static const unsigned F32Regs[] = {
1599 Mips::F12, Mips::F14
1600 };
1601 static const unsigned F64Regs[] = {
1602 Mips::D6, Mips::D7
1603 };
1604
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001605 // ByVal Args
1606 if (ArgFlags.isByVal()) {
1607 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1608 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1609 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1610 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1611 r < std::min(IntRegsSize, NextReg); ++r)
1612 State.AllocateReg(IntRegs[r]);
1613 return false;
1614 }
1615
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001616 // Promote i8 and i16
1617 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1618 LocVT = MVT::i32;
1619 if (ArgFlags.isSExt())
1620 LocInfo = CCValAssign::SExt;
1621 else if (ArgFlags.isZExt())
1622 LocInfo = CCValAssign::ZExt;
1623 else
1624 LocInfo = CCValAssign::AExt;
1625 }
1626
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001627 unsigned Reg;
1628
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001629 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1630 // is true: function is vararg, argument is 3rd or higher, there is previous
1631 // argument which is not f32 or f64.
1632 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1633 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001634 unsigned OrigAlign = ArgFlags.getOrigAlign();
1635 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001636
1637 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001638 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001639 // If this is the first part of an i64 arg,
1640 // the allocated register must be either A0 or A2.
1641 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1642 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001643 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001644 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1645 // Allocate int register and shadow next int register. If first
1646 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001647 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1648 if (Reg == Mips::A1 || Reg == Mips::A3)
1649 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1650 State.AllocateReg(IntRegs, IntRegsSize);
1651 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001652 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1653 // we are guaranteed to find an available float register
1654 if (ValVT == MVT::f32) {
1655 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1656 // Shadow int register
1657 State.AllocateReg(IntRegs, IntRegsSize);
1658 } else {
1659 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1660 // Shadow int registers
1661 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1662 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1663 State.AllocateReg(IntRegs, IntRegsSize);
1664 State.AllocateReg(IntRegs, IntRegsSize);
1665 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001666 } else
1667 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001668
Akira Hatanakad37776d2011-05-20 21:39:54 +00001669 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1670 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1671
1672 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001673 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001674 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001675 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001676
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001677 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001678}
1679
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001680//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001682//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001683
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001684static const unsigned O32IntRegsSize = 4;
1685
1686static const unsigned O32IntRegs[] = {
1687 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1688};
1689
1690// Write ByVal Arg to arg registers and stack.
1691static void
1692WriteByValArg(SDValue& Chain, DebugLoc dl,
1693 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1694 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1695 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001696 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1697 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001698 unsigned FirstWord = VA.getLocMemOffset() / 4;
1699 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1700 unsigned LastWord = FirstWord + NumWords;
1701 unsigned CurWord;
1702
1703 // copy the first 4 words of byval arg to registers A0 - A3
1704 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1705 ++CurWord) {
1706 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1707 DAG.getConstant((CurWord - FirstWord) * 4,
1708 MVT::i32));
1709 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1710 MachinePointerInfo(),
1711 false, false, 0);
1712 MemOpChains.push_back(LoadVal.getValue(1));
1713 unsigned DstReg = O32IntRegs[CurWord];
1714 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1715 }
1716
1717 // copy remaining part of byval arg to stack.
1718 if (CurWord < LastWord) {
1719 unsigned SizeInBytes = (LastWord - CurWord) * 4;
1720 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1721 DAG.getConstant((CurWord - FirstWord) * 4,
1722 MVT::i32));
1723 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1724 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1725 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1726 DAG.getConstant(SizeInBytes, MVT::i32),
1727 /*Align*/4,
1728 /*isVolatile=*/false, /*AlwaysInline=*/false,
1729 MachinePointerInfo(0), MachinePointerInfo(0));
1730 MemOpChains.push_back(Chain);
1731 }
1732}
1733
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001735/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001736/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001738MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001739 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001742 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 const SmallVectorImpl<ISD::InputArg> &Ins,
1744 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001745 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746 // MIPs target does not yet support tail call optimization.
1747 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001749 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001750 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001751 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001752 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001753 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001754
1755 // Analyze operands of the call, assigning locations to each operand.
1756 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1758 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001759
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001760 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001761 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001762 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001764
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001765 // Get a count of how many bytes are to be pushed on the stack.
1766 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001767 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001768
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001769 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1771 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001772
Akira Hatanakaedacba82011-05-25 17:32:06 +00001773 // If this is the first call, create a stack frame object that points to
1774 // a location to which .cprestore saves $gp. The offset of this frame object
1775 // is set to 0, since we know nothing about the size of the argument area at
1776 // this point.
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001777 if (IsPIC && !MipsFI->getGPFI())
Akira Hatanaka43299772011-05-20 23:22:14 +00001778 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1779
1780 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
1781
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001782 // Walk the register/memloc assignments, inserting copies/loads.
1783 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001784 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001785 CCValAssign &VA = ArgLocs[i];
1786
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001787 // Promote the value if needed.
1788 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001789 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001790 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001791 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001793 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001795 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1796 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001797 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1798 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001799 if (!Subtarget->isLittle())
1800 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001801 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1802 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1803 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001805 }
1806 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001807 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001808 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001809 break;
1810 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001811 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001812 break;
1813 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001814 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001815 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001816 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001817
1818 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001819 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001820 if (VA.isRegLoc()) {
1821 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001822 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001823 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001824
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001825 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001826 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001827
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001828 // ByVal Arg.
1829 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1830 if (Flags.isByVal()) {
1831 assert(Subtarget->isABI_O32() &&
1832 "No support for ByVal args by ABIs other than O32 yet.");
1833 assert(Flags.getByValSize() &&
1834 "ByVal args of size 0 should have been ignored by front-end.");
1835 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1836 VA, Flags, getPointerTy());
1837 continue;
1838 }
1839
Chris Lattnere0b12152008-03-17 06:57:02 +00001840 // Create the frame index object for this incoming parameter
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001841 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1842 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001843 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001844
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001846 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001847 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1848 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001849 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001850 }
1851
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001852 // Transform all store nodes into one single node because all store
1853 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001854 if (!MemOpChains.empty())
1855 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001856 &MemOpChains[0], MemOpChains.size());
1857
Bill Wendling056292f2008-09-16 21:48:12 +00001858 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1860 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001861 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001862 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001863 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001864
1865 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001866 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1867 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1868 getPointerTy(), 0,MipsII:: MO_GOT);
1869 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1870 0, MipsII::MO_ABS_LO);
1871 } else {
1872 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1873 getPointerTy(), 0, OpFlag);
1874 }
1875
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001876 LoadSymAddr = true;
1877 }
1878 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001879 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001880 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001881 LoadSymAddr = true;
1882 }
1883
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001884 SDValue InFlag;
1885
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001886 // Create nodes that load address of callee and copy it to T9
1887 if (IsPIC) {
1888 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001889 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001890 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001891 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, Chain, Callee,
1892 MachinePointerInfo::getGOT(),
1893 false, false, 0);
1894
1895 // Use GOT+LO if callee has internal linkage.
1896 if (CalleeLo.getNode()) {
1897 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1898 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1899 } else
1900 Callee = LoadValue;
1901
1902 // Use chain output from LoadValue
1903 Chain = LoadValue.getValue(1);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001904 }
1905
1906 // copy to T9
1907 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1908 InFlag = Chain.getValue(1);
1909 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1910 }
Bill Wendling056292f2008-09-16 21:48:12 +00001911
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001912 // Build a sequence of copy-to-reg nodes chained together with token
1913 // chain and flag operands which copy the outgoing args into registers.
1914 // The InFlag in necessary since all emitted instructions must be
1915 // stuck together.
1916 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1917 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1918 RegsToPass[i].second, InFlag);
1919 InFlag = Chain.getValue(1);
1920 }
1921
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001922 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001923 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001924 //
1925 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001926 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001928 Ops.push_back(Chain);
1929 Ops.push_back(Callee);
1930
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001931 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001932 // known live into the call.
1933 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1934 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1935 RegsToPass[i].second.getValueType()));
1936
Gabor Greifba36cb52008-08-28 21:40:38 +00001937 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001938 Ops.push_back(InFlag);
1939
Dale Johannesen33c960f2009-02-04 20:06:27 +00001940 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001941 InFlag = Chain.getValue(1);
1942
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001943 // Function can have an arbitrary number of calls, so
1944 // hold the LastArgStackLoc with the biggest offset.
1945 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1946 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001947
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001948 // For O32, a minimum of four words (16 bytes) of argument space is
1949 // allocated.
1950 if (Subtarget->isABI_O32())
1951 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001952
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001953 if (MaxCallFrameSize < NextStackOffset) {
1954 MipsFI->setMaxCallFrameSize(NextStackOffset);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001955
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001956 if (IsPIC) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001957 // $gp restore slot must be aligned.
1958 unsigned StackAlignment = TFL->getStackAlignment();
1959 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1960 StackAlignment * StackAlignment;
1961 int GPFI = MipsFI->getGPFI();
1962 MFI->setObjectOffset(GPFI, NextStackOffset);
1963 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001964 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001965
Akira Hatanaka43299772011-05-20 23:22:14 +00001966 // Extend range of indices of frame objects for outgoing arguments that were
1967 // created during this function call. Skip this step if no such objects were
1968 // created.
1969 if (LastFI)
1970 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1971
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001972 // Create the CALLSEQ_END node.
1973 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1974 DAG.getIntPtrConstant(0, true), InFlag);
1975 InFlag = Chain.getValue(1);
1976
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001977 // Handle result values, copying them out of physregs into vregs that we
1978 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1980 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001981}
1982
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983/// LowerCallResult - Lower the result values of a call into the
1984/// appropriate copies out of appropriate physical registers.
1985SDValue
1986MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001987 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 const SmallVectorImpl<ISD::InputArg> &Ins,
1989 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001990 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001991
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001992 // Assign locations to each value returned by this call.
1993 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001995 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001996
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001998
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001999 // Copy all of the result registers out of their specified physreg.
2000 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002001 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002003 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002004 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002005 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002006
Dan Gohman98ca4f22009-08-05 01:29:28 +00002007 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002008}
2009
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002010//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002012//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002013static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2014 std::vector<SDValue>& OutChains,
2015 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2016 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2017 unsigned LocMem = VA.getLocMemOffset();
2018 unsigned FirstWord = LocMem / 4;
2019
2020 // copy register A0 - A3 to frame object
2021 for (unsigned i = 0; i < NumWords; ++i) {
2022 unsigned CurWord = FirstWord + i;
2023 if (CurWord >= O32IntRegsSize)
2024 break;
2025
2026 unsigned SrcReg = O32IntRegs[CurWord];
2027 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2028 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2029 DAG.getConstant(i * 4, MVT::i32));
2030 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2031 StorePtr, MachinePointerInfo(), false,
2032 false, 0);
2033 OutChains.push_back(Store);
2034 }
2035}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002036
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002037/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002038/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002039SDValue
2040MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002041 CallingConv::ID CallConv,
2042 bool isVarArg,
2043 const SmallVectorImpl<ISD::InputArg>
2044 &Ins,
2045 DebugLoc dl, SelectionDAG &DAG,
2046 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002047 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002048 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002049 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002050 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002051
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002053
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002054 // Used with vargs to acumulate store chains.
2055 std::vector<SDValue> OutChains;
2056
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002057 // Assign locations to all of the incoming arguments.
2058 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002059 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2060 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002061
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002062 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002063 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002064 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002066
Akira Hatanaka43299772011-05-20 23:22:14 +00002067 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002068
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002069 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002070 CCValAssign &VA = ArgLocs[i];
2071
2072 // Arguments stored on registers
2073 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002074 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002075 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002076 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002077
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002079 RC = Mips::CPURegsRegisterClass;
2080 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002081 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002084 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002085 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002086 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002087
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002088 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002089 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002090 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002091 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002092
2093 // If this is an 8 or 16-bit value, it has been passed promoted
2094 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002095 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002096 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002097 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002098 if (VA.getLocInfo() == CCValAssign::SExt)
2099 Opcode = ISD::AssertSext;
2100 else if (VA.getLocInfo() == CCValAssign::ZExt)
2101 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002102 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002103 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002104 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002105 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002106 }
2107
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002108 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002109 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002110 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2111 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002112 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002113 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002114 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002115 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002116 if (!Subtarget->isLittle())
2117 std::swap(ArgValue, ArgValue2);
2118 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2119 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002120 }
2121 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002124 } else { // VA.isRegLoc()
2125
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002126 // sanity check
2127 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002128
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002129 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2130
2131 if (Flags.isByVal()) {
2132 assert(Subtarget->isABI_O32() &&
2133 "No support for ByVal args by ABIs other than O32 yet.");
2134 assert(Flags.getByValSize() &&
2135 "ByVal args of size 0 should have been ignored by front-end.");
2136 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2137 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2138 true);
2139 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2140 InVals.push_back(FIN);
2141 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2142
2143 continue;
2144 }
2145
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002146 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002147 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2148 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002149
2150 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002151 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002152 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002153 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002154 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002155 }
2156 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002157
2158 // The mips ABIs for returning structs by value requires that we copy
2159 // the sret argument into $v0 for the return. Save the argument into
2160 // a virtual register so that we can access it from the return points.
2161 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2162 unsigned Reg = MipsFI->getSRetReturnReg();
2163 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002165 MipsFI->setSRetReturnReg(Reg);
2166 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002168 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002169 }
2170
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002171 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002172 // Record the frame index of the first variable argument
2173 // which is a value necessary to VASTART.
2174 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002175 assert(NextStackOffset % 4 == 0 &&
2176 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002177 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2178 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002179
2180 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2181 // copy the integer registers that have not been used for argument passing
2182 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002183 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002184 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002185 unsigned Idx = NextStackOffset / 4;
2186 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2187 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002188 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002189 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2190 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2191 MachinePointerInfo(),
2192 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002193 }
2194 }
2195
Akira Hatanaka43299772011-05-20 23:22:14 +00002196 MipsFI->setLastInArgFI(LastFI);
2197
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002198 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002199 // the size of Ins and InVals. This only happens when on varg functions
2200 if (!OutChains.empty()) {
2201 OutChains.push_back(Chain);
2202 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2203 &OutChains[0], OutChains.size());
2204 }
2205
Dan Gohman98ca4f22009-08-05 01:29:28 +00002206 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002207}
2208
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002210// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002211//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002212
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213SDValue
2214MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002215 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002216 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002217 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002218 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002220 // CCValAssign - represent the assignment of
2221 // the return value to a location
2222 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002223
2224 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002225 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2226 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002227
Dan Gohman98ca4f22009-08-05 01:29:28 +00002228 // Analize return values.
2229 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002230
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002231 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002232 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002233 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002234 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002235 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002236 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002237 }
2238
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002240
2241 // Copy the result values into the output registers.
2242 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2243 CCValAssign &VA = RVLocs[i];
2244 assert(VA.isRegLoc() && "Can only return in registers!");
2245
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002246 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002247 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002248
2249 // guarantee that all emitted copies are
2250 // stuck together, avoiding something bad
2251 Flag = Chain.getValue(1);
2252 }
2253
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002254 // The mips ABIs for returning structs by value requires that we copy
2255 // the sret argument into $v0 for the return. We saved the argument into
2256 // a virtual register in the entry block, so now we copy the value out
2257 // and into $v0.
2258 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2259 MachineFunction &MF = DAG.getMachineFunction();
2260 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2261 unsigned Reg = MipsFI->getSRetReturnReg();
2262
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002263 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002264 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002265 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002266
Dale Johannesena05dca42009-02-04 23:02:30 +00002267 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002268 Flag = Chain.getValue(1);
2269 }
2270
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002271 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002272 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002273 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002274 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002275 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002276 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002278}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002279
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002280//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002281// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002282//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002283
2284/// getConstraintType - Given a constraint letter, return the type of
2285/// constraint it is for this target.
2286MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002287getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002288{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002289 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002290 // GCC config/mips/constraints.md
2291 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002292 // 'd' : An address register. Equivalent to r
2293 // unless generating MIPS16 code.
2294 // 'y' : Equivalent to r; retained for
2295 // backwards compatibility.
2296 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002297 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002298 switch (Constraint[0]) {
2299 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002300 case 'd':
2301 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002302 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002303 return C_RegisterClass;
2304 break;
2305 }
2306 }
2307 return TargetLowering::getConstraintType(Constraint);
2308}
2309
John Thompson44ab89e2010-10-29 17:29:13 +00002310/// Examine constraint type and operand type and determine a weight value.
2311/// This object must already have been set up with the operand type
2312/// and the current alternative constraint selected.
2313TargetLowering::ConstraintWeight
2314MipsTargetLowering::getSingleConstraintMatchWeight(
2315 AsmOperandInfo &info, const char *constraint) const {
2316 ConstraintWeight weight = CW_Invalid;
2317 Value *CallOperandVal = info.CallOperandVal;
2318 // If we don't have a value, we can't do a match,
2319 // but allow it at the lowest weight.
2320 if (CallOperandVal == NULL)
2321 return CW_Default;
2322 const Type *type = CallOperandVal->getType();
2323 // Look at the constraint type.
2324 switch (*constraint) {
2325 default:
2326 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2327 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002328 case 'd':
2329 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002330 if (type->isIntegerTy())
2331 weight = CW_Register;
2332 break;
2333 case 'f':
2334 if (type->isFloatTy())
2335 weight = CW_Register;
2336 break;
2337 }
2338 return weight;
2339}
2340
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002341/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
2342/// return a list of registers that can be used to satisfy the constraint.
2343/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002344std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002345getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002346{
2347 if (Constraint.size() == 1) {
2348 switch (Constraint[0]) {
2349 case 'r':
2350 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002351 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002352 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002353 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002354 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002355 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2356 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002357 }
2358 }
2359 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2360}
2361
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002362/// Given a register class constraint, like 'r', if this corresponds directly
2363/// to an LLVM register class, return a register of 0 and the register class
2364/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002365std::vector<unsigned> MipsTargetLowering::
2366getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002367 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002368{
2369 if (Constraint.size() != 1)
2370 return std::vector<unsigned>();
2371
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002372 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002373 default : break;
2374 case 'r':
2375 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002376 case 'd':
2377 case 'y':
2378 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
2379 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
2380 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002381 Mips::T8, 0);
2382
2383 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002385 if (Subtarget->isSingleFloat())
2386 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
2387 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
2388 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
2389 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
2390 Mips::F30, Mips::F31, 0);
2391 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002392 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
2393 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002394 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00002395 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002396
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002398 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002399 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
2400 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002401 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002402 }
2403 return std::vector<unsigned>();
2404}
Dan Gohman6520e202008-10-18 02:06:02 +00002405
2406bool
2407MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2408 // The Mips target isn't yet aware of offsets.
2409 return false;
2410}
Evan Chengeb2f9692009-10-27 19:56:55 +00002411
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002412bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2413 if (VT != MVT::f32 && VT != MVT::f64)
2414 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002415 if (Imm.isNegZero())
2416 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002417 return Imm.isZero();
2418}