blob: 4c1e7af814ff1b7ac6e13afc0a0b72f226d85578 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Eric Christopher6f2ccef2010-09-10 22:42:06 +000018#include "ARMCallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "ARMConstantPoolValue.h"
20#include "ARMISelLowering.h"
21#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000022#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "ARMRegisterInfo.h"
24#include "ARMSubtarget.h"
25#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000026#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000027#include "llvm/CallingConv.h"
28#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000029#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000030#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000031#include "llvm/Instruction.h"
Bob Wilson65ffec42010-09-21 17:56:22 +000032#include "llvm/Instructions.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000033#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000034#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000035#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000036#include "llvm/CodeGen/MachineBasicBlock.h"
37#include "llvm/CodeGen/MachineFrameInfo.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000040#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000041#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000043#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000044#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000045#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000046#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000047#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000048#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000049#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000050#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000051#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000052using namespace llvm;
53
Dale Johannesen51e28e62010-06-03 21:09:53 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Bob Wilson703af3a2010-08-13 22:43:33 +000056// This option should go away when tail calls fully work.
57static cl::opt<bool>
58EnableARMTailCalls("arm-tail-calls", cl::Hidden,
59 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
60 cl::init(false));
61
Jim Grosbach4725ca72010-09-08 03:54:02 +000062// This option should go away when Machine LICM is smart enough to hoist a
Dale Johannesenf630c712010-07-29 20:10:08 +000063// reg-to-reg VDUP.
64static cl::opt<bool>
65EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
66 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
67 cl::init(false));
68
Jim Grosbache7b52522010-04-14 22:28:31 +000069static cl::opt<bool>
70EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000071 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000072 cl::init(false));
73
Evan Cheng46df4eb2010-06-16 07:35:02 +000074static cl::opt<bool>
75ARMInterworking("arm-interworking", cl::Hidden,
76 cl::desc("Enable / disable ARM interworking (for debugging only)"),
77 cl::init(true));
78
Owen Andersone50ed302009-08-10 22:56:29 +000079void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
80 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000081 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000083 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
84 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000085
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000087 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000088 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000089 }
90
Owen Andersone50ed302009-08-10 22:56:29 +000091 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000092 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000094 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000096 if (ElemTy != MVT::i32) {
97 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
98 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
99 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
100 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
101 }
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
103 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000104 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000105 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000106 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
107 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
110 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
111 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000112 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
113 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000114 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000115 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000116
117 // Promote all bit-wise operations.
118 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000119 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
121 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000123 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000124 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000125 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000126 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000127 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 }
Bob Wilson16330762009-09-16 00:17:28 +0000129
130 // Neon does not support vector divide/remainder operations.
131 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
132 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
133 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
134 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
135 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
136 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000137}
138
Owen Andersone50ed302009-08-10 22:56:29 +0000139void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000140 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000142}
143
Owen Andersone50ed302009-08-10 22:56:29 +0000144void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000145 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000147}
148
Chris Lattnerf0144122009-07-28 03:13:23 +0000149static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
150 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000151 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000152
Chris Lattner80ec2792009-08-02 00:34:36 +0000153 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Evan Chenga8e29892007-01-19 07:51:42 +0000156ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000158 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000159 RegInfo = TM.getRegisterInfo();
Evan Cheng3ef1c872010-09-10 01:29:16 +0000160 Itins = TM.getInstrItineraryData();
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000163 // Uses VFP for Thumb libfuncs if available.
164 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
165 // Single-precision floating-point arithmetic.
166 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
167 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
168 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
169 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000170
Evan Chengb1df8f22007-04-27 08:15:43 +0000171 // Double-precision floating-point arithmetic.
172 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
173 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
174 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
175 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Single-precision comparisons.
178 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
179 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
180 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
181 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
182 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
183 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
184 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
185 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 // Double-precision comparisons.
197 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
198 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
199 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
200 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
201 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
202 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
203 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
204 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 // Floating-point to integer conversions.
216 // i64 conversions are done via library routines even when generating VFP
217 // instructions, so use the same ones.
218 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
219 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
220 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
221 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 // Conversions between floating types.
224 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
225 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
226
227 // Integer to floating-point conversions.
228 // i64 conversions are done via library routines even when generating VFP
229 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000230 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
231 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000232 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
233 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
234 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
235 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
236 }
Evan Chenga8e29892007-01-19 07:51:42 +0000237 }
238
Bob Wilson2f954612009-05-22 17:38:41 +0000239 // These libcalls are not available in 32-bit.
240 setLibcallName(RTLIB::SHL_I128, 0);
241 setLibcallName(RTLIB::SRL_I128, 0);
242 setLibcallName(RTLIB::SRA_I128, 0);
243
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000244 // Libcalls should use the AAPCS base standard ABI, even if hard float
245 // is in effect, as per the ARM RTABI specification, section 4.1.2.
246 if (Subtarget->isAAPCS_ABI()) {
247 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
248 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
249 CallingConv::ARM_AAPCS);
250 }
251 }
252
David Goodwinf1daf7d2009-07-08 23:10:31 +0000253 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000255 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000257 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000259 if (!Subtarget->isFPOnlySP())
260 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000264
265 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addDRTypeForNEON(MVT::v2f32);
267 addDRTypeForNEON(MVT::v8i8);
268 addDRTypeForNEON(MVT::v4i16);
269 addDRTypeForNEON(MVT::v2i32);
270 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000271
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 addQRTypeForNEON(MVT::v4f32);
273 addQRTypeForNEON(MVT::v2f64);
274 addQRTypeForNEON(MVT::v16i8);
275 addQRTypeForNEON(MVT::v8i16);
276 addQRTypeForNEON(MVT::v4i32);
277 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000278
Bob Wilson74dc72e2009-09-15 23:55:57 +0000279 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
280 // neither Neon nor VFP support any arithmetic operations on it.
281 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
282 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
283 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
284 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
285 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
286 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
288 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
289 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
290 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
291 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
292 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
293 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
294 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
295 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
296 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
297 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
298 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
299 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
300 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
301 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
302 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
303 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
304 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
305
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000306 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
307
Bob Wilson642b3292009-09-16 00:32:15 +0000308 // Neon does not support some operations on v1i64 and v2i64 types.
309 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000310 // Custom handling for some quad-vector types to detect VMULL.
311 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
312 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
313 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Bob Wilson642b3292009-09-16 00:32:15 +0000314 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
315 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
316
Bob Wilson5bafff32009-06-22 23:27:02 +0000317 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
318 setTargetDAGCombine(ISD::SHL);
319 setTargetDAGCombine(ISD::SRL);
320 setTargetDAGCombine(ISD::SRA);
321 setTargetDAGCombine(ISD::SIGN_EXTEND);
322 setTargetDAGCombine(ISD::ZERO_EXTEND);
323 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000324 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson75f02882010-09-17 22:59:05 +0000325 setTargetDAGCombine(ISD::BUILD_VECTOR);
Bob Wilson5bafff32009-06-22 23:27:02 +0000326 }
327
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000328 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000329
330 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000332
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000333 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000335
Evan Chenga8e29892007-01-19 07:51:42 +0000336 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000337 if (!Subtarget->isThumb1Only()) {
338 for (unsigned im = (unsigned)ISD::PRE_INC;
339 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setIndexedLoadAction(im, MVT::i1, Legal);
341 setIndexedLoadAction(im, MVT::i8, Legal);
342 setIndexedLoadAction(im, MVT::i16, Legal);
343 setIndexedLoadAction(im, MVT::i32, Legal);
344 setIndexedStoreAction(im, MVT::i1, Legal);
345 setIndexedStoreAction(im, MVT::i8, Legal);
346 setIndexedStoreAction(im, MVT::i16, Legal);
347 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000348 }
Evan Chenga8e29892007-01-19 07:51:42 +0000349 }
350
351 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000352 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MUL, MVT::i64, Expand);
354 setOperationAction(ISD::MULHU, MVT::i32, Expand);
355 setOperationAction(ISD::MULHS, MVT::i32, Expand);
356 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
357 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000358 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::MUL, MVT::i64, Expand);
360 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000361 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000363 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000364 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000365 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000366 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SRL, MVT::i64, Custom);
368 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000372 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000374 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000376
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000377 // Only ARMv6 has BSWAP.
378 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000382 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000383 // v7M has a hardware divider
384 setOperationAction(ISD::SDIV, MVT::i32, Expand);
385 setOperationAction(ISD::UDIV, MVT::i32, Expand);
386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SREM, MVT::i32, Expand);
388 setOperationAction(ISD::UREM, MVT::i32, Expand);
389 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
390 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000391
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
393 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
394 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
395 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000396 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000397
Evan Chengfb3611d2010-05-11 07:26:32 +0000398 setOperationAction(ISD::TRAP, MVT::Other, Legal);
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::VASTART, MVT::Other, Custom);
402 setOperationAction(ISD::VAARG, MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
404 setOperationAction(ISD::VAEND, MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000407 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
408 // FIXME: Shouldn't need this, since no register is used, but the legalizer
409 // doesn't yet know how to not do that for SjLj.
410 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000412 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
413 // the default expansion.
414 if (Subtarget->hasDataBarrier() ||
415 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000416 // membarrier needs custom lowering; the rest are legal and handled
417 // normally.
418 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
419 } else {
420 // Set them all for expansion, which will force libcalls.
421 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
422 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
423 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
424 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000425 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
426 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
427 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000428 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
429 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
430 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
431 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
432 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
433 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
434 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
435 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
436 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
437 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
440 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
443 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000446 // Since the libcalls include locking, fold in the fences
447 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000448 }
449 // 64-bit versions are always libcalls (for now)
450 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000451 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000452 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
453 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
454 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
455 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000458
Eli Friedmana2c6f452010-06-26 04:36:50 +0000459 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
460 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
462 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000463 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Nate Begemand1fb5832010-08-03 21:31:55 +0000466 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000467 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
468 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000470 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
471 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000472
473 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000475 if (Subtarget->isTargetDarwin()) {
476 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
477 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
478 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000479
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::SETCC, MVT::i32, Expand);
481 setOperationAction(ISD::SETCC, MVT::f32, Expand);
482 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000483 setOperationAction(ISD::SELECT, MVT::i32, Custom);
484 setOperationAction(ISD::SELECT, MVT::f32, Custom);
485 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
487 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
488 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
491 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
492 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
493 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
494 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN, MVT::f64, Expand);
498 setOperationAction(ISD::FSIN, MVT::f32, Expand);
499 setOperationAction(ISD::FCOS, MVT::f32, Expand);
500 setOperationAction(ISD::FCOS, MVT::f64, Expand);
501 setOperationAction(ISD::FREM, MVT::f64, Expand);
502 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000503 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
505 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000506 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::FPOW, MVT::f64, Expand);
508 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000509
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000510 // Various VFP goodness
511 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000512 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
513 if (Subtarget->hasVFP2()) {
514 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
515 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
516 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
517 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
518 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000519 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000520 if (!Subtarget->hasFP16()) {
521 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
522 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000523 }
Evan Cheng110cf482008-04-01 01:50:16 +0000524 }
Evan Chenga8e29892007-01-19 07:51:42 +0000525
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000526 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000527 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000528 setTargetDAGCombine(ISD::ADD);
529 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000530 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000531
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000532 if (Subtarget->hasV6T2Ops())
533 setTargetDAGCombine(ISD::OR);
534
Evan Chenga8e29892007-01-19 07:51:42 +0000535 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000536
Evan Chengf7d87ee2010-05-21 00:43:17 +0000537 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
538 setSchedulingPreference(Sched::RegPressure);
539 else
540 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000541
542 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000543
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000544 // On ARM arguments smaller than 4 bytes are extended, so all arguments
545 // are at least 4 bytes aligned.
546 setMinStackArgumentAlignment(4);
547
Evan Chengfff606d2010-09-24 19:07:23 +0000548 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Evan Cheng4f6b4672010-07-21 06:09:07 +0000551std::pair<const TargetRegisterClass*, uint8_t>
552ARMTargetLowering::findRepresentativeClass(EVT VT) const{
553 const TargetRegisterClass *RRC = 0;
554 uint8_t Cost = 1;
555 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000556 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000557 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000558 // Use DPR as representative register class for all floating point
559 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
560 // the cost is 1 for both f32 and f64.
561 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000562 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000563 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000564 break;
565 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
566 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000567 RRC = ARM::DPRRegisterClass;
568 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000569 break;
570 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000571 RRC = ARM::DPRRegisterClass;
572 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000573 break;
574 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000575 RRC = ARM::DPRRegisterClass;
576 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000577 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000578 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000579 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
583 switch (Opcode) {
584 default: return 0;
585 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000586 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
587 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000588 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000589 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
590 case ARMISD::tCALL: return "ARMISD::tCALL";
591 case ARMISD::BRCOND: return "ARMISD::BRCOND";
592 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000593 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
595 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
Bill Wendling0b4aa7d2010-08-29 03:02:11 +0000596 case ARMISD::AND: return "ARMISD::AND";
Evan Chenga8e29892007-01-19 07:51:42 +0000597 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000598 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ARMISD::CMPFP: return "ARMISD::CMPFP";
600 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000601 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
603 case ARMISD::CMOV: return "ARMISD::CMOV";
604 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000605
Jim Grosbach3482c802010-01-18 19:58:49 +0000606 case ARMISD::RBIT: return "ARMISD::RBIT";
607
Bob Wilson76a312b2010-03-19 22:51:32 +0000608 case ARMISD::FTOSI: return "ARMISD::FTOSI";
609 case ARMISD::FTOUI: return "ARMISD::FTOUI";
610 case ARMISD::SITOF: return "ARMISD::SITOF";
611 case ARMISD::UITOF: return "ARMISD::UITOF";
612
Evan Chenga8e29892007-01-19 07:51:42 +0000613 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
614 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
615 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000616
Bob Wilson0b8ccb82010-09-22 22:09:21 +0000617 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
618 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000619
Evan Chengc5942082009-10-28 06:55:03 +0000620 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
621 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
622
Dale Johannesen51e28e62010-06-03 21:09:53 +0000623 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
Jim Grosbach4725ca72010-09-08 03:54:02 +0000624
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000625 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000626
Evan Cheng86198642009-08-07 00:34:42 +0000627 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
628
Jim Grosbach3728e962009-12-10 00:11:09 +0000629 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
630 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
631
Bob Wilson5bafff32009-06-22 23:27:02 +0000632 case ARMISD::VCEQ: return "ARMISD::VCEQ";
633 case ARMISD::VCGE: return "ARMISD::VCGE";
634 case ARMISD::VCGEU: return "ARMISD::VCGEU";
635 case ARMISD::VCGT: return "ARMISD::VCGT";
636 case ARMISD::VCGTU: return "ARMISD::VCGTU";
637 case ARMISD::VTST: return "ARMISD::VTST";
638
639 case ARMISD::VSHL: return "ARMISD::VSHL";
640 case ARMISD::VSHRs: return "ARMISD::VSHRs";
641 case ARMISD::VSHRu: return "ARMISD::VSHRu";
642 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
643 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
644 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
645 case ARMISD::VSHRN: return "ARMISD::VSHRN";
646 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
647 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
648 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
649 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
650 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
651 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
652 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
653 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
654 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
655 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
656 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
657 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
658 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
659 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000660 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000661 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000662 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000663 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000664 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000665 case ARMISD::VREV64: return "ARMISD::VREV64";
666 case ARMISD::VREV32: return "ARMISD::VREV32";
667 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000668 case ARMISD::VZIP: return "ARMISD::VZIP";
669 case ARMISD::VUZP: return "ARMISD::VUZP";
670 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000671 case ARMISD::VMULLs: return "ARMISD::VMULLs";
672 case ARMISD::VMULLu: return "ARMISD::VMULLu";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000673 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000674 case ARMISD::FMAX: return "ARMISD::FMAX";
675 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000676 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000677 }
678}
679
Evan Cheng06b666c2010-05-15 02:18:07 +0000680/// getRegClassFor - Return the register class that should be used for the
681/// specified value type.
682TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
683 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
684 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
685 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000686 if (Subtarget->hasNEON()) {
687 if (VT == MVT::v4i64)
688 return ARM::QQPRRegisterClass;
689 else if (VT == MVT::v8i64)
690 return ARM::QQQQPRRegisterClass;
691 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000692 return TargetLowering::getRegClassFor(VT);
693}
694
Eric Christopherab695882010-07-21 22:26:11 +0000695// Create a fast isel object.
696FastISel *
697ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
698 return ARM::createFastISel(funcInfo);
699}
700
Bill Wendlingb4202b82009-07-01 18:50:55 +0000701/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000702unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000703 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000704}
705
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000706/// getMaximalGlobalOffset - Returns the maximal possible offset which can
707/// be used for loads / stores from the global.
708unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
709 return (Subtarget->isThumb1Only() ? 127 : 4095);
710}
711
Evan Cheng1cc39842010-05-20 23:26:43 +0000712Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000713 unsigned NumVals = N->getNumValues();
714 if (!NumVals)
715 return Sched::RegPressure;
716
717 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000718 EVT VT = N->getValueType(i);
719 if (VT.isFloatingPoint() || VT.isVector())
720 return Sched::Latency;
721 }
Evan Chengc10f5432010-05-28 23:25:23 +0000722
723 if (!N->isMachineOpcode())
724 return Sched::RegPressure;
725
726 // Load are scheduled for latency even if there instruction itinerary
727 // is not available.
728 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
729 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
730 if (TID.mayLoad())
731 return Sched::Latency;
732
Evan Cheng3ef1c872010-09-10 01:29:16 +0000733 if (!Itins->isEmpty() && Itins->getStageLatency(TID.getSchedClass()) > 2)
Evan Chengc10f5432010-05-28 23:25:23 +0000734 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000735 return Sched::RegPressure;
736}
737
Evan Cheng31446872010-07-23 22:39:59 +0000738unsigned
739ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
740 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000741 switch (RC->getID()) {
742 default:
743 return 0;
744 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000745 return RegInfo->hasFP(MF) ? 4 : 5;
746 case ARM::GPRRegClassID: {
747 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
748 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
749 }
Evan Cheng31446872010-07-23 22:39:59 +0000750 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
751 case ARM::DPRRegClassID:
752 return 32 - 10;
753 }
754}
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756//===----------------------------------------------------------------------===//
757// Lowering Code
758//===----------------------------------------------------------------------===//
759
Evan Chenga8e29892007-01-19 07:51:42 +0000760/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
761static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
762 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000763 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000764 case ISD::SETNE: return ARMCC::NE;
765 case ISD::SETEQ: return ARMCC::EQ;
766 case ISD::SETGT: return ARMCC::GT;
767 case ISD::SETGE: return ARMCC::GE;
768 case ISD::SETLT: return ARMCC::LT;
769 case ISD::SETLE: return ARMCC::LE;
770 case ISD::SETUGT: return ARMCC::HI;
771 case ISD::SETUGE: return ARMCC::HS;
772 case ISD::SETULT: return ARMCC::LO;
773 case ISD::SETULE: return ARMCC::LS;
774 }
775}
776
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000777/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
778static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000779 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000780 CondCode2 = ARMCC::AL;
781 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000782 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000783 case ISD::SETEQ:
784 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
785 case ISD::SETGT:
786 case ISD::SETOGT: CondCode = ARMCC::GT; break;
787 case ISD::SETGE:
788 case ISD::SETOGE: CondCode = ARMCC::GE; break;
789 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000790 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000791 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
792 case ISD::SETO: CondCode = ARMCC::VC; break;
793 case ISD::SETUO: CondCode = ARMCC::VS; break;
794 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
795 case ISD::SETUGT: CondCode = ARMCC::HI; break;
796 case ISD::SETUGE: CondCode = ARMCC::PL; break;
797 case ISD::SETLT:
798 case ISD::SETULT: CondCode = ARMCC::LT; break;
799 case ISD::SETLE:
800 case ISD::SETULE: CondCode = ARMCC::LE; break;
801 case ISD::SETNE:
802 case ISD::SETUNE: CondCode = ARMCC::NE; break;
803 }
Evan Chenga8e29892007-01-19 07:51:42 +0000804}
805
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806//===----------------------------------------------------------------------===//
807// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000808//===----------------------------------------------------------------------===//
809
810#include "ARMGenCallingConv.inc"
811
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000812/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
813/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000814CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000815 bool Return,
816 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000817 switch (CC) {
818 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000819 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000820 case CallingConv::C:
821 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000822 // Use target triple & subtarget features to do actual dispatch.
823 if (Subtarget->isAAPCS_ABI()) {
824 if (Subtarget->hasVFP2() &&
825 FloatABIType == FloatABI::Hard && !isVarArg)
826 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
827 else
828 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
829 } else
830 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000831 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000832 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000833 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000834 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000835 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000836 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000837 }
838}
839
Dan Gohman98ca4f22009-08-05 01:29:28 +0000840/// LowerCallResult - Lower the result values of a call into the
841/// appropriate copies out of appropriate physical registers.
842SDValue
843ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000844 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000845 const SmallVectorImpl<ISD::InputArg> &Ins,
846 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000847 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849 // Assign locations to each value returned by this call.
850 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000852 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000853 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000854 CCAssignFnForNode(CallConv, /* Return*/ true,
855 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000856
857 // Copy all of the result registers out of their specified physreg.
858 for (unsigned i = 0; i != RVLocs.size(); ++i) {
859 CCValAssign VA = RVLocs[i];
860
Bob Wilson80915242009-04-25 00:33:20 +0000861 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000863 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000866 Chain = Lo.getValue(1);
867 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000870 InFlag);
871 Chain = Hi.getValue(1);
872 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000873 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000874
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 if (VA.getLocVT() == MVT::v2f64) {
876 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
877 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
878 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000879
880 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000882 Chain = Lo.getValue(1);
883 InFlag = Lo.getValue(2);
884 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 Chain = Hi.getValue(1);
887 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000888 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
890 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000891 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000892 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000893 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
894 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000895 Chain = Val.getValue(1);
896 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000897 }
Bob Wilson80915242009-04-25 00:33:20 +0000898
899 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000900 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000901 case CCValAssign::Full: break;
902 case CCValAssign::BCvt:
903 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
904 break;
905 }
906
Dan Gohman98ca4f22009-08-05 01:29:28 +0000907 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908 }
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000911}
912
913/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
914/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000915/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916/// a byval function parameter.
917/// Sometimes what we are copying is the end of a larger object, the part that
918/// does not fit in registers.
919static SDValue
920CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
921 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
922 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000925 /*isVolatile=*/false, /*AlwaysInline=*/false,
Chris Lattnere72f2022010-09-21 05:40:29 +0000926 MachinePointerInfo(0), MachinePointerInfo(0));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927}
928
Bob Wilsondee46d72009-04-17 20:35:10 +0000929/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
932 SDValue StackPtr, SDValue Arg,
933 DebugLoc dl, SelectionDAG &DAG,
934 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000935 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936 unsigned LocMemOffset = VA.getLocMemOffset();
937 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
938 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000939 if (Flags.isByVal())
Bob Wilson1f595bb2009-04-17 19:07:39 +0000940 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000941
Bob Wilson1f595bb2009-04-17 19:07:39 +0000942 return DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000943 MachinePointerInfo::getStack(LocMemOffset),
David Greene1b58cab2010-02-15 16:55:24 +0000944 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000945}
946
Dan Gohman98ca4f22009-08-05 01:29:28 +0000947void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000948 SDValue Chain, SDValue &Arg,
949 RegsToPassVector &RegsToPass,
950 CCValAssign &VA, CCValAssign &NextVA,
951 SDValue &StackPtr,
952 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000953 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000954
Jim Grosbache5165492009-11-09 00:11:35 +0000955 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000957 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
958
959 if (NextVA.isRegLoc())
960 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
961 else {
962 assert(NextVA.isMemLoc());
963 if (StackPtr.getNode() == 0)
964 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
965
Dan Gohman98ca4f22009-08-05 01:29:28 +0000966 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
967 dl, DAG, NextVA,
968 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000969 }
970}
971
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000973/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
974/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000975SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000976ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000977 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000978 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000979 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +0000980 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000981 const SmallVectorImpl<ISD::InputArg> &Ins,
982 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000983 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +0000984 MachineFunction &MF = DAG.getMachineFunction();
985 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
986 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +0000987 // Temporarily disable tail calls so things don't break.
988 if (!EnableARMTailCalls)
989 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000990 if (isTailCall) {
991 // Check if it's really possible to do a tail call.
992 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
993 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +0000994 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +0000995 // We don't support GuaranteedTailCallOpt for ARM, only automatically
996 // detected sibcalls.
997 if (isTailCall) {
998 ++NumTailCalls;
999 IsSibCall = true;
1000 }
1001 }
Evan Chenga8e29892007-01-19 07:51:42 +00001002
Bob Wilson1f595bb2009-04-17 19:07:39 +00001003 // Analyze operands of the call, assigning locations to each operand.
1004 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1006 *DAG.getContext());
1007 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001008 CCAssignFnForNode(CallConv, /* Return*/ false,
1009 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Bob Wilson1f595bb2009-04-17 19:07:39 +00001011 // Get a count of how many bytes are to be pushed on the stack.
1012 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001013
Dale Johannesen51e28e62010-06-03 21:09:53 +00001014 // For tail calls, memory operands are available in our caller's stack.
1015 if (IsSibCall)
1016 NumBytes = 0;
1017
Evan Chenga8e29892007-01-19 07:51:42 +00001018 // Adjust the stack pointer for the new arguments...
1019 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001020 if (!IsSibCall)
1021 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001022
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001023 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001024
Bob Wilson5bafff32009-06-22 23:27:02 +00001025 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001026 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001027
Bob Wilson1f595bb2009-04-17 19:07:39 +00001028 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001029 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001030 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1031 i != e;
1032 ++i, ++realArgIdx) {
1033 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001034 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001035 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Bob Wilson1f595bb2009-04-17 19:07:39 +00001037 // Promote the value if needed.
1038 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001039 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001040 case CCValAssign::Full: break;
1041 case CCValAssign::SExt:
1042 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1043 break;
1044 case CCValAssign::ZExt:
1045 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1046 break;
1047 case CCValAssign::AExt:
1048 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1049 break;
1050 case CCValAssign::BCvt:
1051 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1052 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001053 }
1054
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001055 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 if (VA.getLocVT() == MVT::v2f64) {
1058 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1059 DAG.getConstant(0, MVT::i32));
1060 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1061 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001062
Dan Gohman98ca4f22009-08-05 01:29:28 +00001063 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001064 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1065
1066 VA = ArgLocs[++i]; // skip ahead to next loc
1067 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001068 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001069 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1070 } else {
1071 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001072
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1074 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001075 }
1076 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001078 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079 }
1080 } else if (VA.isRegLoc()) {
1081 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001082 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001083 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1086 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 }
Evan Chenga8e29892007-01-19 07:51:42 +00001088 }
1089
1090 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001092 &MemOpChains[0], MemOpChains.size());
1093
1094 // Build a sequence of copy-to-reg nodes chained together with token chain
1095 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001096 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001097 // Tail call byval lowering might overwrite argument registers so in case of
1098 // tail call optimization the copies to registers are lowered later.
1099 if (!isTailCall)
1100 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1101 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1102 RegsToPass[i].second, InFlag);
1103 InFlag = Chain.getValue(1);
1104 }
Evan Chenga8e29892007-01-19 07:51:42 +00001105
Dale Johannesen51e28e62010-06-03 21:09:53 +00001106 // For tail calls lower the arguments to the 'real' stack slot.
1107 if (isTailCall) {
1108 // Force all the incoming stack arguments to be loaded from the stack
1109 // before any new outgoing arguments are stored to the stack, because the
1110 // outgoing stack slots may alias the incoming argument stack slots, and
1111 // the alias isn't otherwise explicit. This is slightly more conservative
1112 // than necessary, because it means that each store effectively depends
1113 // on every argument instead of just those arguments it would clobber.
1114
1115 // Do not flag preceeding copytoreg stuff together with the following stuff.
1116 InFlag = SDValue();
1117 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1118 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1119 RegsToPass[i].second, InFlag);
1120 InFlag = Chain.getValue(1);
1121 }
1122 InFlag =SDValue();
1123 }
1124
Bill Wendling056292f2008-09-16 21:48:12 +00001125 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1126 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1127 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001128 bool isDirect = false;
1129 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001130 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001131 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001132
1133 if (EnableARMLongCalls) {
1134 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1135 && "long-calls with non-static relocation model!");
1136 // Handle a global address or an external symbol. If it's not one of
1137 // those, the target's already in a register, so we don't need to do
1138 // anything extra.
1139 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001140 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001141 // Create a constant pool entry for the callee address
1142 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1143 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1144 ARMPCLabelIndex,
1145 ARMCP::CPValue, 0);
1146 // Get the address of the callee into a register
1147 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1148 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1149 Callee = DAG.getLoad(getPointerTy(), dl,
1150 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001151 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001152 false, false, 0);
1153 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1154 const char *Sym = S->getSymbol();
1155
1156 // Create a constant pool entry for the callee address
1157 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1158 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1159 Sym, ARMPCLabelIndex, 0);
1160 // Get the address of the callee into a register
1161 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1162 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1163 Callee = DAG.getLoad(getPointerTy(), dl,
1164 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001165 MachinePointerInfo::getConstantPool(),
Jim Grosbache7b52522010-04-14 22:28:31 +00001166 false, false, 0);
1167 }
1168 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001169 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001170 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001171 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001172 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001173 getTargetMachine().getRelocationModel() != Reloc::Static;
1174 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001175 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001176 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001177 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001178 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001179 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001180 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001181 ARMPCLabelIndex,
1182 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001183 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001185 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001186 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001187 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001188 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001189 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001190 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001191 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001192 } else {
1193 // On ELF targets for PIC code, direct calls should go through the PLT
1194 unsigned OpFlags = 0;
1195 if (Subtarget->isTargetELF() &&
1196 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1197 OpFlags = ARMII::MO_PLT;
1198 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
1199 }
Bill Wendling056292f2008-09-16 21:48:12 +00001200 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001201 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001202 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001203 getTargetMachine().getRelocationModel() != Reloc::Static;
1204 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001205 // tBX takes a register source operand.
1206 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001207 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001208 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001209 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001210 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001211 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001214 DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001215 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001216 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001217 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001218 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 getPointerTy(), Callee, PICLabel);
Jim Grosbach637d89f2010-09-22 23:27:36 +00001220 } else {
1221 unsigned OpFlags = 0;
1222 // On ELF targets for PIC code, direct calls should go through the PLT
1223 if (Subtarget->isTargetELF() &&
1224 getTargetMachine().getRelocationModel() == Reloc::PIC_)
1225 OpFlags = ARMII::MO_PLT;
1226 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlags);
1227 }
Evan Chenga8e29892007-01-19 07:51:42 +00001228 }
1229
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001230 // FIXME: handle tail calls differently.
1231 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001232 if (Subtarget->isThumb()) {
1233 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001234 CallOpc = ARMISD::CALL_NOLINK;
1235 else
1236 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1237 } else {
1238 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001239 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1240 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001241 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001242
Dan Gohman475871a2008-07-27 21:46:04 +00001243 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001244 Ops.push_back(Chain);
1245 Ops.push_back(Callee);
1246
1247 // Add argument registers to the end of the list so that they are known live
1248 // into the call.
1249 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1250 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1251 RegsToPass[i].second.getValueType()));
1252
Gabor Greifba36cb52008-08-28 21:40:38 +00001253 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001254 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001255
1256 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001257 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001258 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001259
Duncan Sands4bdcb612008-07-02 17:40:58 +00001260 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001261 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001262 InFlag = Chain.getValue(1);
1263
Chris Lattnere563bbc2008-10-11 22:08:30 +00001264 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1265 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001267 InFlag = Chain.getValue(1);
1268
Bob Wilson1f595bb2009-04-17 19:07:39 +00001269 // Handle result values, copying them out of physregs into vregs that we
1270 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001271 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1272 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001273}
1274
Dale Johannesen51e28e62010-06-03 21:09:53 +00001275/// MatchingStackOffset - Return true if the given stack call argument is
1276/// already available in the same position (relatively) of the caller's
1277/// incoming argument stack.
1278static
1279bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1280 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1281 const ARMInstrInfo *TII) {
1282 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1283 int FI = INT_MAX;
1284 if (Arg.getOpcode() == ISD::CopyFromReg) {
1285 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1286 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1287 return false;
1288 MachineInstr *Def = MRI->getVRegDef(VR);
1289 if (!Def)
1290 return false;
1291 if (!Flags.isByVal()) {
1292 if (!TII->isLoadFromStackSlot(Def, FI))
1293 return false;
1294 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001295 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296 }
1297 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1298 if (Flags.isByVal())
1299 // ByVal argument is passed in as a pointer but it's now being
1300 // dereferenced. e.g.
1301 // define @foo(%struct.X* %A) {
1302 // tail call @bar(%struct.X* byval %A)
1303 // }
1304 return false;
1305 SDValue Ptr = Ld->getBasePtr();
1306 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1307 if (!FINode)
1308 return false;
1309 FI = FINode->getIndex();
1310 } else
1311 return false;
1312
1313 assert(FI != INT_MAX);
1314 if (!MFI->isFixedObjectIndex(FI))
1315 return false;
1316 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1317}
1318
1319/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1320/// for tail call optimization. Targets which want to do tail call
1321/// optimization should implement this function.
1322bool
1323ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1324 CallingConv::ID CalleeCC,
1325 bool isVarArg,
1326 bool isCalleeStructRet,
1327 bool isCallerStructRet,
1328 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001329 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001330 const SmallVectorImpl<ISD::InputArg> &Ins,
1331 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001332 const Function *CallerF = DAG.getMachineFunction().getFunction();
1333 CallingConv::ID CallerCC = CallerF->getCallingConv();
1334 bool CCMatch = CallerCC == CalleeCC;
1335
1336 // Look for obvious safe cases to perform tail call optimization that do not
1337 // require ABI changes. This is what gcc calls sibcall.
1338
Jim Grosbach7616b642010-06-16 23:45:49 +00001339 // Do not sibcall optimize vararg calls unless the call site is not passing
1340 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001341 if (isVarArg && !Outs.empty())
1342 return false;
1343
1344 // Also avoid sibcall optimization if either caller or callee uses struct
1345 // return semantics.
1346 if (isCalleeStructRet || isCallerStructRet)
1347 return false;
1348
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001349 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001350 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001351 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1352 // LR. This means if we need to reload LR, it takes an extra instructions,
1353 // which outweighs the value of the tail call; but here we don't know yet
1354 // whether LR is going to be used. Probably the right approach is to
Jim Grosbach4725ca72010-09-08 03:54:02 +00001355 // generate the tail call here and turn it back into CALL/RET in
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001356 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001357 if (Subtarget->isThumb1Only())
1358 return false;
1359
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001360 // For the moment, we can only do this to functions defined in this
1361 // compilation, or to indirect calls. A Thumb B to an ARM function,
1362 // or vice versa, is not easily fixed up in the linker unlike BL.
1363 // (We could do this by loading the address of the callee into a register;
1364 // that is an extra instruction over the direct call and burns a register
1365 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001366
1367 // It might be safe to remove this restriction on non-Darwin.
1368
1369 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1370 // but we need to make sure there are enough registers; the only valid
1371 // registers are the 4 used for parameters. We don't currently do this
1372 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001373 if (isa<ExternalSymbolSDNode>(Callee))
1374 return false;
1375
1376 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001377 const GlobalValue *GV = G->getGlobal();
1378 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001379 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001380 }
1381
Dale Johannesen51e28e62010-06-03 21:09:53 +00001382 // If the calling conventions do not match, then we'd better make sure the
1383 // results are returned in the same way as what the caller expects.
1384 if (!CCMatch) {
1385 SmallVector<CCValAssign, 16> RVLocs1;
1386 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1387 RVLocs1, *DAG.getContext());
1388 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1389
1390 SmallVector<CCValAssign, 16> RVLocs2;
1391 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1392 RVLocs2, *DAG.getContext());
1393 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1394
1395 if (RVLocs1.size() != RVLocs2.size())
1396 return false;
1397 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1398 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1399 return false;
1400 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1401 return false;
1402 if (RVLocs1[i].isRegLoc()) {
1403 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1404 return false;
1405 } else {
1406 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1407 return false;
1408 }
1409 }
1410 }
1411
1412 // If the callee takes no arguments then go on to check the results of the
1413 // call.
1414 if (!Outs.empty()) {
1415 // Check if stack adjustment is needed. For now, do not do this if any
1416 // argument is passed on the stack.
1417 SmallVector<CCValAssign, 16> ArgLocs;
1418 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1419 ArgLocs, *DAG.getContext());
1420 CCInfo.AnalyzeCallOperands(Outs,
1421 CCAssignFnForNode(CalleeCC, false, isVarArg));
1422 if (CCInfo.getNextStackOffset()) {
1423 MachineFunction &MF = DAG.getMachineFunction();
1424
1425 // Check if the arguments are already laid out in the right way as
1426 // the caller's fixed stack objects.
1427 MachineFrameInfo *MFI = MF.getFrameInfo();
1428 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1429 const ARMInstrInfo *TII =
1430 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001431 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1432 i != e;
1433 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001434 CCValAssign &VA = ArgLocs[i];
1435 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001436 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001437 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001438 if (VA.getLocInfo() == CCValAssign::Indirect)
1439 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001440 if (VA.needsCustom()) {
1441 // f64 and vector types are split into multiple registers or
1442 // register/stack-slot combinations. The types will not match
1443 // the registers; give up on memory f64 refs until we figure
1444 // out what to do about this.
1445 if (!VA.isRegLoc())
1446 return false;
1447 if (!ArgLocs[++i].isRegLoc())
Jim Grosbach4725ca72010-09-08 03:54:02 +00001448 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001449 if (RegVT == MVT::v2f64) {
1450 if (!ArgLocs[++i].isRegLoc())
1451 return false;
1452 if (!ArgLocs[++i].isRegLoc())
1453 return false;
1454 }
1455 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001456 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1457 MFI, MRI, TII))
1458 return false;
1459 }
1460 }
1461 }
1462 }
1463
1464 return true;
1465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001473
Bob Wilsondee46d72009-04-17 20:35:10 +00001474 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001475 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001476
Bob Wilsondee46d72009-04-17 20:35:10 +00001477 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1479 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001480
Dan Gohman98ca4f22009-08-05 01:29:28 +00001481 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001482 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1483 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001484
1485 // If this is the first return lowered for this function, add
1486 // the regs to the liveout set for the function.
1487 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1488 for (unsigned i = 0; i != RVLocs.size(); ++i)
1489 if (RVLocs[i].isRegLoc())
1490 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001491 }
1492
Bob Wilson1f595bb2009-04-17 19:07:39 +00001493 SDValue Flag;
1494
1495 // Copy the result values into the output registers.
1496 for (unsigned i = 0, realRVLocIdx = 0;
1497 i != RVLocs.size();
1498 ++i, ++realRVLocIdx) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
1501
Dan Gohmanc9403652010-07-07 15:54:55 +00001502 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001503
1504 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001505 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001506 case CCValAssign::Full: break;
1507 case CCValAssign::BCvt:
1508 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1509 break;
1510 }
1511
Bob Wilson1f595bb2009-04-17 19:07:39 +00001512 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001514 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001515 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1516 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001517 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001519
1520 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1521 Flag = Chain.getValue(1);
1522 VA = RVLocs[++i]; // skip ahead to next loc
1523 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1524 HalfGPRs.getValue(1), Flag);
1525 Flag = Chain.getValue(1);
1526 VA = RVLocs[++i]; // skip ahead to next loc
1527
1528 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1530 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001531 }
1532 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1533 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001534 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001536 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001537 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001538 VA = RVLocs[++i]; // skip ahead to next loc
1539 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1540 Flag);
1541 } else
1542 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1543
Bob Wilsondee46d72009-04-17 20:35:10 +00001544 // Guarantee that all emitted copies are
1545 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001546 Flag = Chain.getValue(1);
1547 }
1548
1549 SDValue result;
1550 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001552 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554
1555 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001556}
1557
Bob Wilsonb62d2572009-11-03 00:02:05 +00001558// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1559// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1560// one of the above mentioned nodes. It has to be wrapped because otherwise
1561// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1562// be used to form addressing mode. These wrapped nodes will be selected
1563// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001564static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001565 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001566 // FIXME there is no actual debug info here
1567 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001568 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001569 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001570 if (CP->isMachineConstantPoolEntry())
1571 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1572 CP->getAlignment());
1573 else
1574 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1575 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001577}
1578
Jim Grosbache1102ca2010-07-19 17:20:38 +00001579unsigned ARMTargetLowering::getJumpTableEncoding() const {
1580 return MachineJumpTableInfo::EK_Inline;
1581}
1582
Dan Gohmand858e902010-04-17 15:26:15 +00001583SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1584 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001585 MachineFunction &MF = DAG.getMachineFunction();
1586 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1587 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001588 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001589 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001590 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001591 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1592 SDValue CPAddr;
1593 if (RelocM == Reloc::Static) {
1594 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1595 } else {
1596 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001597 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001598 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1599 ARMCP::CPBlockAddress,
1600 PCAdj);
1601 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1602 }
1603 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1604 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001605 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001606 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001607 if (RelocM == Reloc::Static)
1608 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001609 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001610 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001611}
1612
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001613// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001614SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001615ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001617 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001618 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001619 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001620 MachineFunction &MF = DAG.getMachineFunction();
1621 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1622 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001623 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001624 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001625 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001626 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001628 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001629 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001630 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001632
Evan Chenge7e0d622009-11-06 22:24:13 +00001633 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001634 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001635
1636 // call __tls_get_addr.
1637 ArgListTy Args;
1638 ArgListEntry Entry;
1639 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001640 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001641 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001642 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001643 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001644 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1645 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001647 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001648 return CallResult.first;
1649}
1650
1651// Lower ISD::GlobalTLSAddress using the "initial exec" or
1652// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001653SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001654ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001655 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001656 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001657 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SDValue Offset;
1659 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001661 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001662 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001663
Chris Lattner4fb63d02009-07-15 04:12:33 +00001664 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001665 MachineFunction &MF = DAG.getMachineFunction();
1666 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1667 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1668 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001669 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1670 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001671 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001672 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001673 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001675 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001676 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001677 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001678 Chain = Offset.getValue(1);
1679
Evan Chenge7e0d622009-11-06 22:24:13 +00001680 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001681 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001682
Evan Cheng9eda6892009-10-31 03:39:36 +00001683 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001684 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001685 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001686 } else {
1687 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001688 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001689 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001691 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001692 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001693 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001694 }
1695
1696 // The address of the thread local variable is the add of the thread
1697 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001698 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001699}
1700
Dan Gohman475871a2008-07-27 21:46:04 +00001701SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001702ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001703 // TODO: implement the "local dynamic" model
1704 assert(Subtarget->isTargetELF() &&
1705 "TLS not implemented for non-ELF targets");
1706 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1707 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1708 // otherwise use the "Local Exec" TLS Model
1709 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1710 return LowerToTLSGeneralDynamicModel(GA, DAG);
1711 else
1712 return LowerToTLSExecModels(GA, DAG);
1713}
1714
Dan Gohman475871a2008-07-27 21:46:04 +00001715SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001716 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001717 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001718 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001719 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001720 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1721 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001722 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001723 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001724 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001725 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001727 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001728 CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001729 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001730 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001731 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001732 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001733 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001734 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001735 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001736 MachinePointerInfo::getGOT(), false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001737 return Result;
1738 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001739 // If we have T2 ops, we can materialize the address directly via movt/movw
1740 // pair. This is always cheaper.
1741 if (Subtarget->useMovt()) {
1742 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001743 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001744 } else {
1745 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1746 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1747 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001748 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001749 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001750 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001751 }
1752}
1753
Dan Gohman475871a2008-07-27 21:46:04 +00001754SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001755 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001756 MachineFunction &MF = DAG.getMachineFunction();
1757 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1758 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001759 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001760 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001761 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001762 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001764 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001765 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001766 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001767 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001768 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1769 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001770 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001771 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001774
Evan Cheng9eda6892009-10-31 03:39:36 +00001775 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001776 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001777 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001779
1780 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001781 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001782 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001783 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001784
Evan Cheng63476a82009-09-03 07:04:02 +00001785 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001786 Result = DAG.getLoad(PtrVT, dl, Chain, Result, MachinePointerInfo::getGOT(),
David Greene1b58cab2010-02-15 16:55:24 +00001787 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001788
1789 return Result;
1790}
1791
Dan Gohman475871a2008-07-27 21:46:04 +00001792SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001793 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001794 assert(Subtarget->isTargetELF() &&
1795 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001796 MachineFunction &MF = DAG.getMachineFunction();
1797 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1798 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001799 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001800 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001801 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001802 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1803 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001804 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001805 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001807 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001808 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001809 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001810 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001811 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001812}
1813
Jim Grosbach0e0da732009-05-12 23:59:14 +00001814SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001815ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1816 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001817 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001818 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1819 Op.getOperand(1), Val);
1820}
1821
1822SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001823ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1824 DebugLoc dl = Op.getDebugLoc();
1825 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1826 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1827}
1828
1829SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001830ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001831 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001832 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001833 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001834 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001835 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001836 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001838 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1839 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001840 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001841 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001842 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1843 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001844 EVT PtrVT = getPointerTy();
1845 DebugLoc dl = Op.getDebugLoc();
1846 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1847 SDValue CPAddr;
1848 unsigned PCAdj = (RelocM != Reloc::PIC_)
1849 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001850 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001851 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1852 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001853 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001855 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001856 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001857 MachinePointerInfo::getConstantPool(),
David Greene1b58cab2010-02-15 16:55:24 +00001858 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001859
1860 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001861 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001862 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1863 }
1864 return Result;
1865 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001866 }
1867}
1868
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001869static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001870 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001871 DebugLoc dl = Op.getDebugLoc();
1872 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00001873 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00001874 // Some subtargets which have dmb and dsb instructions can handle barriers
1875 // directly. Some ARMv6 cpus can support them with the help of mcr
1876 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00001877 // never get here.
1878 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00001879 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00001880 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00001881 else {
1882 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
1883 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00001884 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
1885 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00001886 }
Jim Grosbach3728e962009-12-10 00:11:09 +00001887}
1888
Dan Gohman1e93df62010-04-17 14:41:14 +00001889static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1890 MachineFunction &MF = DAG.getMachineFunction();
1891 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1892
Evan Chenga8e29892007-01-19 07:51:42 +00001893 // vastart just stores the address of the VarArgsFrameIndex slot into the
1894 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001895 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001896 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001897 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001898 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001899 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1900 MachinePointerInfo(SV), false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001901}
1902
Dan Gohman475871a2008-07-27 21:46:04 +00001903SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001904ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1905 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001906 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001907 MachineFunction &MF = DAG.getMachineFunction();
1908 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1909
1910 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001911 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 RC = ARM::tGPRRegisterClass;
1913 else
1914 RC = ARM::GPRRegisterClass;
1915
1916 // Transform the arguments stored in physical registers into virtual ones.
Jim Grosbach4725ca72010-09-08 03:54:02 +00001917 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001919
1920 SDValue ArgValue2;
1921 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001922 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00001923 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00001924
1925 // Create load node to retrieve arguments from the stack.
1926 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001927 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001928 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00001929 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001930 } else {
1931 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001933 }
1934
Jim Grosbache5165492009-11-09 00:11:35 +00001935 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001936}
1937
1938SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001940 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 const SmallVectorImpl<ISD::InputArg>
1942 &Ins,
1943 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001944 SmallVectorImpl<SDValue> &InVals)
1945 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001946
Bob Wilson1f595bb2009-04-17 19:07:39 +00001947 MachineFunction &MF = DAG.getMachineFunction();
1948 MachineFrameInfo *MFI = MF.getFrameInfo();
1949
Bob Wilson1f595bb2009-04-17 19:07:39 +00001950 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1951
1952 // Assign locations to all of the incoming arguments.
1953 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1955 *DAG.getContext());
1956 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001957 CCAssignFnForNode(CallConv, /* Return*/ false,
1958 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001959
1960 SmallVector<SDValue, 16> ArgValues;
1961
1962 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1963 CCValAssign &VA = ArgLocs[i];
1964
Bob Wilsondee46d72009-04-17 20:35:10 +00001965 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001966 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001967 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001968
Bob Wilson5bafff32009-06-22 23:27:02 +00001969 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001970 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001971 // f64 and vector types are split up into multiple registers or
1972 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001974 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001976 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001977 SDValue ArgValue2;
1978 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00001979 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00001980 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1981 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001982 MachinePointerInfo::getFixedStack(FI),
Bob Wilson6a234f02010-04-13 22:03:22 +00001983 false, false, 0);
1984 } else {
1985 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1986 Chain, DAG, dl);
1987 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1989 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1993 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001994 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001995
Bob Wilson5bafff32009-06-22 23:27:02 +00001996 } else {
1997 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001998
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002000 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002004 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002006 RC = (AFI->isThumb1OnlyFunction() ?
2007 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002008 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002009 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002010
2011 // Transform the arguments in physical registers into virtual ones.
2012 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002014 }
2015
2016 // If this is an 8 or 16-bit value, it is really passed promoted
2017 // to 32 bits. Insert an assert[sz]ext to capture this, then
2018 // truncate to the right size.
2019 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002020 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002021 case CCValAssign::Full: break;
2022 case CCValAssign::BCvt:
2023 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2024 break;
2025 case CCValAssign::SExt:
2026 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2027 DAG.getValueType(VA.getValVT()));
2028 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2029 break;
2030 case CCValAssign::ZExt:
2031 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2032 DAG.getValueType(VA.getValVT()));
2033 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2034 break;
2035 }
2036
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002038
2039 } else { // VA.isRegLoc()
2040
2041 // sanity check
2042 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002044
2045 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002046 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002047
Bob Wilsondee46d72009-04-17 20:35:10 +00002048 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002049 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002050 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002051 MachinePointerInfo::getFixedStack(FI),
David Greene1b58cab2010-02-15 16:55:24 +00002052 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002053 }
2054 }
2055
2056 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002057 if (isVarArg) {
2058 static const unsigned GPRArgRegs[] = {
2059 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2060 };
2061
Bob Wilsondee46d72009-04-17 20:35:10 +00002062 unsigned NumGPRs = CCInfo.getFirstUnallocated
2063 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002064
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002065 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2066 unsigned VARegSize = (4 - NumGPRs) * 4;
2067 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002068 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002069 if (VARegSaveSize) {
2070 // If this function is vararg, store any remaining integer argument regs
2071 // to their spots on the stack so that they may be loaded by deferencing
2072 // the result of va_next.
2073 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002074 AFI->setVarArgsFrameIndex(
2075 MFI->CreateFixedObject(VARegSaveSize,
2076 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002077 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002078 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2079 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002080
Dan Gohman475871a2008-07-27 21:46:04 +00002081 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002082 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002083 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002084 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002085 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002086 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002087 RC = ARM::GPRRegisterClass;
2088
Bob Wilson998e1252009-04-20 18:36:57 +00002089 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002091 SDValue Store =
2092 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002093 MachinePointerInfo::getFixedStack(AFI->getVarArgsFrameIndex()),
2094 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002095 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002096 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002097 DAG.getConstant(4, getPointerTy()));
2098 }
2099 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002100 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002101 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002102 } else
2103 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002104 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002105 }
2106
Dan Gohman98ca4f22009-08-05 01:29:28 +00002107 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002108}
2109
2110/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002111static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002112 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002113 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002114 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002115 // Maybe this has already been legalized into the constant pool?
2116 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002118 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002119 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002120 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002121 }
2122 }
2123 return false;
2124}
2125
Evan Chenga8e29892007-01-19 07:51:42 +00002126/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2127/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002128SDValue
2129ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002130 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002132 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002133 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002134 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002135 // Constant does not fit, try adjusting it by one?
2136 switch (CC) {
2137 default: break;
2138 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002139 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002140 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002141 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002143 }
2144 break;
2145 case ISD::SETULT:
2146 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002147 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002148 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002150 }
2151 break;
2152 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002153 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002154 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002155 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002157 }
2158 break;
2159 case ISD::SETULE:
2160 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002161 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002162 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002164 }
2165 break;
2166 }
2167 }
2168 }
2169
2170 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002171 ARMISD::NodeType CompareType;
2172 switch (CondCode) {
2173 default:
2174 CompareType = ARMISD::CMP;
2175 break;
2176 case ARMCC::EQ:
2177 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002178 // Uses only Z Flag
2179 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002180 break;
2181 }
Evan Cheng218977b2010-07-13 19:27:42 +00002182 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002184}
2185
2186/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002187SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002188ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002189 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002190 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002191 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002192 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002193 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2195 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002196}
2197
Bill Wendlingde2b1512010-08-11 08:43:16 +00002198SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2199 SDValue Cond = Op.getOperand(0);
2200 SDValue SelectTrue = Op.getOperand(1);
2201 SDValue SelectFalse = Op.getOperand(2);
2202 DebugLoc dl = Op.getDebugLoc();
2203
2204 // Convert:
2205 //
2206 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2207 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2208 //
2209 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2210 const ConstantSDNode *CMOVTrue =
2211 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2212 const ConstantSDNode *CMOVFalse =
2213 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2214
2215 if (CMOVTrue && CMOVFalse) {
2216 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2217 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2218
2219 SDValue True;
2220 SDValue False;
2221 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2222 True = SelectTrue;
2223 False = SelectFalse;
2224 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2225 True = SelectFalse;
2226 False = SelectTrue;
2227 }
2228
2229 if (True.getNode() && False.getNode()) {
2230 EVT VT = Cond.getValueType();
2231 SDValue ARMcc = Cond.getOperand(2);
2232 SDValue CCR = Cond.getOperand(3);
2233 SDValue Cmp = Cond.getOperand(4);
2234 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2235 }
2236 }
2237 }
2238
2239 return DAG.getSelectCC(dl, Cond,
2240 DAG.getConstant(0, Cond.getValueType()),
2241 SelectTrue, SelectFalse, ISD::SETNE);
2242}
2243
Dan Gohmand858e902010-04-17 15:26:15 +00002244SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002245 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002246 SDValue LHS = Op.getOperand(0);
2247 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002248 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue TrueVal = Op.getOperand(2);
2250 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002251 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002252
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002254 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002256 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2257 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002258 }
2259
2260 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002261 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002262
Evan Cheng218977b2010-07-13 19:27:42 +00002263 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2264 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002266 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002267 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002268 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002269 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002270 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002271 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002272 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002273 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002274 }
2275 return Result;
2276}
2277
Evan Cheng218977b2010-07-13 19:27:42 +00002278/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2279/// to morph to an integer compare sequence.
2280static bool canChangeToInt(SDValue Op, bool &SeenZero,
2281 const ARMSubtarget *Subtarget) {
2282 SDNode *N = Op.getNode();
2283 if (!N->hasOneUse())
2284 // Otherwise it requires moving the value from fp to integer registers.
2285 return false;
2286 if (!N->getNumValues())
2287 return false;
2288 EVT VT = Op.getValueType();
2289 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2290 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2291 // vmrs are very slow, e.g. cortex-a8.
2292 return false;
2293
2294 if (isFloatingPointZero(Op)) {
2295 SeenZero = true;
2296 return true;
2297 }
2298 return ISD::isNormalLoad(N);
2299}
2300
2301static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2302 if (isFloatingPointZero(Op))
2303 return DAG.getConstant(0, MVT::i32);
2304
2305 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2306 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002307 Ld->getChain(), Ld->getBasePtr(), Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002308 Ld->isVolatile(), Ld->isNonTemporal(),
2309 Ld->getAlignment());
2310
2311 llvm_unreachable("Unknown VFP cmp argument!");
2312}
2313
2314static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2315 SDValue &RetVal1, SDValue &RetVal2) {
2316 if (isFloatingPointZero(Op)) {
2317 RetVal1 = DAG.getConstant(0, MVT::i32);
2318 RetVal2 = DAG.getConstant(0, MVT::i32);
2319 return;
2320 }
2321
2322 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2323 SDValue Ptr = Ld->getBasePtr();
2324 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2325 Ld->getChain(), Ptr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002326 Ld->getPointerInfo(),
Evan Cheng218977b2010-07-13 19:27:42 +00002327 Ld->isVolatile(), Ld->isNonTemporal(),
2328 Ld->getAlignment());
2329
2330 EVT PtrType = Ptr.getValueType();
2331 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2332 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2333 PtrType, Ptr, DAG.getConstant(4, PtrType));
2334 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2335 Ld->getChain(), NewPtr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002336 Ld->getPointerInfo().getWithOffset(4),
Evan Cheng218977b2010-07-13 19:27:42 +00002337 Ld->isVolatile(), Ld->isNonTemporal(),
2338 NewAlign);
2339 return;
2340 }
2341
2342 llvm_unreachable("Unknown VFP cmp argument!");
2343}
2344
2345/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2346/// f32 and even f64 comparisons to integer ones.
2347SDValue
2348ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2349 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002350 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002351 SDValue LHS = Op.getOperand(2);
2352 SDValue RHS = Op.getOperand(3);
2353 SDValue Dest = Op.getOperand(4);
2354 DebugLoc dl = Op.getDebugLoc();
2355
2356 bool SeenZero = false;
2357 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2358 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002359 // If one of the operand is zero, it's safe to ignore the NaN case since
2360 // we only care about equality comparisons.
2361 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002362 // If unsafe fp math optimization is enabled and there are no othter uses of
2363 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2364 // to an integer comparison.
2365 if (CC == ISD::SETOEQ)
2366 CC = ISD::SETEQ;
2367 else if (CC == ISD::SETUNE)
2368 CC = ISD::SETNE;
2369
2370 SDValue ARMcc;
2371 if (LHS.getValueType() == MVT::f32) {
2372 LHS = bitcastf32Toi32(LHS, DAG);
2373 RHS = bitcastf32Toi32(RHS, DAG);
2374 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2375 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2376 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2377 Chain, Dest, ARMcc, CCR, Cmp);
2378 }
2379
2380 SDValue LHS1, LHS2;
2381 SDValue RHS1, RHS2;
2382 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2383 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2384 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2385 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2386 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2387 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2388 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2389 }
2390
2391 return SDValue();
2392}
2393
2394SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2395 SDValue Chain = Op.getOperand(0);
2396 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2397 SDValue LHS = Op.getOperand(2);
2398 SDValue RHS = Op.getOperand(3);
2399 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002400 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002401
Owen Anderson825b72b2009-08-11 20:47:22 +00002402 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002403 SDValue ARMcc;
2404 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002407 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002408 }
2409
Owen Anderson825b72b2009-08-11 20:47:22 +00002410 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002411
2412 if (UnsafeFPMath &&
2413 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2414 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2415 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2416 if (Result.getNode())
2417 return Result;
2418 }
2419
Evan Chenga8e29892007-01-19 07:51:42 +00002420 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002421 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002422
Evan Cheng218977b2010-07-13 19:27:42 +00002423 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2424 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2426 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002427 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002428 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002429 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002430 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2431 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002432 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002433 }
2434 return Res;
2435}
2436
Dan Gohmand858e902010-04-17 15:26:15 +00002437SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002438 SDValue Chain = Op.getOperand(0);
2439 SDValue Table = Op.getOperand(1);
2440 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002441 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002442
Owen Andersone50ed302009-08-10 22:56:29 +00002443 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002444 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2445 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002446 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002447 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002449 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2450 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002451 if (Subtarget->isThumb2()) {
2452 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2453 // which does another jump to the destination. This also makes it easier
2454 // to translate it to TBB / TBH later.
2455 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002457 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002458 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002459 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002460 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002461 MachinePointerInfo::getJumpTable(),
David Greene1b58cab2010-02-15 16:55:24 +00002462 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002463 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002464 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002466 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002467 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002468 MachinePointerInfo::getJumpTable(), false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002469 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002470 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002471 }
Evan Chenga8e29892007-01-19 07:51:42 +00002472}
2473
Bob Wilson76a312b2010-03-19 22:51:32 +00002474static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2475 DebugLoc dl = Op.getDebugLoc();
2476 unsigned Opc;
2477
2478 switch (Op.getOpcode()) {
2479 default:
2480 assert(0 && "Invalid opcode!");
2481 case ISD::FP_TO_SINT:
2482 Opc = ARMISD::FTOSI;
2483 break;
2484 case ISD::FP_TO_UINT:
2485 Opc = ARMISD::FTOUI;
2486 break;
2487 }
2488 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2489 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2490}
2491
2492static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2493 EVT VT = Op.getValueType();
2494 DebugLoc dl = Op.getDebugLoc();
2495 unsigned Opc;
2496
2497 switch (Op.getOpcode()) {
2498 default:
2499 assert(0 && "Invalid opcode!");
2500 case ISD::SINT_TO_FP:
2501 Opc = ARMISD::SITOF;
2502 break;
2503 case ISD::UINT_TO_FP:
2504 Opc = ARMISD::UITOF;
2505 break;
2506 }
2507
2508 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2509 return DAG.getNode(Opc, dl, VT, Op);
2510}
2511
Evan Cheng515fe3a2010-07-08 02:08:50 +00002512SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002513 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002514 SDValue Tmp0 = Op.getOperand(0);
2515 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002516 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT VT = Op.getValueType();
2518 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002519 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002520 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002521 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002522 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002524 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002525}
2526
Evan Cheng2457f2c2010-05-22 01:47:14 +00002527SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2528 MachineFunction &MF = DAG.getMachineFunction();
2529 MachineFrameInfo *MFI = MF.getFrameInfo();
2530 MFI->setReturnAddressIsTaken(true);
2531
2532 EVT VT = Op.getValueType();
2533 DebugLoc dl = Op.getDebugLoc();
2534 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2535 if (Depth) {
2536 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2537 SDValue Offset = DAG.getConstant(4, MVT::i32);
2538 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2539 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002540 MachinePointerInfo(), false, false, 0);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002541 }
2542
2543 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002544 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002545 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2546}
2547
Dan Gohmand858e902010-04-17 15:26:15 +00002548SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002549 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2550 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002551
Owen Andersone50ed302009-08-10 22:56:29 +00002552 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002553 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2554 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002555 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002556 ? ARM::R7 : ARM::R11;
2557 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2558 while (Depth--)
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002559 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2560 MachinePointerInfo(),
David Greene1b58cab2010-02-15 16:55:24 +00002561 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002562 return FrameAddr;
2563}
2564
Bob Wilson9f3f0612010-04-17 05:30:19 +00002565/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2566/// expand a bit convert where either the source or destination type is i64 to
2567/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2568/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2569/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002570static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002571 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2572 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002574
Bob Wilson9f3f0612010-04-17 05:30:19 +00002575 // This function is only supposed to be called for i64 types, either as the
2576 // source or destination of the bit convert.
2577 EVT SrcVT = Op.getValueType();
2578 EVT DstVT = N->getValueType(0);
2579 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2580 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002581
Bob Wilson9f3f0612010-04-17 05:30:19 +00002582 // Turn i64->f64 into VMOVDRR.
2583 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002584 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2585 DAG.getConstant(0, MVT::i32));
2586 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2587 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002588 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2589 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002590 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002591
Jim Grosbache5165492009-11-09 00:11:35 +00002592 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002593 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2594 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2595 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2596 // Merge the pieces into a single i64 value.
2597 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2598 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002599
Bob Wilson9f3f0612010-04-17 05:30:19 +00002600 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002601}
2602
Bob Wilson5bafff32009-06-22 23:27:02 +00002603/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002604/// Zero vectors are used to represent vector negation and in those cases
2605/// will be implemented with the NEON VNEG instruction. However, VNEG does
2606/// not support i64 elements, so sometimes the zero vectors will need to be
2607/// explicitly constructed. Regardless, use a canonical VMOV to create the
2608/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002609static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002610 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002611 // The canonical modified immediate encoding of a zero vector is....0!
2612 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2613 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2614 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2615 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002616}
2617
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002618/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2619/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002620SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2621 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002622 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2623 EVT VT = Op.getValueType();
2624 unsigned VTBits = VT.getSizeInBits();
2625 DebugLoc dl = Op.getDebugLoc();
2626 SDValue ShOpLo = Op.getOperand(0);
2627 SDValue ShOpHi = Op.getOperand(1);
2628 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002629 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002630 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002631
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002632 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2633
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002634 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2635 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2636 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2637 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2638 DAG.getConstant(VTBits, MVT::i32));
2639 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2640 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002641 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002642
2643 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2644 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002645 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002646 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002647 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002648 CCR, Cmp);
2649
2650 SDValue Ops[2] = { Lo, Hi };
2651 return DAG.getMergeValues(Ops, 2, dl);
2652}
2653
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002654/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2655/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002656SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2657 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002658 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2659 EVT VT = Op.getValueType();
2660 unsigned VTBits = VT.getSizeInBits();
2661 DebugLoc dl = Op.getDebugLoc();
2662 SDValue ShOpLo = Op.getOperand(0);
2663 SDValue ShOpHi = Op.getOperand(1);
2664 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002665 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002666
2667 assert(Op.getOpcode() == ISD::SHL_PARTS);
2668 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2669 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2670 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2671 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2672 DAG.getConstant(VTBits, MVT::i32));
2673 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2674 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2675
2676 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2677 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2678 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002679 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002680 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002681 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002682 CCR, Cmp);
2683
2684 SDValue Ops[2] = { Lo, Hi };
2685 return DAG.getMergeValues(Ops, 2, dl);
2686}
2687
Jim Grosbach4725ca72010-09-08 03:54:02 +00002688SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
Nate Begemand1fb5832010-08-03 21:31:55 +00002689 SelectionDAG &DAG) const {
2690 // The rounding mode is in bits 23:22 of the FPSCR.
2691 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2692 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2693 // so that the shift + and get folded into a bitfield extract.
2694 DebugLoc dl = Op.getDebugLoc();
2695 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2696 DAG.getConstant(Intrinsic::arm_get_fpscr,
2697 MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002698 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
Nate Begemand1fb5832010-08-03 21:31:55 +00002699 DAG.getConstant(1U << 22, MVT::i32));
2700 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2701 DAG.getConstant(22, MVT::i32));
Jim Grosbach4725ca72010-09-08 03:54:02 +00002702 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
Nate Begemand1fb5832010-08-03 21:31:55 +00002703 DAG.getConstant(3, MVT::i32));
2704}
2705
Jim Grosbach3482c802010-01-18 19:58:49 +00002706static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2707 const ARMSubtarget *ST) {
2708 EVT VT = N->getValueType(0);
2709 DebugLoc dl = N->getDebugLoc();
2710
2711 if (!ST->hasV6T2Ops())
2712 return SDValue();
2713
2714 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2715 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2716}
2717
Bob Wilson5bafff32009-06-22 23:27:02 +00002718static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2719 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002720 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002721 DebugLoc dl = N->getDebugLoc();
2722
2723 // Lower vector shifts on NEON to use VSHL.
2724 if (VT.isVector()) {
2725 assert(ST->hasNEON() && "unexpected vector shift");
2726
2727 // Left shifts translate directly to the vshiftu intrinsic.
2728 if (N->getOpcode() == ISD::SHL)
2729 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 N->getOperand(0), N->getOperand(1));
2732
2733 assert((N->getOpcode() == ISD::SRA ||
2734 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2735
2736 // NEON uses the same intrinsics for both left and right shifts. For
2737 // right shifts, the shift amounts are negative, so negate the vector of
2738 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002740 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2741 getZeroVector(ShiftVT, DAG, dl),
2742 N->getOperand(1));
2743 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2744 Intrinsic::arm_neon_vshifts :
2745 Intrinsic::arm_neon_vshiftu);
2746 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002747 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002748 N->getOperand(0), NegatedCount);
2749 }
2750
Eli Friedmance392eb2009-08-22 03:13:10 +00002751 // We can get here for a node like i32 = ISD::SHL i32, i64
2752 if (VT != MVT::i64)
2753 return SDValue();
2754
2755 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002756 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002757
Chris Lattner27a6c732007-11-24 07:07:01 +00002758 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2759 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002760 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002761 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002762
Chris Lattner27a6c732007-11-24 07:07:01 +00002763 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002764 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002765
Chris Lattner27a6c732007-11-24 07:07:01 +00002766 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002768 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002770 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002771
Chris Lattner27a6c732007-11-24 07:07:01 +00002772 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2773 // captures the result into a carry flag.
2774 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002775 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002776
Chris Lattner27a6c732007-11-24 07:07:01 +00002777 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002778 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002779
Chris Lattner27a6c732007-11-24 07:07:01 +00002780 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002781 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002782}
2783
Bob Wilson5bafff32009-06-22 23:27:02 +00002784static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2785 SDValue TmpOp0, TmpOp1;
2786 bool Invert = false;
2787 bool Swap = false;
2788 unsigned Opc = 0;
2789
2790 SDValue Op0 = Op.getOperand(0);
2791 SDValue Op1 = Op.getOperand(1);
2792 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002793 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002794 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2795 DebugLoc dl = Op.getDebugLoc();
2796
2797 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2798 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002799 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002800 case ISD::SETUNE:
2801 case ISD::SETNE: Invert = true; // Fallthrough
2802 case ISD::SETOEQ:
2803 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2804 case ISD::SETOLT:
2805 case ISD::SETLT: Swap = true; // Fallthrough
2806 case ISD::SETOGT:
2807 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2808 case ISD::SETOLE:
2809 case ISD::SETLE: Swap = true; // Fallthrough
2810 case ISD::SETOGE:
2811 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2812 case ISD::SETUGE: Swap = true; // Fallthrough
2813 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2814 case ISD::SETUGT: Swap = true; // Fallthrough
2815 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2816 case ISD::SETUEQ: Invert = true; // Fallthrough
2817 case ISD::SETONE:
2818 // Expand this to (OLT | OGT).
2819 TmpOp0 = Op0;
2820 TmpOp1 = Op1;
2821 Opc = ISD::OR;
2822 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2823 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2824 break;
2825 case ISD::SETUO: Invert = true; // Fallthrough
2826 case ISD::SETO:
2827 // Expand this to (OLT | OGE).
2828 TmpOp0 = Op0;
2829 TmpOp1 = Op1;
2830 Opc = ISD::OR;
2831 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2832 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2833 break;
2834 }
2835 } else {
2836 // Integer comparisons.
2837 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002838 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002839 case ISD::SETNE: Invert = true;
2840 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2841 case ISD::SETLT: Swap = true;
2842 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2843 case ISD::SETLE: Swap = true;
2844 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2845 case ISD::SETULT: Swap = true;
2846 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2847 case ISD::SETULE: Swap = true;
2848 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2849 }
2850
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002851 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002852 if (Opc == ARMISD::VCEQ) {
2853
2854 SDValue AndOp;
2855 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2856 AndOp = Op0;
2857 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2858 AndOp = Op1;
2859
2860 // Ignore bitconvert.
2861 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2862 AndOp = AndOp.getOperand(0);
2863
2864 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2865 Opc = ARMISD::VTST;
2866 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2867 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2868 Invert = !Invert;
2869 }
2870 }
2871 }
2872
2873 if (Swap)
2874 std::swap(Op0, Op1);
2875
2876 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2877
2878 if (Invert)
2879 Result = DAG.getNOT(dl, Result, VT);
2880
2881 return Result;
2882}
2883
Bob Wilsond3c42842010-06-14 22:19:57 +00002884/// isNEONModifiedImm - Check if the specified splat value corresponds to a
2885/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00002886/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00002887static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2888 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002889 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00002890 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002891
Bob Wilson827b2102010-06-15 19:05:35 +00002892 // SplatBitSize is set to the smallest size that splats the vector, so a
2893 // zero vector will always have SplatBitSize == 8. However, NEON modified
2894 // immediate instructions others than VMOV do not support the 8-bit encoding
2895 // of a zero vector, and the default encoding of zero is supposed to be the
2896 // 32-bit version.
2897 if (SplatBits == 0)
2898 SplatBitSize = 32;
2899
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 switch (SplatBitSize) {
2901 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002902 if (!isVMOV)
2903 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002904 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00002905 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00002906 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002907 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00002908 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002909 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002910
2911 case 16:
2912 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002913 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002914 if ((SplatBits & ~0xff) == 0) {
2915 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002916 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002917 Imm = SplatBits;
2918 break;
2919 }
2920 if ((SplatBits & ~0xff00) == 0) {
2921 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002922 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002923 Imm = SplatBits >> 8;
2924 break;
2925 }
2926 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002927
2928 case 32:
2929 // NEON's 32-bit VMOV supports splat values where:
2930 // * only one byte is nonzero, or
2931 // * the least significant byte is 0xff and the second byte is nonzero, or
2932 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002933 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002934 if ((SplatBits & ~0xff) == 0) {
2935 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002936 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002937 Imm = SplatBits;
2938 break;
2939 }
2940 if ((SplatBits & ~0xff00) == 0) {
2941 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002942 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002943 Imm = SplatBits >> 8;
2944 break;
2945 }
2946 if ((SplatBits & ~0xff0000) == 0) {
2947 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002948 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002949 Imm = SplatBits >> 16;
2950 break;
2951 }
2952 if ((SplatBits & ~0xff000000) == 0) {
2953 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002954 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002955 Imm = SplatBits >> 24;
2956 break;
2957 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002958
2959 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002960 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2961 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002962 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002963 Imm = SplatBits >> 8;
2964 SplatBits |= 0xff;
2965 break;
2966 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
2968 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00002969 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
2970 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00002971 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002972 Imm = SplatBits >> 16;
2973 SplatBits |= 0xffff;
2974 break;
2975 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002976
2977 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2978 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2979 // VMOV.I32. A (very) minor optimization would be to replicate the value
2980 // and fall through here to test for a valid 64-bit splat. But, then the
2981 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00002982 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002983
2984 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00002985 if (!isVMOV)
2986 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002987 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00002988 uint64_t BitMask = 0xff;
2989 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002990 unsigned ImmMask = 1;
2991 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00002992 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00002993 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002994 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002995 Imm |= ImmMask;
2996 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002997 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00002998 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003000 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003001 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003002 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003003 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003004 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003005 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003006 break;
3007 }
3008
Bob Wilson1a913ed2010-06-11 21:34:50 +00003009 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003010 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003011 return SDValue();
3012 }
3013
Bob Wilsoncba270d2010-07-13 21:16:48 +00003014 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3015 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003016}
3017
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003018static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3019 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003020 unsigned NumElts = VT.getVectorNumElements();
3021 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003022
3023 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3024 if (M[0] < 0)
3025 return false;
3026
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003027 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003028
3029 // If this is a VEXT shuffle, the immediate value is the index of the first
3030 // element. The other shuffle indices must be the successive elements after
3031 // the first one.
3032 unsigned ExpectedElt = Imm;
3033 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003034 // Increment the expected index. If it wraps around, it may still be
3035 // a VEXT but the source vectors must be swapped.
3036 ExpectedElt += 1;
3037 if (ExpectedElt == NumElts * 2) {
3038 ExpectedElt = 0;
3039 ReverseVEXT = true;
3040 }
3041
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003042 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003043 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003044 return false;
3045 }
3046
3047 // Adjust the index value if the source operands will be swapped.
3048 if (ReverseVEXT)
3049 Imm -= NumElts;
3050
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051 return true;
3052}
3053
Bob Wilson8bb9e482009-07-26 00:39:34 +00003054/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3055/// instruction with the specified blocksize. (The order of the elements
3056/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003057static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3058 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003059 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3060 "Only possible block sizes for VREV are: 16, 32, 64");
3061
Bob Wilson8bb9e482009-07-26 00:39:34 +00003062 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003063 if (EltSz == 64)
3064 return false;
3065
3066 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003067 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003068 // If the first shuffle index is UNDEF, be optimistic.
3069 if (M[0] < 0)
3070 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003071
3072 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3073 return false;
3074
3075 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003076 if (M[i] < 0) continue; // ignore UNDEF indices
3077 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003078 return false;
3079 }
3080
3081 return true;
3082}
3083
Bob Wilsonc692cb72009-08-21 20:54:19 +00003084static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3085 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003086 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3087 if (EltSz == 64)
3088 return false;
3089
Bob Wilsonc692cb72009-08-21 20:54:19 +00003090 unsigned NumElts = VT.getVectorNumElements();
3091 WhichResult = (M[0] == 0 ? 0 : 1);
3092 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003093 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3094 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003095 return false;
3096 }
3097 return true;
3098}
3099
Bob Wilson324f4f12009-12-03 06:40:55 +00003100/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3101/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3102/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3103static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3104 unsigned &WhichResult) {
3105 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3106 if (EltSz == 64)
3107 return false;
3108
3109 unsigned NumElts = VT.getVectorNumElements();
3110 WhichResult = (M[0] == 0 ? 0 : 1);
3111 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003112 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3113 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003114 return false;
3115 }
3116 return true;
3117}
3118
Bob Wilsonc692cb72009-08-21 20:54:19 +00003119static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3120 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003121 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3122 if (EltSz == 64)
3123 return false;
3124
Bob Wilsonc692cb72009-08-21 20:54:19 +00003125 unsigned NumElts = VT.getVectorNumElements();
3126 WhichResult = (M[0] == 0 ? 0 : 1);
3127 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003128 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003129 if ((unsigned) M[i] != 2 * i + WhichResult)
3130 return false;
3131 }
3132
3133 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003134 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003135 return false;
3136
3137 return true;
3138}
3139
Bob Wilson324f4f12009-12-03 06:40:55 +00003140/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3141/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3142/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3143static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3144 unsigned &WhichResult) {
3145 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3146 if (EltSz == 64)
3147 return false;
3148
3149 unsigned Half = VT.getVectorNumElements() / 2;
3150 WhichResult = (M[0] == 0 ? 0 : 1);
3151 for (unsigned j = 0; j != 2; ++j) {
3152 unsigned Idx = WhichResult;
3153 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003154 int MIdx = M[i + j * Half];
3155 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003156 return false;
3157 Idx += 2;
3158 }
3159 }
3160
3161 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3162 if (VT.is64BitVector() && EltSz == 32)
3163 return false;
3164
3165 return true;
3166}
3167
Bob Wilsonc692cb72009-08-21 20:54:19 +00003168static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3169 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003170 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3171 if (EltSz == 64)
3172 return false;
3173
Bob Wilsonc692cb72009-08-21 20:54:19 +00003174 unsigned NumElts = VT.getVectorNumElements();
3175 WhichResult = (M[0] == 0 ? 0 : 1);
3176 unsigned Idx = WhichResult * NumElts / 2;
3177 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003178 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3179 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003180 return false;
3181 Idx += 1;
3182 }
3183
3184 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003185 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003186 return false;
3187
3188 return true;
3189}
3190
Bob Wilson324f4f12009-12-03 06:40:55 +00003191/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3192/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3193/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3194static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3195 unsigned &WhichResult) {
3196 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3197 if (EltSz == 64)
3198 return false;
3199
3200 unsigned NumElts = VT.getVectorNumElements();
3201 WhichResult = (M[0] == 0 ? 0 : 1);
3202 unsigned Idx = WhichResult * NumElts / 2;
3203 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003204 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3205 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003206 return false;
3207 Idx += 1;
3208 }
3209
3210 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3211 if (VT.is64BitVector() && EltSz == 32)
3212 return false;
3213
3214 return true;
3215}
3216
Dale Johannesenf630c712010-07-29 20:10:08 +00003217// If N is an integer constant that can be moved into a register in one
3218// instruction, return an SDValue of such a constant (will become a MOV
3219// instruction). Otherwise return null.
3220static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3221 const ARMSubtarget *ST, DebugLoc dl) {
3222 uint64_t Val;
3223 if (!isa<ConstantSDNode>(N))
3224 return SDValue();
3225 Val = cast<ConstantSDNode>(N)->getZExtValue();
3226
3227 if (ST->isThumb1Only()) {
3228 if (Val <= 255 || ~Val <= 255)
3229 return DAG.getConstant(Val, MVT::i32);
3230 } else {
3231 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3232 return DAG.getConstant(Val, MVT::i32);
3233 }
3234 return SDValue();
3235}
3236
Bob Wilson5bafff32009-06-22 23:27:02 +00003237// If this is a case we can't handle, return null and let the default
3238// expansion code take care of it.
Jim Grosbach4725ca72010-09-08 03:54:02 +00003239static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
Dale Johannesenf630c712010-07-29 20:10:08 +00003240 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003241 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003242 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003243 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003244
3245 APInt SplatBits, SplatUndef;
3246 unsigned SplatBitSize;
3247 bool HasAnyUndefs;
3248 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003249 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003250 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003251 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003252 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003253 SplatUndef.getZExtValue(), SplatBitSize,
3254 DAG, VmovVT, VT.is128BitVector(), true);
3255 if (Val.getNode()) {
3256 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3257 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3258 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003259
3260 // Try an immediate VMVN.
3261 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3262 ((1LL << SplatBitSize) - 1));
3263 Val = isNEONModifiedImm(NegatedImm,
3264 SplatUndef.getZExtValue(), SplatBitSize,
3265 DAG, VmovVT, VT.is128BitVector(), false);
3266 if (Val.getNode()) {
3267 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3268 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3269 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003270 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003271 }
3272
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003273 // Scan through the operands to see if only one value is used.
3274 unsigned NumElts = VT.getVectorNumElements();
3275 bool isOnlyLowElement = true;
3276 bool usesOnlyOneValue = true;
3277 bool isConstant = true;
3278 SDValue Value;
3279 for (unsigned i = 0; i < NumElts; ++i) {
3280 SDValue V = Op.getOperand(i);
3281 if (V.getOpcode() == ISD::UNDEF)
3282 continue;
3283 if (i > 0)
3284 isOnlyLowElement = false;
3285 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3286 isConstant = false;
3287
3288 if (!Value.getNode())
3289 Value = V;
3290 else if (V != Value)
3291 usesOnlyOneValue = false;
3292 }
3293
3294 if (!Value.getNode())
3295 return DAG.getUNDEF(VT);
3296
3297 if (isOnlyLowElement)
3298 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3299
Dale Johannesenf630c712010-07-29 20:10:08 +00003300 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3301
3302 if (EnableARMVDUPsplat) {
3303 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3304 // i32 and try again.
3305 if (usesOnlyOneValue && EltSize <= 32) {
3306 if (!isConstant)
3307 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3308 if (VT.getVectorElementType().isFloatingPoint()) {
3309 SmallVector<SDValue, 8> Ops;
3310 for (unsigned i = 0; i < NumElts; ++i)
Jim Grosbach4725ca72010-09-08 03:54:02 +00003311 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Dale Johannesenf630c712010-07-29 20:10:08 +00003312 Op.getOperand(i)));
3313 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3314 NumElts);
Jim Grosbach4725ca72010-09-08 03:54:02 +00003315 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenf630c712010-07-29 20:10:08 +00003316 LowerBUILD_VECTOR(Val, DAG, ST));
3317 }
3318 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3319 if (Val.getNode())
3320 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3321 }
3322 }
3323
3324 // If all elements are constants and the case above didn't get hit, fall back
3325 // to the default expansion, which will generate a load from the constant
3326 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003327 if (isConstant)
3328 return SDValue();
3329
Dale Johannesenf630c712010-07-29 20:10:08 +00003330 if (!EnableARMVDUPsplat) {
3331 // Use VDUP for non-constant splats.
3332 if (usesOnlyOneValue && EltSize <= 32)
3333 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3334 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003335
3336 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003337 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3338 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003339 if (EltSize >= 32) {
3340 // Do the expansion with floating-point types, since that is what the VFP
3341 // registers are defined to use, and since i64 is not legal.
3342 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3343 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003344 SmallVector<SDValue, 8> Ops;
3345 for (unsigned i = 0; i < NumElts; ++i)
3346 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3347 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003348 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003349 }
3350
3351 return SDValue();
3352}
3353
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003354/// isShuffleMaskLegal - Targets can use this to indicate that they only
3355/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3356/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3357/// are assumed to be legal.
3358bool
3359ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3360 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003361 if (VT.getVectorNumElements() == 4 &&
3362 (VT.is128BitVector() || VT.is64BitVector())) {
3363 unsigned PFIndexes[4];
3364 for (unsigned i = 0; i != 4; ++i) {
3365 if (M[i] < 0)
3366 PFIndexes[i] = 8;
3367 else
3368 PFIndexes[i] = M[i];
3369 }
3370
3371 // Compute the index in the perfect shuffle table.
3372 unsigned PFTableIndex =
3373 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3374 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3375 unsigned Cost = (PFEntry >> 30);
3376
3377 if (Cost <= 4)
3378 return true;
3379 }
3380
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003381 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003382 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003383
Bob Wilson53dd2452010-06-07 23:53:38 +00003384 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3385 return (EltSize >= 32 ||
3386 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003387 isVREVMask(M, VT, 64) ||
3388 isVREVMask(M, VT, 32) ||
3389 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003390 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3391 isVTRNMask(M, VT, WhichResult) ||
3392 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003393 isVZIPMask(M, VT, WhichResult) ||
3394 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3395 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3396 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003397}
3398
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003399/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3400/// the specified operations to build the shuffle.
3401static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3402 SDValue RHS, SelectionDAG &DAG,
3403 DebugLoc dl) {
3404 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3405 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3406 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3407
3408 enum {
3409 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3410 OP_VREV,
3411 OP_VDUP0,
3412 OP_VDUP1,
3413 OP_VDUP2,
3414 OP_VDUP3,
3415 OP_VEXT1,
3416 OP_VEXT2,
3417 OP_VEXT3,
3418 OP_VUZPL, // VUZP, left result
3419 OP_VUZPR, // VUZP, right result
3420 OP_VZIPL, // VZIP, left result
3421 OP_VZIPR, // VZIP, right result
3422 OP_VTRNL, // VTRN, left result
3423 OP_VTRNR // VTRN, right result
3424 };
3425
3426 if (OpNum == OP_COPY) {
3427 if (LHSID == (1*9+2)*9+3) return LHS;
3428 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3429 return RHS;
3430 }
3431
3432 SDValue OpLHS, OpRHS;
3433 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3434 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3435 EVT VT = OpLHS.getValueType();
3436
3437 switch (OpNum) {
3438 default: llvm_unreachable("Unknown shuffle opcode!");
3439 case OP_VREV:
3440 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3441 case OP_VDUP0:
3442 case OP_VDUP1:
3443 case OP_VDUP2:
3444 case OP_VDUP3:
3445 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003446 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003447 case OP_VEXT1:
3448 case OP_VEXT2:
3449 case OP_VEXT3:
3450 return DAG.getNode(ARMISD::VEXT, dl, VT,
3451 OpLHS, OpRHS,
3452 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3453 case OP_VUZPL:
3454 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003455 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003456 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3457 case OP_VZIPL:
3458 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003459 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003460 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3461 case OP_VTRNL:
3462 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003463 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3464 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003465 }
3466}
3467
Bob Wilson5bafff32009-06-22 23:27:02 +00003468static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003469 SDValue V1 = Op.getOperand(0);
3470 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003471 DebugLoc dl = Op.getDebugLoc();
3472 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003473 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003474 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003475
Bob Wilson28865062009-08-13 02:13:04 +00003476 // Convert shuffles that are directly supported on NEON to target-specific
3477 // DAG nodes, instead of keeping them as shuffles and matching them again
3478 // during code selection. This is more efficient and avoids the possibility
3479 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003480 // FIXME: floating-point vectors should be canonicalized to integer vectors
3481 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003482 SVN->getMask(ShuffleMask);
3483
Bob Wilson53dd2452010-06-07 23:53:38 +00003484 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3485 if (EltSize <= 32) {
3486 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3487 int Lane = SVN->getSplatIndex();
3488 // If this is undef splat, generate it via "just" vdup, if possible.
3489 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003490
Bob Wilson53dd2452010-06-07 23:53:38 +00003491 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3492 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3493 }
3494 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3495 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003496 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003497
3498 bool ReverseVEXT;
3499 unsigned Imm;
3500 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3501 if (ReverseVEXT)
3502 std::swap(V1, V2);
3503 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3504 DAG.getConstant(Imm, MVT::i32));
3505 }
3506
3507 if (isVREVMask(ShuffleMask, VT, 64))
3508 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3509 if (isVREVMask(ShuffleMask, VT, 32))
3510 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3511 if (isVREVMask(ShuffleMask, VT, 16))
3512 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3513
3514 // Check for Neon shuffles that modify both input vectors in place.
3515 // If both results are used, i.e., if there are two shuffles with the same
3516 // source operands and with masks corresponding to both results of one of
3517 // these operations, DAG memoization will ensure that a single node is
3518 // used for both shuffles.
3519 unsigned WhichResult;
3520 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3521 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3522 V1, V2).getValue(WhichResult);
3523 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3524 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3525 V1, V2).getValue(WhichResult);
3526 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3527 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3528 V1, V2).getValue(WhichResult);
3529
3530 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3531 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3532 V1, V1).getValue(WhichResult);
3533 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3534 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3535 V1, V1).getValue(WhichResult);
3536 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3537 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3538 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003539 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003540
Bob Wilsonc692cb72009-08-21 20:54:19 +00003541 // If the shuffle is not directly supported and it has 4 elements, use
3542 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003543 unsigned NumElts = VT.getVectorNumElements();
3544 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003545 unsigned PFIndexes[4];
3546 for (unsigned i = 0; i != 4; ++i) {
3547 if (ShuffleMask[i] < 0)
3548 PFIndexes[i] = 8;
3549 else
3550 PFIndexes[i] = ShuffleMask[i];
3551 }
3552
3553 // Compute the index in the perfect shuffle table.
3554 unsigned PFTableIndex =
3555 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003556 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3557 unsigned Cost = (PFEntry >> 30);
3558
3559 if (Cost <= 4)
3560 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3561 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003562
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003563 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003564 if (EltSize >= 32) {
3565 // Do the expansion with floating-point types, since that is what the VFP
3566 // registers are defined to use, and since i64 is not legal.
3567 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3568 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3569 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3570 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003571 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003572 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003573 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003574 Ops.push_back(DAG.getUNDEF(EltVT));
3575 else
3576 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3577 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3578 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3579 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003580 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003581 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003582 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3583 }
3584
Bob Wilson22cac0d2009-08-14 05:16:33 +00003585 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003586}
3587
Bob Wilson5bafff32009-06-22 23:27:02 +00003588static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003589 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003590 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003591 SDValue Vec = Op.getOperand(0);
3592 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003593 assert(VT == MVT::i32 &&
3594 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3595 "unexpected type for custom-lowering vector extract");
3596 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003597}
3598
Bob Wilsona6d65862009-08-03 20:36:38 +00003599static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3600 // The only time a CONCAT_VECTORS operation can have legal types is when
3601 // two 64-bit vectors are concatenated to a 128-bit vector.
3602 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3603 "unexpected CONCAT_VECTORS");
3604 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003606 SDValue Op0 = Op.getOperand(0);
3607 SDValue Op1 = Op.getOperand(1);
3608 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3610 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003611 DAG.getIntPtrConstant(0));
3612 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3614 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003615 DAG.getIntPtrConstant(1));
3616 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003617}
3618
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003619/// SkipExtension - For a node that is either a SIGN_EXTEND, ZERO_EXTEND, or
3620/// an extending load, return the unextended value.
3621static SDValue SkipExtension(SDNode *N, SelectionDAG &DAG) {
3622 if (N->getOpcode() == ISD::SIGN_EXTEND || N->getOpcode() == ISD::ZERO_EXTEND)
3623 return N->getOperand(0);
3624 LoadSDNode *LD = cast<LoadSDNode>(N);
3625 return DAG.getLoad(LD->getMemoryVT(), N->getDebugLoc(), LD->getChain(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003626 LD->getBasePtr(), LD->getPointerInfo(), LD->isVolatile(),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003627 LD->isNonTemporal(), LD->getAlignment());
3628}
3629
3630static SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) {
3631 // Multiplications are only custom-lowered for 128-bit vectors so that
3632 // VMULL can be detected. Otherwise v2i64 multiplications are not legal.
3633 EVT VT = Op.getValueType();
3634 assert(VT.is128BitVector() && "unexpected type for custom-lowering ISD::MUL");
3635 SDNode *N0 = Op.getOperand(0).getNode();
3636 SDNode *N1 = Op.getOperand(1).getNode();
3637 unsigned NewOpc = 0;
3638 if ((N0->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N0)) &&
3639 (N1->getOpcode() == ISD::SIGN_EXTEND || ISD::isSEXTLoad(N1))) {
3640 NewOpc = ARMISD::VMULLs;
3641 } else if ((N0->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N0)) &&
3642 (N1->getOpcode() == ISD::ZERO_EXTEND || ISD::isZEXTLoad(N1))) {
3643 NewOpc = ARMISD::VMULLu;
3644 } else if (VT.getSimpleVT().SimpleTy == MVT::v2i64) {
3645 // Fall through to expand this. It is not legal.
3646 return SDValue();
3647 } else {
3648 // Other vector multiplications are legal.
3649 return Op;
3650 }
3651
3652 // Legalize to a VMULL instruction.
3653 DebugLoc DL = Op.getDebugLoc();
3654 SDValue Op0 = SkipExtension(N0, DAG);
3655 SDValue Op1 = SkipExtension(N1, DAG);
3656
3657 assert(Op0.getValueType().is64BitVector() &&
3658 Op1.getValueType().is64BitVector() &&
3659 "unexpected types for extended operands to VMULL");
3660 return DAG.getNode(NewOpc, DL, VT, Op0, Op1);
3661}
3662
Dan Gohmand858e902010-04-17 15:26:15 +00003663SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003664 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003665 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003666 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003667 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003668 case ISD::GlobalAddress:
3669 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3670 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003671 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003672 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003673 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3674 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003675 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003676 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003677 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003678 case ISD::SINT_TO_FP:
3679 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3680 case ISD::FP_TO_SINT:
3681 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003682 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003683 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003684 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003685 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003686 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003687 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003688 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3689 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003690 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003691 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003692 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003693 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003694 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003695 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003696 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003697 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003698 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003699 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003701 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003702 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003703 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003704 case ISD::MUL: return LowerMUL(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003705 }
Dan Gohman475871a2008-07-27 21:46:04 +00003706 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003707}
3708
Duncan Sands1607f052008-12-01 11:39:25 +00003709/// ReplaceNodeResults - Replace the results of node with an illegal result
3710/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003711void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3712 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003713 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003714 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003715 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003716 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003717 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003718 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003719 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003720 Res = ExpandBIT_CONVERT(N, DAG);
3721 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003722 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003723 case ISD::SRA:
3724 Res = LowerShift(N, DAG, Subtarget);
3725 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003726 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003727 if (Res.getNode())
3728 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003729}
Chris Lattner27a6c732007-11-24 07:07:01 +00003730
Evan Chenga8e29892007-01-19 07:51:42 +00003731//===----------------------------------------------------------------------===//
3732// ARM Scheduler Hooks
3733//===----------------------------------------------------------------------===//
3734
3735MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003736ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3737 MachineBasicBlock *BB,
3738 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003739 unsigned dest = MI->getOperand(0).getReg();
3740 unsigned ptr = MI->getOperand(1).getReg();
3741 unsigned oldval = MI->getOperand(2).getReg();
3742 unsigned newval = MI->getOperand(3).getReg();
3743 unsigned scratch = BB->getParent()->getRegInfo()
3744 .createVirtualRegister(ARM::GPRRegisterClass);
3745 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3746 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003747 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003748
3749 unsigned ldrOpc, strOpc;
3750 switch (Size) {
3751 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003752 case 1:
3753 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3754 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3755 break;
3756 case 2:
3757 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3758 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3759 break;
3760 case 4:
3761 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3762 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3763 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003764 }
3765
3766 MachineFunction *MF = BB->getParent();
3767 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3768 MachineFunction::iterator It = BB;
3769 ++It; // insert the new blocks after the current block
3770
3771 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3772 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3773 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3774 MF->insert(It, loop1MBB);
3775 MF->insert(It, loop2MBB);
3776 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003777
3778 // Transfer the remainder of BB and its successor edges to exitMBB.
3779 exitMBB->splice(exitMBB->begin(), BB,
3780 llvm::next(MachineBasicBlock::iterator(MI)),
3781 BB->end());
3782 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003783
3784 // thisMBB:
3785 // ...
3786 // fallthrough --> loop1MBB
3787 BB->addSuccessor(loop1MBB);
3788
3789 // loop1MBB:
3790 // ldrex dest, [ptr]
3791 // cmp dest, oldval
3792 // bne exitMBB
3793 BB = loop1MBB;
3794 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003795 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003796 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003797 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3798 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003799 BB->addSuccessor(loop2MBB);
3800 BB->addSuccessor(exitMBB);
3801
3802 // loop2MBB:
3803 // strex scratch, newval, [ptr]
3804 // cmp scratch, #0
3805 // bne loop1MBB
3806 BB = loop2MBB;
3807 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3808 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003809 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003810 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003811 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3812 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003813 BB->addSuccessor(loop1MBB);
3814 BB->addSuccessor(exitMBB);
3815
3816 // exitMBB:
3817 // ...
3818 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003819
Dan Gohman14152b42010-07-06 20:24:04 +00003820 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003821
Jim Grosbach5278eb82009-12-11 01:42:04 +00003822 return BB;
3823}
3824
3825MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003826ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3827 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003828 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3829 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3830
3831 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003832 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003833 MachineFunction::iterator It = BB;
3834 ++It;
3835
3836 unsigned dest = MI->getOperand(0).getReg();
3837 unsigned ptr = MI->getOperand(1).getReg();
3838 unsigned incr = MI->getOperand(2).getReg();
3839 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003840
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003841 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003842 unsigned ldrOpc, strOpc;
3843 switch (Size) {
3844 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003845 case 1:
3846 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003847 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003848 break;
3849 case 2:
3850 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3851 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3852 break;
3853 case 4:
3854 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3855 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3856 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003857 }
3858
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003859 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3860 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3861 MF->insert(It, loopMBB);
3862 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003863
3864 // Transfer the remainder of BB and its successor edges to exitMBB.
3865 exitMBB->splice(exitMBB->begin(), BB,
3866 llvm::next(MachineBasicBlock::iterator(MI)),
3867 BB->end());
3868 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003869
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003870 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003871 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3872 unsigned scratch2 = (!BinOpcode) ? incr :
3873 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3874
3875 // thisMBB:
3876 // ...
3877 // fallthrough --> loopMBB
3878 BB->addSuccessor(loopMBB);
3879
3880 // loopMBB:
3881 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003882 // <binop> scratch2, dest, incr
3883 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003884 // cmp scratch, #0
3885 // bne- loopMBB
3886 // fallthrough --> exitMBB
3887 BB = loopMBB;
3888 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003889 if (BinOpcode) {
3890 // operand order needs to go the other way for NAND
3891 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3892 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3893 addReg(incr).addReg(dest)).addReg(0);
3894 else
3895 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3896 addReg(dest).addReg(incr)).addReg(0);
3897 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003898
3899 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3900 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003901 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003902 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003903 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3904 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003905
3906 BB->addSuccessor(loopMBB);
3907 BB->addSuccessor(exitMBB);
3908
3909 // exitMBB:
3910 // ...
3911 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003912
Dan Gohman14152b42010-07-06 20:24:04 +00003913 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003914
Jim Grosbachc3c23542009-12-14 04:22:04 +00003915 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003916}
3917
Evan Cheng218977b2010-07-13 19:27:42 +00003918static
3919MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
3920 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
3921 E = MBB->succ_end(); I != E; ++I)
3922 if (*I != Succ)
3923 return *I;
3924 llvm_unreachable("Expecting a BB with two successors!");
3925}
3926
Jim Grosbache801dc42009-12-12 01:40:06 +00003927MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003928ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003929 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003930 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003931 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003932 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003933 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003934 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003935 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003936 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003937
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003938 case ARM::ATOMIC_LOAD_ADD_I8:
3939 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3940 case ARM::ATOMIC_LOAD_ADD_I16:
3941 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3942 case ARM::ATOMIC_LOAD_ADD_I32:
3943 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003944
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003945 case ARM::ATOMIC_LOAD_AND_I8:
3946 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3947 case ARM::ATOMIC_LOAD_AND_I16:
3948 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3949 case ARM::ATOMIC_LOAD_AND_I32:
3950 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003951
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003952 case ARM::ATOMIC_LOAD_OR_I8:
3953 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3954 case ARM::ATOMIC_LOAD_OR_I16:
3955 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3956 case ARM::ATOMIC_LOAD_OR_I32:
3957 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003958
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003959 case ARM::ATOMIC_LOAD_XOR_I8:
3960 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3961 case ARM::ATOMIC_LOAD_XOR_I16:
3962 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3963 case ARM::ATOMIC_LOAD_XOR_I32:
3964 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003965
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003966 case ARM::ATOMIC_LOAD_NAND_I8:
3967 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3968 case ARM::ATOMIC_LOAD_NAND_I16:
3969 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3970 case ARM::ATOMIC_LOAD_NAND_I32:
3971 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003972
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003973 case ARM::ATOMIC_LOAD_SUB_I8:
3974 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3975 case ARM::ATOMIC_LOAD_SUB_I16:
3976 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3977 case ARM::ATOMIC_LOAD_SUB_I32:
3978 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003979
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003980 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3981 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3982 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003983
3984 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3985 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3986 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003987
Evan Cheng007ea272009-08-12 05:17:19 +00003988 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003989 // To "insert" a SELECT_CC instruction, we actually have to insert the
3990 // diamond control-flow pattern. The incoming instruction knows the
3991 // destination vreg to set, the condition code register to branch on, the
3992 // true/false values to select between, and a branch opcode to use.
3993 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003994 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003995 ++It;
3996
3997 // thisMBB:
3998 // ...
3999 // TrueVal = ...
4000 // cmpTY ccX, r1, r2
4001 // bCC copy1MBB
4002 // fallthrough --> copy0MBB
4003 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004004 MachineFunction *F = BB->getParent();
4005 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4006 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004007 F->insert(It, copy0MBB);
4008 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004009
4010 // Transfer the remainder of BB and its successor edges to sinkMBB.
4011 sinkMBB->splice(sinkMBB->begin(), BB,
4012 llvm::next(MachineBasicBlock::iterator(MI)),
4013 BB->end());
4014 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4015
Dan Gohman258c58c2010-07-06 15:49:48 +00004016 BB->addSuccessor(copy0MBB);
4017 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004018
Dan Gohman14152b42010-07-06 20:24:04 +00004019 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4020 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4021
Evan Chenga8e29892007-01-19 07:51:42 +00004022 // copy0MBB:
4023 // %FalseValue = ...
4024 // # fallthrough to sinkMBB
4025 BB = copy0MBB;
4026
4027 // Update machine-CFG edges
4028 BB->addSuccessor(sinkMBB);
4029
4030 // sinkMBB:
4031 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4032 // ...
4033 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004034 BuildMI(*BB, BB->begin(), dl,
4035 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004036 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4037 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4038
Dan Gohman14152b42010-07-06 20:24:04 +00004039 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004040 return BB;
4041 }
Evan Cheng86198642009-08-07 00:34:42 +00004042
Evan Cheng218977b2010-07-13 19:27:42 +00004043 case ARM::BCCi64:
4044 case ARM::BCCZi64: {
4045 // Compare both parts that make up the double comparison separately for
4046 // equality.
4047 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4048
4049 unsigned LHS1 = MI->getOperand(1).getReg();
4050 unsigned LHS2 = MI->getOperand(2).getReg();
4051 if (RHSisZero) {
4052 AddDefaultPred(BuildMI(BB, dl,
4053 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4054 .addReg(LHS1).addImm(0));
4055 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4056 .addReg(LHS2).addImm(0)
4057 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4058 } else {
4059 unsigned RHS1 = MI->getOperand(3).getReg();
4060 unsigned RHS2 = MI->getOperand(4).getReg();
4061 AddDefaultPred(BuildMI(BB, dl,
4062 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4063 .addReg(LHS1).addReg(RHS1));
4064 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4065 .addReg(LHS2).addReg(RHS2)
4066 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4067 }
4068
4069 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4070 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4071 if (MI->getOperand(0).getImm() == ARMCC::NE)
4072 std::swap(destMBB, exitMBB);
4073
4074 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4075 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4076 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4077 .addMBB(exitMBB);
4078
4079 MI->eraseFromParent(); // The pseudo instruction is gone now.
4080 return BB;
4081 }
Evan Chenga8e29892007-01-19 07:51:42 +00004082 }
4083}
4084
4085//===----------------------------------------------------------------------===//
4086// ARM Optimization Hooks
4087//===----------------------------------------------------------------------===//
4088
Chris Lattnerd1980a52009-03-12 06:52:53 +00004089static
4090SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4091 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004092 SelectionDAG &DAG = DCI.DAG;
4093 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004094 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004095 unsigned Opc = N->getOpcode();
4096 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4097 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4098 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4099 ISD::CondCode CC = ISD::SETCC_INVALID;
4100
4101 if (isSlctCC) {
4102 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4103 } else {
4104 SDValue CCOp = Slct.getOperand(0);
4105 if (CCOp.getOpcode() == ISD::SETCC)
4106 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4107 }
4108
4109 bool DoXform = false;
4110 bool InvCC = false;
4111 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4112 "Bad input!");
4113
4114 if (LHS.getOpcode() == ISD::Constant &&
4115 cast<ConstantSDNode>(LHS)->isNullValue()) {
4116 DoXform = true;
4117 } else if (CC != ISD::SETCC_INVALID &&
4118 RHS.getOpcode() == ISD::Constant &&
4119 cast<ConstantSDNode>(RHS)->isNullValue()) {
4120 std::swap(LHS, RHS);
4121 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004122 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004123 Op0.getOperand(0).getValueType();
4124 bool isInt = OpVT.isInteger();
4125 CC = ISD::getSetCCInverse(CC, isInt);
4126
4127 if (!TLI.isCondCodeLegal(CC, OpVT))
4128 return SDValue(); // Inverse operator isn't legal.
4129
4130 DoXform = true;
4131 InvCC = true;
4132 }
4133
4134 if (DoXform) {
4135 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4136 if (isSlctCC)
4137 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4138 Slct.getOperand(0), Slct.getOperand(1), CC);
4139 SDValue CCOp = Slct.getOperand(0);
4140 if (InvCC)
4141 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4142 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4143 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4144 CCOp, OtherOp, Result);
4145 }
4146 return SDValue();
4147}
4148
Bob Wilson3d5792a2010-07-29 20:34:14 +00004149/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4150/// operands N0 and N1. This is a helper for PerformADDCombine that is
4151/// called with the default operands, and if that fails, with commuted
4152/// operands.
4153static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4154 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004155 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4156 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4157 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4158 if (Result.getNode()) return Result;
4159 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00004160 return SDValue();
4161}
4162
Bob Wilson3d5792a2010-07-29 20:34:14 +00004163/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4164///
4165static SDValue PerformADDCombine(SDNode *N,
4166 TargetLowering::DAGCombinerInfo &DCI) {
4167 SDValue N0 = N->getOperand(0);
4168 SDValue N1 = N->getOperand(1);
4169
4170 // First try with the default operand order.
4171 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4172 if (Result.getNode())
4173 return Result;
4174
4175 // If that didn't work, try again with the operands commuted.
4176 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4177}
4178
Chris Lattnerd1980a52009-03-12 06:52:53 +00004179/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004180///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004181static SDValue PerformSUBCombine(SDNode *N,
4182 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004183 SDValue N0 = N->getOperand(0);
4184 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004185
Chris Lattnerd1980a52009-03-12 06:52:53 +00004186 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4187 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4188 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4189 if (Result.getNode()) return Result;
4190 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004191
Chris Lattnerd1980a52009-03-12 06:52:53 +00004192 return SDValue();
4193}
4194
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004195static SDValue PerformMULCombine(SDNode *N,
4196 TargetLowering::DAGCombinerInfo &DCI,
4197 const ARMSubtarget *Subtarget) {
4198 SelectionDAG &DAG = DCI.DAG;
4199
4200 if (Subtarget->isThumb1Only())
4201 return SDValue();
4202
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004203 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4204 return SDValue();
4205
4206 EVT VT = N->getValueType(0);
4207 if (VT != MVT::i32)
4208 return SDValue();
4209
4210 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4211 if (!C)
4212 return SDValue();
4213
4214 uint64_t MulAmt = C->getZExtValue();
4215 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4216 ShiftAmt = ShiftAmt & (32 - 1);
4217 SDValue V = N->getOperand(0);
4218 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004219
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004220 SDValue Res;
4221 MulAmt >>= ShiftAmt;
4222 if (isPowerOf2_32(MulAmt - 1)) {
4223 // (mul x, 2^N + 1) => (add (shl x, N), x)
4224 Res = DAG.getNode(ISD::ADD, DL, VT,
4225 V, DAG.getNode(ISD::SHL, DL, VT,
4226 V, DAG.getConstant(Log2_32(MulAmt-1),
4227 MVT::i32)));
4228 } else if (isPowerOf2_32(MulAmt + 1)) {
4229 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4230 Res = DAG.getNode(ISD::SUB, DL, VT,
4231 DAG.getNode(ISD::SHL, DL, VT,
4232 V, DAG.getConstant(Log2_32(MulAmt+1),
4233 MVT::i32)),
4234 V);
4235 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004236 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004237
4238 if (ShiftAmt != 0)
4239 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4240 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004241
4242 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004243 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004244 return SDValue();
4245}
4246
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004247/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4248static SDValue PerformORCombine(SDNode *N,
4249 TargetLowering::DAGCombinerInfo &DCI,
4250 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004251 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4252 // reasonable.
4253
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004254 // BFI is only available on V6T2+
4255 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4256 return SDValue();
4257
4258 SelectionDAG &DAG = DCI.DAG;
4259 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004260 DebugLoc DL = N->getDebugLoc();
4261 // 1) or (and A, mask), val => ARMbfi A, val, mask
4262 // iff (val & mask) == val
4263 //
4264 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4265 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4266 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4267 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4268 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4269 // (i.e., copy a bitfield value into another bitfield of the same width)
4270 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004271 return SDValue();
4272
4273 EVT VT = N->getValueType(0);
4274 if (VT != MVT::i32)
4275 return SDValue();
4276
Jim Grosbach54238562010-07-17 03:30:54 +00004277
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004278 // The value and the mask need to be constants so we can verify this is
4279 // actually a bitfield set. If the mask is 0xffff, we can do better
4280 // via a movt instruction, so don't use BFI in that case.
4281 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4282 if (!C)
4283 return SDValue();
4284 unsigned Mask = C->getZExtValue();
4285 if (Mask == 0xffff)
4286 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004287 SDValue Res;
4288 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4289 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4290 unsigned Val = C->getZExtValue();
4291 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4292 return SDValue();
4293 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004294
Jim Grosbach54238562010-07-17 03:30:54 +00004295 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4296 DAG.getConstant(Val, MVT::i32),
4297 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004298
Jim Grosbach54238562010-07-17 03:30:54 +00004299 // Do not add new nodes to DAG combiner worklist.
4300 DCI.CombineTo(N, Res, false);
4301 } else if (N1.getOpcode() == ISD::AND) {
4302 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4303 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4304 if (!C)
4305 return SDValue();
4306 unsigned Mask2 = C->getZExtValue();
4307
4308 if (ARM::isBitFieldInvertedMask(Mask) &&
4309 ARM::isBitFieldInvertedMask(~Mask2) &&
4310 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4311 // The pack halfword instruction works better for masks that fit it,
4312 // so use that when it's available.
4313 if (Subtarget->hasT2ExtractPack() &&
4314 (Mask == 0xffff || Mask == 0xffff0000))
4315 return SDValue();
4316 // 2a
4317 unsigned lsb = CountTrailingZeros_32(Mask2);
4318 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4319 DAG.getConstant(lsb, MVT::i32));
4320 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4321 DAG.getConstant(Mask, MVT::i32));
4322 // Do not add new nodes to DAG combiner worklist.
4323 DCI.CombineTo(N, Res, false);
4324 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4325 ARM::isBitFieldInvertedMask(Mask2) &&
4326 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4327 // The pack halfword instruction works better for masks that fit it,
4328 // so use that when it's available.
4329 if (Subtarget->hasT2ExtractPack() &&
4330 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4331 return SDValue();
4332 // 2b
4333 unsigned lsb = CountTrailingZeros_32(Mask);
4334 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4335 DAG.getConstant(lsb, MVT::i32));
4336 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4337 DAG.getConstant(Mask2, MVT::i32));
4338 // Do not add new nodes to DAG combiner worklist.
4339 DCI.CombineTo(N, Res, false);
4340 }
4341 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004342
4343 return SDValue();
4344}
4345
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004346/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4347/// ARMISD::VMOVRRD.
4348static SDValue PerformVMOVRRDCombine(SDNode *N,
4349 TargetLowering::DAGCombinerInfo &DCI) {
4350 // vmovrrd(vmovdrr x, y) -> x,y
4351 SDValue InDouble = N->getOperand(0);
4352 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
4353 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
4354 return SDValue();
4355}
4356
4357/// PerformVMOVDRRCombine - Target-specific dag combine xforms for
4358/// ARMISD::VMOVDRR. This is also used for BUILD_VECTORs with 2 operands.
4359static SDValue PerformVMOVDRRCombine(SDNode *N, SelectionDAG &DAG) {
4360 // N=vmovrrd(X); vmovdrr(N:0, N:1) -> bit_convert(X)
4361 SDValue Op0 = N->getOperand(0);
4362 SDValue Op1 = N->getOperand(1);
4363 if (Op0.getOpcode() == ISD::BIT_CONVERT)
4364 Op0 = Op0.getOperand(0);
4365 if (Op1.getOpcode() == ISD::BIT_CONVERT)
4366 Op1 = Op1.getOperand(0);
4367 if (Op0.getOpcode() == ARMISD::VMOVRRD &&
4368 Op0.getNode() == Op1.getNode() &&
4369 Op0.getResNo() == 0 && Op1.getResNo() == 1)
4370 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(),
4371 N->getValueType(0), Op0.getOperand(0));
4372 return SDValue();
4373}
4374
Bob Wilson75f02882010-09-17 22:59:05 +00004375/// PerformBUILD_VECTORCombine - Target-specific dag combine xforms for
4376/// ISD::BUILD_VECTOR.
4377static SDValue PerformBUILD_VECTORCombine(SDNode *N, SelectionDAG &DAG) {
4378 // build_vector(N=ARMISD::VMOVRRD(X), N:1) -> bit_convert(X):
4379 // VMOVRRD is introduced when legalizing i64 types. It forces the i64 value
4380 // into a pair of GPRs, which is fine when the value is used as a scalar,
4381 // but if the i64 value is converted to a vector, we need to undo the VMOVRRD.
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004382 if (N->getNumOperands() == 2)
4383 return PerformVMOVDRRCombine(N, DAG);
Bob Wilson75f02882010-09-17 22:59:05 +00004384
4385 return SDValue();
4386}
4387
Bob Wilson9e82bf12010-07-14 01:22:12 +00004388/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4389/// ARMISD::VDUPLANE.
Bob Wilsonb68987e2010-09-22 22:27:30 +00004390static SDValue PerformVDUPLANECombine(SDNode *N, SelectionDAG &DAG) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004391 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4392 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004393 SDValue Op = N->getOperand(0);
4394 EVT VT = N->getValueType(0);
4395
4396 // Ignore bit_converts.
4397 while (Op.getOpcode() == ISD::BIT_CONVERT)
4398 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004399 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004400 return SDValue();
4401
4402 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4403 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4404 // The canonical VMOV for a zero vector uses a 32-bit element size.
4405 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4406 unsigned EltBits;
4407 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4408 EltSize = 8;
4409 if (EltSize > VT.getVectorElementType().getSizeInBits())
4410 return SDValue();
4411
Bob Wilsonb68987e2010-09-22 22:27:30 +00004412 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004413}
4414
Bob Wilson5bafff32009-06-22 23:27:02 +00004415/// getVShiftImm - Check if this is a valid build_vector for the immediate
4416/// operand of a vector shift operation, where all the elements of the
4417/// build_vector must have the same constant integer value.
4418static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4419 // Ignore bit_converts.
4420 while (Op.getOpcode() == ISD::BIT_CONVERT)
4421 Op = Op.getOperand(0);
4422 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4423 APInt SplatBits, SplatUndef;
4424 unsigned SplatBitSize;
4425 bool HasAnyUndefs;
4426 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4427 HasAnyUndefs, ElementBits) ||
4428 SplatBitSize > ElementBits)
4429 return false;
4430 Cnt = SplatBits.getSExtValue();
4431 return true;
4432}
4433
4434/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4435/// operand of a vector shift left operation. That value must be in the range:
4436/// 0 <= Value < ElementBits for a left shift; or
4437/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004438static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004439 assert(VT.isVector() && "vector shift count is not a vector type");
4440 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4441 if (! getVShiftImm(Op, ElementBits, Cnt))
4442 return false;
4443 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4444}
4445
4446/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4447/// operand of a vector shift right operation. For a shift opcode, the value
4448/// is positive, but for an intrinsic the value count must be negative. The
4449/// absolute value must be in the range:
4450/// 1 <= |Value| <= ElementBits for a right shift; or
4451/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004452static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004453 int64_t &Cnt) {
4454 assert(VT.isVector() && "vector shift count is not a vector type");
4455 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4456 if (! getVShiftImm(Op, ElementBits, Cnt))
4457 return false;
4458 if (isIntrinsic)
4459 Cnt = -Cnt;
4460 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4461}
4462
4463/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4464static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4465 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4466 switch (IntNo) {
4467 default:
4468 // Don't do anything for most intrinsics.
4469 break;
4470
4471 // Vector shifts: check for immediate versions and lower them.
4472 // Note: This is done during DAG combining instead of DAG legalizing because
4473 // the build_vectors for 64-bit vector element shift counts are generally
4474 // not legal, and it is hard to see their values after they get legalized to
4475 // loads from a constant pool.
4476 case Intrinsic::arm_neon_vshifts:
4477 case Intrinsic::arm_neon_vshiftu:
4478 case Intrinsic::arm_neon_vshiftls:
4479 case Intrinsic::arm_neon_vshiftlu:
4480 case Intrinsic::arm_neon_vshiftn:
4481 case Intrinsic::arm_neon_vrshifts:
4482 case Intrinsic::arm_neon_vrshiftu:
4483 case Intrinsic::arm_neon_vrshiftn:
4484 case Intrinsic::arm_neon_vqshifts:
4485 case Intrinsic::arm_neon_vqshiftu:
4486 case Intrinsic::arm_neon_vqshiftsu:
4487 case Intrinsic::arm_neon_vqshiftns:
4488 case Intrinsic::arm_neon_vqshiftnu:
4489 case Intrinsic::arm_neon_vqshiftnsu:
4490 case Intrinsic::arm_neon_vqrshiftns:
4491 case Intrinsic::arm_neon_vqrshiftnu:
4492 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004493 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004494 int64_t Cnt;
4495 unsigned VShiftOpc = 0;
4496
4497 switch (IntNo) {
4498 case Intrinsic::arm_neon_vshifts:
4499 case Intrinsic::arm_neon_vshiftu:
4500 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4501 VShiftOpc = ARMISD::VSHL;
4502 break;
4503 }
4504 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4505 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4506 ARMISD::VSHRs : ARMISD::VSHRu);
4507 break;
4508 }
4509 return SDValue();
4510
4511 case Intrinsic::arm_neon_vshiftls:
4512 case Intrinsic::arm_neon_vshiftlu:
4513 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4514 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004515 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004516
4517 case Intrinsic::arm_neon_vrshifts:
4518 case Intrinsic::arm_neon_vrshiftu:
4519 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4520 break;
4521 return SDValue();
4522
4523 case Intrinsic::arm_neon_vqshifts:
4524 case Intrinsic::arm_neon_vqshiftu:
4525 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4526 break;
4527 return SDValue();
4528
4529 case Intrinsic::arm_neon_vqshiftsu:
4530 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4531 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004532 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004533
4534 case Intrinsic::arm_neon_vshiftn:
4535 case Intrinsic::arm_neon_vrshiftn:
4536 case Intrinsic::arm_neon_vqshiftns:
4537 case Intrinsic::arm_neon_vqshiftnu:
4538 case Intrinsic::arm_neon_vqshiftnsu:
4539 case Intrinsic::arm_neon_vqrshiftns:
4540 case Intrinsic::arm_neon_vqrshiftnu:
4541 case Intrinsic::arm_neon_vqrshiftnsu:
4542 // Narrowing shifts require an immediate right shift.
4543 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4544 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004545 llvm_unreachable("invalid shift count for narrowing vector shift "
4546 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004547
4548 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004549 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004550 }
4551
4552 switch (IntNo) {
4553 case Intrinsic::arm_neon_vshifts:
4554 case Intrinsic::arm_neon_vshiftu:
4555 // Opcode already set above.
4556 break;
4557 case Intrinsic::arm_neon_vshiftls:
4558 case Intrinsic::arm_neon_vshiftlu:
4559 if (Cnt == VT.getVectorElementType().getSizeInBits())
4560 VShiftOpc = ARMISD::VSHLLi;
4561 else
4562 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4563 ARMISD::VSHLLs : ARMISD::VSHLLu);
4564 break;
4565 case Intrinsic::arm_neon_vshiftn:
4566 VShiftOpc = ARMISD::VSHRN; break;
4567 case Intrinsic::arm_neon_vrshifts:
4568 VShiftOpc = ARMISD::VRSHRs; break;
4569 case Intrinsic::arm_neon_vrshiftu:
4570 VShiftOpc = ARMISD::VRSHRu; break;
4571 case Intrinsic::arm_neon_vrshiftn:
4572 VShiftOpc = ARMISD::VRSHRN; break;
4573 case Intrinsic::arm_neon_vqshifts:
4574 VShiftOpc = ARMISD::VQSHLs; break;
4575 case Intrinsic::arm_neon_vqshiftu:
4576 VShiftOpc = ARMISD::VQSHLu; break;
4577 case Intrinsic::arm_neon_vqshiftsu:
4578 VShiftOpc = ARMISD::VQSHLsu; break;
4579 case Intrinsic::arm_neon_vqshiftns:
4580 VShiftOpc = ARMISD::VQSHRNs; break;
4581 case Intrinsic::arm_neon_vqshiftnu:
4582 VShiftOpc = ARMISD::VQSHRNu; break;
4583 case Intrinsic::arm_neon_vqshiftnsu:
4584 VShiftOpc = ARMISD::VQSHRNsu; break;
4585 case Intrinsic::arm_neon_vqrshiftns:
4586 VShiftOpc = ARMISD::VQRSHRNs; break;
4587 case Intrinsic::arm_neon_vqrshiftnu:
4588 VShiftOpc = ARMISD::VQRSHRNu; break;
4589 case Intrinsic::arm_neon_vqrshiftnsu:
4590 VShiftOpc = ARMISD::VQRSHRNsu; break;
4591 }
4592
4593 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004595 }
4596
4597 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004598 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004599 int64_t Cnt;
4600 unsigned VShiftOpc = 0;
4601
4602 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4603 VShiftOpc = ARMISD::VSLI;
4604 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4605 VShiftOpc = ARMISD::VSRI;
4606 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004607 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004608 }
4609
4610 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4611 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004613 }
4614
4615 case Intrinsic::arm_neon_vqrshifts:
4616 case Intrinsic::arm_neon_vqrshiftu:
4617 // No immediate versions of these to check for.
4618 break;
4619 }
4620
4621 return SDValue();
4622}
4623
4624/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4625/// lowers them. As with the vector shift intrinsics, this is done during DAG
4626/// combining instead of DAG legalizing because the build_vectors for 64-bit
4627/// vector element shift counts are generally not legal, and it is hard to see
4628/// their values after they get legalized to loads from a constant pool.
4629static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4630 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004631 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004632
4633 // Nothing to be done for scalar shifts.
4634 if (! VT.isVector())
4635 return SDValue();
4636
4637 assert(ST->hasNEON() && "unexpected vector shift");
4638 int64_t Cnt;
4639
4640 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004641 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004642
4643 case ISD::SHL:
4644 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4645 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004647 break;
4648
4649 case ISD::SRA:
4650 case ISD::SRL:
4651 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4652 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4653 ARMISD::VSHRs : ARMISD::VSHRu);
4654 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004655 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004656 }
4657 }
4658 return SDValue();
4659}
4660
4661/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4662/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4663static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4664 const ARMSubtarget *ST) {
4665 SDValue N0 = N->getOperand(0);
4666
4667 // Check for sign- and zero-extensions of vector extract operations of 8-
4668 // and 16-bit vector elements. NEON supports these directly. They are
4669 // handled during DAG combining because type legalization will promote them
4670 // to 32-bit types and it is messy to recognize the operations after that.
4671 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4672 SDValue Vec = N0.getOperand(0);
4673 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004674 EVT VT = N->getValueType(0);
4675 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4677
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 if (VT == MVT::i32 &&
4679 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004680 TLI.isTypeLegal(Vec.getValueType())) {
4681
4682 unsigned Opc = 0;
4683 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004684 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004685 case ISD::SIGN_EXTEND:
4686 Opc = ARMISD::VGETLANEs;
4687 break;
4688 case ISD::ZERO_EXTEND:
4689 case ISD::ANY_EXTEND:
4690 Opc = ARMISD::VGETLANEu;
4691 break;
4692 }
4693 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4694 }
4695 }
4696
4697 return SDValue();
4698}
4699
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004700/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4701/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4702static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4703 const ARMSubtarget *ST) {
4704 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004705 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004706 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4707 // a NaN; only do the transformation when it matches that behavior.
4708
4709 // For now only do this when using NEON for FP operations; if using VFP, it
4710 // is not obvious that the benefit outweighs the cost of switching to the
4711 // NEON pipeline.
4712 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4713 N->getValueType(0) != MVT::f32)
4714 return SDValue();
4715
4716 SDValue CondLHS = N->getOperand(0);
4717 SDValue CondRHS = N->getOperand(1);
4718 SDValue LHS = N->getOperand(2);
4719 SDValue RHS = N->getOperand(3);
4720 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4721
4722 unsigned Opcode = 0;
4723 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004724 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004725 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004726 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004727 IsReversed = true ; // x CC y ? y : x
4728 } else {
4729 return SDValue();
4730 }
4731
Bob Wilsone742bb52010-02-24 22:15:53 +00004732 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004733 switch (CC) {
4734 default: break;
4735 case ISD::SETOLT:
4736 case ISD::SETOLE:
4737 case ISD::SETLT:
4738 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004739 case ISD::SETULT:
4740 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004741 // If LHS is NaN, an ordered comparison will be false and the result will
4742 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4743 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4744 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4745 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4746 break;
4747 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4748 // will return -0, so vmin can only be used for unsafe math or if one of
4749 // the operands is known to be nonzero.
4750 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4751 !UnsafeFPMath &&
4752 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4753 break;
4754 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004755 break;
4756
4757 case ISD::SETOGT:
4758 case ISD::SETOGE:
4759 case ISD::SETGT:
4760 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004761 case ISD::SETUGT:
4762 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004763 // If LHS is NaN, an ordered comparison will be false and the result will
4764 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4765 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4766 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4767 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4768 break;
4769 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4770 // will return +0, so vmax can only be used for unsafe math or if one of
4771 // the operands is known to be nonzero.
4772 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4773 !UnsafeFPMath &&
4774 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4775 break;
4776 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004777 break;
4778 }
4779
4780 if (!Opcode)
4781 return SDValue();
4782 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4783}
4784
Dan Gohman475871a2008-07-27 21:46:04 +00004785SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004786 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004787 switch (N->getOpcode()) {
4788 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004789 case ISD::ADD: return PerformADDCombine(N, DCI);
4790 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004791 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004792 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004793 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson0b8ccb82010-09-22 22:09:21 +00004794 case ARMISD::VMOVDRR: return PerformVMOVDRRCombine(N, DCI.DAG);
4795 case ISD::BUILD_VECTOR: return PerformBUILD_VECTORCombine(N, DCI.DAG);
Bob Wilsonb68987e2010-09-22 22:27:30 +00004796 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI.DAG);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004797 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004798 case ISD::SHL:
4799 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004800 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004801 case ISD::SIGN_EXTEND:
4802 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004803 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4804 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004805 }
Dan Gohman475871a2008-07-27 21:46:04 +00004806 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004807}
4808
Bill Wendlingaf566342009-08-15 21:21:19 +00004809bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4810 if (!Subtarget->hasV6Ops())
4811 // Pre-v6 does not support unaligned mem access.
4812 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004813
4814 // v6+ may or may not support unaligned mem access depending on the system
4815 // configuration.
4816 // FIXME: This is pretty conservative. Should we provide cmdline option to
4817 // control the behaviour?
4818 if (!Subtarget->isTargetDarwin())
4819 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004820
4821 switch (VT.getSimpleVT().SimpleTy) {
4822 default:
4823 return false;
4824 case MVT::i8:
4825 case MVT::i16:
4826 case MVT::i32:
4827 return true;
4828 // FIXME: VLD1 etc with standard alignment is legal.
4829 }
4830}
4831
Evan Chenge6c835f2009-08-14 20:09:37 +00004832static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4833 if (V < 0)
4834 return false;
4835
4836 unsigned Scale = 1;
4837 switch (VT.getSimpleVT().SimpleTy) {
4838 default: return false;
4839 case MVT::i1:
4840 case MVT::i8:
4841 // Scale == 1;
4842 break;
4843 case MVT::i16:
4844 // Scale == 2;
4845 Scale = 2;
4846 break;
4847 case MVT::i32:
4848 // Scale == 4;
4849 Scale = 4;
4850 break;
4851 }
4852
4853 if ((V & (Scale - 1)) != 0)
4854 return false;
4855 V /= Scale;
4856 return V == (V & ((1LL << 5) - 1));
4857}
4858
4859static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4860 const ARMSubtarget *Subtarget) {
4861 bool isNeg = false;
4862 if (V < 0) {
4863 isNeg = true;
4864 V = - V;
4865 }
4866
4867 switch (VT.getSimpleVT().SimpleTy) {
4868 default: return false;
4869 case MVT::i1:
4870 case MVT::i8:
4871 case MVT::i16:
4872 case MVT::i32:
4873 // + imm12 or - imm8
4874 if (isNeg)
4875 return V == (V & ((1LL << 8) - 1));
4876 return V == (V & ((1LL << 12) - 1));
4877 case MVT::f32:
4878 case MVT::f64:
4879 // Same as ARM mode. FIXME: NEON?
4880 if (!Subtarget->hasVFP2())
4881 return false;
4882 if ((V & 3) != 0)
4883 return false;
4884 V >>= 2;
4885 return V == (V & ((1LL << 8) - 1));
4886 }
4887}
4888
Evan Chengb01fad62007-03-12 23:30:29 +00004889/// isLegalAddressImmediate - Return true if the integer value can be used
4890/// as the offset of the target addressing mode for load / store of the
4891/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004892static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004893 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004894 if (V == 0)
4895 return true;
4896
Evan Cheng65011532009-03-09 19:15:00 +00004897 if (!VT.isSimple())
4898 return false;
4899
Evan Chenge6c835f2009-08-14 20:09:37 +00004900 if (Subtarget->isThumb1Only())
4901 return isLegalT1AddressImmediate(V, VT);
4902 else if (Subtarget->isThumb2())
4903 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004904
Evan Chenge6c835f2009-08-14 20:09:37 +00004905 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004906 if (V < 0)
4907 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004909 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 case MVT::i1:
4911 case MVT::i8:
4912 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004913 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004914 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004916 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004917 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 case MVT::f32:
4919 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004920 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004921 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004922 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004923 return false;
4924 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004925 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004926 }
Evan Chenga8e29892007-01-19 07:51:42 +00004927}
4928
Evan Chenge6c835f2009-08-14 20:09:37 +00004929bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4930 EVT VT) const {
4931 int Scale = AM.Scale;
4932 if (Scale < 0)
4933 return false;
4934
4935 switch (VT.getSimpleVT().SimpleTy) {
4936 default: return false;
4937 case MVT::i1:
4938 case MVT::i8:
4939 case MVT::i16:
4940 case MVT::i32:
4941 if (Scale == 1)
4942 return true;
4943 // r + r << imm
4944 Scale = Scale & ~1;
4945 return Scale == 2 || Scale == 4 || Scale == 8;
4946 case MVT::i64:
4947 // r + r
4948 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4949 return true;
4950 return false;
4951 case MVT::isVoid:
4952 // Note, we allow "void" uses (basically, uses that aren't loads or
4953 // stores), because arm allows folding a scale into many arithmetic
4954 // operations. This should be made more precise and revisited later.
4955
4956 // Allow r << imm, but the imm has to be a multiple of two.
4957 if (Scale & 1) return false;
4958 return isPowerOf2_32(Scale);
4959 }
4960}
4961
Chris Lattner37caf8c2007-04-09 23:33:39 +00004962/// isLegalAddressingMode - Return true if the addressing mode represented
4963/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004964bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004965 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004966 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004967 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004968 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004969
Chris Lattner37caf8c2007-04-09 23:33:39 +00004970 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004971 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004972 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004973
Chris Lattner37caf8c2007-04-09 23:33:39 +00004974 switch (AM.Scale) {
4975 case 0: // no scale reg, must be "r+i" or "r", or "i".
4976 break;
4977 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004978 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004979 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004980 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004981 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004982 // ARM doesn't support any R+R*scale+imm addr modes.
4983 if (AM.BaseOffs)
4984 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004985
Bob Wilson2c7dab12009-04-08 17:55:28 +00004986 if (!VT.isSimple())
4987 return false;
4988
Evan Chenge6c835f2009-08-14 20:09:37 +00004989 if (Subtarget->isThumb2())
4990 return isLegalT2ScaledAddressingMode(AM, VT);
4991
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004992 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004994 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 case MVT::i1:
4996 case MVT::i8:
4997 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004998 if (Scale < 0) Scale = -Scale;
4999 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005000 return true;
5001 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005002 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005003 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005004 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005005 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005006 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005007 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005008 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005009
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005011 // Note, we allow "void" uses (basically, uses that aren't loads or
5012 // stores), because arm allows folding a scale into many arithmetic
5013 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005014
Chris Lattner37caf8c2007-04-09 23:33:39 +00005015 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005016 if (Scale & 1) return false;
5017 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005018 }
5019 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005020 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005021 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005022}
5023
Evan Cheng77e47512009-11-11 19:05:52 +00005024/// isLegalICmpImmediate - Return true if the specified immediate is legal
5025/// icmp immediate, that is the target has icmp instructions which can compare
5026/// a register against the immediate without having to materialize the
5027/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005028bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005029 if (!Subtarget->isThumb())
5030 return ARM_AM::getSOImmVal(Imm) != -1;
5031 if (Subtarget->isThumb2())
Jim Grosbach4725ca72010-09-08 03:54:02 +00005032 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005033 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005034}
5035
Owen Andersone50ed302009-08-10 22:56:29 +00005036static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005037 bool isSEXTLoad, SDValue &Base,
5038 SDValue &Offset, bool &isInc,
5039 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005040 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5041 return false;
5042
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005044 // AddressingMode 3
5045 Base = Ptr->getOperand(0);
5046 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005047 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005048 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005049 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005050 isInc = false;
5051 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5052 return true;
5053 }
5054 }
5055 isInc = (Ptr->getOpcode() == ISD::ADD);
5056 Offset = Ptr->getOperand(1);
5057 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005058 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005059 // AddressingMode 2
5060 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005061 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005062 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005063 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005064 isInc = false;
5065 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5066 Base = Ptr->getOperand(0);
5067 return true;
5068 }
5069 }
5070
5071 if (Ptr->getOpcode() == ISD::ADD) {
5072 isInc = true;
5073 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5074 if (ShOpcVal != ARM_AM::no_shift) {
5075 Base = Ptr->getOperand(1);
5076 Offset = Ptr->getOperand(0);
5077 } else {
5078 Base = Ptr->getOperand(0);
5079 Offset = Ptr->getOperand(1);
5080 }
5081 return true;
5082 }
5083
5084 isInc = (Ptr->getOpcode() == ISD::ADD);
5085 Base = Ptr->getOperand(0);
5086 Offset = Ptr->getOperand(1);
5087 return true;
5088 }
5089
Jim Grosbache5165492009-11-09 00:11:35 +00005090 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005091 return false;
5092}
5093
Owen Andersone50ed302009-08-10 22:56:29 +00005094static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005095 bool isSEXTLoad, SDValue &Base,
5096 SDValue &Offset, bool &isInc,
5097 SelectionDAG &DAG) {
5098 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5099 return false;
5100
5101 Base = Ptr->getOperand(0);
5102 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5103 int RHSC = (int)RHS->getZExtValue();
5104 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5105 assert(Ptr->getOpcode() == ISD::ADD);
5106 isInc = false;
5107 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5108 return true;
5109 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5110 isInc = Ptr->getOpcode() == ISD::ADD;
5111 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5112 return true;
5113 }
5114 }
5115
5116 return false;
5117}
5118
Evan Chenga8e29892007-01-19 07:51:42 +00005119/// getPreIndexedAddressParts - returns true by value, base pointer and
5120/// offset pointer and addressing mode by reference if the node's address
5121/// can be legally represented as pre-indexed load / store address.
5122bool
Dan Gohman475871a2008-07-27 21:46:04 +00005123ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5124 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005125 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005126 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005127 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005128 return false;
5129
Owen Andersone50ed302009-08-10 22:56:29 +00005130 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005131 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005132 bool isSEXTLoad = false;
5133 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5134 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005135 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005136 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5137 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5138 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005139 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005140 } else
5141 return false;
5142
5143 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005144 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005145 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005146 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5147 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005148 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005149 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005150 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005151 if (!isLegal)
5152 return false;
5153
5154 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5155 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005156}
5157
5158/// getPostIndexedAddressParts - returns true by value, base pointer and
5159/// offset pointer and addressing mode by reference if this node can be
5160/// combined with a load / store to form a post-indexed load / store.
5161bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005162 SDValue &Base,
5163 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005164 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005165 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005166 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005167 return false;
5168
Owen Andersone50ed302009-08-10 22:56:29 +00005169 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005170 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005171 bool isSEXTLoad = false;
5172 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005173 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005174 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005175 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5176 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005177 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005178 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005179 } else
5180 return false;
5181
5182 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005183 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005184 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005185 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005186 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005187 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005188 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5189 isInc, DAG);
5190 if (!isLegal)
5191 return false;
5192
Evan Cheng28dad2a2010-05-18 21:31:17 +00005193 if (Ptr != Base) {
5194 // Swap base ptr and offset to catch more post-index load / store when
5195 // it's legal. In Thumb2 mode, offset must be an immediate.
5196 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5197 !Subtarget->isThumb2())
5198 std::swap(Base, Offset);
5199
5200 // Post-indexed load / store update the base pointer.
5201 if (Ptr != Base)
5202 return false;
5203 }
5204
Evan Chenge88d5ce2009-07-02 07:28:31 +00005205 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5206 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005207}
5208
Dan Gohman475871a2008-07-27 21:46:04 +00005209void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005210 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005211 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005212 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005213 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005214 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005215 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005216 switch (Op.getOpcode()) {
5217 default: break;
5218 case ARMISD::CMOV: {
5219 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005220 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005221 if (KnownZero == 0 && KnownOne == 0) return;
5222
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005223 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005224 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5225 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005226 KnownZero &= KnownZeroRHS;
5227 KnownOne &= KnownOneRHS;
5228 return;
5229 }
5230 }
5231}
5232
5233//===----------------------------------------------------------------------===//
5234// ARM Inline Assembly Support
5235//===----------------------------------------------------------------------===//
5236
5237/// getConstraintType - Given a constraint letter, return the type of
5238/// constraint it is for this target.
5239ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005240ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5241 if (Constraint.size() == 1) {
5242 switch (Constraint[0]) {
5243 default: break;
5244 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005245 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005246 }
Evan Chenga8e29892007-01-19 07:51:42 +00005247 }
Chris Lattner4234f572007-03-25 02:14:49 +00005248 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005249}
5250
Bob Wilson2dc4f542009-03-20 22:42:55 +00005251std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005252ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005253 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005254 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005255 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005256 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005257 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005258 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005259 return std::make_pair(0U, ARM::tGPRRegisterClass);
5260 else
5261 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005262 case 'r':
5263 return std::make_pair(0U, ARM::GPRRegisterClass);
5264 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005266 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005267 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005268 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005269 if (VT.getSizeInBits() == 128)
5270 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005271 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005272 }
5273 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005274 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005275 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005276
Evan Chenga8e29892007-01-19 07:51:42 +00005277 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5278}
5279
5280std::vector<unsigned> ARMTargetLowering::
5281getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005282 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005283 if (Constraint.size() != 1)
5284 return std::vector<unsigned>();
5285
5286 switch (Constraint[0]) { // GCC ARM Constraint Letters
5287 default: break;
5288 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005289 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5290 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5291 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005292 case 'r':
5293 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5294 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5295 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5296 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005297 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005299 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5300 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5301 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5302 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5303 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5304 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5305 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5306 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005307 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005308 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5309 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5310 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5311 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005312 if (VT.getSizeInBits() == 128)
5313 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5314 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005315 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005316 }
5317
5318 return std::vector<unsigned>();
5319}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005320
5321/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5322/// vector. If it is invalid, don't add anything to Ops.
5323void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5324 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005325 std::vector<SDValue>&Ops,
5326 SelectionDAG &DAG) const {
5327 SDValue Result(0, 0);
5328
5329 switch (Constraint) {
5330 default: break;
5331 case 'I': case 'J': case 'K': case 'L':
5332 case 'M': case 'N': case 'O':
5333 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5334 if (!C)
5335 return;
5336
5337 int64_t CVal64 = C->getSExtValue();
5338 int CVal = (int) CVal64;
5339 // None of these constraints allow values larger than 32 bits. Check
5340 // that the value fits in an int.
5341 if (CVal != CVal64)
5342 return;
5343
5344 switch (Constraint) {
5345 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005346 if (Subtarget->isThumb1Only()) {
5347 // This must be a constant between 0 and 255, for ADD
5348 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005349 if (CVal >= 0 && CVal <= 255)
5350 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005351 } else if (Subtarget->isThumb2()) {
5352 // A constant that can be used as an immediate value in a
5353 // data-processing instruction.
5354 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5355 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005356 } else {
5357 // A constant that can be used as an immediate value in a
5358 // data-processing instruction.
5359 if (ARM_AM::getSOImmVal(CVal) != -1)
5360 break;
5361 }
5362 return;
5363
5364 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005365 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005366 // This must be a constant between -255 and -1, for negated ADD
5367 // immediates. This can be used in GCC with an "n" modifier that
5368 // prints the negated value, for use with SUB instructions. It is
5369 // not useful otherwise but is implemented for compatibility.
5370 if (CVal >= -255 && CVal <= -1)
5371 break;
5372 } else {
5373 // This must be a constant between -4095 and 4095. It is not clear
5374 // what this constraint is intended for. Implemented for
5375 // compatibility with GCC.
5376 if (CVal >= -4095 && CVal <= 4095)
5377 break;
5378 }
5379 return;
5380
5381 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005382 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005383 // A 32-bit value where only one byte has a nonzero value. Exclude
5384 // zero to match GCC. This constraint is used by GCC internally for
5385 // constants that can be loaded with a move/shift combination.
5386 // It is not useful otherwise but is implemented for compatibility.
5387 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5388 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005389 } else if (Subtarget->isThumb2()) {
5390 // A constant whose bitwise inverse can be used as an immediate
5391 // value in a data-processing instruction. This can be used in GCC
5392 // with a "B" modifier that prints the inverted value, for use with
5393 // BIC and MVN instructions. It is not useful otherwise but is
5394 // implemented for compatibility.
5395 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5396 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005397 } else {
5398 // A constant whose bitwise inverse can be used as an immediate
5399 // value in a data-processing instruction. This can be used in GCC
5400 // with a "B" modifier that prints the inverted value, for use with
5401 // BIC and MVN instructions. It is not useful otherwise but is
5402 // implemented for compatibility.
5403 if (ARM_AM::getSOImmVal(~CVal) != -1)
5404 break;
5405 }
5406 return;
5407
5408 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005409 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005410 // This must be a constant between -7 and 7,
5411 // for 3-operand ADD/SUB immediate instructions.
5412 if (CVal >= -7 && CVal < 7)
5413 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005414 } else if (Subtarget->isThumb2()) {
5415 // A constant whose negation can be used as an immediate value in a
5416 // data-processing instruction. This can be used in GCC with an "n"
5417 // modifier that prints the negated value, for use with SUB
5418 // instructions. It is not useful otherwise but is implemented for
5419 // compatibility.
5420 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5421 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005422 } else {
5423 // A constant whose negation can be used as an immediate value in a
5424 // data-processing instruction. This can be used in GCC with an "n"
5425 // modifier that prints the negated value, for use with SUB
5426 // instructions. It is not useful otherwise but is implemented for
5427 // compatibility.
5428 if (ARM_AM::getSOImmVal(-CVal) != -1)
5429 break;
5430 }
5431 return;
5432
5433 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005434 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005435 // This must be a multiple of 4 between 0 and 1020, for
5436 // ADD sp + immediate.
5437 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5438 break;
5439 } else {
5440 // A power of two or a constant between 0 and 32. This is used in
5441 // GCC for the shift amount on shifted register operands, but it is
5442 // useful in general for any shift amounts.
5443 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5444 break;
5445 }
5446 return;
5447
5448 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005449 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005450 // This must be a constant between 0 and 31, for shift amounts.
5451 if (CVal >= 0 && CVal <= 31)
5452 break;
5453 }
5454 return;
5455
5456 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005457 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005458 // This must be a multiple of 4 between -508 and 508, for
5459 // ADD/SUB sp = sp + immediate.
5460 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5461 break;
5462 }
5463 return;
5464 }
5465 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5466 break;
5467 }
5468
5469 if (Result.getNode()) {
5470 Ops.push_back(Result);
5471 return;
5472 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005473 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005474}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005475
5476bool
5477ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5478 // The ARM target isn't yet aware of offsets.
5479 return false;
5480}
Evan Cheng39382422009-10-28 01:44:26 +00005481
5482int ARM::getVFPf32Imm(const APFloat &FPImm) {
5483 APInt Imm = FPImm.bitcastToAPInt();
5484 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5485 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5486 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5487
5488 // We can handle 4 bits of mantissa.
5489 // mantissa = (16+UInt(e:f:g:h))/16.
5490 if (Mantissa & 0x7ffff)
5491 return -1;
5492 Mantissa >>= 19;
5493 if ((Mantissa & 0xf) != Mantissa)
5494 return -1;
5495
5496 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5497 if (Exp < -3 || Exp > 4)
5498 return -1;
5499 Exp = ((Exp+3) & 0x7) ^ 4;
5500
5501 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5502}
5503
5504int ARM::getVFPf64Imm(const APFloat &FPImm) {
5505 APInt Imm = FPImm.bitcastToAPInt();
5506 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5507 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5508 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5509
5510 // We can handle 4 bits of mantissa.
5511 // mantissa = (16+UInt(e:f:g:h))/16.
5512 if (Mantissa & 0xffffffffffffLL)
5513 return -1;
5514 Mantissa >>= 48;
5515 if ((Mantissa & 0xf) != Mantissa)
5516 return -1;
5517
5518 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5519 if (Exp < -3 || Exp > 4)
5520 return -1;
5521 Exp = ((Exp+3) & 0x7) ^ 4;
5522
5523 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5524}
5525
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005526bool ARM::isBitFieldInvertedMask(unsigned v) {
5527 if (v == 0xffffffff)
5528 return 0;
5529 // there can be 1's on either or both "outsides", all the "inside"
5530 // bits must be 0's
5531 unsigned int lsb = 0, msb = 31;
5532 while (v & (1 << msb)) --msb;
5533 while (v & (1 << lsb)) ++lsb;
5534 for (unsigned int i = lsb; i <= msb; ++i) {
5535 if (v & (1 << i))
5536 return 0;
5537 }
5538 return 1;
5539}
5540
Evan Cheng39382422009-10-28 01:44:26 +00005541/// isFPImmLegal - Returns true if the target can instruction select the
5542/// specified FP immediate natively. If false, the legalizer will
5543/// materialize the FP immediate as a load from a constant pool.
5544bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5545 if (!Subtarget->hasVFP3())
5546 return false;
5547 if (VT == MVT::f32)
5548 return ARM::getVFPf32Imm(Imm) != -1;
5549 if (VT == MVT::f64)
5550 return ARM::getVFPf64Imm(Imm) != -1;
5551 return false;
5552}
Bob Wilson65ffec42010-09-21 17:56:22 +00005553
5554/// getTgtMemIntrinsic - Represent NEON load and store intrinsics as
5555/// MemIntrinsicNodes. The associated MachineMemOperands record the alignment
5556/// specified in the intrinsic calls.
5557bool ARMTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
5558 const CallInst &I,
5559 unsigned Intrinsic) const {
5560 switch (Intrinsic) {
5561 case Intrinsic::arm_neon_vld1:
5562 case Intrinsic::arm_neon_vld2:
5563 case Intrinsic::arm_neon_vld3:
5564 case Intrinsic::arm_neon_vld4:
5565 case Intrinsic::arm_neon_vld2lane:
5566 case Intrinsic::arm_neon_vld3lane:
5567 case Intrinsic::arm_neon_vld4lane: {
5568 Info.opc = ISD::INTRINSIC_W_CHAIN;
5569 // Conservatively set memVT to the entire set of vectors loaded.
5570 uint64_t NumElts = getTargetData()->getTypeAllocSize(I.getType()) / 8;
5571 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5572 Info.ptrVal = I.getArgOperand(0);
5573 Info.offset = 0;
5574 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5575 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5576 Info.vol = false; // volatile loads with NEON intrinsics not supported
5577 Info.readMem = true;
5578 Info.writeMem = false;
5579 return true;
5580 }
5581 case Intrinsic::arm_neon_vst1:
5582 case Intrinsic::arm_neon_vst2:
5583 case Intrinsic::arm_neon_vst3:
5584 case Intrinsic::arm_neon_vst4:
5585 case Intrinsic::arm_neon_vst2lane:
5586 case Intrinsic::arm_neon_vst3lane:
5587 case Intrinsic::arm_neon_vst4lane: {
5588 Info.opc = ISD::INTRINSIC_VOID;
5589 // Conservatively set memVT to the entire set of vectors stored.
5590 unsigned NumElts = 0;
5591 for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
5592 const Type *ArgTy = I.getArgOperand(ArgI)->getType();
5593 if (!ArgTy->isVectorTy())
5594 break;
5595 NumElts += getTargetData()->getTypeAllocSize(ArgTy) / 8;
5596 }
5597 Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
5598 Info.ptrVal = I.getArgOperand(0);
5599 Info.offset = 0;
5600 Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
5601 Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
5602 Info.vol = false; // volatile stores with NEON intrinsics not supported
5603 Info.readMem = false;
5604 Info.writeMem = true;
5605 return true;
5606 }
5607 default:
5608 break;
5609 }
5610
5611 return false;
5612}