blob: bcf29ed9b46f16037f6cda0917d7f2c08cb24a30 [file] [log] [blame]
Evan Cheng97b9b972010-08-17 01:20:36 +00001; RUN: llc < %s -mtriple=armv7-apple-darwin | FileCheck %s
2; PHI elimination shouldn't break backedge.
3; rdar://8263994
4
5%struct.list_data_s = type { i16, i16 }
6%struct.list_head = type { %struct.list_head*, %struct.list_data_s* }
7
Evan Chengfff606d2010-09-24 19:07:23 +00008define arm_apcscc %struct.list_head* @t1(%struct.list_head* %list) nounwind {
Evan Cheng97b9b972010-08-17 01:20:36 +00009entry:
Evan Chengfff606d2010-09-24 19:07:23 +000010; CHECK: t1:
Evan Cheng97b9b972010-08-17 01:20:36 +000011 %0 = icmp eq %struct.list_head* %list, null
12 br i1 %0, label %bb2, label %bb
13
14bb:
15; CHECK: LBB0_2:
16; CHECK: bne LBB0_2
17; CHECK-NOT: b LBB0_2
18; CHECK: bx lr
19 %list_addr.05 = phi %struct.list_head* [ %2, %bb ], [ %list, %entry ]
20 %next.04 = phi %struct.list_head* [ %list_addr.05, %bb ], [ null, %entry ]
21 %1 = getelementptr inbounds %struct.list_head* %list_addr.05, i32 0, i32 0
22 %2 = load %struct.list_head** %1, align 4
23 store %struct.list_head* %next.04, %struct.list_head** %1, align 4
24 %3 = icmp eq %struct.list_head* %2, null
25 br i1 %3, label %bb2, label %bb
26
27bb2:
28 %next.0.lcssa = phi %struct.list_head* [ null, %entry ], [ %list_addr.05, %bb ]
29 ret %struct.list_head* %next.0.lcssa
30}
Evan Chengfff606d2010-09-24 19:07:23 +000031
32; Optimize loop entry, eliminate intra loop branches
33; rdar://8117827
34define i32 @t2(i32 %passes, i32* nocapture %src, i32 %size) nounwind readonly {
35entry:
36; CHECK: t2:
37; CHECK: beq LBB1_5
38 %0 = icmp eq i32 %passes, 0 ; <i1> [#uses=1]
39 br i1 %0, label %bb5, label %bb.nph15
40
41; CHECK: LBB1_2
42bb1: ; preds = %bb2.preheader, %bb1
43; CHECK: LBB1_3:
44; CHECK: bne LBB1_3
45 %indvar = phi i32 [ %indvar.next, %bb1 ], [ 0, %bb2.preheader ] ; <i32> [#uses=2]
46 %sum.08 = phi i32 [ %2, %bb1 ], [ %sum.110, %bb2.preheader ] ; <i32> [#uses=1]
47 %tmp17 = sub i32 %i.07, %indvar ; <i32> [#uses=1]
48 %scevgep = getelementptr i32* %src, i32 %tmp17 ; <i32*> [#uses=1]
49 %1 = load i32* %scevgep, align 4 ; <i32> [#uses=1]
50 %2 = add nsw i32 %1, %sum.08 ; <i32> [#uses=2]
51 %indvar.next = add i32 %indvar, 1 ; <i32> [#uses=2]
52 %exitcond = icmp eq i32 %indvar.next, %size ; <i1> [#uses=1]
53 br i1 %exitcond, label %bb3, label %bb1
54
55bb3: ; preds = %bb1, %bb2.preheader
56; CHECK: LBB1_4
57; CHECK: bne LBB1_2
58; CHECK-NOT: b LBB1_
59; CHECK: ldmia sp!
60 %sum.0.lcssa = phi i32 [ %sum.110, %bb2.preheader ], [ %2, %bb1 ] ; <i32> [#uses=2]
61 %3 = add i32 %pass.011, 1 ; <i32> [#uses=2]
62 %exitcond18 = icmp eq i32 %3, %passes ; <i1> [#uses=1]
63 br i1 %exitcond18, label %bb5, label %bb2.preheader
64
65bb.nph15: ; preds = %entry
66 %i.07 = add i32 %size, -1 ; <i32> [#uses=2]
67 %4 = icmp sgt i32 %i.07, -1 ; <i1> [#uses=1]
68 br label %bb2.preheader
69
70bb2.preheader: ; preds = %bb3, %bb.nph15
71 %pass.011 = phi i32 [ 0, %bb.nph15 ], [ %3, %bb3 ] ; <i32> [#uses=1]
72 %sum.110 = phi i32 [ 0, %bb.nph15 ], [ %sum.0.lcssa, %bb3 ] ; <i32> [#uses=2]
73 br i1 %4, label %bb1, label %bb3
74
75bb5: ; preds = %bb3, %entry
76 %sum.1.lcssa = phi i32 [ 0, %entry ], [ %sum.0.lcssa, %bb3 ] ; <i32> [#uses=1]
77 ret i32 %sum.1.lcssa
78}