blob: 10410a54e665a63fac141afd81eeb353634b711a [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
259def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000260 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000261}]>;
262
Evan Cheng37f25d92008-08-28 23:39:26 +0000263class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
264class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000265
Jim Grosbach0a145f32010-02-16 20:17:57 +0000266/// adde and sube predicates - True based on whether the carry flag output
267/// will be needed or not.
268def adde_dead_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
270 [{return !N->hasAnyUseOfValue(1);}]>;
271def sube_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def adde_live_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
276 [{return N->hasAnyUseOfValue(1);}]>;
277def sube_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280
Evan Chengc4af4632010-11-17 20:13:28 +0000281// An 'and' node with a single use.
282def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
283 return N->hasOneUse();
284}]>;
285
286// An 'xor' node with a single use.
287def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
288 return N->hasOneUse();
289}]>;
290
Evan Cheng48575f62010-12-05 22:04:16 +0000291// An 'fmul' node with a single use.
292def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
293 return N->hasOneUse();
294}]>;
295
296// An 'fadd' node which checks for single non-hazardous use.
297def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
298 return hasNoVMLxHazardUse(N);
299}]>;
300
301// An 'fsub' node which checks for single non-hazardous use.
302def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
303 return hasNoVMLxHazardUse(N);
304}]>;
305
Evan Chenga8e29892007-01-19 07:51:42 +0000306//===----------------------------------------------------------------------===//
307// Operand Definitions.
308//
309
310// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000311// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000312def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000314}
Evan Chenga8e29892007-01-19 07:51:42 +0000315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000317def uncondbrtarget : Operand<OtherVT> {
318 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
319}
320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// Branch target for ARM. Handles conditional/unconditional
322def br_target : Operand<OtherVT> {
323 let EncoderMethod = "getARMBranchTargetOpValue";
324}
325
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000326// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000328def bltarget : Operand<i32> {
329 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000330 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000331}
332
Jason W Kim685c3502011-02-04 19:47:15 +0000333// Call target for ARM. Handles conditional/unconditional
334// FIXME: rename bl_target to t2_bltarget?
335def bl_target : Operand<i32> {
336 // Encoded the same as branch targets.
337 let EncoderMethod = "getARMBranchTargetOpValue";
338}
339
340
Evan Chenga8e29892007-01-19 07:51:42 +0000341// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000342def RegListAsmOperand : AsmOperandClass {
343 let Name = "RegList";
344 let SuperClasses = [];
345}
346
Bill Wendling0f630752010-11-17 04:32:08 +0000347def DPRRegListAsmOperand : AsmOperandClass {
348 let Name = "DPRRegList";
349 let SuperClasses = [];
350}
351
352def SPRRegListAsmOperand : AsmOperandClass {
353 let Name = "SPRRegList";
354 let SuperClasses = [];
355}
356
Bill Wendling04863d02010-11-13 10:40:19 +0000357def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000358 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000359 let ParserMatchClass = RegListAsmOperand;
360 let PrintMethod = "printRegisterList";
361}
362
Bill Wendling0f630752010-11-17 04:32:08 +0000363def dpr_reglist : Operand<i32> {
364 let EncoderMethod = "getRegisterListOpValue";
365 let ParserMatchClass = DPRRegListAsmOperand;
366 let PrintMethod = "printRegisterList";
367}
368
369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
373}
374
Evan Chenga8e29892007-01-19 07:51:42 +0000375// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
376def cpinst_operand : Operand<i32> {
377 let PrintMethod = "printCPInstOperand";
378}
379
Evan Chenga8e29892007-01-19 07:51:42 +0000380// Local PC labels.
381def pclabel : Operand<i32> {
382 let PrintMethod = "printPCLabel";
383}
384
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000385// ADR instruction labels.
386def adrlabel : Operand<i32> {
387 let EncoderMethod = "getAdrLabelOpValue";
388}
389
Owen Anderson498ec202010-10-27 22:49:00 +0000390def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000391 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000392}
393
Jim Grosbachb35ad412010-10-13 19:56:10 +0000394// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000395def rot_imm : Operand<i32>, ImmLeaf<i32, [{
396 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 return v == 8 || v == 16 || v == 24; }]> {
398 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000399}
400
Owen Anderson00828302011-03-18 22:50:18 +0000401def ShifterAsmOperand : AsmOperandClass {
402 let Name = "Shifter";
403 let SuperClasses = [];
404}
405
Bob Wilson22f5dc72010-08-16 18:27:34 +0000406// shift_imm: An integer that encodes a shift amount and the type of shift
407// (currently either asr or lsl) using the same encoding used for the
408// immediates in so_reg operands.
409def shift_imm : Operand<i32> {
410 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000411 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412}
413
Jim Grosbache8606dc2011-07-13 17:50:29 +0000414def ShiftedRegAsmOperand : AsmOperandClass {
415 let Name = "ShiftedReg";
416}
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418// shifter_operand operands: so_reg and so_imm.
419def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000420 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000421 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000422 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000423 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000424 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000425 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000426}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000427// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000428def shift_so_reg : Operand<i32>, // reg reg imm
429 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
430 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000431 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000432 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000433 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000434}
Evan Chenga8e29892007-01-19 07:51:42 +0000435
436// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000437// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000438def so_imm : Operand<i32>, ImmLeaf<i32, [{
439 return ARM_AM::getSOImmVal(Imm) != -1;
440 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000441 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000442}
443
Evan Chengc70d1842007-03-20 08:11:30 +0000444// Break so_imm's up into two pieces. This handles immediates with up to 16
445// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
446// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000447def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000448 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000449}]>;
450
451/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
452///
453def arm_i32imm : PatLeaf<(imm), [{
454 if (Subtarget->hasV6T2Ops())
455 return true;
456 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
457}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000458
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000459/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000460def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
461 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000462}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000463
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000464/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000465def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
466 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000467}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000468 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000469}
470
Evan Cheng75972122011-01-13 07:58:56 +0000471// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000472// The imm is split into imm{15-12}, imm{11-0}
473//
Evan Cheng75972122011-01-13 07:58:56 +0000474def i32imm_hilo16 : Operand<i32> {
475 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000476}
477
Evan Chenga9688c42010-12-11 04:11:38 +0000478/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
479/// e.g., 0xf000ffff
480def bf_inv_mask_imm : Operand<i32>,
481 PatLeaf<(imm), [{
482 return ARM::isBitFieldInvertedMask(N->getZExtValue());
483}] > {
484 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
485 let PrintMethod = "printBitfieldInvMaskImmOperand";
486}
487
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000488/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000489def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
490 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000491}]>;
492
493/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000494def width_imm : Operand<i32>, ImmLeaf<i32, [{
495 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000496}] > {
497 let EncoderMethod = "getMsbOpValue";
498}
499
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000500def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
501 return Imm > 0 && Imm <= 32;
502}]> {
503 let EncoderMethod = "getSsatBitPosValue";
504}
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506// Define ARM specific addressing modes.
507
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000508def MemMode2AsmOperand : AsmOperandClass {
509 let Name = "MemMode2";
510 let SuperClasses = [];
511 let ParserMethod = "tryParseMemMode2Operand";
512}
513
514def MemMode3AsmOperand : AsmOperandClass {
515 let Name = "MemMode3";
516 let SuperClasses = [];
517 let ParserMethod = "tryParseMemMode3Operand";
518}
Jim Grosbach3e556122010-10-26 22:37:02 +0000519
520// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000521//
Jim Grosbach3e556122010-10-26 22:37:02 +0000522def addrmode_imm12 : Operand<i32>,
523 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000524 // 12-bit immediate operand. Note that instructions using this encode
525 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
526 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000527
Chris Lattner2ac19022010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000529 let PrintMethod = "printAddrModeImm12Operand";
530 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000531}
Jim Grosbach3e556122010-10-26 22:37:02 +0000532// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000533//
Jim Grosbach3e556122010-10-26 22:37:02 +0000534def ldst_so_reg : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000537 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000538 let PrintMethod = "printAddrMode2Operand";
539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
Jim Grosbach3e556122010-10-26 22:37:02 +0000542// addrmode2 := reg +/- imm12
543// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000544//
545def addrmode2 : Operand<i32>,
546 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000547 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000548 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000549 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000550 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
551}
552
553def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000554 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
555 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000556 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000557 let PrintMethod = "printAddrMode2OffsetOperand";
558 let MIOperandInfo = (ops GPR, i32imm);
559}
560
561// addrmode3 := reg +/- reg
562// addrmode3 := reg +/- imm8
563//
564def addrmode3 : Operand<i32>,
565 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000566 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000567 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000568 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000569 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
570}
571
572def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000573 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
574 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000575 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000576 let PrintMethod = "printAddrMode3OffsetOperand";
577 let MIOperandInfo = (ops GPR, i32imm);
578}
579
Jim Grosbache6913602010-11-03 01:01:43 +0000580// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000581//
Jim Grosbache6913602010-11-03 01:01:43 +0000582def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000583 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000584 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000585}
586
Bill Wendling59914872010-11-08 00:39:58 +0000587def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000588 let Name = "MemMode5";
589 let SuperClasses = [];
590}
591
Evan Chenga8e29892007-01-19 07:51:42 +0000592// addrmode5 := reg +/- imm8*4
593//
594def addrmode5 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
596 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000597 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000598 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000600}
601
Bob Wilsond3a07652011-02-07 17:43:09 +0000602// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000603//
604def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000605 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000606 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000607 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000608 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000609}
610
Bob Wilsonda525062011-02-25 06:42:42 +0000611def am6offset : Operand<i32>,
612 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
613 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000614 let PrintMethod = "printAddrMode6OffsetOperand";
615 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000616 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000617}
618
Mon P Wang183c6272011-05-09 17:47:27 +0000619// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
620// (single element from one lane) for size 32.
621def addrmode6oneL32 : Operand<i32>,
622 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
623 let PrintMethod = "printAddrMode6Operand";
624 let MIOperandInfo = (ops GPR:$addr, i32imm);
625 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
626}
627
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000628// Special version of addrmode6 to handle alignment encoding for VLD-dup
629// instructions, specifically VLD4-dup.
630def addrmode6dup : Operand<i32>,
631 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
632 let PrintMethod = "printAddrMode6Operand";
633 let MIOperandInfo = (ops GPR:$addr, i32imm);
634 let EncoderMethod = "getAddrMode6DupAddressOpValue";
635}
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637// addrmodepc := pc + reg
638//
639def addrmodepc : Operand<i32>,
640 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
641 let PrintMethod = "printAddrModePCOperand";
642 let MIOperandInfo = (ops GPR, i32imm);
643}
644
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000645def MemMode7AsmOperand : AsmOperandClass {
646 let Name = "MemMode7";
647 let SuperClasses = [];
648}
649
650// addrmode7 := reg
651// Used by load/store exclusive instructions. Useful to enable right assembly
652// parsing and printing. Not used for any codegen matching.
653//
654def addrmode7 : Operand<i32> {
655 let PrintMethod = "printAddrMode7Operand";
656 let MIOperandInfo = (ops GPR);
657 let ParserMatchClass = MemMode7AsmOperand;
658}
659
Bob Wilson4f38b382009-08-21 21:58:55 +0000660def nohash_imm : Operand<i32> {
661 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000662}
663
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664def CoprocNumAsmOperand : AsmOperandClass {
665 let Name = "CoprocNum";
666 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000667 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000668}
669
670def CoprocRegAsmOperand : AsmOperandClass {
671 let Name = "CoprocReg";
672 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000673 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000674}
675
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000676def p_imm : Operand<i32> {
677 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000678 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000679}
680
681def c_imm : Operand<i32> {
682 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000683 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000684}
685
Evan Chenga8e29892007-01-19 07:51:42 +0000686//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000687
Evan Cheng37f25d92008-08-28 23:39:26 +0000688include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000689
690//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000691// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000692//
693
Evan Cheng3924f782008-08-29 07:36:24 +0000694/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000695/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000696multiclass AsI1_bin_irs<bits<4> opcod, string opc,
697 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000698 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000699 // The register-immediate version is re-materializable. This is useful
700 // in particular for taking the address of a local.
701 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000702 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
703 iii, opc, "\t$Rd, $Rn, $imm",
704 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
705 bits<4> Rd;
706 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000707 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000708 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000709 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000710 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000711 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000713 }
Jim Grosbach62547262010-10-11 18:51:51 +0000714 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
715 iir, opc, "\t$Rd, $Rn, $Rm",
716 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000717 bits<4> Rd;
718 bits<4> Rn;
719 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000720 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000722 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000723 let Inst{15-12} = Rd;
724 let Inst{11-4} = 0b00000000;
725 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000727 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
728 iis, opc, "\t$Rd, $Rn, $shift",
729 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000730 bits<4> Rd;
731 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000732 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000734 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{15-12} = Rd;
736 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000737 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000738
739 // Assembly aliases for optional destination operand when it's the same
740 // as the source operand.
741 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
742 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
743 so_imm:$imm, pred:$p,
744 cc_out:$s)>,
745 Requires<[IsARM]>;
746 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
747 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
748 GPR:$Rm, pred:$p,
749 cc_out:$s)>,
750 Requires<[IsARM]>;
751 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
752 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
753 so_reg:$shift, pred:$p,
754 cc_out:$s)>,
755 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000756}
757
Evan Cheng1e249e32009-06-25 20:59:23 +0000758/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000759/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000760let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000761multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
762 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
763 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000764 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
765 iii, opc, "\t$Rd, $Rn, $imm",
766 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
767 bits<4> Rd;
768 bits<4> Rn;
769 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000770 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000771 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000772 let Inst{19-16} = Rn;
773 let Inst{15-12} = Rd;
774 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000776 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
777 iir, opc, "\t$Rd, $Rn, $Rm",
778 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
779 bits<4> Rd;
780 bits<4> Rn;
781 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000782 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000784 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000785 let Inst{19-16} = Rn;
786 let Inst{15-12} = Rd;
787 let Inst{11-4} = 0b00000000;
788 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000790 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
791 iis, opc, "\t$Rd, $Rn, $shift",
792 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
793 bits<4> Rd;
794 bits<4> Rn;
795 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000796 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000797 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000798 let Inst{19-16} = Rn;
799 let Inst{15-12} = Rd;
800 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 }
Evan Cheng071a2792007-09-11 19:55:27 +0000802}
Evan Chengc85e8322007-07-05 07:13:32 +0000803}
804
805/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000806/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000807/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000808let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000809multiclass AI1_cmp_irs<bits<4> opcod, string opc,
810 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
811 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000812 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
813 opc, "\t$Rn, $imm",
814 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 bits<4> Rn;
816 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000817 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000818 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000819 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000820 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000821 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 }
823 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
824 opc, "\t$Rn, $Rm",
825 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000826 bits<4> Rn;
827 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000828 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000829 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000830 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000831 let Inst{19-16} = Rn;
832 let Inst{15-12} = 0b0000;
833 let Inst{11-4} = 0b00000000;
834 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000835 }
836 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
837 opc, "\t$Rn, $shift",
838 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000839 bits<4> Rn;
840 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000841 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000842 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000843 let Inst{19-16} = Rn;
844 let Inst{15-12} = 0b0000;
845 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 }
Evan Cheng071a2792007-09-11 19:55:27 +0000847}
Evan Chenga8e29892007-01-19 07:51:42 +0000848}
849
Evan Cheng576a3962010-09-25 00:49:35 +0000850/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000851/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000852/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000853multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
855 IIC_iEXTr, opc, "\t$Rd, $Rm",
856 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000857 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000858 bits<4> Rd;
859 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000860 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000861 let Inst{15-12} = Rd;
862 let Inst{11-10} = 0b00;
863 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000864 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000865 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
866 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
867 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000868 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000869 bits<4> Rd;
870 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000871 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000872 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000873 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000874 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000875 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000876 }
Evan Chenga8e29892007-01-19 07:51:42 +0000877}
878
Evan Cheng576a3962010-09-25 00:49:35 +0000879multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
881 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000882 [/* For disassembly only; pattern left blank */]>,
883 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000884 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000885 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000886 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000887 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
888 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000889 [/* For disassembly only; pattern left blank */]>,
890 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000891 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000892 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000893 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000894 }
895}
896
Evan Cheng576a3962010-09-25 00:49:35 +0000897/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000898/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000899multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000900 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
901 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
902 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000903 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000904 bits<4> Rd;
905 bits<4> Rm;
906 bits<4> Rn;
907 let Inst{19-16} = Rn;
908 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000909 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000910 let Inst{9-4} = 0b000111;
911 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000912 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000913 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
914 rot_imm:$rot),
915 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
916 [(set GPR:$Rd, (opnode GPR:$Rn,
917 (rotr GPR:$Rm, rot_imm:$rot)))]>,
918 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000919 bits<4> Rd;
920 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000921 bits<4> Rn;
922 bits<2> rot;
923 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000924 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000925 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000926 let Inst{9-4} = 0b000111;
927 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000928 }
Evan Chenga8e29892007-01-19 07:51:42 +0000929}
930
Johnny Chen2ec5e492010-02-22 21:50:40 +0000931// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000932multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000933 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
934 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6]> {
937 let Inst{11-10} = 0b00;
938 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
940 rot_imm:$rot),
941 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000942 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000943 Requires<[IsARM, HasV6]> {
944 bits<4> Rn;
945 bits<2> rot;
946 let Inst{19-16} = Rn;
947 let Inst{11-10} = rot;
948 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000949}
950
Evan Cheng62674222009-06-25 23:34:10 +0000951/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000952multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000953 string baseOpc, bit Commutable = 0> {
954 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000955 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
956 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
957 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000958 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 bits<4> Rd;
960 bits<4> Rn;
961 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 let Inst{15-12} = Rd;
964 let Inst{19-16} = Rn;
965 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000966 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
968 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
969 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000970 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000971 bits<4> Rd;
972 bits<4> Rn;
973 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000974 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000975 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000976 let isCommutable = Commutable;
977 let Inst{3-0} = Rm;
978 let Inst{15-12} = Rd;
979 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000980 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000981 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
982 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
983 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000984 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000985 bits<4> Rd;
986 bits<4> Rn;
987 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000989 let Inst{11-0} = shift;
990 let Inst{15-12} = Rd;
991 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000992 }
Jim Grosbach37ee4642011-07-13 17:57:17 +0000993 }
994 // Assembly aliases for optional destination operand when it's the same
995 // as the source operand.
996 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
997 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
998 so_imm:$imm, pred:$p,
999 cc_out:$s)>,
1000 Requires<[IsARM]>;
1001 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1002 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1003 GPR:$Rm, pred:$p,
1004 cc_out:$s)>,
1005 Requires<[IsARM]>;
1006 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1007 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1008 so_reg:$shift, pred:$p,
1009 cc_out:$s)>,
1010 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001011}
1012
Jim Grosbache5165492009-11-09 00:11:35 +00001013// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001014// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1015let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001016multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001017 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1018 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001019 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001020 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1021 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001022 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1023 let isCommutable = Commutable;
1024 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001025 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1026 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001027 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001028}
Evan Chengc85e8322007-07-05 07:13:32 +00001029}
1030
Jim Grosbach3e556122010-10-26 22:37:02 +00001031let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001032multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001033 InstrItinClass iir, PatFrag opnode> {
1034 // Note: We use the complex addrmode_imm12 rather than just an input
1035 // GPR and a constrained immediate so that we can use this to match
1036 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001037 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001038 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1039 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001040 bits<4> Rt;
1041 bits<17> addr;
1042 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1043 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001044 let Inst{15-12} = Rt;
1045 let Inst{11-0} = addr{11-0}; // imm12
1046 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001047 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001048 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1049 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001050 bits<4> Rt;
1051 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001052 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001053 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1054 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001055 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001056 let Inst{11-0} = shift{11-0};
1057 }
1058}
1059}
1060
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001061multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 InstrItinClass iir, PatFrag opnode> {
1063 // Note: We use the complex addrmode_imm12 rather than just an input
1064 // GPR and a constrained immediate so that we can use this to match
1065 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001066 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001067 (ins GPR:$Rt, addrmode_imm12:$addr),
1068 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1069 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1070 bits<4> Rt;
1071 bits<17> addr;
1072 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1073 let Inst{19-16} = addr{16-13}; // Rn
1074 let Inst{15-12} = Rt;
1075 let Inst{11-0} = addr{11-0}; // imm12
1076 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001077 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001078 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1079 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1080 bits<4> Rt;
1081 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001082 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001083 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1084 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001085 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001086 let Inst{11-0} = shift{11-0};
1087 }
1088}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001089//===----------------------------------------------------------------------===//
1090// Instructions
1091//===----------------------------------------------------------------------===//
1092
Evan Chenga8e29892007-01-19 07:51:42 +00001093//===----------------------------------------------------------------------===//
1094// Miscellaneous Instructions.
1095//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001096
Evan Chenga8e29892007-01-19 07:51:42 +00001097/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1098/// the function. The first operand is the ID# for this instruction, the second
1099/// is the index into the MachineConstantPool that this is, the third is the
1100/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001101let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001102def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001103PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001104 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001105
Jim Grosbach4642ad32010-02-22 23:10:38 +00001106// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1107// from removing one half of the matched pairs. That breaks PEI, which assumes
1108// these will always be in pairs, and asserts if it finds otherwise. Better way?
1109let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001110def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001111PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001112 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001113
Jim Grosbach64171712010-02-16 21:07:46 +00001114def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001115PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001116 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001117}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001118
Johnny Chenf4d81052010-02-12 22:53:19 +00001119def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001120 [/* For disassembly only; pattern left blank */]>,
1121 Requires<[IsARM, HasV6T2]> {
1122 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001123 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001124 let Inst{7-0} = 0b00000000;
1125}
1126
Johnny Chenf4d81052010-02-12 22:53:19 +00001127def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1128 [/* For disassembly only; pattern left blank */]>,
1129 Requires<[IsARM, HasV6T2]> {
1130 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001131 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001132 let Inst{7-0} = 0b00000001;
1133}
1134
1135def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1136 [/* For disassembly only; pattern left blank */]>,
1137 Requires<[IsARM, HasV6T2]> {
1138 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001139 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001140 let Inst{7-0} = 0b00000010;
1141}
1142
1143def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1144 [/* For disassembly only; pattern left blank */]>,
1145 Requires<[IsARM, HasV6T2]> {
1146 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001147 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001148 let Inst{7-0} = 0b00000011;
1149}
1150
Johnny Chen2ec5e492010-02-22 21:50:40 +00001151def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1152 "\t$dst, $a, $b",
1153 [/* For disassembly only; pattern left blank */]>,
1154 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001155 bits<4> Rd;
1156 bits<4> Rn;
1157 bits<4> Rm;
1158 let Inst{3-0} = Rm;
1159 let Inst{15-12} = Rd;
1160 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001161 let Inst{27-20} = 0b01101000;
1162 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001163 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001164}
1165
Johnny Chenf4d81052010-02-12 22:53:19 +00001166def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1167 [/* For disassembly only; pattern left blank */]>,
1168 Requires<[IsARM, HasV6T2]> {
1169 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001170 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001171 let Inst{7-0} = 0b00000100;
1172}
1173
Johnny Chenc6f7b272010-02-11 18:12:29 +00001174// The i32imm operand $val can be used by a debugger to store more information
1175// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001176def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1177 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001178 bits<16> val;
1179 let Inst{3-0} = val{3-0};
1180 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001181 let Inst{27-20} = 0b00010010;
1182 let Inst{7-4} = 0b0111;
1183}
1184
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001185// Change Processor State is a system instruction -- for disassembly and
1186// parsing only.
1187// FIXME: Since the asm parser has currently no clean way to handle optional
1188// operands, create 3 versions of the same instruction. Once there's a clean
1189// framework to represent optional operands, change this behavior.
1190class CPS<dag iops, string asm_ops>
1191 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1192 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1193 bits<2> imod;
1194 bits<3> iflags;
1195 bits<5> mode;
1196 bit M;
1197
Johnny Chenb98e1602010-02-12 18:55:33 +00001198 let Inst{31-28} = 0b1111;
1199 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001200 let Inst{19-18} = imod;
1201 let Inst{17} = M; // Enabled if mode is set;
1202 let Inst{16} = 0;
1203 let Inst{8-6} = iflags;
1204 let Inst{5} = 0;
1205 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001206}
1207
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001208let M = 1 in
1209 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1210 "$imod\t$iflags, $mode">;
1211let mode = 0, M = 0 in
1212 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1213
1214let imod = 0, iflags = 0, M = 1 in
1215 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1216
Johnny Chenb92a23f2010-02-21 04:42:01 +00001217// Preload signals the memory system of possible future data/instruction access.
1218// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001219multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001220
Evan Chengdfed19f2010-11-03 06:34:55 +00001221 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001222 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001223 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001224 bits<4> Rt;
1225 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001226 let Inst{31-26} = 0b111101;
1227 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001228 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001229 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001230 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001231 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001232 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001233 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001234 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001235 }
1236
Evan Chengdfed19f2010-11-03 06:34:55 +00001237 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001238 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001239 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001240 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001241 let Inst{31-26} = 0b111101;
1242 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001243 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001244 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001245 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001246 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001247 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001248 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001249 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001250 }
1251}
1252
Evan Cheng416941d2010-11-04 05:19:35 +00001253defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1254defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1255defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001256
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001257def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1258 "setend\t$end",
1259 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001260 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001261 bits<1> end;
1262 let Inst{31-10} = 0b1111000100000001000000;
1263 let Inst{9} = end;
1264 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001265}
1266
Johnny Chenf4d81052010-02-12 22:53:19 +00001267def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001268 [/* For disassembly only; pattern left blank */]>,
1269 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001270 bits<4> opt;
1271 let Inst{27-4} = 0b001100100000111100001111;
1272 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001273}
1274
Johnny Chenba6e0332010-02-11 17:14:31 +00001275// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001276let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001277def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001278 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001279 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001280 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001281}
1282
Evan Cheng12c3a532008-11-06 17:48:05 +00001283// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001284let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001285def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1286 Size4Bytes, IIC_iALUr,
1287 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001288
Evan Cheng325474e2008-01-07 23:56:57 +00001289let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001290def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001291 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001292 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001293
Jim Grosbach53694262010-11-18 01:15:56 +00001294def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001295 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001296 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001297
Jim Grosbach53694262010-11-18 01:15:56 +00001298def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001299 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001300 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001301
Jim Grosbach53694262010-11-18 01:15:56 +00001302def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001303 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001304 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001305
Jim Grosbach53694262010-11-18 01:15:56 +00001306def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001307 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001308 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001309}
Chris Lattner13c63102008-01-06 05:55:01 +00001310let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001311def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001312 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001313
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001314def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001315 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1316 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001317
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001318def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001319 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001320}
Evan Cheng12c3a532008-11-06 17:48:05 +00001321} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001322
Evan Chenge07715c2009-06-23 05:25:29 +00001323
1324// LEApcrel - Load a pc-relative address into a register without offending the
1325// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001326let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001327// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001328// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1329// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001330def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001331 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001332 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001333 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001334 let Inst{27-25} = 0b001;
1335 let Inst{20} = 0;
1336 let Inst{19-16} = 0b1111;
1337 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001338 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001339}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001340def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1341 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001342
1343def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1344 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1345 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001346
Evan Chenga8e29892007-01-19 07:51:42 +00001347//===----------------------------------------------------------------------===//
1348// Control Flow Instructions.
1349//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001350
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1352 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001353 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354 "bx", "\tlr", [(ARMretflag)]>,
1355 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001356 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357 }
1358
1359 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001360 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001361 "mov", "\tpc, lr", [(ARMretflag)]>,
1362 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001363 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001364 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001365}
Rafael Espindola27185192006-09-29 21:20:16 +00001366
Bob Wilson04ea6e52009-10-28 00:37:03 +00001367// Indirect branches
1368let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001369 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001370 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001371 [(brind GPR:$dst)]>,
1372 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001373 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001374 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001375 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001376 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001377
Johnny Chen75f42962011-05-22 17:51:04 +00001378 // For disassembly only.
1379 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1380 "bx$p\t$dst", [/* pattern left blank */]>,
1381 Requires<[IsARM, HasV4T]> {
1382 bits<4> dst;
1383 let Inst{27-4} = 0b000100101111111111110001;
1384 let Inst{3-0} = dst;
1385 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001386}
1387
Evan Cheng1e0eab12010-11-29 22:43:27 +00001388// All calls clobber the non-callee saved registers. SP is marked as
1389// a use to prevent stack-pointer assignments that appear immediately
1390// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001391let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001392 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001393 // FIXME: Do we really need a non-predicated version? If so, it should
1394 // at least be a pseudo instruction expanding to the predicated version
1395 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001396 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001397 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001398 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001399 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001400 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001401 Requires<[IsARM, IsNotDarwin]> {
1402 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001403 bits<24> func;
1404 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001405 }
Evan Cheng277f0742007-06-19 21:05:09 +00001406
Jason W Kim685c3502011-02-04 19:47:15 +00001407 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001408 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001409 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001410 Requires<[IsARM, IsNotDarwin]> {
1411 bits<24> func;
1412 let Inst{23-0} = func;
1413 }
Evan Cheng277f0742007-06-19 21:05:09 +00001414
Evan Chenga8e29892007-01-19 07:51:42 +00001415 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001416 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001417 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001418 [(ARMcall GPR:$func)]>,
1419 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001420 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001421 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001422 let Inst{3-0} = func;
1423 }
1424
1425 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1426 IIC_Br, "blx", "\t$func",
1427 [(ARMcall_pred GPR:$func)]>,
1428 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1429 bits<4> func;
1430 let Inst{27-4} = 0b000100101111111111110011;
1431 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001432 }
1433
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001434 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001435 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001436 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1437 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1438 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001439
1440 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001441 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1442 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1443 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001444}
1445
David Goodwin1a8f36e2009-08-12 18:31:53 +00001446let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001447 // On Darwin R9 is call-clobbered.
1448 // R7 is marked as a use to prevent frame-pointer assignments from being
1449 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001450 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001451 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001452 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001453 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001454 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1455 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001456
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001457 def BLr9_pred : ARMPseudoExpand<(outs),
1458 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001459 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001460 [(ARMcall_pred tglobaladdr:$func)],
1461 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001462 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001463
1464 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001465 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001466 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001467 [(ARMcall GPR:$func)],
1468 (BLX GPR:$func)>,
1469 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001470
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001471 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1472 Size4Bytes, IIC_Br,
1473 [(ARMcall_pred GPR:$func)],
1474 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001475 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001476
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001477 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001478 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001479 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1480 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1481 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001482
1483 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001484 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1485 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1486 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001487}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001488
David Goodwin1a8f36e2009-08-12 18:31:53 +00001489let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001490 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1491 // a two-value operand where a dag node expects two operands. :(
1492 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1493 IIC_Br, "b", "\t$target",
1494 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1495 bits<24> target;
1496 let Inst{23-0} = target;
1497 }
1498
Evan Chengaeafca02007-05-16 07:45:54 +00001499 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001500 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001501 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001502 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1503 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001504 // FIXME: Is B really a Barrier? That doesn't seem right.
1505 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1506 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001507
Jim Grosbach2dc77682010-11-29 18:37:44 +00001508 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1509 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001510 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001511 SizeSpecial, IIC_Br,
1512 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001513 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1514 // into i12 and rs suffixed versions.
1515 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001516 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001517 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001518 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001520 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001521 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001522 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001523 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001525 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001526 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001527
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001528}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001529
Johnny Chen8901e6f2011-03-31 17:53:50 +00001530// BLX (immediate) -- for disassembly only
1531def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1532 "blx\t$target", [/* pattern left blank */]>,
1533 Requires<[IsARM, HasV5T]> {
1534 let Inst{31-25} = 0b1111101;
1535 bits<25> target;
1536 let Inst{23-0} = target{24-1};
1537 let Inst{24} = target{0};
1538}
1539
Johnny Chena1e76212010-02-13 02:51:09 +00001540// Branch and Exchange Jazelle -- for disassembly only
1541def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1542 [/* For disassembly only; pattern left blank */]> {
1543 let Inst{23-20} = 0b0010;
1544 //let Inst{19-8} = 0xfff;
1545 let Inst{7-4} = 0b0010;
1546}
1547
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001548// Tail calls.
1549
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001550let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1551 // Darwin versions.
1552 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1553 Uses = [SP] in {
1554 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1555 IIC_Br, []>, Requires<[IsDarwin]>;
1556
1557 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1558 IIC_Br, []>, Requires<[IsDarwin]>;
1559
Jim Grosbach245f5e82011-07-08 18:50:22 +00001560 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1561 Size4Bytes, IIC_Br, [],
1562 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1563 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001564
Jim Grosbach245f5e82011-07-08 18:50:22 +00001565 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1566 Size4Bytes, IIC_Br, [],
1567 (BX GPR:$dst)>,
1568 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001569
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001570 }
1571
1572 // Non-Darwin versions (the difference is R9).
1573 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1574 Uses = [SP] in {
1575 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1576 IIC_Br, []>, Requires<[IsNotDarwin]>;
1577
1578 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1579 IIC_Br, []>, Requires<[IsNotDarwin]>;
1580
Jim Grosbach245f5e82011-07-08 18:50:22 +00001581 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1582 Size4Bytes, IIC_Br, [],
1583 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1584 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001585
Jim Grosbach245f5e82011-07-08 18:50:22 +00001586 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1587 Size4Bytes, IIC_Br, [],
1588 (BX GPR:$dst)>,
1589 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001590 }
1591}
1592
1593
1594
1595
1596
Johnny Chen0296f3e2010-02-16 21:59:54 +00001597// Secure Monitor Call is a system instruction -- for disassembly only
1598def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1599 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001600 bits<4> opt;
1601 let Inst{23-4} = 0b01100000000000000111;
1602 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001603}
1604
Johnny Chen64dfb782010-02-16 20:04:27 +00001605// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001606let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001607def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001608 [/* For disassembly only; pattern left blank */]> {
1609 bits<24> svc;
1610 let Inst{23-0} = svc;
1611}
Johnny Chen85d5a892010-02-10 18:02:25 +00001612}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001613def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001614
Johnny Chenfb566792010-02-17 21:39:10 +00001615// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001616let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001617def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1618 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001619 [/* For disassembly only; pattern left blank */]> {
1620 let Inst{31-28} = 0b1111;
1621 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001622 let Inst{19-8} = 0xd05;
1623 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001624}
1625
Jim Grosbache6913602010-11-03 01:01:43 +00001626def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1627 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001628 [/* For disassembly only; pattern left blank */]> {
1629 let Inst{31-28} = 0b1111;
1630 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001631 let Inst{19-8} = 0xd05;
1632 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001633}
1634
Johnny Chenfb566792010-02-17 21:39:10 +00001635// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001636def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1637 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001638 [/* For disassembly only; pattern left blank */]> {
1639 let Inst{31-28} = 0b1111;
1640 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001641 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001642}
1643
Jim Grosbache6913602010-11-03 01:01:43 +00001644def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1645 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001646 [/* For disassembly only; pattern left blank */]> {
1647 let Inst{31-28} = 0b1111;
1648 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001649 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001650}
Chris Lattner39ee0362010-10-31 19:10:56 +00001651} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001652
Evan Chenga8e29892007-01-19 07:51:42 +00001653//===----------------------------------------------------------------------===//
1654// Load / store Instructions.
1655//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001656
Evan Chenga8e29892007-01-19 07:51:42 +00001657// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001658
1659
Evan Cheng7e2fe912010-10-28 06:47:08 +00001660defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001661 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001662defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001663 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001664defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001665 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001666defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001667 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001668
Evan Chengfa775d02007-03-19 07:20:03 +00001669// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001670let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1671 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001672def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001673 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1674 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001675 bits<4> Rt;
1676 bits<17> addr;
1677 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1678 let Inst{19-16} = 0b1111;
1679 let Inst{15-12} = Rt;
1680 let Inst{11-0} = addr{11-0}; // imm12
1681}
Evan Chengfa775d02007-03-19 07:20:03 +00001682
Evan Chenga8e29892007-01-19 07:51:42 +00001683// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001684def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001685 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1686 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001687
Evan Chenga8e29892007-01-19 07:51:42 +00001688// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001689def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001690 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1691 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001692
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001693def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001694 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1695 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001696
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001697let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001698// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001699def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1700 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001701 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001702 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001703}
Rafael Espindolac391d162006-10-23 20:34:27 +00001704
Evan Chenga8e29892007-01-19 07:51:42 +00001705// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001706multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001707 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1708 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001709 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1710 // {17-14} Rn
1711 // {13} 1 == Rm, 0 == imm12
1712 // {12} isAdd
1713 // {11-0} imm12/Rm
1714 bits<18> addr;
1715 let Inst{25} = addr{13};
1716 let Inst{23} = addr{12};
1717 let Inst{19-16} = addr{17-14};
1718 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001719 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001720 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001721 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001722 (ins GPR:$Rn, am2offset:$offset),
1723 IndexModePost, LdFrm, itin,
1724 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001725 // {13} 1 == Rm, 0 == imm12
1726 // {12} isAdd
1727 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001728 bits<14> offset;
1729 bits<4> Rn;
1730 let Inst{25} = offset{13};
1731 let Inst{23} = offset{12};
1732 let Inst{19-16} = Rn;
1733 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001734 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001735}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001736
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001738defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1739defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001740}
Rafael Espindola450856d2006-12-12 00:37:38 +00001741
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001742multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1743 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1744 (ins addrmode3:$addr), IndexModePre,
1745 LdMiscFrm, itin,
1746 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1747 bits<14> addr;
1748 let Inst{23} = addr{8}; // U bit
1749 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1750 let Inst{19-16} = addr{12-9}; // Rn
1751 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1752 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1753 }
1754 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1755 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1756 LdMiscFrm, itin,
1757 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001758 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001759 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001760 let Inst{23} = offset{8}; // U bit
1761 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001762 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001763 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1764 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001765 }
1766}
Rafael Espindola4e307642006-09-08 16:59:47 +00001767
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001768let mayLoad = 1, neverHasSideEffects = 1 in {
1769defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1770defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1771defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001772let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001773def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1774 (ins addrmode3:$addr), IndexModePre,
1775 LdMiscFrm, IIC_iLoad_d_ru,
1776 "ldrd", "\t$Rt, $Rt2, $addr!",
1777 "$addr.base = $Rn_wb", []> {
1778 bits<14> addr;
1779 let Inst{23} = addr{8}; // U bit
1780 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1781 let Inst{19-16} = addr{12-9}; // Rn
1782 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1783 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1784}
1785def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1786 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1787 LdMiscFrm, IIC_iLoad_d_ru,
1788 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1789 "$Rn = $Rn_wb", []> {
1790 bits<10> offset;
1791 bits<4> Rn;
1792 let Inst{23} = offset{8}; // U bit
1793 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1794 let Inst{19-16} = Rn;
1795 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1796 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1797}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001798} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001799} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Johnny Chenadb561d2010-02-18 03:27:42 +00001801// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001802let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001803def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1804 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1805 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1806 // {17-14} Rn
1807 // {13} 1 == Rm, 0 == imm12
1808 // {12} isAdd
1809 // {11-0} imm12/Rm
1810 bits<18> addr;
1811 let Inst{25} = addr{13};
1812 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001813 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001814 let Inst{19-16} = addr{17-14};
1815 let Inst{11-0} = addr{11-0};
1816 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001817}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001818def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1819 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1820 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1821 // {17-14} Rn
1822 // {13} 1 == Rm, 0 == imm12
1823 // {12} isAdd
1824 // {11-0} imm12/Rm
1825 bits<18> addr;
1826 let Inst{25} = addr{13};
1827 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001828 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001829 let Inst{19-16} = addr{17-14};
1830 let Inst{11-0} = addr{11-0};
1831 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001832}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001833def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1834 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1835 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001836 let Inst{21} = 1; // overwrite
1837}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001838def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1839 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1840 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001841 let Inst{21} = 1; // overwrite
1842}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001843def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1844 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1845 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001846 let Inst{21} = 1; // overwrite
1847}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001848}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001849
Evan Chenga8e29892007-01-19 07:51:42 +00001850// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001851
1852// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001853def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001854 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1855 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001856
Evan Chenga8e29892007-01-19 07:51:42 +00001857// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001858let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1859def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001860 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001861 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001862
1863// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001864def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001865 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001866 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001867 "str", "\t$Rt, [$Rn, $offset]!",
1868 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001869 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001870 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001871
Jim Grosbach953557f42010-11-19 21:35:06 +00001872def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001873 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001874 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001875 "str", "\t$Rt, [$Rn], $offset",
1876 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001877 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001878 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001879
Jim Grosbacha1b41752010-11-19 22:06:57 +00001880def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1881 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1882 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001883 "strb", "\t$Rt, [$Rn, $offset]!",
1884 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001885 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1886 GPR:$Rn, am2offset:$offset))]>;
1887def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1888 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1889 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001890 "strb", "\t$Rt, [$Rn], $offset",
1891 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001892 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1893 GPR:$Rn, am2offset:$offset))]>;
1894
Jim Grosbach2dc77682010-11-29 18:37:44 +00001895def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1896 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1897 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001898 "strh", "\t$Rt, [$Rn, $offset]!",
1899 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001900 [(set GPR:$Rn_wb,
1901 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001902
Jim Grosbach2dc77682010-11-29 18:37:44 +00001903def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1904 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1905 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001906 "strh", "\t$Rt, [$Rn], $offset",
1907 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001908 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1909 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001910
Johnny Chen39a4bb32010-02-18 22:31:18 +00001911// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001912let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001913def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1914 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001915 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001916 "strd", "\t$src1, $src2, [$base, $offset]!",
1917 "$base = $base_wb", []>;
1918
1919// For disassembly only
1920def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1921 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001922 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001923 "strd", "\t$src1, $src2, [$base], $offset",
1924 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001925} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001926
Johnny Chenad4df4c2010-03-01 19:22:00 +00001927// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001928
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001929def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1930 IndexModePost, StFrm, IIC_iStore_ru,
1931 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001932 [/* For disassembly only; pattern left blank */]> {
1933 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001934 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1935}
1936
1937def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1938 IndexModePost, StFrm, IIC_iStore_bh_ru,
1939 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1940 [/* For disassembly only; pattern left blank */]> {
1941 let Inst{21} = 1; // overwrite
1942 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001943}
1944
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001945def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001946 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001947 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001948 [/* For disassembly only; pattern left blank */]> {
1949 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001950 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001951}
1952
Evan Chenga8e29892007-01-19 07:51:42 +00001953//===----------------------------------------------------------------------===//
1954// Load / store multiple Instructions.
1955//
1956
Bill Wendling6c470b82010-11-13 09:09:38 +00001957multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1958 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001959 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001960 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1961 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001962 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001963 let Inst{24-23} = 0b01; // Increment After
1964 let Inst{21} = 0; // No writeback
1965 let Inst{20} = L_bit;
1966 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001967 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001968 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1969 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001970 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001971 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001972 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001973 let Inst{20} = L_bit;
1974 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001975 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001976 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1977 IndexModeNone, f, itin,
1978 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1979 let Inst{24-23} = 0b00; // Decrement After
1980 let Inst{21} = 0; // No writeback
1981 let Inst{20} = L_bit;
1982 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001983 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001984 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1985 IndexModeUpd, f, itin_upd,
1986 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1987 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001988 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001989 let Inst{20} = L_bit;
1990 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001991 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001992 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1993 IndexModeNone, f, itin,
1994 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1995 let Inst{24-23} = 0b10; // Decrement Before
1996 let Inst{21} = 0; // No writeback
1997 let Inst{20} = L_bit;
1998 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001999 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002000 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2001 IndexModeUpd, f, itin_upd,
2002 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2003 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002004 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002005 let Inst{20} = L_bit;
2006 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002007 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002008 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2009 IndexModeNone, f, itin,
2010 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2011 let Inst{24-23} = 0b11; // Increment Before
2012 let Inst{21} = 0; // No writeback
2013 let Inst{20} = L_bit;
2014 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002015 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002016 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2017 IndexModeUpd, f, itin_upd,
2018 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2019 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002020 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002021 let Inst{20} = L_bit;
2022 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002023}
Bill Wendling6c470b82010-11-13 09:09:38 +00002024
Bill Wendlingc93989a2010-11-13 11:20:05 +00002025let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002026
2027let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2028defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2029
2030let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2031defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2032
2033} // neverHasSideEffects
2034
Bob Wilson0fef5842011-01-06 19:24:32 +00002035// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002036def : MnemonicAlias<"ldmfd", "ldmia">;
2037def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002038def : MnemonicAlias<"ldm", "ldmia">;
2039def : MnemonicAlias<"stm", "stmia">;
2040
2041// FIXME: remove when we have a way to marking a MI with these properties.
2042// FIXME: Should pc be an implicit operand like PICADD, etc?
2043let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2044 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002045def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2046 reglist:$regs, variable_ops),
2047 Size4Bytes, IIC_iLoad_mBr, [],
2048 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002049 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Evan Chenga8e29892007-01-19 07:51:42 +00002051//===----------------------------------------------------------------------===//
2052// Move Instructions.
2053//
2054
Evan Chengcd799b92009-06-12 20:46:18 +00002055let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002056def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2057 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2058 bits<4> Rd;
2059 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002060
Johnny Chen103bf952011-04-01 23:30:25 +00002061 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002062 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002063 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002064 let Inst{3-0} = Rm;
2065 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002066}
2067
Dale Johannesen38d5f042010-06-15 22:24:08 +00002068// A version for the smaller set of tail call registers.
2069let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002070def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002071 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2072 bits<4> Rd;
2073 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002074
Dale Johannesen38d5f042010-06-15 22:24:08 +00002075 let Inst{11-4} = 0b00000000;
2076 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002077 let Inst{3-0} = Rm;
2078 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002079}
2080
Evan Chengf40deed2010-10-27 23:41:30 +00002081def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002082 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002083 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2084 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002085 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002086 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002087 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002088 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002089 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002090 let Inst{25} = 0;
2091}
Evan Chenga2515702007-03-19 07:09:02 +00002092
Evan Chengc4af4632010-11-17 20:13:28 +00002093let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002094def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2095 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002096 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002097 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002098 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002099 let Inst{15-12} = Rd;
2100 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002101 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002102}
2103
Evan Chengc4af4632010-11-17 20:13:28 +00002104let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002105def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002106 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002107 "movw", "\t$Rd, $imm",
2108 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002109 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002110 bits<4> Rd;
2111 bits<16> imm;
2112 let Inst{15-12} = Rd;
2113 let Inst{11-0} = imm{11-0};
2114 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002115 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002116 let Inst{25} = 1;
2117}
2118
Evan Cheng53519f02011-01-21 18:55:51 +00002119def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2120 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002121
2122let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002123def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002124 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002125 "movt", "\t$Rd, $imm",
2126 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002127 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002128 lo16AllZero:$imm))]>, UnaryDP,
2129 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002130 bits<4> Rd;
2131 bits<16> imm;
2132 let Inst{15-12} = Rd;
2133 let Inst{11-0} = imm{11-0};
2134 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002135 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002136 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002137}
Evan Cheng13ab0202007-07-10 18:08:01 +00002138
Evan Cheng53519f02011-01-21 18:55:51 +00002139def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2140 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002141
2142} // Constraints
2143
Evan Cheng20956592009-10-21 08:15:52 +00002144def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2145 Requires<[IsARM, HasV6T2]>;
2146
David Goodwinca01a8d2009-09-01 18:32:09 +00002147let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002148def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002149 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2150 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002151
2152// These aren't really mov instructions, but we have to define them this way
2153// due to flag operands.
2154
Evan Cheng071a2792007-09-11 19:55:27 +00002155let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002156def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002157 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2158 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002159def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002160 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2161 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002162}
Evan Chenga8e29892007-01-19 07:51:42 +00002163
Evan Chenga8e29892007-01-19 07:51:42 +00002164//===----------------------------------------------------------------------===//
2165// Extend Instructions.
2166//
2167
2168// Sign extenders
2169
Evan Cheng576a3962010-09-25 00:49:35 +00002170defm SXTB : AI_ext_rrot<0b01101010,
2171 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2172defm SXTH : AI_ext_rrot<0b01101011,
2173 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002174
Evan Cheng576a3962010-09-25 00:49:35 +00002175defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002176 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002177defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002178 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002179
Johnny Chen2ec5e492010-02-22 21:50:40 +00002180// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002181defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002182
2183// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002184defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002185
2186// Zero extenders
2187
2188let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002189defm UXTB : AI_ext_rrot<0b01101110,
2190 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2191defm UXTH : AI_ext_rrot<0b01101111,
2192 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2193defm UXTB16 : AI_ext_rrot<0b01101100,
2194 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002195
Jim Grosbach542f6422010-07-28 23:25:44 +00002196// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2197// The transformation should probably be done as a combiner action
2198// instead so we can include a check for masking back in the upper
2199// eight bits of the source into the lower eight bits of the result.
2200//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2201// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002202def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002203 (UXTB16r_rot GPR:$Src, 8)>;
2204
Evan Cheng576a3962010-09-25 00:49:35 +00002205defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002206 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002207defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002208 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002209}
2210
Evan Chenga8e29892007-01-19 07:51:42 +00002211// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002212// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002213defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002214
Evan Chenga8e29892007-01-19 07:51:42 +00002215
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002216def SBFX : I<(outs GPR:$Rd),
2217 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002218 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002219 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002220 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002221 bits<4> Rd;
2222 bits<4> Rn;
2223 bits<5> lsb;
2224 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002225 let Inst{27-21} = 0b0111101;
2226 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002227 let Inst{20-16} = width;
2228 let Inst{15-12} = Rd;
2229 let Inst{11-7} = lsb;
2230 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002231}
2232
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002233def UBFX : I<(outs GPR:$Rd),
2234 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002235 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002236 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002237 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002238 bits<4> Rd;
2239 bits<4> Rn;
2240 bits<5> lsb;
2241 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002242 let Inst{27-21} = 0b0111111;
2243 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002244 let Inst{20-16} = width;
2245 let Inst{15-12} = Rd;
2246 let Inst{11-7} = lsb;
2247 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002248}
2249
Evan Chenga8e29892007-01-19 07:51:42 +00002250//===----------------------------------------------------------------------===//
2251// Arithmetic Instructions.
2252//
2253
Jim Grosbach26421962008-10-14 20:36:24 +00002254defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002255 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002256 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002257defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002258 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002259 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002260
Evan Chengc85e8322007-07-05 07:13:32 +00002261// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002262defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002263 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002264 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2265defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002266 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002267 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002268
Evan Cheng62674222009-06-25 23:34:10 +00002269defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002270 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2271 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002272defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002273 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2274 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002275
2276// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002277let usesCustomInserter = 1 in {
2278defm ADCS : AI1_adde_sube_s_irs<
2279 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2280defm SBCS : AI1_adde_sube_s_irs<
2281 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2282}
Evan Chenga8e29892007-01-19 07:51:42 +00002283
Jim Grosbach84760882010-10-15 18:42:41 +00002284def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2285 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2286 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2287 bits<4> Rd;
2288 bits<4> Rn;
2289 bits<12> imm;
2290 let Inst{25} = 1;
2291 let Inst{15-12} = Rd;
2292 let Inst{19-16} = Rn;
2293 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002294}
Evan Cheng13ab0202007-07-10 18:08:01 +00002295
Bob Wilsoncff71782010-08-05 18:23:43 +00002296// The reg/reg form is only defined for the disassembler; for codegen it is
2297// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002298def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2299 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002300 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002301 bits<4> Rd;
2302 bits<4> Rn;
2303 bits<4> Rm;
2304 let Inst{11-4} = 0b00000000;
2305 let Inst{25} = 0;
2306 let Inst{3-0} = Rm;
2307 let Inst{15-12} = Rd;
2308 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002309}
2310
Jim Grosbach84760882010-10-15 18:42:41 +00002311def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2312 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2313 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2314 bits<4> Rd;
2315 bits<4> Rn;
2316 bits<12> shift;
2317 let Inst{25} = 0;
2318 let Inst{11-0} = shift;
2319 let Inst{15-12} = Rd;
2320 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002321}
Evan Chengc85e8322007-07-05 07:13:32 +00002322
2323// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002324// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2325let usesCustomInserter = 1 in {
2326def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2327 Size4Bytes, IIC_iALUi,
2328 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2329def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2330 Size4Bytes, IIC_iALUr,
2331 [/* For disassembly only; pattern left blank */]>;
2332def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2333 Size4Bytes, IIC_iALUsr,
2334 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002335}
Evan Chengc85e8322007-07-05 07:13:32 +00002336
Evan Cheng62674222009-06-25 23:34:10 +00002337let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002338def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2339 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2340 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002341 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002342 bits<4> Rd;
2343 bits<4> Rn;
2344 bits<12> imm;
2345 let Inst{25} = 1;
2346 let Inst{15-12} = Rd;
2347 let Inst{19-16} = Rn;
2348 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002349}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002350// The reg/reg form is only defined for the disassembler; for codegen it is
2351// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002352def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2353 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002354 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002355 bits<4> Rd;
2356 bits<4> Rn;
2357 bits<4> Rm;
2358 let Inst{11-4} = 0b00000000;
2359 let Inst{25} = 0;
2360 let Inst{3-0} = Rm;
2361 let Inst{15-12} = Rd;
2362 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002363}
Jim Grosbach84760882010-10-15 18:42:41 +00002364def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2365 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2366 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002367 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002368 bits<4> Rd;
2369 bits<4> Rn;
2370 bits<12> shift;
2371 let Inst{25} = 0;
2372 let Inst{11-0} = shift;
2373 let Inst{15-12} = Rd;
2374 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002375}
Evan Cheng62674222009-06-25 23:34:10 +00002376}
2377
Owen Andersonb48c7912011-04-05 23:55:28 +00002378// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2379let usesCustomInserter = 1, Uses = [CPSR] in {
2380def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2381 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002382 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002383def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2384 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002385 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002386}
Evan Cheng2c614c52007-06-06 10:17:05 +00002387
Evan Chenga8e29892007-01-19 07:51:42 +00002388// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002389// The assume-no-carry-in form uses the negation of the input since add/sub
2390// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2391// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2392// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002393def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2394 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002395def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2396 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2397// The with-carry-in form matches bitwise not instead of the negation.
2398// Effectively, the inverse interpretation of the carry flag already accounts
2399// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002400def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002401 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002402def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2403 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002404
2405// Note: These are implemented in C++ code, because they have to generate
2406// ADD/SUBrs instructions, which use a complex pattern that a xform function
2407// cannot produce.
2408// (mul X, 2^n+1) -> (add (X << n), X)
2409// (mul X, 2^n-1) -> (rsb X, (X << n))
2410
Johnny Chen667d1272010-02-22 18:50:54 +00002411// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002412// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002413class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002414 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2415 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2416 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002417 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002418 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002419 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002420 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002421 let Inst{11-4} = op11_4;
2422 let Inst{19-16} = Rn;
2423 let Inst{15-12} = Rd;
2424 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002425}
2426
Johnny Chen667d1272010-02-22 18:50:54 +00002427// Saturating add/subtract -- for disassembly only
2428
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002429def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002430 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2431 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002432def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002433 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2434 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2435def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2436 "\t$Rd, $Rm, $Rn">;
2437def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2438 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002439
2440def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2441def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2442def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2443def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2444def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2445def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2446def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2447def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2448def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2449def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2450def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2451def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002452
2453// Signed/Unsigned add/subtract -- for disassembly only
2454
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002455def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2456def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2457def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2458def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2459def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2460def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2461def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2462def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2463def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2464def USAX : AAI<0b01100101, 0b11110101, "usax">;
2465def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2466def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002467
2468// Signed/Unsigned halving add/subtract -- for disassembly only
2469
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002470def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2471def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2472def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2473def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2474def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2475def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2476def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2477def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2478def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2479def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2480def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2481def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002482
Johnny Chenadc77332010-02-26 22:04:29 +00002483// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002484
Jim Grosbach70987fb2010-10-18 23:35:38 +00002485def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002486 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002488 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002489 bits<4> Rd;
2490 bits<4> Rn;
2491 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002492 let Inst{27-20} = 0b01111000;
2493 let Inst{15-12} = 0b1111;
2494 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002495 let Inst{19-16} = Rd;
2496 let Inst{11-8} = Rm;
2497 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002499def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002500 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002501 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002502 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 bits<4> Rd;
2504 bits<4> Rn;
2505 bits<4> Rm;
2506 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002507 let Inst{27-20} = 0b01111000;
2508 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002509 let Inst{19-16} = Rd;
2510 let Inst{15-12} = Ra;
2511 let Inst{11-8} = Rm;
2512 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002513}
2514
2515// Signed/Unsigned saturate -- for disassembly only
2516
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002517def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002518 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002519 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002520 bits<4> Rd;
2521 bits<5> sat_imm;
2522 bits<4> Rn;
2523 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002524 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002525 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002526 let Inst{20-16} = sat_imm;
2527 let Inst{15-12} = Rd;
2528 let Inst{11-7} = sh{7-3};
2529 let Inst{6} = sh{0};
2530 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002531}
2532
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002533def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002534 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002535 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002536 bits<4> Rd;
2537 bits<4> sat_imm;
2538 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002539 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 let Inst{11-4} = 0b11110011;
2541 let Inst{15-12} = Rd;
2542 let Inst{19-16} = sat_imm;
2543 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002544}
2545
Jim Grosbach70987fb2010-10-18 23:35:38 +00002546def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2547 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002548 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002549 bits<4> Rd;
2550 bits<5> sat_imm;
2551 bits<4> Rn;
2552 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002553 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002554 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002555 let Inst{15-12} = Rd;
2556 let Inst{11-7} = sh{7-3};
2557 let Inst{6} = sh{0};
2558 let Inst{20-16} = sat_imm;
2559 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002560}
2561
Jim Grosbach70987fb2010-10-18 23:35:38 +00002562def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2563 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002564 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002565 bits<4> Rd;
2566 bits<4> sat_imm;
2567 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002568 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002569 let Inst{11-4} = 0b11110011;
2570 let Inst{15-12} = Rd;
2571 let Inst{19-16} = sat_imm;
2572 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002573}
Evan Chenga8e29892007-01-19 07:51:42 +00002574
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002575def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2576def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002577
Evan Chenga8e29892007-01-19 07:51:42 +00002578//===----------------------------------------------------------------------===//
2579// Bitwise Instructions.
2580//
2581
Jim Grosbach26421962008-10-14 20:36:24 +00002582defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002583 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002584 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002585defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002586 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002587 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002588defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002589 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002590 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002591defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002592 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002593 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbach3fea191052010-10-21 22:03:21 +00002595def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002596 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002597 "bfc", "\t$Rd, $imm", "$src = $Rd",
2598 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002599 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002600 bits<4> Rd;
2601 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002602 let Inst{27-21} = 0b0111110;
2603 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002604 let Inst{15-12} = Rd;
2605 let Inst{11-7} = imm{4-0}; // lsb
2606 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002607}
2608
Johnny Chenb2503c02010-02-17 06:31:48 +00002609// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002610def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002611 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002612 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2613 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002614 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002615 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002616 bits<4> Rd;
2617 bits<4> Rn;
2618 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002619 let Inst{27-21} = 0b0111110;
2620 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002621 let Inst{15-12} = Rd;
2622 let Inst{11-7} = imm{4-0}; // lsb
2623 let Inst{20-16} = imm{9-5}; // width
2624 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002625}
2626
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002627// GNU as only supports this form of bfi (w/ 4 arguments)
2628let isAsmParserOnly = 1 in
2629def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2630 lsb_pos_imm:$lsb, width_imm:$width),
2631 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2632 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2633 []>, Requires<[IsARM, HasV6T2]> {
2634 bits<4> Rd;
2635 bits<4> Rn;
2636 bits<5> lsb;
2637 bits<5> width;
2638 let Inst{27-21} = 0b0111110;
2639 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2640 let Inst{15-12} = Rd;
2641 let Inst{11-7} = lsb;
2642 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2643 let Inst{3-0} = Rn;
2644}
2645
Jim Grosbach36860462010-10-21 22:19:32 +00002646def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2647 "mvn", "\t$Rd, $Rm",
2648 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2649 bits<4> Rd;
2650 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002651 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002652 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002653 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002654 let Inst{15-12} = Rd;
2655 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002656}
Jim Grosbach36860462010-10-21 22:19:32 +00002657def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2658 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2659 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2660 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002661 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002662 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002663 let Inst{19-16} = 0b0000;
2664 let Inst{15-12} = Rd;
2665 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002666}
Evan Chengc4af4632010-11-17 20:13:28 +00002667let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002668def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2669 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2670 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2671 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002672 bits<12> imm;
2673 let Inst{25} = 1;
2674 let Inst{19-16} = 0b0000;
2675 let Inst{15-12} = Rd;
2676 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002677}
Evan Chenga8e29892007-01-19 07:51:42 +00002678
2679def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2680 (BICri GPR:$src, so_imm_not:$imm)>;
2681
2682//===----------------------------------------------------------------------===//
2683// Multiply Instructions.
2684//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002685class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2686 string opc, string asm, list<dag> pattern>
2687 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2688 bits<4> Rd;
2689 bits<4> Rm;
2690 bits<4> Rn;
2691 let Inst{19-16} = Rd;
2692 let Inst{11-8} = Rm;
2693 let Inst{3-0} = Rn;
2694}
2695class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2696 string opc, string asm, list<dag> pattern>
2697 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2698 bits<4> RdLo;
2699 bits<4> RdHi;
2700 bits<4> Rm;
2701 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002702 let Inst{19-16} = RdHi;
2703 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002704 let Inst{11-8} = Rm;
2705 let Inst{3-0} = Rn;
2706}
Evan Chenga8e29892007-01-19 07:51:42 +00002707
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002708// FIXME: The v5 pseudos are only necessary for the additional Constraint
2709// property. Remove them when it's possible to add those properties
2710// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002711let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002712def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2713 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002714 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002715 Requires<[IsARM, HasV6]> {
2716 let Inst{15-12} = 0b0000;
2717}
Evan Chenga8e29892007-01-19 07:51:42 +00002718
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002719let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002720def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2721 pred:$p, cc_out:$s),
2722 Size4Bytes, IIC_iMUL32,
2723 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2724 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002725 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002726}
2727
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002728def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2729 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002730 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2731 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002732 bits<4> Ra;
2733 let Inst{15-12} = Ra;
2734}
Evan Chenga8e29892007-01-19 07:51:42 +00002735
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002736let Constraints = "@earlyclobber $Rd" in
2737def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2738 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2739 Size4Bytes, IIC_iMAC32,
2740 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2741 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2742 Requires<[IsARM, NoV6]>;
2743
Jim Grosbach65711012010-11-19 22:22:37 +00002744def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2745 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2746 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002747 Requires<[IsARM, HasV6T2]> {
2748 bits<4> Rd;
2749 bits<4> Rm;
2750 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002751 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002752 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002753 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002754 let Inst{11-8} = Rm;
2755 let Inst{3-0} = Rn;
2756}
Evan Chengedcbada2009-07-06 22:05:45 +00002757
Evan Chenga8e29892007-01-19 07:51:42 +00002758// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002759let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002760let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002761def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002762 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002763 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2764 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002765
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002766def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002767 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002768 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2769 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002770
2771let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2772def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2773 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2774 Size4Bytes, IIC_iMUL64, [],
2775 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2776 Requires<[IsARM, NoV6]>;
2777
2778def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2779 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2780 Size4Bytes, IIC_iMUL64, [],
2781 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2782 Requires<[IsARM, NoV6]>;
2783}
Evan Cheng8de898a2009-06-26 00:19:44 +00002784}
Evan Chenga8e29892007-01-19 07:51:42 +00002785
2786// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002787def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2788 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002789 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2790 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002791def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2792 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002793 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2794 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002796def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2797 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2798 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2799 Requires<[IsARM, HasV6]> {
2800 bits<4> RdLo;
2801 bits<4> RdHi;
2802 bits<4> Rm;
2803 bits<4> Rn;
2804 let Inst{19-16} = RdLo;
2805 let Inst{15-12} = RdHi;
2806 let Inst{11-8} = Rm;
2807 let Inst{3-0} = Rn;
2808}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002809
2810let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2811def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2812 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2813 Size4Bytes, IIC_iMAC64, [],
2814 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2815 Requires<[IsARM, NoV6]>;
2816def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2817 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2818 Size4Bytes, IIC_iMAC64, [],
2819 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2820 Requires<[IsARM, NoV6]>;
2821def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2822 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2823 Size4Bytes, IIC_iMAC64, [],
2824 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2825 Requires<[IsARM, NoV6]>;
2826}
2827
Evan Chengcd799b92009-06-12 20:46:18 +00002828} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002829
2830// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002831def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2832 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2833 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002834 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002835 let Inst{15-12} = 0b1111;
2836}
Evan Cheng13ab0202007-07-10 18:08:01 +00002837
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002838def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2839 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002840 [/* For disassembly only; pattern left blank */]>,
2841 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002842 let Inst{15-12} = 0b1111;
2843}
2844
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002845def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2846 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2847 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2848 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2849 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002850
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002851def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2852 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2853 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002854 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002855 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002856
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002857def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2858 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2859 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2860 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2861 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002862
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002863def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2864 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2865 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002866 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002867 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002868
Raul Herbster37fb5b12007-08-30 23:25:47 +00002869multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002870 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2871 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2872 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2873 (sext_inreg GPR:$Rm, i16)))]>,
2874 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002875
Jim Grosbach3870b752010-10-22 18:35:16 +00002876 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2877 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2878 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2879 (sra GPR:$Rm, (i32 16))))]>,
2880 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002881
Jim Grosbach3870b752010-10-22 18:35:16 +00002882 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2883 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2884 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2885 (sext_inreg GPR:$Rm, i16)))]>,
2886 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002887
Jim Grosbach3870b752010-10-22 18:35:16 +00002888 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2889 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2890 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2891 (sra GPR:$Rm, (i32 16))))]>,
2892 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002893
Jim Grosbach3870b752010-10-22 18:35:16 +00002894 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2895 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2896 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2897 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2898 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002899
Jim Grosbach3870b752010-10-22 18:35:16 +00002900 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2901 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2902 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2903 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2904 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002905}
2906
Raul Herbster37fb5b12007-08-30 23:25:47 +00002907
2908multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002909 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002910 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2911 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2912 [(set GPR:$Rd, (add GPR:$Ra,
2913 (opnode (sext_inreg GPR:$Rn, i16),
2914 (sext_inreg GPR:$Rm, i16))))]>,
2915 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002916
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002917 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002918 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2919 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2920 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2921 (sra GPR:$Rm, (i32 16)))))]>,
2922 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002923
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002924 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002925 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2926 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2927 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2928 (sext_inreg GPR:$Rm, i16))))]>,
2929 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002930
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002931 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002932 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2933 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2934 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2935 (sra GPR:$Rm, (i32 16)))))]>,
2936 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002937
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002938 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002939 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2940 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2941 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2942 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2943 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002944
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002945 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002946 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2947 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2948 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2949 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2950 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002951}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002952
Raul Herbster37fb5b12007-08-30 23:25:47 +00002953defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2954defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002955
Johnny Chen83498e52010-02-12 21:59:23 +00002956// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002957def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2958 (ins GPR:$Rn, GPR:$Rm),
2959 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002960 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002961 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002962
Jim Grosbach3870b752010-10-22 18:35:16 +00002963def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2964 (ins GPR:$Rn, GPR:$Rm),
2965 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002966 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002967 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002968
Jim Grosbach3870b752010-10-22 18:35:16 +00002969def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2970 (ins GPR:$Rn, GPR:$Rm),
2971 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002972 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002973 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002974
Jim Grosbach3870b752010-10-22 18:35:16 +00002975def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2976 (ins GPR:$Rn, GPR:$Rm),
2977 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002978 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002979 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002980
Johnny Chen667d1272010-02-22 18:50:54 +00002981// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002982class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2983 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002984 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002985 bits<4> Rn;
2986 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002987 let Inst{4} = 1;
2988 let Inst{5} = swap;
2989 let Inst{6} = sub;
2990 let Inst{7} = 0;
2991 let Inst{21-20} = 0b00;
2992 let Inst{22} = long;
2993 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002994 let Inst{11-8} = Rm;
2995 let Inst{3-0} = Rn;
2996}
2997class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2998 InstrItinClass itin, string opc, string asm>
2999 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3000 bits<4> Rd;
3001 let Inst{15-12} = 0b1111;
3002 let Inst{19-16} = Rd;
3003}
3004class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3005 InstrItinClass itin, string opc, string asm>
3006 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3007 bits<4> Ra;
3008 let Inst{15-12} = Ra;
3009}
3010class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3011 InstrItinClass itin, string opc, string asm>
3012 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3013 bits<4> RdLo;
3014 bits<4> RdHi;
3015 let Inst{19-16} = RdHi;
3016 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003017}
3018
3019multiclass AI_smld<bit sub, string opc> {
3020
Jim Grosbach385e1362010-10-22 19:15:30 +00003021 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3022 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003023
Jim Grosbach385e1362010-10-22 19:15:30 +00003024 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3025 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003026
Jim Grosbach385e1362010-10-22 19:15:30 +00003027 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3028 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3029 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003030
Jim Grosbach385e1362010-10-22 19:15:30 +00003031 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3032 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3033 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003034
3035}
3036
3037defm SMLA : AI_smld<0, "smla">;
3038defm SMLS : AI_smld<1, "smls">;
3039
Johnny Chen2ec5e492010-02-22 21:50:40 +00003040multiclass AI_sdml<bit sub, string opc> {
3041
Jim Grosbach385e1362010-10-22 19:15:30 +00003042 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3043 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3044 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3045 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003046}
3047
3048defm SMUA : AI_sdml<0, "smua">;
3049defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003050
Evan Chenga8e29892007-01-19 07:51:42 +00003051//===----------------------------------------------------------------------===//
3052// Misc. Arithmetic Instructions.
3053//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003054
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003055def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3056 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3057 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003058
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003059def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3060 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3061 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3062 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003063
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003064def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3065 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3066 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003067
Evan Cheng9568e5c2011-06-21 06:01:08 +00003068let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003069def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3070 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003071 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003072 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003073
Evan Cheng9568e5c2011-06-21 06:01:08 +00003074let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003075def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3076 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003077 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003078 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003079
Evan Chengf60ceac2011-06-15 17:17:48 +00003080def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3081 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3082 (REVSH GPR:$Rm)>;
3083
Bob Wilsonf955f292010-08-17 17:23:19 +00003084def lsl_shift_imm : SDNodeXForm<imm, [{
3085 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3086 return CurDAG->getTargetConstant(Sh, MVT::i32);
3087}]>;
3088
Eric Christopher8f232d32011-04-28 05:49:04 +00003089def lsl_amt : ImmLeaf<i32, [{
3090 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003091}], lsl_shift_imm>;
3092
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003093def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3094 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3095 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3096 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3097 (and (shl GPR:$Rm, lsl_amt:$sh),
3098 0xFFFF0000)))]>,
3099 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003100
Evan Chenga8e29892007-01-19 07:51:42 +00003101// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003102def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3103 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3104def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3105 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003106
Bob Wilsonf955f292010-08-17 17:23:19 +00003107def asr_shift_imm : SDNodeXForm<imm, [{
3108 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3109 return CurDAG->getTargetConstant(Sh, MVT::i32);
3110}]>;
3111
Eric Christopher8f232d32011-04-28 05:49:04 +00003112def asr_amt : ImmLeaf<i32, [{
3113 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003114}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003115
Bob Wilsondc66eda2010-08-16 22:26:55 +00003116// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3117// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003118def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3119 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3120 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3121 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3122 (and (sra GPR:$Rm, asr_amt:$sh),
3123 0xFFFF)))]>,
3124 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003125
Evan Chenga8e29892007-01-19 07:51:42 +00003126// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3127// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003128def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003129 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003130def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003131 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3132 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003133
Evan Chenga8e29892007-01-19 07:51:42 +00003134//===----------------------------------------------------------------------===//
3135// Comparison Instructions...
3136//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003137
Jim Grosbach26421962008-10-14 20:36:24 +00003138defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003139 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003140 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003141
Jim Grosbach97a884d2010-12-07 20:41:06 +00003142// ARMcmpZ can re-use the above instruction definitions.
3143def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3144 (CMPri GPR:$src, so_imm:$imm)>;
3145def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3146 (CMPrr GPR:$src, GPR:$rhs)>;
3147def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3148 (CMPrs GPR:$src, so_reg:$rhs)>;
3149
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003150// FIXME: We have to be careful when using the CMN instruction and comparison
3151// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003152// results:
3153//
3154// rsbs r1, r1, 0
3155// cmp r0, r1
3156// mov r0, #0
3157// it ls
3158// mov r0, #1
3159//
3160// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003161//
Bill Wendling6165e872010-08-26 18:33:51 +00003162// cmn r0, r1
3163// mov r0, #0
3164// it ls
3165// mov r0, #1
3166//
3167// However, the CMN gives the *opposite* result when r1 is 0. This is because
3168// the carry flag is set in the CMP case but not in the CMN case. In short, the
3169// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3170// value of r0 and the carry bit (because the "carry bit" parameter to
3171// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3172// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3173// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3174// parameter to AddWithCarry is defined as 0).
3175//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003176// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003177//
3178// x = 0
3179// ~x = 0xFFFF FFFF
3180// ~x + 1 = 0x1 0000 0000
3181// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3182//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003183// Therefore, we should disable CMN when comparing against zero, until we can
3184// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3185// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003186//
3187// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3188//
3189// This is related to <rdar://problem/7569620>.
3190//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003191//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3192// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003193
Evan Chenga8e29892007-01-19 07:51:42 +00003194// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003195defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003196 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003197 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003198defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003199 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003200 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003201
David Goodwinc0309b42009-06-29 15:33:01 +00003202defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003203 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003204 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003205
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003206//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3207// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003208
David Goodwinc0309b42009-06-29 15:33:01 +00003209def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003210 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003211
Evan Cheng218977b2010-07-13 19:27:42 +00003212// Pseudo i64 compares for some floating point compares.
3213let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3214 Defs = [CPSR] in {
3215def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003216 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003217 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003218 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3219
3220def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003222 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3223} // usesCustomInserter
3224
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003225
Evan Chenga8e29892007-01-19 07:51:42 +00003226// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003227// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003228// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003229let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003230def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3231 Size4Bytes, IIC_iCMOVr,
3232 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3233 RegConstraint<"$false = $Rd">;
3234def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3235 (ins GPR:$false, so_reg:$shift, pred:$p),
3236 Size4Bytes, IIC_iCMOVsr,
3237 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3238 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003239
Evan Chengc4af4632010-11-17 20:13:28 +00003240let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003241def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3242 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3243 Size4Bytes, IIC_iMOVi,
3244 []>,
3245 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003246
Evan Chengc4af4632010-11-17 20:13:28 +00003247let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003248def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3249 (ins GPR:$false, so_imm:$imm, pred:$p),
3250 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003251 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003252 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003253
Evan Cheng63f35442010-11-13 02:25:14 +00003254// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003255let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003256def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3257 (ins GPR:$false, i32imm:$src, pred:$p),
3258 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003259
Evan Chengc4af4632010-11-17 20:13:28 +00003260let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003261def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3262 (ins GPR:$false, so_imm:$imm, pred:$p),
3263 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003264 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003265 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003266} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003267
Jim Grosbach3728e962009-12-10 00:11:09 +00003268//===----------------------------------------------------------------------===//
3269// Atomic operations intrinsics
3270//
3271
Bob Wilsonf74a4292010-10-30 00:54:37 +00003272def memb_opt : Operand<i32> {
3273 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003274 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003275}
Jim Grosbach3728e962009-12-10 00:11:09 +00003276
Bob Wilsonf74a4292010-10-30 00:54:37 +00003277// memory barriers protect the atomic sequences
3278let hasSideEffects = 1 in {
3279def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3280 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3281 Requires<[IsARM, HasDB]> {
3282 bits<4> opt;
3283 let Inst{31-4} = 0xf57ff05;
3284 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003285}
Jim Grosbach3728e962009-12-10 00:11:09 +00003286}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003287
Bob Wilsonf74a4292010-10-30 00:54:37 +00003288def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3289 "dsb", "\t$opt",
3290 [/* For disassembly only; pattern left blank */]>,
3291 Requires<[IsARM, HasDB]> {
3292 bits<4> opt;
3293 let Inst{31-4} = 0xf57ff04;
3294 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003295}
3296
Johnny Chenfd6037d2010-02-18 00:19:08 +00003297// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003298def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3299 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003300 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003301 let Inst{3-0} = 0b1111;
3302}
3303
Jim Grosbach66869102009-12-11 18:52:41 +00003304let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 let Uses = [CPSR] in {
3306 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3309 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003311 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3312 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003314 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3315 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3318 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3321 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003324 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3326 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3327 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3329 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3330 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3332 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3333 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3335 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003336 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003338 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3339 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003341 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3342 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003344 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3345 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003347 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3348 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003350 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3351 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003352 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003353 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003354 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3356 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3357 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3359 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3360 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3362 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3363 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3365 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003366 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003368 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3369 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003371 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3372 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003374 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3375 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003377 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3378 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003380 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3381 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003382 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003383 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003384 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3386 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3387 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3388 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3389 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3390 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3392 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3393 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3395 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003396
3397 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003399 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3400 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003401 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003402 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3403 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003404 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003405 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3406
Jim Grosbache801dc42009-12-12 01:40:06 +00003407 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003409 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3410 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003412 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3413 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003414 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003415 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3416}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003417}
3418
3419let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003420def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3421 "ldrexb", "\t$Rt, $addr", []>;
3422def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3423 "ldrexh", "\t$Rt, $addr", []>;
3424def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3425 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003426let hasExtraDefRegAllocReq = 1 in
3427 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3428 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003429}
3430
Jim Grosbach86875a22010-10-29 19:58:57 +00003431let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003432def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3433 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3434def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3435 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3436def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3437 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003438}
3439
3440let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003441def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003442 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3443 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003444
Johnny Chenb9436272010-02-17 22:37:58 +00003445// Clear-Exclusive is for disassembly only.
3446def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3447 [/* For disassembly only; pattern left blank */]>,
3448 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003449 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003450}
3451
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003452// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3453let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003454def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3455 [/* For disassembly only; pattern left blank */]>;
3456def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3457 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003458}
3459
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003460//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003461// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003462//
3463
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003464def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3465 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3466 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003467 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3468 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003469 bits<4> opc1;
3470 bits<4> CRn;
3471 bits<4> CRd;
3472 bits<4> cop;
3473 bits<3> opc2;
3474 bits<4> CRm;
3475
3476 let Inst{3-0} = CRm;
3477 let Inst{4} = 0;
3478 let Inst{7-5} = opc2;
3479 let Inst{11-8} = cop;
3480 let Inst{15-12} = CRd;
3481 let Inst{19-16} = CRn;
3482 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003483}
3484
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003485def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3486 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3487 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003488 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3489 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003490 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003491 bits<4> opc1;
3492 bits<4> CRn;
3493 bits<4> CRd;
3494 bits<4> cop;
3495 bits<3> opc2;
3496 bits<4> CRm;
3497
3498 let Inst{3-0} = CRm;
3499 let Inst{4} = 0;
3500 let Inst{7-5} = opc2;
3501 let Inst{11-8} = cop;
3502 let Inst{15-12} = CRd;
3503 let Inst{19-16} = CRn;
3504 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003505}
3506
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003507class ACI<dag oops, dag iops, string opc, string asm,
3508 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003509 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3510 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003511 let Inst{27-25} = 0b110;
3512}
3513
Johnny Chen670a4562011-04-04 23:39:08 +00003514multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003515
3516 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003517 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3518 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003519 let Inst{31-28} = op31_28;
3520 let Inst{24} = 1; // P = 1
3521 let Inst{21} = 0; // W = 0
3522 let Inst{22} = 0; // D = 0
3523 let Inst{20} = load;
3524 }
3525
3526 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003527 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3528 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003529 let Inst{31-28} = op31_28;
3530 let Inst{24} = 1; // P = 1
3531 let Inst{21} = 1; // W = 1
3532 let Inst{22} = 0; // D = 0
3533 let Inst{20} = load;
3534 }
3535
3536 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003537 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3538 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003539 let Inst{31-28} = op31_28;
3540 let Inst{24} = 0; // P = 0
3541 let Inst{21} = 1; // W = 1
3542 let Inst{22} = 0; // D = 0
3543 let Inst{20} = load;
3544 }
3545
3546 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003547 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3548 ops),
3549 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003550 let Inst{31-28} = op31_28;
3551 let Inst{24} = 0; // P = 0
3552 let Inst{23} = 1; // U = 1
3553 let Inst{21} = 0; // W = 0
3554 let Inst{22} = 0; // D = 0
3555 let Inst{20} = load;
3556 }
3557
3558 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003559 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3560 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003561 let Inst{31-28} = op31_28;
3562 let Inst{24} = 1; // P = 1
3563 let Inst{21} = 0; // W = 0
3564 let Inst{22} = 1; // D = 1
3565 let Inst{20} = load;
3566 }
3567
3568 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003569 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3570 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3571 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003572 let Inst{31-28} = op31_28;
3573 let Inst{24} = 1; // P = 1
3574 let Inst{21} = 1; // W = 1
3575 let Inst{22} = 1; // D = 1
3576 let Inst{20} = load;
3577 }
3578
3579 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003580 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3581 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3582 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003583 let Inst{31-28} = op31_28;
3584 let Inst{24} = 0; // P = 0
3585 let Inst{21} = 1; // W = 1
3586 let Inst{22} = 1; // D = 1
3587 let Inst{20} = load;
3588 }
3589
3590 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003591 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3592 ops),
3593 !strconcat(!strconcat(opc, "l"), cond),
3594 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003595 let Inst{31-28} = op31_28;
3596 let Inst{24} = 0; // P = 0
3597 let Inst{23} = 1; // U = 1
3598 let Inst{21} = 0; // W = 0
3599 let Inst{22} = 1; // D = 1
3600 let Inst{20} = load;
3601 }
3602}
3603
Johnny Chen670a4562011-04-04 23:39:08 +00003604defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3605defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3606defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3607defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003608
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003609//===----------------------------------------------------------------------===//
3610// Move between coprocessor and ARM core register -- for disassembly only
3611//
3612
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003613class MovRCopro<string opc, bit direction, dag oops, dag iops,
3614 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003615 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003616 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003617 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003618 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003619
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003620 bits<4> Rt;
3621 bits<4> cop;
3622 bits<3> opc1;
3623 bits<3> opc2;
3624 bits<4> CRm;
3625 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003626
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003627 let Inst{15-12} = Rt;
3628 let Inst{11-8} = cop;
3629 let Inst{23-21} = opc1;
3630 let Inst{7-5} = opc2;
3631 let Inst{3-0} = CRm;
3632 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003633}
3634
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003635def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003636 (outs),
3637 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3638 c_imm:$CRm, i32imm:$opc2),
3639 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3640 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003641def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003642 (outs GPR:$Rt),
3643 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3644 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003645
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003646def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3647 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3648
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003649class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3650 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003651 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003652 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003653 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003654 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003655 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003656
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003657 bits<4> Rt;
3658 bits<4> cop;
3659 bits<3> opc1;
3660 bits<3> opc2;
3661 bits<4> CRm;
3662 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003663
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003664 let Inst{15-12} = Rt;
3665 let Inst{11-8} = cop;
3666 let Inst{23-21} = opc1;
3667 let Inst{7-5} = opc2;
3668 let Inst{3-0} = CRm;
3669 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003670}
3671
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003672def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003673 (outs),
3674 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3675 c_imm:$CRm, i32imm:$opc2),
3676 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3677 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003678def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003679 (outs GPR:$Rt),
3680 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3681 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003682
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003683def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3684 imm:$CRm, imm:$opc2),
3685 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3686
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003687class MovRRCopro<string opc, bit direction,
3688 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003689 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3690 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003691 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003692 let Inst{23-21} = 0b010;
3693 let Inst{20} = direction;
3694
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003695 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003696 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003697 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003698 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003699 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003700
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003701 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003702 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003705 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003706}
3707
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003708def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3709 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3710 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003711def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3712
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003713class MovRRCopro2<string opc, bit direction,
3714 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003715 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003716 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3717 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003718 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003719 let Inst{23-21} = 0b010;
3720 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003721
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003722 bits<4> Rt;
3723 bits<4> Rt2;
3724 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003725 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003726 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003727
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003728 let Inst{15-12} = Rt;
3729 let Inst{19-16} = Rt2;
3730 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003731 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003732 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003733}
3734
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003735def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3736 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3737 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003738def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003739
Johnny Chenb98e1602010-02-12 18:55:33 +00003740//===----------------------------------------------------------------------===//
3741// Move between special register and ARM core register -- for disassembly only
3742//
3743
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003744// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003745def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003746 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003747 bits<4> Rd;
3748 let Inst{23-16} = 0b00001111;
3749 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003750 let Inst{7-4} = 0b0000;
3751}
3752
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003753def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003754 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003755 bits<4> Rd;
3756 let Inst{23-16} = 0b01001111;
3757 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003758 let Inst{7-4} = 0b0000;
3759}
3760
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003761// Move from ARM core register to Special Register
3762//
3763// No need to have both system and application versions, the encodings are the
3764// same and the assembly parser has no way to distinguish between them. The mask
3765// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3766// the mask with the fields to be accessed in the special register.
3767def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3768 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003769 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003770 bits<5> mask;
3771 bits<4> Rn;
3772
3773 let Inst{23} = 0;
3774 let Inst{22} = mask{4}; // R bit
3775 let Inst{21-20} = 0b10;
3776 let Inst{19-16} = mask{3-0};
3777 let Inst{15-12} = 0b1111;
3778 let Inst{11-4} = 0b00000000;
3779 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003780}
3781
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003782def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3783 "msr", "\t$mask, $a",
3784 [/* For disassembly only; pattern left blank */]> {
3785 bits<5> mask;
3786 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003787
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003788 let Inst{23} = 0;
3789 let Inst{22} = mask{4}; // R bit
3790 let Inst{21-20} = 0b10;
3791 let Inst{19-16} = mask{3-0};
3792 let Inst{15-12} = 0b1111;
3793 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003794}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003795
3796//===----------------------------------------------------------------------===//
3797// TLS Instructions
3798//
3799
3800// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003801// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003802// complete with fixup for the aeabi_read_tp function.
3803let isCall = 1,
3804 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3805 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3806 [(set R0, ARMthread_pointer)]>;
3807}
3808
3809//===----------------------------------------------------------------------===//
3810// SJLJ Exception handling intrinsics
3811// eh_sjlj_setjmp() is an instruction sequence to store the return
3812// address and save #0 in R0 for the non-longjmp case.
3813// Since by its nature we may be coming from some other function to get
3814// here, and we're using the stack frame for the containing function to
3815// save/restore registers, we can't keep anything live in regs across
3816// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003817// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003818// except for our own input by listing the relevant registers in Defs. By
3819// doing so, we also cause the prologue/epilogue code to actively preserve
3820// all of the callee-saved resgisters, which is exactly what we want.
3821// A constant value is passed in $val, and we use the location as a scratch.
3822//
3823// These are pseudo-instructions and are lowered to individual MC-insts, so
3824// no encoding information is necessary.
3825let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003826 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003827 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003828 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3829 NoItinerary,
3830 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3831 Requires<[IsARM, HasVFP2]>;
3832}
3833
3834let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003835 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003836 hasSideEffects = 1, isBarrier = 1 in {
3837 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3838 NoItinerary,
3839 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3840 Requires<[IsARM, NoVFP]>;
3841}
3842
3843// FIXME: Non-Darwin version(s)
3844let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3845 Defs = [ R7, LR, SP ] in {
3846def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3847 NoItinerary,
3848 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3849 Requires<[IsARM, IsDarwin]>;
3850}
3851
3852// eh.sjlj.dispatchsetup pseudo-instruction.
3853// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3854// handled when the pseudo is expanded (which happens before any passes
3855// that need the instruction size).
3856let isBarrier = 1, hasSideEffects = 1 in
3857def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003858 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3859 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003860 Requires<[IsDarwin]>;
3861
3862//===----------------------------------------------------------------------===//
3863// Non-Instruction Patterns
3864//
3865
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003866// ARMv4 indirect branch using (MOVr PC, dst)
3867let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3868 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3869 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3870 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3871 Requires<[IsARM, NoV4T]>;
3872
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003873// Large immediate handling.
3874
3875// 32-bit immediate using two piece so_imms or movw + movt.
3876// This is a single pseudo instruction, the benefit is that it can be remat'd
3877// as a single unit instead of having to handle reg inputs.
3878// FIXME: Remove this when we can do generalized remat.
3879let isReMaterializable = 1, isMoveImm = 1 in
3880def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3881 [(set GPR:$dst, (arm_i32imm:$src))]>,
3882 Requires<[IsARM]>;
3883
3884// Pseudo instruction that combines movw + movt + add pc (if PIC).
3885// It also makes it possible to rematerialize the instructions.
3886// FIXME: Remove this when we can do generalized remat and when machine licm
3887// can properly the instructions.
3888let isReMaterializable = 1 in {
3889def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3890 IIC_iMOVix2addpc,
3891 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3892 Requires<[IsARM, UseMovt]>;
3893
3894def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3895 IIC_iMOVix2,
3896 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3897 Requires<[IsARM, UseMovt]>;
3898
3899let AddedComplexity = 10 in
3900def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3901 IIC_iMOVix2ld,
3902 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3903 Requires<[IsARM, UseMovt]>;
3904} // isReMaterializable
3905
3906// ConstantPool, GlobalAddress, and JumpTable
3907def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3908 Requires<[IsARM, DontUseMovt]>;
3909def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3910def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3911 Requires<[IsARM, UseMovt]>;
3912def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3913 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3914
3915// TODO: add,sub,and, 3-instr forms?
3916
3917// Tail calls
3918def : ARMPat<(ARMtcret tcGPR:$dst),
3919 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3920
3921def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3922 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3923
3924def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3925 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3926
3927def : ARMPat<(ARMtcret tcGPR:$dst),
3928 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3929
3930def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3931 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3932
3933def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3934 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3935
3936// Direct calls
3937def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3938 Requires<[IsARM, IsNotDarwin]>;
3939def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3940 Requires<[IsARM, IsDarwin]>;
3941
3942// zextload i1 -> zextload i8
3943def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3944def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3945
3946// extload -> zextload
3947def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3948def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3949def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3950def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3951
3952def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3953
3954def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3955def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3956
3957// smul* and smla*
3958def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3959 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3960 (SMULBB GPR:$a, GPR:$b)>;
3961def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3962 (SMULBB GPR:$a, GPR:$b)>;
3963def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3964 (sra GPR:$b, (i32 16))),
3965 (SMULBT GPR:$a, GPR:$b)>;
3966def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3967 (SMULBT GPR:$a, GPR:$b)>;
3968def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3969 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3970 (SMULTB GPR:$a, GPR:$b)>;
3971def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3972 (SMULTB GPR:$a, GPR:$b)>;
3973def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3974 (i32 16)),
3975 (SMULWB GPR:$a, GPR:$b)>;
3976def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3977 (SMULWB GPR:$a, GPR:$b)>;
3978
3979def : ARMV5TEPat<(add GPR:$acc,
3980 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3981 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3982 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3983def : ARMV5TEPat<(add GPR:$acc,
3984 (mul sext_16_node:$a, sext_16_node:$b)),
3985 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3986def : ARMV5TEPat<(add GPR:$acc,
3987 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3988 (sra GPR:$b, (i32 16)))),
3989 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3990def : ARMV5TEPat<(add GPR:$acc,
3991 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3992 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3993def : ARMV5TEPat<(add GPR:$acc,
3994 (mul (sra GPR:$a, (i32 16)),
3995 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3996 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3997def : ARMV5TEPat<(add GPR:$acc,
3998 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3999 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4000def : ARMV5TEPat<(add GPR:$acc,
4001 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4002 (i32 16))),
4003 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4004def : ARMV5TEPat<(add GPR:$acc,
4005 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4006 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4007
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004008
4009// Pre-v7 uses MCR for synchronization barriers.
4010def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4011 Requires<[IsARM, HasV6]>;
4012
4013
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004014//===----------------------------------------------------------------------===//
4015// Thumb Support
4016//
4017
4018include "ARMInstrThumb.td"
4019
4020//===----------------------------------------------------------------------===//
4021// Thumb2 Support
4022//
4023
4024include "ARMInstrThumb2.td"
4025
4026//===----------------------------------------------------------------------===//
4027// Floating Point Support
4028//
4029
4030include "ARMInstrVFP.td"
4031
4032//===----------------------------------------------------------------------===//
4033// Advanced SIMD (NEON) Support
4034//
4035
4036include "ARMInstrNEON.td"
4037