| /* Copyright (c) 2015, The Linux Foundation. All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions are |
| * met: |
| * * Redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer. |
| * * Redistributions in binary form must reproduce the above |
| * copyright notice, this list of conditions and the following |
| * disclaimer in the documentation and/or other materials provided |
| * with the distribution. |
| * * Neither the name of The Linux Foundation nor the names of its |
| * contributors may be used to endorse or promote products derived |
| * from this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED |
| * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT |
| * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS |
| * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| */ |
| |
| #ifndef _PLATFORM_MSM8952_IOMAP_H_ |
| #define _PLATFORM_MSM8952_IOMAP_H_ |
| |
| #define MSM_IOMAP_BASE 0x00000000 |
| #define MSM_IOMAP_END 0x08000000 |
| |
| #define SDRAM_START_ADDR 0x80000000 |
| |
| #define DDR_START get_ddr_start() |
| #define ABOOT_FORCE_KERNEL_ADDR DDR_START + 0x8000 |
| #define ABOOT_FORCE_KERNEL64_ADDR DDR_START + 0x80000 |
| #define ABOOT_FORCE_TAGS_ADDR DDR_START + 0x3400000 |
| #define ABOOT_FORCE_RAMDISK_ADDR DDR_START + 0x3600000 |
| |
| #define MSM_SHARED_BASE 0x86300000 |
| #define MSM_SHARED_IMEM_BASE 0x08600000 |
| |
| #define BS_INFO_OFFSET (0x6B0) |
| #define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET) |
| |
| #define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C) |
| |
| #define APPS_SS_BASE 0x0B000000 |
| #define APPS_SS_END 0x0B200000 |
| |
| #define MSM_GIC_DIST_BASE APPS_SS_BASE |
| #define MSM_GIC_CPU_BASE (APPS_SS_BASE + 0x2000) |
| #define APPS_APCS_QTMR_AC_BASE (APPS_SS_BASE + 0x00020000) |
| #define APPS_APCS_F0_QTMR_V1_BASE (APPS_SS_BASE + 0x00021000) |
| #define QTMR_BASE APPS_APCS_F0_QTMR_V1_BASE |
| #define APCS_ALIAS1_IPC_INTERRUPT_1 (APPS_SS_BASE + 0x00011008) |
| #define APCS_ALIAS0_IPC_INTERRUPT_2 (APPS_SS_BASE + 0x00111008) |
| #define APCS_ALIAS0_IPC_INTERRUPT platform_get_apcs_ipc_base() |
| |
| #define PERIPH_SS_BASE 0x07800000 |
| |
| #define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000) |
| #define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x00064000) |
| |
| /* UART */ |
| #define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x000AF000) |
| #define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x000B0000) |
| #define MSM_USB_BASE (PERIPH_SS_BASE + 0x000DB000) |
| |
| #define CLK_CTL_BASE 0x1800000 |
| |
| #define PMI_SLAVE_BASE 2 |
| #define PMI_FIRST_SLAVE_OFFSET 0 |
| #define PMI_SECOND_SLAVE_OFFSET 1 |
| |
| #define PMI_FIRST_SLAVE_ADDR_BASE (( PMI_SLAVE_BASE + PMI_FIRST_SLAVE_OFFSET ) << 16) |
| #define PMI_SECOND_SLAVE_ADDR_BASE (( PMI_SLAVE_BASE + PMI_SECOND_SLAVE_OFFSET) << 16) |
| |
| #define SPMI_BASE 0x02000000 |
| #define SPMI_GENI_BASE (SPMI_BASE + 0xA000) |
| #define SPMI_PIC_BASE (SPMI_BASE + 0x01800000) |
| #define PMIC_ARB_CORE 0x200F000 |
| |
| #define TLMM_BASE_ADDR 0x1000000 |
| #define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + (x)*0x1000) |
| #define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x00000004 + (x)*0x1000) |
| |
| #define MPM2_MPM_CTRL_BASE 0x004A0000 |
| #define MPM2_MPM_PS_HOLD 0x004AB000 |
| #define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0x004A3000 |
| |
| /* CRYPTO ENGINE */ |
| #define MSM_CE1_BASE 0x073A000 |
| #define MSM_CE1_BAM_BASE 0x0704000 |
| #define GCC_CRYPTO_BCR (CLK_CTL_BASE + 0x16000) |
| #define GCC_CRYPTO_CMD_RCGR (CLK_CTL_BASE + 0x16004) |
| #define GCC_CRYPTO_CFG_RCGR (CLK_CTL_BASE + 0x16008) |
| #define GCC_CRYPTO_CBCR (CLK_CTL_BASE + 0x1601C) |
| #define GCC_CRYPTO_AXI_CBCR (CLK_CTL_BASE + 0x16020) |
| #define GCC_CRYPTO_AHB_CBCR (CLK_CTL_BASE + 0x16024) |
| |
| /* GPLL */ |
| #define GPLL0_STATUS (CLK_CTL_BASE + 0x2101C) |
| #define GPLL2_STATUS (CLK_CTL_BASE + 0x4A01C) |
| #define GPLL0_MODE (CLK_CTL_BASE + 0x21000) |
| #define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x45000) |
| #define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x45004) |
| #define GPLL4_MODE (CLK_CTL_BASE + 0x24000) |
| #define GPLL4_STATUS (CLK_CTL_BASE + 0x24024) |
| #define GPLL6_STATUS (CLK_CTL_BASE + 0x3701C) |
| |
| /* SDCC */ |
| #define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x10A000) |
| #define SDCC1_BCR (CLK_CTL_BASE + 0x42000) /* block reset*/ |
| #define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x42018) /* branch ontrol */ |
| #define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4201C) |
| #define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x42004) /* cmd */ |
| #define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x42008) /* cfg */ |
| #define SDCC1_M (CLK_CTL_BASE + 0x4200C) /* m */ |
| #define SDCC1_N (CLK_CTL_BASE + 0x42010) /* n */ |
| #define SDCC1_D (CLK_CTL_BASE + 0x42014) /* d */ |
| |
| /* SDHCI */ |
| #define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900) |
| #define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900) |
| |
| #define SDCC_MCI_HC_MODE (0x00000078) |
| #define SDCC_HC_PWRCTL_STATUS_REG (0x000000DC) |
| #define SDCC_HC_PWRCTL_MASK_REG (0x000000E0) |
| #define SDCC_HC_PWRCTL_CLEAR_REG (0x000000E4) |
| #define SDCC_HC_PWRCTL_CTL_REG (0x000000E8) |
| |
| #define SDCC2_BCR (CLK_CTL_BASE + 0x43000) /* block reset */ |
| #define SDCC2_APPS_CBCR (CLK_CTL_BASE + 0x43018) /* branch control */ |
| #define SDCC2_AHB_CBCR (CLK_CTL_BASE + 0x4301C) |
| #define SDCC2_CMD_RCGR (CLK_CTL_BASE + 0x43004) /* cmd */ |
| #define SDCC2_CFG_RCGR (CLK_CTL_BASE + 0x43008) /* cfg */ |
| #define SDCC2_M (CLK_CTL_BASE + 0x4300C) /* m */ |
| #define SDCC2_N (CLK_CTL_BASE + 0x43010) /* n */ |
| #define SDCC2_D (CLK_CTL_BASE + 0x43014) /* d */ |
| |
| /* UART */ |
| #define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x1008) |
| #define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x302C) |
| #define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x3034) |
| #define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x3038) |
| #define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x303C) |
| #define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x3040) |
| #define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x3044) |
| |
| /* USB */ |
| #define USB_HS_BCR (CLK_CTL_BASE + 0x41000) |
| #define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x41004) |
| #define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x41008) |
| #define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x41010) |
| #define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x41014) |
| |
| |
| /* RPMB send receive buffer needs to be mapped |
| * as device memory, define the start address |
| * and size in MB |
| */ |
| #define RPMB_SND_RCV_BUF get_rpmb_snd_rcv_buff() |
| #define RPMB_SND_RCV_BUF_STRT 0xA0000000 |
| #define RPMB_SND_RCV_BUF_512 0x9FE00000 |
| #define RPMB_SND_RCV_BUF_SZ 0x1 |
| |
| /* QSEECOM: Secure app region notification */ |
| #define APP_REGION_ADDR platform_get_tz_app_add() |
| #define APP_REGION_SIZE platform_get_tz_app_size() |
| #define APP_REGION_ADDR_8952 0x85E00000 |
| #define APP_REGION_SIZE_8952 0x500000 |
| #define APP_REGION_ADDR_8937 0x85B00000 |
| #define APP_REGION_SIZE_8937 0x800000 |
| |
| /* MDSS */ |
| #define MIPI_DSI_BASE (0x1A98000) |
| #define MIPI_DSI0_BASE MIPI_DSI_BASE |
| #define MIPI_DSI1_BASE (0x1A96000) |
| #define DSI0_PHY_BASE (0x1A98500) |
| #define DSI1_PHY_BASE (0x1A96400) |
| #define DSI0_PLL_BASE (0x1A98300) |
| #define DSI1_PLL_BASE (0x1A96A00) |
| #define DSI0_REGULATOR_BASE (0x1A98780) |
| #define DSI1_REGULATOR_BASE DSI0_REGULATOR_BASE |
| #define MDP_BASE (0x1A00000) |
| #define REG_MDP(off) (MDP_BASE + (off)) |
| |
| #ifdef MDP_HW_REV |
| #undef MDP_HW_REV |
| #endif |
| #define MDP_HW_REV REG_MDP(0x1000) |
| |
| #ifdef MDP_INTR_EN |
| #undef MDP_INTR_EN |
| #endif |
| #define MDP_INTR_EN REG_MDP(0x1010) |
| |
| #ifdef MDP_INTR_CLEAR |
| #undef MDP_INTR_CLEAR |
| #endif |
| #define MDP_INTR_CLEAR REG_MDP(0x1018) |
| |
| #ifdef MDP_HIST_INTR_EN |
| #undef MDP_HIST_INTR_EN |
| #endif |
| #define MDP_HIST_INTR_EN REG_MDP(0x101C) |
| |
| #ifdef MDP_VP_0_VIG_0_BASE |
| #undef MDP_VP_0_VIG_0_BASE |
| #endif |
| #define MDP_VP_0_VIG_0_BASE REG_MDP(0x5000) |
| |
| #ifdef MDP_VP_0_VIG_1_BASE |
| #undef MDP_VP_0_VIG_1_BASE |
| #endif |
| #define MDP_VP_0_VIG_1_BASE REG_MDP(0x7000) |
| |
| #ifdef MDP_VP_0_RGB_0_BASE |
| #undef MDP_VP_0_RGB_0_BASE |
| #endif |
| #define MDP_VP_0_RGB_0_BASE REG_MDP(0x15000) |
| |
| #ifdef MDP_VP_0_RGB_1_BASE |
| #undef MDP_VP_0_RGB_1_BASE |
| #endif |
| #define MDP_VP_0_RGB_1_BASE REG_MDP(0x17000) |
| |
| #ifdef MDP_VP_0_DMA_0_BASE |
| #undef MDP_VP_0_DMA_0_BASE |
| #endif |
| #define MDP_VP_0_DMA_0_BASE REG_MDP(0x25000) |
| |
| #ifdef MDP_VP_0_DMA_1_BASE |
| #undef MDP_VP_0_DMA_1_BASE |
| #endif |
| #define MDP_VP_0_DMA_1_BASE REG_MDP(0x27000) |
| |
| #ifdef MDP_VP_0_MIXER_0_BASE |
| #undef MDP_VP_0_MIXER_0_BASE |
| #endif |
| #define MDP_VP_0_MIXER_0_BASE REG_MDP(0x45000) |
| |
| #ifdef MDP_VP_0_MIXER_1_BASE |
| #undef MDP_VP_0_MIXER_1_BASE |
| #endif |
| #define MDP_VP_0_MIXER_1_BASE REG_MDP(0x46000) |
| |
| #ifdef MDP_DISP_INTF_SEL |
| #undef MDP_DISP_INTF_SEL |
| #endif |
| #define MDP_DISP_INTF_SEL REG_MDP(0x1004) |
| |
| #ifdef MDP_VIDEO_INTF_UNDERFLOW_CTL |
| #undef MDP_VIDEO_INTF_UNDERFLOW_CTL |
| #endif |
| #define MDP_VIDEO_INTF_UNDERFLOW_CTL REG_MDP(0x12E0) |
| |
| #ifdef MDP_UPPER_NEW_ROI_PRIOR_RO_START |
| #undef MDP_UPPER_NEW_ROI_PRIOR_RO_START |
| #endif |
| #define MDP_UPPER_NEW_ROI_PRIOR_RO_START REG_MDP(0x11EC) |
| |
| #ifdef MDP_LOWER_NEW_ROI_PRIOR_TO_START |
| #undef MDP_LOWER_NEW_ROI_PRIOR_TO_START |
| #endif |
| #define MDP_LOWER_NEW_ROI_PRIOR_TO_START REG_MDP(0x13F8) |
| |
| #ifdef MDP_CTL_0_BASE |
| #undef MDP_CTL_0_BASE |
| #endif |
| #define MDP_CTL_0_BASE REG_MDP(0x2000) |
| |
| #ifdef MDP_CTL_1_BASE |
| #undef MDP_CTL_1_BASE |
| #endif |
| #define MDP_CTL_1_BASE REG_MDP(0x2200) |
| |
| #ifdef MDP_CLK_CTRL0 |
| #undef MDP_CLK_CTRL0 |
| #endif |
| #define MDP_CLK_CTRL0 REG_MDP(0x012AC) |
| |
| #ifdef MDP_CLK_CTRL1 |
| #undef MDP_CLK_CTRL1 |
| #endif |
| #define MDP_CLK_CTRL1 REG_MDP(0x012B4) |
| |
| #ifdef MDP_CLK_CTRL2 |
| #undef MDP_CLK_CTRL2 |
| #endif |
| #define MDP_CLK_CTRL2 REG_MDP(0x012BC) |
| |
| #ifdef MDP_CLK_CTRL3 |
| #undef MDP_CLK_CTRL3 |
| #endif |
| #define MDP_CLK_CTRL3 REG_MDP(0x013A8) |
| |
| #ifdef MDP_CLK_CTRL4 |
| #undef MDP_CLK_CTRL4 |
| #endif |
| #define MDP_CLK_CTRL4 REG_MDP(0x013B0) |
| |
| #ifdef MDP_CLK_CTRL5 |
| #undef MDP_CLK_CTRL5 |
| #endif |
| #define MDP_CLK_CTRL5 REG_MDP(0x013B8) |
| |
| #ifdef MDP_INTF_1_BASE |
| #undef MDP_INTF_1_BASE |
| #endif |
| #define MDP_INTF_1_BASE REG_MDP(0x12700) |
| |
| #ifdef MDP_INTF_2_BASE |
| #undef MDP_INTF_2_BASE |
| #endif |
| #define MDP_INTF_2_BASE REG_MDP(0x12F00) |
| |
| #ifdef MDP_REG_SPLIT_DISPLAY_EN |
| #undef MDP_REG_SPLIT_DISPLAY_EN |
| #endif |
| #define MDP_REG_SPLIT_DISPLAY_EN REG_MDP(0x12F4) |
| |
| #ifdef MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL |
| #undef MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL |
| #endif |
| #define MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL REG_MDP(0x12F8) |
| |
| #ifdef MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL |
| #undef MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL |
| #endif |
| #define MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL REG_MDP(0x13F0) |
| |
| #ifdef MMSS_MDP_SMP_ALLOC_W_BASE |
| #undef MMSS_MDP_SMP_ALLOC_W_BASE |
| #endif |
| #define MMSS_MDP_SMP_ALLOC_W_BASE REG_MDP(0x1080) |
| |
| #ifdef MMSS_MDP_SMP_ALLOC_R_BASE |
| #undef MMSS_MDP_SMP_ALLOC_R_BASE |
| #endif |
| #define MMSS_MDP_SMP_ALLOC_R_BASE REG_MDP(0x1130) |
| |
| #ifdef MDP_QOS_REMAPPER_CLASS_0 |
| #undef MDP_QOS_REMAPPER_CLASS_0 |
| #endif |
| #define MDP_QOS_REMAPPER_CLASS_0 REG_MDP(0x11E0) |
| |
| #ifdef VBIF_VBIF_DDR_FORCE_CLK_ON |
| #undef VBIF_VBIF_DDR_FORCE_CLK_ON |
| #endif |
| #define VBIF_VBIF_DDR_FORCE_CLK_ON REG_MDP(0xc8004) |
| |
| #ifdef VBIF_VBIF_DDR_OUT_MAX_BURST |
| #undef VBIF_VBIF_DDR_OUT_MAX_BURST |
| #endif |
| #define VBIF_VBIF_DDR_OUT_MAX_BURST REG_MDP(0xc80D8) |
| |
| #ifdef VBIF_VBIF_DDR_ARB_CTRL |
| #undef VBIF_VBIF_DDR_ARB_CTRL |
| #endif |
| #define VBIF_VBIF_DDR_ARB_CTRL REG_MDP(0xc80F0) |
| |
| #ifdef VBIF_VBIF_DDR_RND_RBN_QOS_ARB |
| #undef VBIF_VBIF_DDR_RND_RBN_QOS_ARB |
| #endif |
| #define VBIF_VBIF_DDR_RND_RBN_QOS_ARB REG_MDP(0xc8124) |
| |
| #ifdef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 |
| #undef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 |
| #endif |
| #define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0 REG_MDP(0xc8160) |
| |
| #ifdef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 |
| #undef VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 |
| #endif |
| #define VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1 REG_MDP(0xc8164) |
| |
| #ifdef VBIF_VBIF_DDR_OUT_AOOO_AXI_EN |
| #undef VBIF_VBIF_DDR_OUT_AOOO_AXI_EN |
| #endif |
| #define VBIF_VBIF_DDR_OUT_AOOO_AXI_EN REG_MDP(0xc8178) |
| |
| #ifdef VBIF_VBIF_DDR_OUT_AX_AOOO |
| #undef VBIF_VBIF_DDR_OUT_AX_AOOO |
| #endif |
| #define VBIF_VBIF_DDR_OUT_AX_AOOO REG_MDP(0xc817C) |
| |
| #ifdef VBIF_VBIF_IN_RD_LIM_CONF0 |
| #undef VBIF_VBIF_IN_RD_LIM_CONF0 |
| #endif |
| #define VBIF_VBIF_IN_RD_LIM_CONF0 REG_MDP(0xc80B0) |
| |
| #ifdef VBIF_VBIF_IN_RD_LIM_CONF1 |
| #undef VBIF_VBIF_IN_RD_LIM_CONF1 |
| #endif |
| #define VBIF_VBIF_IN_RD_LIM_CONF1 REG_MDP(0xc80B4) |
| |
| #ifdef VBIF_VBIF_IN_WR_LIM_CONF0 |
| #undef VBIF_VBIF_IN_WR_LIM_CONF0 |
| #endif |
| #define VBIF_VBIF_IN_WR_LIM_CONF0 REG_MDP(0xc80C0) |
| |
| #ifdef VBIF_VBIF_IN_WR_LIM_CONF1 |
| #undef VBIF_VBIF_IN_WR_LIM_CONF1 |
| #endif |
| #define VBIF_VBIF_IN_WR_LIM_CONF1 REG_MDP(0xc80C4) |
| |
| #ifdef MDP_INTF_2_TIMING_ENGINE_EN |
| #undef MDP_INTF_2_TIMING_ENGINE_EN |
| #endif |
| #define MDP_INTF_2_TIMING_ENGINE_EN REG_MDP(0x12F00) |
| |
| #ifdef MDP_PP_0_BASE |
| #undef MDP_PP_0_BASE |
| #endif |
| #define MDP_PP_0_BASE REG_MDP(0x71000) |
| |
| #ifdef MDP_PP_1_BASE |
| #undef MDP_PP_1_BASE |
| #endif |
| #define MDP_PP_1_BASE REG_MDP(0x71800) |
| |
| #ifdef MDSS_MDP_REG_DCE_SEL |
| #undef MDSS_MDP_REG_DCE_SEL |
| #endif |
| #define MDSS_MDP_REG_DCE_SEL REG_MDP(0x1428) |
| |
| #ifdef MDSS_MDP_PP_DCE_DATA_OUT_SWAP |
| #undef MDSS_MDP_PP_DCE_DATA_OUT_SWAP |
| #endif |
| #define MDSS_MDP_PP_DCE_DATA_OUT_SWAP 0x0CC |
| |
| #ifdef MDP_DSC_0_BASE |
| #undef MDP_DSC_0_BASE |
| #endif |
| #define MDP_DSC_0_BASE REG_MDP(0x81000) |
| |
| #ifdef MDP_DSC_1_BASE |
| #undef MDP_DSC_1_BASE |
| #endif |
| #define MDP_DSC_1_BASE REG_MDP(0x81400) |
| |
| #define SOFT_RESET 0x118 |
| #define CLK_CTRL 0x11C |
| #define TRIG_CTRL 0x084 |
| #define CTRL 0x004 |
| #define COMMAND_MODE_DMA_CTRL 0x03C |
| #define COMMAND_MODE_MDP_CTRL 0x040 |
| #define COMMAND_MODE_MDP_DCS_CMD_CTRL 0x044 |
| #define COMMAND_MODE_MDP_STREAM0_CTRL 0x058 |
| #define COMMAND_MODE_MDP_STREAM0_TOTAL 0x05C |
| #define COMMAND_MODE_MDP_STREAM1_CTRL 0x060 |
| #define COMMAND_MODE_MDP_STREAM1_TOTAL 0x064 |
| #define ERR_INT_MASK0 0x10C |
| |
| #define LANE_CTL 0x0AC |
| #define LANE_SWAP_CTL 0x0B0 |
| #define TIMING_CTL 0x0C4 |
| |
| #define VIDEO_MODE_ACTIVE_H 0x024 |
| #define VIDEO_MODE_ACTIVE_V 0x028 |
| #define VIDEO_MODE_TOTAL 0x02C |
| #define VIDEO_MODE_HSYNC 0x030 |
| #define VIDEO_MODE_VSYNC 0x034 |
| #define VIDEO_MODE_VSYNC_VPOS 0x038 |
| |
| #define DMA_CMD_OFFSET 0x048 |
| #define DMA_CMD_LENGTH 0x04C |
| |
| #define INT_CTRL 0x110 |
| #define CMD_MODE_DMA_SW_TRIGGER 0x090 |
| |
| #define EOT_PACKET_CTRL 0x0CC |
| #define MISR_CMD_CTRL 0x0A0 |
| #define MISR_VIDEO_CTRL 0x0A4 |
| #define VIDEO_MODE_CTRL 0x010 |
| #define HS_TIMER_CTRL 0x0BC |
| |
| #define VIDEO_COMPRESSION_MODE_CTRL 0x2A0 |
| #define VIDEO_COMPRESSION_MODE_CTRL_2 0x2A4 |
| #define CMD_COMPRESSION_MODE_CTRL 0x2A8 |
| #define CMD_COMPRESSION_MODE_CTRL_2 0x2AC |
| #define CMD_COMPRESSION_MODE_CTRL_3 0x2B0 |
| |
| #define TCSR_TZ_WONCE 0x193D000 |
| #define TCSR_BOOT_MISC_DETECT 0x193D100 |
| |
| #define APPS_WDOG_BARK_VAL_REG 0x0B017010 |
| #define APPS_WDOG_BITE_VAL_REG 0x0B017014 |
| #define APPS_WDOG_RESET_REG 0x0B017008 |
| #define APPS_WDOG_CTL_REG 0x0B017004 |
| #endif |