blob: e9cf28dfcff4cf897d68e3c97277e8d85e566303 [file] [log] [blame]
Dhaval Patel069d0af2014-01-03 16:55:15 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053062 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106)
63 mdss_mdp_intf_off = 0x59100;
64 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080065 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070066 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070067 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080068
69 return mdss_mdp_intf_off;
70}
71
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080072void mdp_clk_gating_ctrl(void)
73{
74 writel(0x40000000, MDP_CLK_CTRL0);
75 udelay(20);
76 writel(0x40000040, MDP_CLK_CTRL0);
77 writel(0x40000000, MDP_CLK_CTRL1);
78 writel(0x00400000, MDP_CLK_CTRL3);
79 udelay(20);
80 writel(0x00404000, MDP_CLK_CTRL3);
81 writel(0x40000000, MDP_CLK_CTRL4);
82}
83
Jayant Shekhar32397f92014-03-27 13:30:41 +053084static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -070085 *pinfo, uint32_t pipe_base)
86{
Jayant Shekhar32397f92014-03-27 13:30:41 +053087 uint32_t src_size, out_size, stride, pipe_swap;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -070088 uint32_t fb_off = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -070089
90 /* write active region size*/
91 src_size = (fb->height << 16) + fb->width;
92 out_size = src_size;
93
94 if (pinfo->lcdc.dual_pipe) {
95 out_size = (fb->height << 16) + (fb->width / 2);
Jayant Shekhar32397f92014-03-27 13:30:41 +053096 pipe_swap = (pinfo->lcdc.pipe_swap == TRUE) ? 1 : 0;
97
98 if (pipe_swap && ((pipe_base == MDP_VP_0_RGB_0_BASE) ||
99 (pipe_base == MDP_VP_0_DMA_0_BASE)))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700100 fb_off = (pinfo->xres / 2);
Jayant Shekhar32397f92014-03-27 13:30:41 +0530101 else if (!pipe_swap && ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
102 (pipe_base == MDP_VP_0_DMA_1_BASE)))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700103 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700104 }
105
106 stride = (fb->stride * fb->bpp/8);
107
108 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
109 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
110 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
111 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
112 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700113 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700114 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
115
116 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
117 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
118 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
119 writel(0x00, pipe_base + PIPE_SSPP_SRC_OP_MODE);
120}
121
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700122static void mdss_vbif_setup()
123{
124 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700125 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700126
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530127 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700128 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700129
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530130 /* Force VBIF Clocks on, not needed for 8084 */
131 if ((mdp_hw_rev < MDSS_MDP_HW_REV_103) ||
132 (mdp_hw_rev == MDSS_MDP_HW_REV_106))
Ujwal Patel00e19852013-12-18 20:40:38 -0800133 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
134
135 /*
136 * Following configuration is needed because on some versions,
137 * recommended reset values are not stored.
138 */
139 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
140 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700141 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
142 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
143 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
144 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
145 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
146 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
147 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800148 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530149 MDSS_MDP_HW_REV_101) ||
150 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
151 MDSS_MDP_HW_REV_106)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700152 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530153 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700154 }
155 }
156}
157
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800158static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
159 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700160{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800161 uint32_t i, j;
162 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700163
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800164 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
165 /* max 3 MMB per register */
166 reg_val |= client_id << (((j++) % 3) * 8);
167 if ((j % 3) == 0) {
168 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
169 free_smp_offset);
170 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
171 free_smp_offset);
172 reg_val = 0;
173 free_smp_offset += 4;
174 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700175 }
176
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800177 if (j % 3) {
178 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
179 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
180 free_smp_offset += 4;
181 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700182
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800183 return free_smp_offset;
184}
185
Jayant Shekhar32397f92014-03-27 13:30:41 +0530186static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
187 uint32_t right_pipe)
188
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800189{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530190 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800191 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
192 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
193 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
194
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530195 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106) {
196 /* 8Kb per SMP on 8916 */
197 smp_size = 8192;
198 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800199 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
200 smp_size = 8192;
201 fixed_smp_cnt = 2;
202 free_smp_offset = 0xC;
203 }
204
Jayant Shekhar32397f92014-03-27 13:30:41 +0530205 if (pinfo->use_dma_pipe)
206 right_sspp_client_id = 0xD; /* 13 */
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800207 else
Jayant Shekhar32397f92014-03-27 13:30:41 +0530208 right_sspp_client_id = 0x11; /* 17 */
209
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530210 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
211 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106))
Jayant Shekhar32397f92014-03-27 13:30:41 +0530212 left_sspp_client_id = (pinfo->use_dma_pipe) ? 0x4 : 0x07; /* 4 or 7 */
213 else
214 left_sspp_client_id = (pinfo->use_dma_pipe) ? 0xA : 0x10; /* 10 or 16 */
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800215
216 /* Each pipe driving half the screen */
217 if (pinfo->lcdc.dual_pipe)
218 xres /= 2;
219
220 /* bpp = bytes per pixel of input image */
221 smp_cnt = (xres * bpp * 2) + smp_size - 1;
222 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700223
224 if (smp_cnt > 4) {
225 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
226 smp_cnt);
227 ASSERT(0); /* Max 4 SMPs can be allocated per client */
228 }
229
Jayant Shekhar32397f92014-03-27 13:30:41 +0530230 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
231 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
232 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700233
234 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530235 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
236 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
237 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700238 }
239
Jayant Shekhar32397f92014-03-27 13:30:41 +0530240 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800241 fixed_smp_cnt, free_smp_offset);
242 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530243 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800244 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700245}
246
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700247void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800248{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800249 uint32_t hsync_period, vsync_period;
250 uint32_t hsync_start_x, hsync_end_x;
251 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700252 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700253 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700254
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800255 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800256
257 if (pinfo == NULL)
258 return ERR_INVALID_ARGS;
259
260 lcdc = &(pinfo->lcdc);
261 if (lcdc == NULL)
262 return ERR_INVALID_ARGS;
263
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700264 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700265 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700266 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700267 if (intf_base == MDP_INTF_1_BASE) {
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800268 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700269 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700270 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
271 }
272 }
273
274 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
275
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800276 hsync_period = lcdc->h_pulse_width +
277 lcdc->h_back_porch +
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700278 adjust_xres + lcdc->xres_pad + lcdc->h_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800279 vsync_period = (lcdc->v_pulse_width +
280 lcdc->v_back_porch +
281 pinfo->yres + lcdc->yres_pad +
282 lcdc->v_front_porch);
283
284 hsync_start_x =
285 lcdc->h_pulse_width +
286 lcdc->h_back_porch;
287 hsync_end_x =
288 hsync_period - lcdc->h_front_porch - 1;
289
290 display_vstart = (lcdc->v_pulse_width +
291 lcdc->v_back_porch)
292 * hsync_period + lcdc->hsync_skew;
293 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
294 +lcdc->hsync_skew - 1;
295
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300296 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
297 display_vstart += lcdc->h_pulse_width + lcdc->h_back_porch;
298 display_vend -= lcdc->h_front_porch;
299 }
300
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800301 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
302 display_hctl = (hsync_end_x << 16) | hsync_start_x;
303
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700304 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
305 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
306 mdss_mdp_intf_off);
307 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
308 writel(lcdc->v_pulse_width*hsync_period,
309 MDP_VSYNC_PULSE_WIDTH_F0 +
310 mdss_mdp_intf_off);
311 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
312 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
313 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
314 mdss_mdp_intf_off);
315 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
316 writel(display_vend, MDP_DISPLAY_V_END_F0 +
317 mdss_mdp_intf_off);
318 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
319 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
320 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
321 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
322 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
323 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
324 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
325
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300326 if (intf_base == MDP_INTF_0_BASE) /* eDP */
327 writel(0x212A, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
328 else
329 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700330}
331
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700332void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
333 *pinfo)
334{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530335 uint32_t mdp_rgb_size, height, width, val;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700336
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700337 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700338 width = fb->width;
339
340 if (pinfo->lcdc.dual_pipe)
341 width /= 2;
342
343 /* write active region size*/
344 mdp_rgb_size = (height << 16) | width;
345
346 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
347 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
348 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
349 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
350 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
351 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
352 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
353 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
354 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
355 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
356
357 /* Baselayer for layer mixer 0 */
Jayant Shekhar32397f92014-03-27 13:30:41 +0530358 if (pinfo->use_dma_pipe)
359 writel(0x0040000, MDP_CTL_0_BASE + CTL_LAYER_0);
360 else
361 writel(0x0000200, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700362
363 if (pinfo->lcdc.dual_pipe) {
364 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
365 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
366 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
367 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
368 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
369 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
370 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
371 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
372 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
373 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
374
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700375 /* Baselayer for layer mixer 1 */
Jayant Shekhar32397f92014-03-27 13:30:41 +0530376 val = pinfo->use_dma_pipe ? 0x200000 : 0x1000;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700377 if (pinfo->lcdc.split_display)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530378 writel(val, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700379 else
Jayant Shekhar32397f92014-03-27 13:30:41 +0530380 writel(val, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700381 }
382}
383
Dhaval Patel069d0af2014-01-03 16:55:15 -0800384void mdss_qos_remapper_setup(void)
385{
386 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
387 uint32_t map;
388
389 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
390 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
391 MDSS_MDP_HW_REV_102))
392 map = 0xE9;
393 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530394 MDSS_MDP_HW_REV_101) ||
395 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
396 MDSS_MDP_HW_REV_106))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800397 map = 0xA5;
398 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
399 MDSS_MDP_HW_REV_103))
400 map = 0xFA;
401 else
402 return;
403
404 writel(map, MDP_QOS_REMAPPER_CLASS_0);
405}
406
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700407int mdp_dsi_video_config(struct msm_panel_info *pinfo,
408 struct fbcon_config *fb)
409{
410 int ret = NO_ERROR;
411 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700412 uint32_t intf_sel = 0x100;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530413 uint32_t left_pipe, right_pipe;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700414
415 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
416
417 if (pinfo->mipi.dual_dsi)
418 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800419
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800420 mdp_clk_gating_ctrl();
421
Jayant Shekhar32397f92014-03-27 13:30:41 +0530422 if (pinfo->use_dma_pipe) {
423 left_pipe = MDP_VP_0_DMA_0_BASE;
424 right_pipe = MDP_VP_0_DMA_1_BASE;
425 } else {
426 left_pipe = MDP_VP_0_RGB_0_BASE;
427 right_pipe = MDP_VP_0_RGB_1_BASE;
428 }
429
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700430 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530431 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700432
Dhaval Patel069d0af2014-01-03 16:55:15 -0800433 mdss_qos_remapper_setup();
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700434
Jayant Shekhar32397f92014-03-27 13:30:41 +0530435 mdss_source_pipe_config(fb, pinfo, left_pipe);
436
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700437 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530438 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800439
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700440 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800441
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700442 writel(0x1F20, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800443
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700444 if (pinfo->mipi.dual_dsi) {
445 writel(0x1F30, MDP_CTL_1_BASE + CTL_TOP);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700446 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700447 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700448
449 writel(intf_sel, MDP_DISP_INTF_SEL);
450
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800451 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
452 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
453 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
454
455 return 0;
456}
457
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300458int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
459{
460 int ret = NO_ERROR;
461 struct lcdc_panel_info *lcdc = NULL;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530462 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300463
464 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
465
Jayant Shekhar32397f92014-03-27 13:30:41 +0530466 if (pinfo->use_dma_pipe) {
467 left_pipe = MDP_VP_0_DMA_0_BASE;
468 right_pipe = MDP_VP_0_DMA_1_BASE;
469 } else {
470 left_pipe = MDP_VP_0_RGB_0_BASE;
471 right_pipe = MDP_VP_0_RGB_1_BASE;
472 }
473
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300474 mdp_clk_gating_ctrl();
475
476 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530477 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300478
Dhaval Patel069d0af2014-01-03 16:55:15 -0800479 mdss_qos_remapper_setup();
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300480
Jayant Shekhar32397f92014-03-27 13:30:41 +0530481 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700482 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530483 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300484
485 mdss_layer_mixer_setup(fb, pinfo);
486
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700487 if (pinfo->lcdc.dual_pipe)
488 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
489 else
490 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
491
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300492 writel(0x9, MDP_DISP_INTF_SEL);
493 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
494 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
495 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
496
497 return 0;
498}
499
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800500int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
501 struct fbcon_config *fb)
502{
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800503 uint32_t intf_sel = BIT(8);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700504 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530505 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800506
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700507 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700508 uint32_t mdss_mdp_intf_off = 0;
509
510 if (pinfo == NULL)
511 return ERR_INVALID_ARGS;
512
513 lcdc = &(pinfo->lcdc);
514 if (lcdc == NULL)
515 return ERR_INVALID_ARGS;
516
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800517 if (pinfo->lcdc.split_display) {
518 writel(0x102, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700519 writel(0x102, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800520 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
521 }
522
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700523 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700524
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700525 mdp_clk_gating_ctrl();
526
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800527 if (pinfo->mipi.dual_dsi)
528 intf_sel |= BIT(16); /* INTF 2 enable */
529
530 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700531
Jayant Shekhar32397f92014-03-27 13:30:41 +0530532 if (pinfo->use_dma_pipe) {
533 left_pipe = MDP_VP_0_DMA_0_BASE;
534 right_pipe = MDP_VP_0_DMA_1_BASE;
535 } else {
536 left_pipe = MDP_VP_0_RGB_0_BASE;
537 right_pipe = MDP_VP_0_RGB_1_BASE;
538 }
539
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700540 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530541 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800542 mdss_qos_remapper_setup();
543
Jayant Shekhar32397f92014-03-27 13:30:41 +0530544 mdss_source_pipe_config(fb, pinfo, left_pipe);
545
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800546 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530547 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700548
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700549 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700550
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700551 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800552 writel(0x21f20, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700553
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800554 if (pinfo->mipi.dual_dsi) {
555 writel(0x213F, MDP_INTF_2_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
556 writel(0x21F30, MDP_CTL_1_BASE + CTL_TOP);
557 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700558
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800559 return ret;
560}
561
Jayant Shekhar32397f92014-03-27 13:30:41 +0530562int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800563{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530564 if (pinfo->use_dma_pipe) {
565 writel(0x22840, MDP_CTL_0_BASE + CTL_FLUSH);
566 writel(0x25080, MDP_CTL_1_BASE + CTL_FLUSH);
567 } else {
568 writel(0x22048, MDP_CTL_0_BASE + CTL_FLUSH);
569 writel(0x24090, MDP_CTL_1_BASE + CTL_FLUSH);
570 }
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800571 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +0530572
573 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800574}
575
576int mdp_dsi_video_off()
577{
578 if(!target_cont_splash_screen())
579 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800580 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
581 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800582 mdelay(60);
583 /* Ping-Pong done Tear Check Read/Write */
584 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
585 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800586 }
587
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800588 writel(0x00000000, MDP_INTR_EN);
589
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800590 return NO_ERROR;
591}
592
593int mdp_dsi_cmd_off()
594{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700595 if(!target_cont_splash_screen())
596 {
597 /* Ping-Pong done Tear Check Read/Write */
598 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
599 writel(0xFF777713, MDP_INTR_CLEAR);
600 }
601 writel(0x00000000, MDP_INTR_EN);
602
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800603 return NO_ERROR;
604}
605
Jayant Shekhar32397f92014-03-27 13:30:41 +0530606int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800607{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530608 if (pinfo->use_dma_pipe) {
609 writel(0x22840, MDP_CTL_0_BASE + CTL_FLUSH);
610 writel(0x25080, MDP_CTL_1_BASE + CTL_FLUSH);
611 } else {
612 writel(0x22048, MDP_CTL_0_BASE + CTL_FLUSH);
613 writel(0x24090, MDP_CTL_1_BASE + CTL_FLUSH);
614 }
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700615 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800616 return NO_ERROR;
617}
618
619void mdp_disable(void)
620{
621
622}
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300623
Jayant Shekhar32397f92014-03-27 13:30:41 +0530624int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300625{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530626 if (pinfo->use_dma_pipe)
627 writel(0x22840, MDP_CTL_0_BASE + CTL_FLUSH);
628 else
629 writel(0x22048, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300630 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
631 return NO_ERROR;
632}
633
634int mdp_edp_off(void)
635{
636 if (!target_cont_splash_screen()) {
637
638 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
639 mdss_mdp_intf_offset());
640 mdelay(60);
641 /* Ping-Pong done Tear Check Read/Write */
642 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
643 writel(0xFF777713, MDP_INTR_CLEAR);
644 writel(0x00000000, MDP_INTR_EN);
645 }
646
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700647 writel(0x00000000, MDP_INTR_EN);
648
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300649 return NO_ERROR;
650}