Aparna Mallavarapu | 01fc00a | 2015-06-01 20:37:05 +0530 | [diff] [blame] | 1 | /* Copyright (c) 2015, The Linux Foundation. All rights reserved. |
| 2 | * |
| 3 | * Redistribution and use in source and binary forms, with or without |
| 4 | * modification, are permitted provided that the following conditions are |
| 5 | * met: |
| 6 | * * Redistributions of source code must retain the above copyright |
| 7 | * notice, this list of conditions and the following disclaimer. |
| 8 | * * Redistributions in binary form must reproduce the above |
| 9 | * copyright notice, this list of conditions and the following |
| 10 | * disclaimer in the documentation and/or other materials provided |
| 11 | * with the distribution. |
| 12 | * * Neither the name of The Linux Foundation nor the names of its |
| 13 | * contributors may be used to endorse or promote products derived |
| 14 | * from this software without specific prior written permission. |
| 15 | * |
| 16 | * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED |
| 17 | * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF |
| 18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT |
| 19 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS |
| 20 | * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 21 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 22 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 23 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 24 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 25 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 26 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 27 | */ |
| 28 | |
| 29 | #ifndef _PLATFORM_MSMTITANIUM_IOMAP_H_ |
| 30 | #define _PLATFORM_MSMTITANIUM_IOMAP_H_ |
| 31 | |
| 32 | #define MSM_IOMAP_BASE 0x00000000 |
| 33 | #define MSM_IOMAP_END 0x08000000 |
| 34 | |
| 35 | #define SDRAM_START_ADDR 0x80000000 |
| 36 | |
| 37 | #define MSM_SHARED_BASE 0x86300000 |
| 38 | #define MSM_SHARED_IMEM_BASE 0x08600000 |
| 39 | |
| 40 | #define BS_INFO_OFFSET (0x6B0) |
| 41 | #define BS_INFO_ADDR (MSM_SHARED_IMEM_BASE + BS_INFO_OFFSET) |
| 42 | |
| 43 | #define RESTART_REASON_ADDR (MSM_SHARED_IMEM_BASE + 0x65C) |
| 44 | |
| 45 | #define APPS_SS_BASE 0x0B000000 |
| 46 | |
| 47 | #define MSM_GIC_DIST_BASE APPS_SS_BASE |
| 48 | #define MSM_GIC_CPU_BASE (APPS_SS_BASE + 0x2000) |
| 49 | #define APPS_APCS_QTMR_AC_BASE (APPS_SS_BASE + 0x00020000) |
| 50 | #define APPS_APCS_F0_QTMR_V1_BASE (APPS_SS_BASE + 0x00021000) |
| 51 | #define QTMR_BASE APPS_APCS_F0_QTMR_V1_BASE |
| 52 | #define APCS_ALIAS0_IPC_INTERRUPT (APPS_SS_BASE + 0x00111008) |
| 53 | |
| 54 | #define PERIPH_SS_BASE 0x07800000 |
| 55 | |
| 56 | #define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000) |
| 57 | #define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x00064000) |
| 58 | |
| 59 | #define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x000AF000) |
| 60 | #define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x000B0000) |
| 61 | #define MSM_USB_BASE (PERIPH_SS_BASE + 0x000DB000) |
| 62 | |
| 63 | #define CLK_CTL_BASE 0x1800000 |
| 64 | |
| 65 | #define SPMI_BASE 0x02000000 |
| 66 | #define SPMI_GENI_BASE (SPMI_BASE + 0xA000) |
| 67 | #define SPMI_PIC_BASE (SPMI_BASE + 0x01800000) |
| 68 | #define PMIC_ARB_CORE 0x200F000 |
| 69 | |
| 70 | #define TLMM_BASE_ADDR 0x1000000 |
| 71 | #define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + (x)*0x1000) |
| 72 | #define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x00000004 + (x)*0x1000) |
| 73 | |
| 74 | #define MPM2_MPM_CTRL_BASE 0x004A0000 |
| 75 | #define MPM2_MPM_PS_HOLD 0x004AB000 |
| 76 | #define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0x004A3000 |
| 77 | |
| 78 | /* CRYPTO ENGINE */ |
| 79 | #define MSM_CE1_BASE 0x073A000 |
| 80 | #define MSM_CE1_BAM_BASE 0x0704000 |
| 81 | |
| 82 | |
| 83 | /* GPLL */ |
| 84 | #define GPLL0_STATUS (CLK_CTL_BASE + 0x2101C) |
| 85 | #define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x45000) |
| 86 | #define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x45004) |
| 87 | |
| 88 | /* SDCC */ |
| 89 | #define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x10A000) |
| 90 | #define SDCC1_BCR (CLK_CTL_BASE + 0x42000) /* block reset*/ |
| 91 | #define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x42018) /* branch ontrol */ |
| 92 | #define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4201C) |
| 93 | #define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x42004) /* cmd */ |
| 94 | #define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x42008) /* cfg */ |
| 95 | #define SDCC1_M (CLK_CTL_BASE + 0x4200C) /* m */ |
| 96 | #define SDCC1_N (CLK_CTL_BASE + 0x42010) /* n */ |
| 97 | #define SDCC1_D (CLK_CTL_BASE + 0x42014) /* d */ |
| 98 | |
| 99 | /* UART */ |
| 100 | #define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x1008) |
| 101 | #define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x302C) |
| 102 | #define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x3034) |
| 103 | #define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x3038) |
| 104 | #define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x303C) |
| 105 | #define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x3040) |
| 106 | #define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x3044) |
| 107 | |
| 108 | /* USB */ |
| 109 | #define USB_HS_BCR (CLK_CTL_BASE + 0x41000) |
| 110 | #define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x41004) |
| 111 | #define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x41008) |
| 112 | #define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x41010) |
| 113 | #define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x41014) |
| 114 | #define MSM_USB30_QSCRATCH_BASE 0x070F8800 |
| 115 | #define MSM_USB30_BASE 0x7000000 |
| 116 | #define USB2_PHY_SEL 0x01937000 |
| 117 | |
| 118 | #define TCSR_TZ_WONCE 0x193D000 |
| 119 | #define TCSR_BOOT_MISC_DETECT 0x193D100 |
| 120 | |
| 121 | #define DDR_START 0x80000000 |
| 122 | #define ABOOT_FORCE_KERNEL_ADDR DDR_START + 0x8000 |
| 123 | #define ABOOT_FORCE_KERNEL64_ADDR DDR_START + 0x80000 |
| 124 | #define ABOOT_FORCE_RAMDISK_ADDR DDR_START + 0x2000000 |
| 125 | #define ABOOT_FORCE_TAGS_ADDR DDR_START + 0x1E00000 |
| 126 | #endif |