blob: dc4282b4da5d74a2ea47d64ce0c81900fd691888 [file] [log] [blame]
Dhaval Patel069d0af2014-01-03 16:55:15 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053062 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
63 (mdss_mdp_rev == MDSS_MDP_HW_REV_108))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053064 mdss_mdp_intf_off = 0x59100;
65 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080066 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070067 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070068 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080069
70 return mdss_mdp_intf_off;
71}
72
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080073void mdp_clk_gating_ctrl(void)
74{
75 writel(0x40000000, MDP_CLK_CTRL0);
76 udelay(20);
77 writel(0x40000040, MDP_CLK_CTRL0);
78 writel(0x40000000, MDP_CLK_CTRL1);
79 writel(0x00400000, MDP_CLK_CTRL3);
80 udelay(20);
81 writel(0x00404000, MDP_CLK_CTRL3);
82 writel(0x40000000, MDP_CLK_CTRL4);
83}
84
Jayant Shekhar07373922014-05-26 10:13:49 +053085static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
86 uint32_t *left_pipe, uint32_t *right_pipe)
87{
88 switch (pinfo->pipe_type) {
89 case MDSS_MDP_PIPE_TYPE_RGB:
90 *left_pipe = MDP_VP_0_RGB_0_BASE;
91 *right_pipe = MDP_VP_0_RGB_1_BASE;
92 break;
93 case MDSS_MDP_PIPE_TYPE_DMA:
94 *left_pipe = MDP_VP_0_DMA_0_BASE;
95 *right_pipe = MDP_VP_0_DMA_1_BASE;
96 break;
97 case MDSS_MDP_PIPE_TYPE_VIG:
98 default:
99 *left_pipe = MDP_VP_0_VIG_0_BASE;
100 *right_pipe = MDP_VP_0_VIG_1_BASE;
101 break;
102 }
103}
104
105static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
106 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
107{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530108 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Jayant Shekhar07373922014-05-26 10:13:49 +0530109 switch (pinfo->pipe_type) {
110 case MDSS_MDP_PIPE_TYPE_RGB:
111 *ctl0_reg_val = 0x22048;
112 *ctl1_reg_val = 0x24090;
113 break;
114 case MDSS_MDP_PIPE_TYPE_DMA:
115 *ctl0_reg_val = 0x22840;
116 *ctl1_reg_val = 0x25080;
117 break;
118 case MDSS_MDP_PIPE_TYPE_VIG:
119 default:
120 *ctl0_reg_val = 0x22041;
121 *ctl1_reg_val = 0x24082;
122 break;
123 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530124 /* For 8916/8939, MDP INTF registers are double buffered */
125 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
126 (mdss_mdp_rev == MDSS_MDP_HW_REV_108)) {
127 *ctl0_reg_val |= BIT(30);
128 *ctl1_reg_val |= BIT(30);
129 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530130}
131
Jayant Shekhar32397f92014-03-27 13:30:41 +0530132static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700133 *pinfo, uint32_t pipe_base)
134{
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700135 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700136 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530137 uint32_t flip_bits = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700138
139 /* write active region size*/
140 src_size = (fb->height << 16) + fb->width;
141 out_size = src_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700142 if (pinfo->lcdc.dual_pipe) {
143 out_size = (fb->height << 16) + (fb->width / 2);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700144 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
145 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
146 (pipe_base == MDP_VP_0_VIG_1_BASE))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700147 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700148 }
149
150 stride = (fb->stride * fb->bpp/8);
151
152 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
153 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
154 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
155 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
156 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700157 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700158 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
159
160 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
161 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
162 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530163
164 /* bit(0) is set if hflip is required.
165 * bit(1) is set if vflip is required.
166 */
167 if (pinfo->orientation & 0x1)
168 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
169 if (pinfo->orientation & 0x2)
170 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
171 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700172}
173
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700174static void mdss_vbif_setup()
175{
176 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700177 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700178
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530179 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700180 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700181
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530182 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
183 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800184 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
185
186 /*
187 * Following configuration is needed because on some versions,
188 * recommended reset values are not stored.
189 */
190 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
191 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700192 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
193 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
194 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
195 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
196 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
197 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
198 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800199 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530200 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700201 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530202 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700203 }
204 }
205}
206
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800207static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
208 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700209{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800210 uint32_t i, j;
211 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700212
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800213 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
214 /* max 3 MMB per register */
215 reg_val |= client_id << (((j++) % 3) * 8);
216 if ((j % 3) == 0) {
217 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
218 free_smp_offset);
219 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
220 free_smp_offset);
221 reg_val = 0;
222 free_smp_offset += 4;
223 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700224 }
225
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800226 if (j % 3) {
227 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
228 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
229 free_smp_offset += 4;
230 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700231
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800232 return free_smp_offset;
233}
234
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530235static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
236 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
237{
238 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
239 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
240 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
241 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108)) {
242 switch (pinfo->pipe_type) {
243 case MDSS_MDP_PIPE_TYPE_RGB:
244 *left_sspp_client_id = 0x7; /* 7 */
245 *right_sspp_client_id = 0x11; /* 17 */
246 break;
247 case MDSS_MDP_PIPE_TYPE_DMA:
248 *left_sspp_client_id = 0x4; /* 4 */
249 *right_sspp_client_id = 0xD; /* 13 */
250 break;
251 case MDSS_MDP_PIPE_TYPE_VIG:
252 default:
253 *left_sspp_client_id = 0x1; /* 1 */
254 *right_sspp_client_id = 0x4; /* 4 */
255 break;
256 }
257 } else {
258 switch (pinfo->pipe_type) {
259 case MDSS_MDP_PIPE_TYPE_RGB:
260 *left_sspp_client_id = 0x10; /* 16 */
261 *right_sspp_client_id = 0x11; /* 17 */
262 break;
263 case MDSS_MDP_PIPE_TYPE_DMA:
264 *left_sspp_client_id = 0xA; /* 10 */
265 *right_sspp_client_id = 0xD; /* 13 */
266 break;
267 case MDSS_MDP_PIPE_TYPE_VIG:
268 default:
269 *left_sspp_client_id = 0x1; /* 1 */
270 *right_sspp_client_id = 0x4; /* 4 */
271 break;
272 }
273 }
274}
275
276static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
277 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
278{
279 switch (pinfo->pipe_type) {
280 case MDSS_MDP_PIPE_TYPE_RGB:
281 *left_pipe_xin_id = 0x1; /* 1 */
282 *right_pipe_xin_id = 0x5; /* 5 */
283 break;
284 case MDSS_MDP_PIPE_TYPE_DMA:
285 *left_pipe_xin_id = 0x2; /* 2 */
286 *right_pipe_xin_id = 0xA; /* 10 */
287 break;
288 case MDSS_MDP_PIPE_TYPE_VIG:
289 default:
290 *left_pipe_xin_id = 0x0; /* 0 */
291 *right_pipe_xin_id = 0x4; /* 4 */
292 break;
293 }
294}
295
Jayant Shekhar32397f92014-03-27 13:30:41 +0530296static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
297 uint32_t right_pipe)
298
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800299{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530300 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800301 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
302 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
303 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
304
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530305 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106) {
306 /* 8Kb per SMP on 8916 */
307 smp_size = 8192;
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530308 } else if (mdss_mdp_rev == MDSS_MDP_HW_REV_108) {
309 /* 10Kb per SMP on 8939 */
310 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530311 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800312 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
313 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800314 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530315 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
316 fixed_smp_cnt = 2;
317 else
318 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800319 }
320
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530321 mdp_select_pipe_client_id(pinfo,
322 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800323
324 /* Each pipe driving half the screen */
325 if (pinfo->lcdc.dual_pipe)
326 xres /= 2;
327
328 /* bpp = bytes per pixel of input image */
329 smp_cnt = (xres * bpp * 2) + smp_size - 1;
330 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700331
332 if (smp_cnt > 4) {
333 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
334 smp_cnt);
335 ASSERT(0); /* Max 4 SMPs can be allocated per client */
336 }
337
Jayant Shekhar32397f92014-03-27 13:30:41 +0530338 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
339 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
340 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700341
342 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530343 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
344 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
345 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700346 }
347
Jayant Shekhar32397f92014-03-27 13:30:41 +0530348 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800349 fixed_smp_cnt, free_smp_offset);
350 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530351 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800352 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700353}
354
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700355void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800356{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800357 uint32_t hsync_period, vsync_period;
358 uint32_t hsync_start_x, hsync_end_x;
359 uint32_t display_hctl, active_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700360 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700361 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700362
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800363 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800364
365 if (pinfo == NULL)
366 return ERR_INVALID_ARGS;
367
368 lcdc = &(pinfo->lcdc);
369 if (lcdc == NULL)
370 return ERR_INVALID_ARGS;
371
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700372 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700373 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700374 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700375 if (intf_base == MDP_INTF_1_BASE) {
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800376 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700377 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700378 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
379 }
380 }
381
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530382 if (pinfo->lcdc.dst_split && (intf_base == MDP_INTF_1_BASE)) {
383 writel(BIT(16), MDP_REG_PPB0_CONFIG);
384 writel(BIT(5), MDP_REG_PPB0_CNTL);
385 }
386
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700387 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
388
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800389 hsync_period = lcdc->h_pulse_width +
390 lcdc->h_back_porch +
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700391 adjust_xres + lcdc->xres_pad + lcdc->h_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800392 vsync_period = (lcdc->v_pulse_width +
393 lcdc->v_back_porch +
394 pinfo->yres + lcdc->yres_pad +
395 lcdc->v_front_porch);
396
397 hsync_start_x =
398 lcdc->h_pulse_width +
399 lcdc->h_back_porch;
400 hsync_end_x =
401 hsync_period - lcdc->h_front_porch - 1;
402
403 display_vstart = (lcdc->v_pulse_width +
404 lcdc->v_back_porch)
405 * hsync_period + lcdc->hsync_skew;
406 display_vend = ((vsync_period - lcdc->v_front_porch) * hsync_period)
407 +lcdc->hsync_skew - 1;
408
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300409 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
410 display_vstart += lcdc->h_pulse_width + lcdc->h_back_porch;
411 display_vend -= lcdc->h_front_porch;
412 }
413
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800414 hsync_ctl = (hsync_period << 16) | lcdc->h_pulse_width;
415 display_hctl = (hsync_end_x << 16) | hsync_start_x;
416
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700417 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
418 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
419 mdss_mdp_intf_off);
420 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
421 writel(lcdc->v_pulse_width*hsync_period,
422 MDP_VSYNC_PULSE_WIDTH_F0 +
423 mdss_mdp_intf_off);
424 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
425 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
426 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
427 mdss_mdp_intf_off);
428 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
429 writel(display_vend, MDP_DISPLAY_V_END_F0 +
430 mdss_mdp_intf_off);
431 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
432 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
433 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
434 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
435 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
436 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
437 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
438
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300439 if (intf_base == MDP_INTF_0_BASE) /* eDP */
440 writel(0x212A, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
441 else
442 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700443}
444
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700445void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
446 *pinfo)
447{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530448 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530449 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700450
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700451 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700452 width = fb->width;
453
454 if (pinfo->lcdc.dual_pipe)
455 width /= 2;
456
457 /* write active region size*/
458 mdp_rgb_size = (height << 16) | width;
459
460 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
461 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
462 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
463 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
464 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
465 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
466 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
467 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
468 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
469 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
470
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530471 switch (pinfo->pipe_type) {
472 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530473 left_staging_level = 0x0000200;
474 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530475 break;
476 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530477 left_staging_level = 0x0040000;
478 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530479 break;
480 case MDSS_MDP_PIPE_TYPE_VIG:
481 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530482 left_staging_level = 0x1;
483 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530484 break;
485 }
486
Jayant Shekhar07373922014-05-26 10:13:49 +0530487 /* Base layer for layer mixer 0 */
488 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700489
490 if (pinfo->lcdc.dual_pipe) {
491 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
492 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
493 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
494 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
495 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
496 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
497 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
498 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
499 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
500 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
501
Jayant Shekhar07373922014-05-26 10:13:49 +0530502 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700503 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530504 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700505 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530506 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700507 }
508}
509
Dhaval Patel069d0af2014-01-03 16:55:15 -0800510void mdss_qos_remapper_setup(void)
511{
512 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
513 uint32_t map;
514
515 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
516 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
517 MDSS_MDP_HW_REV_102))
518 map = 0xE9;
519 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530520 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800521 map = 0xA5;
522 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530523 MDSS_MDP_HW_REV_106) ||
524 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530525 MDSS_MDP_HW_REV_108) ||
526 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
527 MDSS_MDP_HW_REV_105))
528 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530529 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel069d0af2014-01-03 16:55:15 -0800530 MDSS_MDP_HW_REV_103))
531 map = 0xFA;
532 else
533 return;
534
535 writel(map, MDP_QOS_REMAPPER_CLASS_0);
536}
537
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530538void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
539{
540 uint32_t mask, reg_val, i;
541 uint32_t left_pipe_xin_id, right_pipe_xin_id;
542 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
543 uint32_t vbif_qos[4] = {0, 0, 0, 0};
544
545 mdp_select_pipe_xin_id(pinfo,
546 &left_pipe_xin_id, &right_pipe_xin_id);
547
548 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
549 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108)) {
550 vbif_qos[0] = 2;
551 vbif_qos[1] = 2;
552 vbif_qos[2] = 2;
553 vbif_qos[3] = 2;
554 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105)) {
555 vbif_qos[0] = 2;
556 vbif_qos[1] = 2;
557 vbif_qos[2] = 2;
558 vbif_qos[3] = 1;
559 } else {
560 return;
561 }
562
563 for (i = 0; i < 4; i++) {
564 reg_val = readl(VBIF_VBIF_QOS_REMAP_00 + i*4);
565 mask = 0x3 << (left_pipe_xin_id * 2);
566 reg_val &= ~(mask);
567 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
568
569 if (pinfo->lcdc.dual_pipe) {
570 mask = 0x3 << (right_pipe_xin_id * 2);
571 reg_val &= ~(mask);
572 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
573 }
574 writel(reg_val, VBIF_VBIF_QOS_REMAP_00 + i*4);
575 }
576}
577
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700578static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
579 int is_main_ctl)
580{
581 if (pinfo->lcdc.pipe_swap) {
582 if (is_main_ctl)
583 return BIT(4) | BIT(5); /* Interface 2 */
584 else
585 return BIT(5); /* Interface 1 */
586 } else {
587 if (is_main_ctl)
588 return BIT(5); /* Interface 1 */
589 else
590 return BIT(4) | BIT(5); /* Interface 2 */
591 }
592}
593
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700594int mdp_dsi_video_config(struct msm_panel_info *pinfo,
595 struct fbcon_config *fb)
596{
597 int ret = NO_ERROR;
598 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700599 uint32_t intf_sel = 0x100;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530600 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700601 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700602
603 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
604
605 if (pinfo->mipi.dual_dsi)
606 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800607
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800608 mdp_clk_gating_ctrl();
609
Jayant Shekhar07373922014-05-26 10:13:49 +0530610 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700611 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530612 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700613
Dhaval Patel069d0af2014-01-03 16:55:15 -0800614 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530615 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700616
Jayant Shekhar32397f92014-03-27 13:30:41 +0530617 mdss_source_pipe_config(fb, pinfo, left_pipe);
618
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700619 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530620 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800621
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700622 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800623
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700624 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
625 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800626
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530627 /*If dst_split is enabled only intf 2 needs to be enabled.
628 CTL_1 path should not be set since CTL_0 itself is going
629 to split after DSPP block*/
630
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700631 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530632 if (!pinfo->lcdc.dst_split) {
633 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
634 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
635 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700636 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700637 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700638
639 writel(intf_sel, MDP_DISP_INTF_SEL);
640
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800641 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
642 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
643 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
644
645 return 0;
646}
647
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300648int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
649{
650 int ret = NO_ERROR;
651 struct lcdc_panel_info *lcdc = NULL;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530652 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300653
654 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
655
Jayant Shekhar07373922014-05-26 10:13:49 +0530656 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300657 mdp_clk_gating_ctrl();
658
659 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530660 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300661
Dhaval Patel069d0af2014-01-03 16:55:15 -0800662 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530663 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300664
Jayant Shekhar32397f92014-03-27 13:30:41 +0530665 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700666 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530667 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300668
669 mdss_layer_mixer_setup(fb, pinfo);
670
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700671 if (pinfo->lcdc.dual_pipe)
672 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
673 else
674 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
675
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300676 writel(0x9, MDP_DISP_INTF_SEL);
677 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
678 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
679 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
680
681 return 0;
682}
683
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -0700684int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700685{
686 int ret = NO_ERROR;
687 struct lcdc_panel_info *lcdc = NULL;
688 uint32_t left_pipe, right_pipe;
689
690 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE);
691 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
692
693 mdp_clk_gating_ctrl();
694 mdss_vbif_setup();
695
696 mdss_smp_setup(pinfo, left_pipe, right_pipe);
697
698 mdss_qos_remapper_setup();
699
700 mdss_source_pipe_config(fb, pinfo, left_pipe);
701 if (pinfo->lcdc.dual_pipe)
702 mdss_source_pipe_config(fb, pinfo, right_pipe);
703
704 mdss_layer_mixer_setup(fb, pinfo);
705
706 if (pinfo->lcdc.dual_pipe)
707 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
708 else
709 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
710
711 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
712 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
713 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
714 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
715
716 return 0;
717}
718
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800719int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
720 struct fbcon_config *fb)
721{
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800722 uint32_t intf_sel = BIT(8);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700723 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700724 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530725 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800726
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700727 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700728 uint32_t mdss_mdp_intf_off = 0;
729
730 if (pinfo == NULL)
731 return ERR_INVALID_ARGS;
732
733 lcdc = &(pinfo->lcdc);
734 if (lcdc == NULL)
735 return ERR_INVALID_ARGS;
736
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800737 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700738 reg = BIT(1); /* Command mode */
739 if (pinfo->lcdc.pipe_swap)
740 reg |= BIT(4); /* Use intf2 as trigger */
741 else
742 reg |= BIT(8); /* Use intf1 as trigger */
743 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
744 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800745 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
746 }
747
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +0530748 if (pinfo->lcdc.dst_split) {
749 writel(BIT(16), MDP_REG_PPB0_CONFIG);
750 writel(BIT(5), MDP_REG_PPB0_CNTL);
751 }
752
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700753 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700754
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700755 mdp_clk_gating_ctrl();
756
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800757 if (pinfo->mipi.dual_dsi)
758 intf_sel |= BIT(16); /* INTF 2 enable */
759
760 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700761
Jayant Shekhar07373922014-05-26 10:13:49 +0530762 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700763 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530764 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800765 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530766 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800767
Jayant Shekhar32397f92014-03-27 13:30:41 +0530768 mdss_source_pipe_config(fb, pinfo, left_pipe);
769
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800770 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530771 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700772
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700773 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700774
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700775 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700776 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
777 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700778
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800779 if (pinfo->mipi.dual_dsi) {
780 writel(0x213F, MDP_INTF_2_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +0530781 if (!pinfo->lcdc.dst_split) {
782 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
783 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
784 }
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800785 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700786
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800787 return ret;
788}
789
Jayant Shekhar32397f92014-03-27 13:30:41 +0530790int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800791{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530792 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530793 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530794 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
795 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800796 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +0530797
798 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800799}
800
801int mdp_dsi_video_off()
802{
803 if(!target_cont_splash_screen())
804 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800805 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
806 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800807 mdelay(60);
808 /* Ping-Pong done Tear Check Read/Write */
809 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
810 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800811 }
812
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800813 writel(0x00000000, MDP_INTR_EN);
814
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800815 return NO_ERROR;
816}
817
818int mdp_dsi_cmd_off()
819{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700820 if(!target_cont_splash_screen())
821 {
822 /* Ping-Pong done Tear Check Read/Write */
823 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
824 writel(0xFF777713, MDP_INTR_CLEAR);
825 }
826 writel(0x00000000, MDP_INTR_EN);
827
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800828 return NO_ERROR;
829}
830
Jayant Shekhar32397f92014-03-27 13:30:41 +0530831int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800832{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530833 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530834 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530835 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
836 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700837 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800838 return NO_ERROR;
839}
840
841void mdp_disable(void)
842{
843
844}
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300845
Jayant Shekhar32397f92014-03-27 13:30:41 +0530846int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300847{
Jayant Shekhar07373922014-05-26 10:13:49 +0530848 uint32_t ctl0_reg_val, ctl1_reg_val;
849 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530850 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300851 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
852 return NO_ERROR;
853}
854
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -0700855int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700856{
857 uint32_t ctl0_reg_val, ctl1_reg_val;
858
859 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
860 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
861
862 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
863
864 return NO_ERROR;
865}
866
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300867int mdp_edp_off(void)
868{
869 if (!target_cont_splash_screen()) {
870
871 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
872 mdss_mdp_intf_offset());
873 mdelay(60);
874 /* Ping-Pong done Tear Check Read/Write */
875 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
876 writel(0xFF777713, MDP_INTR_CLEAR);
877 writel(0x00000000, MDP_INTR_EN);
878 }
879
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700880 writel(0x00000000, MDP_INTR_EN);
881
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300882 return NO_ERROR;
883}