Brian Swetland | dfdb461 | 2009-01-01 11:44:36 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2008, Google Inc. |
| 3 | * All rights reserved. |
| 4 | * |
| 5 | * Redistribution and use in source and binary forms, with or without |
| 6 | * modification, are permitted provided that the following conditions |
| 7 | * are met: |
| 8 | * * Redistributions of source code must retain the above copyright |
| 9 | * notice, this list of conditions and the following disclaimer. |
| 10 | * * Redistributions in binary form must reproduce the above copyright |
| 11 | * notice, this list of conditions and the following disclaimer in |
| 12 | * the documentation and/or other materials provided with the |
| 13 | * distribution. |
| 14 | * * Neither the name of Google, Inc. nor the names of its contributors |
| 15 | * may be used to endorse or promote products derived from this |
| 16 | * software without specific prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| 19 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| 20 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS |
| 21 | * FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE |
| 22 | * COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, |
| 23 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, |
| 24 | * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS |
| 25 | * OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED |
| 26 | * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
| 27 | * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT |
| 28 | * OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF |
| 29 | * SUCH DAMAGE. |
| 30 | */ |
| 31 | |
| 32 | #ifndef _PLATFORM_MSM7K_IRQS_H_ |
| 33 | #define _PLATFORM_MSM7K_IRQS_H_ |
| 34 | |
| 35 | #define INT_A9_M2A_0 0 |
| 36 | #define INT_A9_M2A_1 1 |
| 37 | #define INT_A9_M2A_2 2 |
| 38 | #define INT_A9_M2A_3 3 |
| 39 | #define INT_A9_M2A_4 4 |
| 40 | #define INT_A9_M2A_5 5 |
| 41 | #define INT_A9_M2A_6 6 |
| 42 | #define INT_GP_TIMER_EXP 7 |
| 43 | #define INT_DEBUG_TIMER_EXP 8 |
| 44 | #define INT_SIRC_0 9 |
| 45 | #define INT_SDC3_0 10 |
| 46 | #define INT_SDC3_1 11 |
| 47 | #define INT_SDC4_0 12 |
| 48 | #define INT_SDC4_1 13 |
| 49 | #define INT_AD6_EXT_VFR 14 |
| 50 | #define INT_USB_OTG 15 |
| 51 | #define INT_MDDI_PRI 16 |
| 52 | #define INT_MDDI_EXT 17 |
| 53 | #define INT_MDDI_CLIENT 18 |
| 54 | #define INT_MDP 19 |
| 55 | #define INT_GRAPHICS 20 |
| 56 | #define INT_ADM_AARM 21 |
| 57 | #define INT_ADSP_A11 22 |
| 58 | #define INT_ADSP_A9_A11 23 |
| 59 | #define INT_SDC1_0 24 |
| 60 | #define INT_SDC1_1 25 |
| 61 | #define INT_SDC2_0 26 |
| 62 | #define INT_SDC2_1 27 |
| 63 | #define INT_KEYSENSE 28 |
| 64 | #define INT_TCHSCRN_SSBI 29 |
| 65 | #define INT_TCHSCRN1 30 |
| 66 | #define INT_TCHSCRN2 31 |
| 67 | |
| 68 | #define INT_TCSR_MPRPH_SC1 (32 + 0) |
| 69 | #define INT_USB_FS2 (32 + 1) |
| 70 | #define INT_PWB_I2C (32 + 2) |
| 71 | #define INT_SOFTRESET (32 + 3) |
| 72 | #define INT_NAND_WR_ER_DONE (32 + 4) |
| 73 | #define INT_NAND_OP_DONE (32 + 5) |
| 74 | #define INT_TCSR_MPRPH_SC2 (32 + 6) |
| 75 | #define INT_OP_PEN (32 + 7) |
| 76 | #define INT_AD_HSSD (32 + 8) |
| 77 | #define INT_ARM11_PM (32 + 9) |
| 78 | #define INT_SDMA_NON_SECURE (32 + 10) |
| 79 | #define INT_TSIF_IRQ (32 + 11) |
| 80 | #define INT_UART1DM_IRQ (32 + 12) |
| 81 | #define INT_UART1DM_RX (32 + 13) |
| 82 | #define INT_SDMA_SECURE (32 + 14) |
| 83 | #define INT_SI2S_SLAVE (32 + 15) |
| 84 | #define INT_SC_I2CPU (32 + 16) |
| 85 | #define INT_SC_DBG_RDTRFULL (32 + 17) |
| 86 | #define INT_SC_DBG_WDTRFULL (32 + 18) |
| 87 | #define INT_SCPLL_CTL_DONE (32 + 19) |
| 88 | #define INT_UART2DM_IRQ (32 + 20) |
| 89 | #define INT_UART2DM_RX (32 + 21) |
| 90 | #define INT_VDC_MEC (32 + 22) |
| 91 | #define INT_VDC_DB (32 + 23) |
| 92 | #define INT_VDC_AXI (32 + 24) |
| 93 | #define INT_VFE (32 + 25) |
| 94 | #define INT_USB_HS (32 + 26) |
| 95 | #define INT_AUDIO_OUT0 (32 + 27) |
| 96 | #define INT_AUDIO_OUT1 (32 + 28) |
| 97 | #define INT_CRYPTO (32 + 29) |
| 98 | #define INT_AD6M_IDLE (32 + 30) |
| 99 | #define INT_SIRC_1 (32 + 31) |
| 100 | |
| 101 | /* secondary interrupt controller */ |
| 102 | |
| 103 | #define INT_UART1_IRQ (64 + 0) |
| 104 | #define INT_UART2_IRQ (64 + 1) |
| 105 | #define INT_UART3_IRQ (64 + 2) |
| 106 | #define INT_UART1_RX (64 + 3) |
| 107 | #define INT_UART2_RX (64 + 4) |
| 108 | #define INT_UART3_RX (64 + 5) |
| 109 | #define INT_SPI_INPUT (64 + 6) |
| 110 | #define INT_SPI_OUTPUT (64 + 7) |
| 111 | #define INT_SPI_ERROR (64 + 8) |
| 112 | #define INT_GPIO1_SHADOW (64 + 9) |
| 113 | #define INT_GPIO2_SHADOW (64 + 10) |
| 114 | #define INT_GPIO1_SECURE (64 + 11) |
| 115 | #define INT_GPIO2_SECURE (64 + 12) |
| 116 | #define INT_SC_AVS_SVIC (64 + 13) |
| 117 | #define INT_SC_AVS_REQ_UP (64 + 14) |
| 118 | #define INT_SC_AVS_REQ_DOWN (64 + 15) |
| 119 | #define INT_PBUS_ERR (64 + 16) |
| 120 | #define INT_AXI (64 + 17) |
| 121 | #define INT_SMI (64 + 18) |
| 122 | #define INT_EBI (64 + 19) |
| 123 | #define INT_IMEM (64 + 20) |
| 124 | #define INT_SC_TEMP_SENSOR (64 + 21) |
| 125 | #define INT_TV_ENC (64 + 22) |
| 126 | |
| 127 | #define MSM_IRQ_BIT(irq) (1 << ((irq) & 31)) |
| 128 | |
| 129 | #define NR_IRQS 64 |
| 130 | |
| 131 | #endif |