blob: f18064e77b47073c272737666101516adc805f8a [file] [log] [blame]
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -08001/* Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
Deepa Dinamani1e094942012-10-30 15:49:02 -07002 *
Deepa Dinamani7d6c8972011-12-14 15:16:56 -08003 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
Deepa Dinamani1e094942012-10-30 15:49:02 -07006 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080015 *
16 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
17 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
20 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
23 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
25 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
26 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#ifndef _PLATFORM_MSMCOPPER_IOMAP_H_
30#define _PLATFORM_MSMCOPPER_IOMAP_H_
31
Neeti Desai13e688d2012-08-22 16:30:55 -070032#define MSM_IOMAP_BASE 0xF9000000
33#define MSM_IOMAP_END 0xFEFFFFFF
34
Deepa Dinamani81eddd52012-05-31 11:18:50 -070035#define SDRAM_START_ADDR 0x00000000
Deepa Dinamani07e66872012-06-29 18:32:05 -070036#define SDRAM_SEC_BANK_START_ADDR 0x10000000
Deepa Dinamani81eddd52012-05-31 11:18:50 -070037
38#define MSM_SHARED_BASE 0x0FA00000
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080039
Neeti Desai120b55d2012-08-20 17:15:56 -070040#define RPM_MSG_RAM_BASE 0xFC42B000
Channagoud Kadabi8c8587f2013-02-08 12:46:09 -080041#define SYSTEM_IMEM_BASE 0xFE800000
Channagoud Kadabiadb0e162013-03-19 10:49:24 -070042#define MSM_SHARED_IMEM_BASE 0xFE805000
Amol Jadibaee4742013-03-18 15:35:05 -070043
44#define RESTART_REASON_ADDR (RPM_MSG_RAM_BASE + 0x65C)
45#define RESTART_REASON_ADDR_V2 (MSM_SHARED_IMEM_BASE + 0x65C)
Amol Jadi6639d452012-08-16 14:51:19 -070046
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080047#define KPSS_BASE 0xF9000000
48
49#define MSM_GIC_DIST_BASE KPSS_BASE
50#define MSM_GIC_CPU_BASE (KPSS_BASE + 0x2000)
51#define APCS_KPSS_ACS_BASE (KPSS_BASE + 0x00008000)
52#define APCS_APC_KPSS_PLL_BASE (KPSS_BASE + 0x0000A000)
53#define APCS_KPSS_CFG_BASE (KPSS_BASE + 0x00010000)
54#define APCS_KPSS_WDT_BASE (KPSS_BASE + 0x00017000)
Deepa Dinamani1f01f192012-08-10 16:04:10 -070055#define KPSS_APCS_QTMR_AC_BASE (KPSS_BASE + 0x00020000)
56#define KPSS_APCS_F0_QTMR_V1_BASE (KPSS_BASE + 0x00021000)
57#define QTMR_BASE KPSS_APCS_F0_QTMR_V1_BASE
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080058
59#define PERIPH_SS_BASE 0xF9800000
Deepa Dinamani07e66872012-06-29 18:32:05 -070060
61#define MSM_SDC1_BAM_BASE (PERIPH_SS_BASE + 0x00004000)
Deepa Dinamanica5ad852012-05-07 18:19:47 -070062#define MSM_SDC1_BASE (PERIPH_SS_BASE + 0x00024000)
Deepa Dinamani07e66872012-06-29 18:32:05 -070063#define MSM_SDC1_DML_BASE (PERIPH_SS_BASE + 0x00024800)
Channagoud Kadabi4fb29e92013-04-05 11:32:11 -070064#define MSM_SDC1_SDHCI_BASE (PERIPH_SS_BASE + 0x00024900)
Deepa Dinamani07e66872012-06-29 18:32:05 -070065#define MSM_SDC3_BAM_BASE (PERIPH_SS_BASE + 0x00044000)
Deepa Dinamanica5ad852012-05-07 18:19:47 -070066#define MSM_SDC3_BASE (PERIPH_SS_BASE + 0x00064000)
Deepa Dinamani07e66872012-06-29 18:32:05 -070067#define MSM_SDC3_DML_BASE (PERIPH_SS_BASE + 0x00064800)
Channagoud Kadabi4fb29e92013-04-05 11:32:11 -070068#define MSM_SDC3_SDHCI_BASE (PERIPH_SS_BASE + 0x00064900)
Deepa Dinamani07e66872012-06-29 18:32:05 -070069#define MSM_SDC2_BAM_BASE (PERIPH_SS_BASE + 0x00084000)
Deepa Dinamanica5ad852012-05-07 18:19:47 -070070#define MSM_SDC2_BASE (PERIPH_SS_BASE + 0x000A4000)
Deepa Dinamani07e66872012-06-29 18:32:05 -070071#define MSM_SDC2_DML_BASE (PERIPH_SS_BASE + 0x000A4800)
Channagoud Kadabi4fb29e92013-04-05 11:32:11 -070072#define MSM_SDC2_SDHCI_BASE (PERIPH_SS_BASE + 0x000A4900)
Deepa Dinamani07e66872012-06-29 18:32:05 -070073#define MSM_SDC4_BAM_BASE (PERIPH_SS_BASE + 0x000C4000)
Deepa Dinamanica5ad852012-05-07 18:19:47 -070074#define MSM_SDC4_BASE (PERIPH_SS_BASE + 0x000E4000)
Deepa Dinamani07e66872012-06-29 18:32:05 -070075#define MSM_SDC4_DML_BASE (PERIPH_SS_BASE + 0x000E4800)
Channagoud Kadabi4fb29e92013-04-05 11:32:11 -070076#define MSM_SDC4_SDHCI_BASE (PERIPH_SS_BASE + 0x000E4900)
Deepa Dinamani07e66872012-06-29 18:32:05 -070077
Deepa Dinamani26e93262012-05-21 17:35:14 -070078#define BLSP1_UART0_BASE (PERIPH_SS_BASE + 0x0011D000)
Amol Jadi29f95032012-06-22 12:52:54 -070079#define BLSP1_UART1_BASE (PERIPH_SS_BASE + 0x0011E000)
80#define BLSP1_UART2_BASE (PERIPH_SS_BASE + 0x0011F000)
81#define BLSP1_UART3_BASE (PERIPH_SS_BASE + 0x00120000)
82#define BLSP1_UART4_BASE (PERIPH_SS_BASE + 0x00121000)
83#define BLSP1_UART5_BASE (PERIPH_SS_BASE + 0x00122000)
Deepa Dinamani26e93262012-05-21 17:35:14 -070084#define MSM_USB_BASE (PERIPH_SS_BASE + 0x00255000)
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080085
86#define CLK_CTL_BASE 0xFC400000
Deepa Dinamani1e094942012-10-30 15:49:02 -070087
88#define GCC_WDOG_DEBUG (CLK_CTL_BASE + 0x00001780)
89
Deepa Dinamani0687ecd2012-08-10 16:00:26 -070090#define USB_HS_BCR (CLK_CTL_BASE + 0x480)
Deepa Dinamani7d6c8972011-12-14 15:16:56 -080091
Deepa Dinamanic2a9b362012-02-23 15:15:54 -080092#define SPMI_BASE 0xFC4C0000
93#define SPMI_GENI_BASE (SPMI_BASE + 0xA000)
94#define SPMI_PIC_BASE (SPMI_BASE + 0xB000)
95
Deepa Dinamanib9a57202012-12-20 18:05:11 -080096#define MSM_CE2_BAM_BASE 0xFD444000
97#define MSM_CE2_BASE 0xFD45A000
Eugene Yasmana0d18122013-02-26 13:23:05 +020098#define USB2_PHY_SEL 0xFD4AB000
Deepa Dinamanib9a57202012-12-20 18:05:11 -080099
Neeti Desaiac011272012-08-29 18:24:54 -0700100#define TLMM_BASE_ADDR 0xFD510000
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800101#define GPIO_CONFIG_ADDR(x) (TLMM_BASE_ADDR + 0x1000 + (x)*0x10)
102#define GPIO_IN_OUT_ADDR(x) (TLMM_BASE_ADDR + 0x1004 + (x)*0x10)
103
Joel King46d2a452013-02-13 18:35:21 -0800104#define MPM2_MPM_CTRL_BASE 0xFC4A1000
105#define MPM2_MPM_PS_HOLD 0xFC4AB000
106#define MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL 0xFC4A3000
Amol Jadi29f95032012-06-22 12:52:54 -0700107
sundarajan srinivasan6aaa50c2013-02-27 14:18:57 -0800108/* CE 1 */
109#define GCC_CE1_BCR (CLK_CTL_BASE + 0x1040)
110#define GCC_CE1_CMD_RCGR (CLK_CTL_BASE + 0x1050)
111#define GCC_CE1_CFG_RCGR (CLK_CTL_BASE + 0x1054)
112#define GCC_CE1_CBCR (CLK_CTL_BASE + 0x1044)
113#define GCC_CE1_AXI_CBCR (CLK_CTL_BASE + 0x1048)
114#define GCC_CE1_AHB_CBCR (CLK_CTL_BASE + 0x104C)
115
Deepa Dinamani32bfad02012-11-02 12:15:05 -0700116/* CE 2 */
117#define GCC_CE2_BCR (CLK_CTL_BASE + 0x1080)
118#define GCC_CE2_CMD_RCGR (CLK_CTL_BASE + 0x1090)
119#define GCC_CE2_CFG_RCGR (CLK_CTL_BASE + 0x1094)
120#define GCC_CE2_CBCR (CLK_CTL_BASE + 0x1084)
121#define GCC_CE2_AXI_CBCR (CLK_CTL_BASE + 0x1088)
122#define GCC_CE2_AHB_CBCR (CLK_CTL_BASE + 0x108C)
123
Amol Jadi29f95032012-06-22 12:52:54 -0700124/* GPLL */
125#define GPLL0_STATUS (CLK_CTL_BASE + 0x001C)
126#define APCS_GPLL_ENA_VOTE (CLK_CTL_BASE + 0x1480)
Neeti Desaiac011272012-08-29 18:24:54 -0700127#define APCS_CLOCK_BRANCH_ENA_VOTE (CLK_CTL_BASE + 0x1484)
Amol Jadi29f95032012-06-22 12:52:54 -0700128
129/* SDCC */
130#define SDCC1_BCR (CLK_CTL_BASE + 0x4C0) /* block reset */
131#define SDCC1_APPS_CBCR (CLK_CTL_BASE + 0x4C4) /* branch control */
132#define SDCC1_AHB_CBCR (CLK_CTL_BASE + 0x4C8)
133#define SDCC1_INACTIVITY_TIMER_CBCR (CLK_CTL_BASE + 0x4CC)
134#define SDCC1_CMD_RCGR (CLK_CTL_BASE + 0x4D0) /* cmd */
135#define SDCC1_CFG_RCGR (CLK_CTL_BASE + 0x4D4) /* cfg */
136#define SDCC1_M (CLK_CTL_BASE + 0x4D8) /* m */
137#define SDCC1_N (CLK_CTL_BASE + 0x4DC) /* n */
138#define SDCC1_D (CLK_CTL_BASE + 0x4E0) /* d */
139
140/* UART */
Neeti Desaiac011272012-08-29 18:24:54 -0700141#define BLSP1_AHB_CBCR (CLK_CTL_BASE + 0x5C4)
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800142#define BLSP2_AHB_CBCR (CLK_CTL_BASE + 0x944)
Neeti Desaiac011272012-08-29 18:24:54 -0700143#define BLSP1_UART2_APPS_CBCR (CLK_CTL_BASE + 0x704)
144#define BLSP1_UART2_APPS_CMD_RCGR (CLK_CTL_BASE + 0x70C)
145#define BLSP1_UART2_APPS_CFG_RCGR (CLK_CTL_BASE + 0x710)
146#define BLSP1_UART2_APPS_M (CLK_CTL_BASE + 0x714)
147#define BLSP1_UART2_APPS_N (CLK_CTL_BASE + 0x718)
148#define BLSP1_UART2_APPS_D (CLK_CTL_BASE + 0x71C)
Amol Jadi29f95032012-06-22 12:52:54 -0700149
150/* USB */
151#define USB_HS_SYSTEM_CBCR (CLK_CTL_BASE + 0x484)
152#define USB_HS_AHB_CBCR (CLK_CTL_BASE + 0x488)
153#define USB_HS_SYSTEM_CMD_RCGR (CLK_CTL_BASE + 0x490)
154#define USB_HS_SYSTEM_CFG_RCGR (CLK_CTL_BASE + 0x494)
155
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800156/* I2C */
157#define BLSP2_QUP5_I2C_APPS_CBCR (CLK_CTL_BASE + 0xB88)
158
159#define BLSP_QUP_BASE(blsp_id, qup_id) ((blsp_id == 1) ? \
Channagoud Kadabi11069132013-03-28 11:51:19 -0700160 (PERIPH_SS_BASE + 0x00123000 \
Channagoud Kadabi634ac6d2012-12-12 18:13:56 -0800161 + (qup_id * 0x1000)) :\
162 (PERIPH_SS_BASE + 0x00163000 + \
163 (qup_id * 0x1000)))
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800164
Siddhartha Agrawalacdaf5b2013-01-22 18:14:53 -0800165#define MSM_MMSS_CLK_CTL_BASE 0xFD8C0000
Siddhartha Agrawal7ac6d512013-01-22 18:39:50 -0800166
167#define MIPI_DSI_BASE (0xFD922800)
168#define REG_DSI(off) (MIPI_DSI_BASE + 0x04 + (off))
169
170#define MDP_BASE (0xfd900000)
171#define REG_MDP(off) (MDP_BASE + (off))
172
Channagoud Kadabi8495f882013-04-02 11:20:28 -0700173/* DRV strength for sdcc */
174#define SDC1_HDRV_PULL_CTL (TLMM_BASE_ADDR + 0x00002044)
Channagoud Kadabi4fb29e92013-04-05 11:32:11 -0700175
176/* SDHCI */
177#define SDCC_MCI_HC_MODE (PERIPH_SS_BASE + 0x00024078)
178#define SDCC_HC_PWRCTL_MASK_REG (PERIPH_SS_BASE + 0x000240E0)
179#define SDCC_HC_PWRCTL_CTL_REG (PERIPH_SS_BASE + 0x000240E8)
Deepa Dinamani7d6c8972011-12-14 15:16:56 -0800180#endif