blob: 19317ac145ac29185a58391a697399d785bc9e8e [file] [log] [blame]
Jeevan Shriramd8f99a32015-01-07 19:07:05 -08001/* Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -080043#define MDSS_MDP_MAX_PREFILL_FETCH 25
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +053044
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080045int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080046
47static int mdp_rev;
48
49void mdp_set_revision(int rev)
50{
51 mdp_rev = rev;
52}
53
54int mdp_get_revision()
55{
56 return mdp_rev;
57}
58
Dhaval Patel44014672015-03-26 10:58:32 -070059static inline bool is_software_pixel_ext_config_needed()
60{
61 return MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
62 MDSS_MDP_HW_REV_107);
63}
64
65static inline bool has_fixed_size_smp()
66{
67 return MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
68 MDSS_MDP_HW_REV_107);
69}
70
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080071uint32_t mdss_mdp_intf_offset()
72{
73 uint32_t mdss_mdp_intf_off;
74 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
75
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053076 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -070077 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +053078 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -070079 (mdss_mdp_rev == MDSS_MDP_HW_REV_112))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053080 mdss_mdp_intf_off = 0x59100;
81 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080082 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070083 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070084 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080085
86 return mdss_mdp_intf_off;
87}
88
Jeevan Shriramd9c12652015-01-07 19:09:14 -080089static uint32_t mdss_mdp_get_ppb_offset()
90{
91 uint32_t mdss_mdp_ppb_off = 0;
92 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
93
94 /* return MMSS_MDP_PPB0_CONFIG offset from MDSS base */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +053095 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Ujwal Patel5c3227b2015-08-12 14:48:02 -070096 (mdss_mdp_rev == MDSS_MDP_HW_REV_111))
Jeevan Shriramd9c12652015-01-07 19:09:14 -080097 mdss_mdp_ppb_off = 0x1420;
98 else if (mdss_mdp_rev == MDSS_MDP_HW_REV_110)
99 mdss_mdp_ppb_off = 0x1334;
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700100 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
101 mdss_mdp_ppb_off = 0x1330;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800102 else
103 dprintf(CRITICAL,"Invalid PPB0_CONFIG offset\n");
104
105 return mdss_mdp_ppb_off;
106}
107
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800108static uint32_t mdss_mdp_vbif_qos_remap_get_offset()
109{
110 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
111
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530112 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_110) ||
113 (mdss_mdp_rev == MDSS_MDP_HW_REV_111))
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800114 return 0xB0020;
Dhaval Patel225cde12015-05-04 11:14:12 -0700115 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
116 return 0xB0000;
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800117 else
118 return 0xC8020;
119}
120
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800121void mdp_clk_gating_ctrl(void)
122{
Dhaval Patel225cde12015-05-04 11:14:12 -0700123 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
124 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
125 return;
126
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800127 writel(0x40000000, MDP_CLK_CTRL0);
128 udelay(20);
129 writel(0x40000040, MDP_CLK_CTRL0);
130 writel(0x40000000, MDP_CLK_CTRL1);
131 writel(0x00400000, MDP_CLK_CTRL3);
132 udelay(20);
133 writel(0x00404000, MDP_CLK_CTRL3);
134 writel(0x40000000, MDP_CLK_CTRL4);
135}
136
Jayant Shekhar07373922014-05-26 10:13:49 +0530137static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
138 uint32_t *left_pipe, uint32_t *right_pipe)
139{
140 switch (pinfo->pipe_type) {
141 case MDSS_MDP_PIPE_TYPE_RGB:
142 *left_pipe = MDP_VP_0_RGB_0_BASE;
143 *right_pipe = MDP_VP_0_RGB_1_BASE;
144 break;
145 case MDSS_MDP_PIPE_TYPE_DMA:
146 *left_pipe = MDP_VP_0_DMA_0_BASE;
147 *right_pipe = MDP_VP_0_DMA_1_BASE;
148 break;
149 case MDSS_MDP_PIPE_TYPE_VIG:
150 default:
151 *left_pipe = MDP_VP_0_VIG_0_BASE;
152 *right_pipe = MDP_VP_0_VIG_1_BASE;
153 break;
154 }
155}
156
157static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
158 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
159{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530160 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Ujwal Patel190369c2014-11-06 14:18:55 -0800161 bool dual_pipe_single_ctl = pinfo->lcdc.dual_pipe &&
162 !pinfo->mipi.dual_dsi && !pinfo->lcdc.split_display;
Jayant Shekhar07373922014-05-26 10:13:49 +0530163 switch (pinfo->pipe_type) {
164 case MDSS_MDP_PIPE_TYPE_RGB:
Ujwal Patel190369c2014-11-06 14:18:55 -0800165 if (dual_pipe_single_ctl)
166 *ctl0_reg_val = 0x220D8;
167 else
168 *ctl0_reg_val = 0x22048;
Jayant Shekhar07373922014-05-26 10:13:49 +0530169 *ctl1_reg_val = 0x24090;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800170
171 if (pinfo->lcdc.dst_split)
172 *ctl0_reg_val |= BIT(4);
Jayant Shekhar07373922014-05-26 10:13:49 +0530173 break;
174 case MDSS_MDP_PIPE_TYPE_DMA:
Ujwal Patel190369c2014-11-06 14:18:55 -0800175 if (dual_pipe_single_ctl)
176 *ctl0_reg_val = 0x238C0;
177 else
178 *ctl0_reg_val = 0x22840;
Jayant Shekhar07373922014-05-26 10:13:49 +0530179 *ctl1_reg_val = 0x25080;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800180 if (pinfo->lcdc.dst_split)
181 *ctl0_reg_val |= BIT(12);
Jayant Shekhar07373922014-05-26 10:13:49 +0530182 break;
183 case MDSS_MDP_PIPE_TYPE_VIG:
184 default:
Ujwal Patel190369c2014-11-06 14:18:55 -0800185 if (dual_pipe_single_ctl)
186 *ctl0_reg_val = 0x220C3;
187 else
188 *ctl0_reg_val = 0x22041;
Jayant Shekhar07373922014-05-26 10:13:49 +0530189 *ctl1_reg_val = 0x24082;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800190 if (pinfo->lcdc.dst_split)
191 *ctl0_reg_val |= BIT(1);
Jayant Shekhar07373922014-05-26 10:13:49 +0530192 break;
193 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530194 /* For targets from MDP v1.5, MDP INTF registers are double buffered */
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530195 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700196 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530197 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700198 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800199 if (pinfo->dest == DISPLAY_2) {
200 *ctl0_reg_val |= BIT(31);
201 *ctl1_reg_val |= BIT(30);
202 } else {
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530203 *ctl0_reg_val |= BIT(30);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530204 *ctl1_reg_val |= BIT(31);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800205 }
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700206 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800207 (mdss_mdp_rev == MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700208 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev,
209 MDSS_MDP_HW_REV_107) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800210 (mdss_mdp_rev == MDSS_MDP_HW_REV_110)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800211 if (pinfo->dest == DISPLAY_2) {
212 *ctl0_reg_val |= BIT(29);
213 *ctl1_reg_val |= BIT(30);
214 } else {
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530215 *ctl0_reg_val |= BIT(30);
216 *ctl1_reg_val |= BIT(29);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800217 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530218 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530219}
220
Jayant Shekhar32397f92014-03-27 13:30:41 +0530221static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700222 *pinfo, uint32_t pipe_base)
223{
Ujwal Patel41a665a2015-07-17 13:51:30 -0700224 uint32_t img_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700225 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530226 uint32_t flip_bits = 0;
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700227 uint32_t src_xy = 0, dst_xy = 0;
228 uint32_t height, width;
229
230 height = fb->height - pinfo->border_top - pinfo->border_bottom;
231 width = fb->width - pinfo->border_left - pinfo->border_right;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700232
233 /* write active region size*/
Ujwal Patel41a665a2015-07-17 13:51:30 -0700234 img_size = (height << 16) | width;
235 out_size = img_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700236 if (pinfo->lcdc.dual_pipe) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700237 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
Ujwal Patel41a665a2015-07-17 13:51:30 -0700238 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
239 (pipe_base == MDP_VP_0_VIG_1_BASE)) {
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700240 fb_off = (pinfo->xres / 2);
Ujwal Patel41a665a2015-07-17 13:51:30 -0700241 out_size = (height << 16) + (pinfo->lm_split[1]);
242 } else {
243 out_size = (height << 16) + (pinfo->lm_split[0]);
244 }
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700245 }
246
247 stride = (fb->stride * fb->bpp/8);
248
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700249 if (fb_off == 0) { /* left */
250 dst_xy = (pinfo->border_top << 16) | pinfo->border_left;
251 src_xy = dst_xy;
252 } else { /* right */
253 dst_xy = (pinfo->border_top << 16);
254 src_xy = (pinfo->border_top << 16) | fb_off;
255 }
256
257 dprintf(SPEW,"%s: src=%x fb_off=%x src_xy=%x dst_xy=%x\n",
258 __func__, out_size, fb_off, src_xy, dst_xy);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800259 writel((uint32_t) fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700260 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
Ujwal Patel41a665a2015-07-17 13:51:30 -0700261 writel(img_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700262 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
263 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700264 writel(src_xy, pipe_base + PIPE_SSPP_SRC_XY);
265 writel(dst_xy, pipe_base + PIPE_SSPP_OUT_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700266
267 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
268 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
269 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530270
271 /* bit(0) is set if hflip is required.
272 * bit(1) is set if vflip is required.
273 */
274 if (pinfo->orientation & 0x1)
275 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
276 if (pinfo->orientation & 0x2)
277 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
Dhaval Patel44014672015-03-26 10:58:32 -0700278
279 if (is_software_pixel_ext_config_needed()) {
280 flip_bits |= BIT(31);
281 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C0_REQ);
282 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C1C2_REQ);
283 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C3_REQ);
284 /* configure phase step 1 for all color components */
285 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_X);
286 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_Y);
287 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_X);
288 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_Y);
289 }
Prashant Nukala64eeff92014-07-11 07:35:34 +0530290 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700291}
292
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700293static void mdss_vbif_setup()
294{
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700295 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Dhaval Patel225cde12015-05-04 11:14:12 -0700296 int access_secure = false;
297 if (!MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107))
298 access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700299
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530300 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700301 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700302
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530303 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
304 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800305 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
306
307 /*
308 * Following configuration is needed because on some versions,
309 * recommended reset values are not stored.
310 */
311 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
312 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700313 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
314 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
315 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
316 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
317 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
318 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
319 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800320 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530321 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700322 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530323 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700324 }
325 }
326}
327
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800328static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
329 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700330{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800331 uint32_t i, j;
332 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700333
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800334 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
335 /* max 3 MMB per register */
336 reg_val |= client_id << (((j++) % 3) * 8);
337 if ((j % 3) == 0) {
338 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
339 free_smp_offset);
340 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
341 free_smp_offset);
342 reg_val = 0;
343 free_smp_offset += 4;
344 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700345 }
346
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800347 if (j % 3) {
348 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
349 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
350 free_smp_offset += 4;
351 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700352
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800353 return free_smp_offset;
354}
355
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530356static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
357 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
358{
359 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
360 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
361 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700362 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530363 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700364 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530365 switch (pinfo->pipe_type) {
366 case MDSS_MDP_PIPE_TYPE_RGB:
367 *left_sspp_client_id = 0x7; /* 7 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530368 *right_sspp_client_id = 0x8; /* 8 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530369 break;
370 case MDSS_MDP_PIPE_TYPE_DMA:
371 *left_sspp_client_id = 0x4; /* 4 */
372 *right_sspp_client_id = 0xD; /* 13 */
373 break;
374 case MDSS_MDP_PIPE_TYPE_VIG:
375 default:
376 *left_sspp_client_id = 0x1; /* 1 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530377 *right_sspp_client_id = 0x9; /* 9 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530378 break;
379 }
380 } else {
381 switch (pinfo->pipe_type) {
382 case MDSS_MDP_PIPE_TYPE_RGB:
383 *left_sspp_client_id = 0x10; /* 16 */
384 *right_sspp_client_id = 0x11; /* 17 */
385 break;
386 case MDSS_MDP_PIPE_TYPE_DMA:
387 *left_sspp_client_id = 0xA; /* 10 */
388 *right_sspp_client_id = 0xD; /* 13 */
389 break;
390 case MDSS_MDP_PIPE_TYPE_VIG:
391 default:
392 *left_sspp_client_id = 0x1; /* 1 */
393 *right_sspp_client_id = 0x4; /* 4 */
394 break;
395 }
396 }
397}
398
399static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
400 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
401{
402 switch (pinfo->pipe_type) {
403 case MDSS_MDP_PIPE_TYPE_RGB:
404 *left_pipe_xin_id = 0x1; /* 1 */
405 *right_pipe_xin_id = 0x5; /* 5 */
406 break;
407 case MDSS_MDP_PIPE_TYPE_DMA:
408 *left_pipe_xin_id = 0x2; /* 2 */
409 *right_pipe_xin_id = 0xA; /* 10 */
410 break;
411 case MDSS_MDP_PIPE_TYPE_VIG:
412 default:
413 *left_pipe_xin_id = 0x0; /* 0 */
414 *right_pipe_xin_id = 0x4; /* 4 */
415 break;
416 }
417}
418
Jayant Shekhar32397f92014-03-27 13:30:41 +0530419static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
420 uint32_t right_pipe)
421
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800422{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530423 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800424 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
425 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
426 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
427
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700428 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
429 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
430 /* 8Kb per SMP on 8916/8952 */
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530431 smp_size = 8192;
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530432 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
433 (mdss_mdp_rev == MDSS_MDP_HW_REV_111)) {
434 /* 10Kb per SMP on 8939/8956 */
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530435 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530436 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800437 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
438 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800439 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530440 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
441 fixed_smp_cnt = 2;
442 else
443 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800444 }
445
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530446 mdp_select_pipe_client_id(pinfo,
447 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800448
449 /* Each pipe driving half the screen */
450 if (pinfo->lcdc.dual_pipe)
Ujwal Patel41a665a2015-07-17 13:51:30 -0700451 xres = pinfo->lm_split[0];
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800452
453 /* bpp = bytes per pixel of input image */
454 smp_cnt = (xres * bpp * 2) + smp_size - 1;
455 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700456
457 if (smp_cnt > 4) {
458 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
459 smp_cnt);
460 ASSERT(0); /* Max 4 SMPs can be allocated per client */
461 }
462
Jayant Shekhar32397f92014-03-27 13:30:41 +0530463 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
464 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
465 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700466
467 if (pinfo->lcdc.dual_pipe) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700468 xres = pinfo->lm_split[1];
469
470 smp_cnt = (xres * bpp * 2) + smp_size - 1;
471 smp_cnt /= smp_size;
472
Jayant Shekhar32397f92014-03-27 13:30:41 +0530473 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
474 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
475 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700476 }
477
Jayant Shekhar32397f92014-03-27 13:30:41 +0530478 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800479 fixed_smp_cnt, free_smp_offset);
480 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530481 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800482 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700483}
484
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800485static void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800486{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800487 uint32_t hsync_period, vsync_period;
488 uint32_t hsync_start_x, hsync_end_x;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700489 uint32_t display_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700490 uint32_t adjust_xres = 0;
Dhaval Patel55c12172015-05-04 22:25:22 -0700491 uint32_t upper = 0, lower = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700492
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800493 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700494 struct intf_timing_params itp = {0};
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800495
496 if (pinfo == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800497 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800498
499 lcdc = &(pinfo->lcdc);
500 if (lcdc == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800501 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800502
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700503 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700504 if (pinfo->lcdc.split_display) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700505 if (pinfo->lcdc.dst_split) {
506 adjust_xres /= 2;
507 } else if(pinfo->lcdc.dual_pipe) {
508 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))
509 adjust_xres = pinfo->lm_split[0];
510 else
511 adjust_xres = pinfo->lm_split[1];
512 }
513
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530514 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset())) {
Dhaval Patel55c12172015-05-04 22:25:22 -0700515 if (pinfo->lcdc.pipe_swap) {
516 lower |= BIT(4);
517 upper |= BIT(8);
518 } else {
519 lower |= BIT(8);
520 upper |= BIT(4);
521 }
522 writel(lower, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
523 writel(upper, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700524 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
525 }
526 }
527
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700528 if (pinfo->lcdc.dst_split && (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800529 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
Ujwal Patel5c3227b2015-08-12 14:48:02 -0700530 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CNTL */
531 writel(BIT(16) | (0x3 << 20), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CONFIG */
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530532 }
533
Ujwal Patel41a665a2015-07-17 13:51:30 -0700534 if (pinfo->compression_mode == COMPRESSION_FBC)
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700535 if (!pinfo->fbc.enabled || !pinfo->fbc.comp_ratio)
536 pinfo->fbc.comp_ratio = 1;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700537
538 itp.xres = (adjust_xres / pinfo->fbc.comp_ratio);
539 itp.yres = pinfo->yres;
540 itp.width =((adjust_xres + pinfo->lcdc.xres_pad) / pinfo->fbc.comp_ratio);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700541
Ujwal Patel41a665a2015-07-17 13:51:30 -0700542 if (pinfo->compression_mode == COMPRESSION_DSC) {
543 itp.xres = pinfo->dsc.pclk_per_line;
544 itp.width = pinfo->dsc.pclk_per_line;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700545 }
546
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700547 itp.height = pinfo->yres + pinfo->lcdc.yres_pad;
548 itp.h_back_porch = pinfo->lcdc.h_back_porch;
549 itp.h_front_porch = pinfo->lcdc.h_front_porch;
550 itp.v_back_porch = pinfo->lcdc.v_back_porch;
551 itp.v_front_porch = pinfo->lcdc.v_front_porch;
552 itp.hsync_pulse_width = pinfo->lcdc.h_pulse_width;
553 itp.vsync_pulse_width = pinfo->lcdc.v_pulse_width;
554
555 itp.border_clr = pinfo->lcdc.border_clr;
556 itp.underflow_clr = pinfo->lcdc.underflow_clr;
557 itp.hsync_skew = pinfo->lcdc.hsync_skew;
558
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700559 hsync_period = itp.hsync_pulse_width + itp.h_back_porch +
560 itp.width + itp.h_front_porch;
561
562 vsync_period = itp.vsync_pulse_width + itp.v_back_porch +
563 itp.height + itp.v_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800564
565 hsync_start_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700566 itp.hsync_pulse_width +
567 itp.h_back_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800568 hsync_end_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700569 hsync_period - itp.h_front_porch - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800570
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700571 display_vstart = (itp.vsync_pulse_width +
572 itp.v_back_porch)
573 * hsync_period + itp.hsync_skew;
574 display_vend = ((vsync_period - itp.v_front_porch) * hsync_period)
575 + itp.hsync_skew - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800576
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530577 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) { /* eDP */
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700578 display_vstart += itp.hsync_pulse_width + itp.h_back_porch;
579 display_vend -= itp.h_front_porch;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300580 }
581
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700582 hsync_ctl = (hsync_period << 16) | itp.hsync_pulse_width;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800583 display_hctl = (hsync_end_x << 16) | hsync_start_x;
584
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800585 writel(hsync_ctl, MDP_HSYNC_CTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700586 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800587 intf_base);
588 writel(0x00, MDP_VSYNC_PERIOD_F1 + intf_base);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700589 writel(itp.vsync_pulse_width*hsync_period,
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700590 MDP_VSYNC_PULSE_WIDTH_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800591 intf_base);
592 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + intf_base);
593 writel(display_hctl, MDP_DISPLAY_HCTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700594 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800595 intf_base);
596 writel(0x00, MDP_DISPLAY_V_START_F1 + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700597 writel(display_vend, MDP_DISPLAY_V_END_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800598 intf_base);
599 writel(0x00, MDP_DISPLAY_V_END_F1 + intf_base);
600 writel(0x00, MDP_ACTIVE_HCTL + intf_base);
601 writel(0x00, MDP_ACTIVE_V_START_F0 + intf_base);
602 writel(0x00, MDP_ACTIVE_V_START_F1 + intf_base);
603 writel(0x00, MDP_ACTIVE_V_END_F0 + intf_base);
604 writel(0x00, MDP_ACTIVE_V_END_F1 + intf_base);
605 writel(0xFF, MDP_UNDERFFLOW_COLOR + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700606
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800607 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) /* eDP */
608 writel(0x212A, MDP_PANEL_FORMAT + intf_base);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300609 else
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800610 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700611}
612
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800613static void mdss_intf_fetch_start_config(struct msm_panel_info *pinfo,
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530614 uint32_t intf_base)
615{
616 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800617 uint32_t v_total, h_total, fetch_start, vfp_start;
618 uint32_t prefetch_avail, prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530619 uint32_t adjust_xres = 0;
Huaibin Yang617cbb02015-01-14 14:17:07 -0800620 uint32_t fetch_enable = BIT(31);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530621
622 struct lcdc_panel_info *lcdc = NULL;
623
624 if (pinfo == NULL)
625 return;
626
627 lcdc = &(pinfo->lcdc);
628 if (lcdc == NULL)
629 return;
630
631 /*
632 * MDP programmable fetch is for MDP with rev >= 1.05.
633 * Programmable fetch is not needed if vertical back porch
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800634 * plus vertical puls width is >= 25.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530635 */
636 if (mdp_hw_rev < MDSS_MDP_HW_REV_105 ||
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800637 (lcdc->v_back_porch + lcdc->v_pulse_width) >=
638 MDSS_MDP_MAX_PREFILL_FETCH)
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530639 return;
640
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530641 adjust_xres = pinfo->xres;
Ujwal Patel41a665a2015-07-17 13:51:30 -0700642 if (pinfo->lcdc.split_display) {
643 if (pinfo->lcdc.dst_split) {
644 adjust_xres /= 2;
645 } else if(pinfo->lcdc.dual_pipe) {
646 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))
647 adjust_xres = pinfo->lm_split[0];
648 else
649 adjust_xres = pinfo->lm_split[1];
650 }
651 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530652
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700653 if (pinfo->compression_mode == COMPRESSION_DSC) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700654 adjust_xres = pinfo->dsc.pclk_per_line;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700655 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
656 if (pinfo->fbc.enabled && pinfo->fbc.comp_ratio)
657 adjust_xres /= pinfo->fbc.comp_ratio;
658 }
Jeevan Shriram44667292015-03-17 17:28:39 -0700659
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530660 /*
661 * Fetch should always be outside the active lines. If the fetching
662 * is programmed within active region, hardware behavior is unknown.
663 */
664 v_total = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres +
665 lcdc->v_front_porch;
666 h_total = lcdc->h_pulse_width + lcdc->h_back_porch + adjust_xres +
667 lcdc->h_front_porch;
668 vfp_start = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres;
669
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800670 prefetch_avail = v_total - vfp_start;
671 prefetch_needed = MDSS_MDP_MAX_PREFILL_FETCH -
672 lcdc->v_back_porch -
673 lcdc->v_pulse_width;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530674
675 /*
676 * In some cases, vertical front porch is too high. In such cases limit
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800677 * the mdp fetch lines as the last (25 - vbp - vpw) lines of vertical front porch.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530678 */
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800679 if (prefetch_avail > prefetch_needed)
680 prefetch_avail = prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530681
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800682 fetch_start = (v_total - prefetch_avail) * h_total + 1;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530683
Huaibin Yang617cbb02015-01-14 14:17:07 -0800684 if (pinfo->dfps.panel_dfps.enabled)
685 fetch_enable |= BIT(23);
686
687 writel_relaxed(fetch_start, MDP_PROG_FETCH_START + intf_base);
688 writel_relaxed(fetch_enable, MDP_INTF_CONFIG + intf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530689}
690
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700691void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
692 *pinfo)
693{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530694 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530695 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700696
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700697 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700698 width = fb->width;
699
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800700 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
Ujwal Patel41a665a2015-07-17 13:51:30 -0700701 width = pinfo->lm_split[0];
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700702
703 /* write active region size*/
704 mdp_rgb_size = (height << 16) | width;
705
706 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
707 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
708 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
709 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
710 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
711 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
712 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
713 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
714 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
715 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
716
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530717 switch (pinfo->pipe_type) {
718 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530719 left_staging_level = 0x0000200;
720 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530721 break;
722 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530723 left_staging_level = 0x0040000;
724 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530725 break;
726 case MDSS_MDP_PIPE_TYPE_VIG:
727 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530728 left_staging_level = 0x1;
729 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530730 break;
731 }
732
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800733 /*
734 * When ping-pong split is enabled and two pipes are used,
735 * both the pipes need to be staged on the same layer mixer.
736 */
737 if (pinfo->lcdc.dual_pipe && pinfo->lcdc.dst_split)
738 left_staging_level |= right_staging_level;
739
Jayant Shekhar07373922014-05-26 10:13:49 +0530740 /* Base layer for layer mixer 0 */
741 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700742
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800743 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split) {
Ujwal Patel41a665a2015-07-17 13:51:30 -0700744 /* write active region size*/
745 mdp_rgb_size = (height << 16) | pinfo->lm_split[1];
746
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700747 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
748 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
749 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
750 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
751 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
752 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
753 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
754 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
755 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
756 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
757
Jayant Shekhar07373922014-05-26 10:13:49 +0530758 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700759 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530760 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700761 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530762 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700763 }
764}
765
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700766void mdss_fbc_cfg(struct msm_panel_info *pinfo)
767{
768 uint32_t mode = 0;
769 uint32_t budget_ctl = 0;
770 uint32_t lossy_mode = 0;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700771 struct fbc_panel_info *fbc;
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800772 uint32_t enc_mode, width;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700773
774 fbc = &pinfo->fbc;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700775
776 if (!pinfo->fbc.enabled)
777 return;
778
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700779 /* enc_mode defines FBC version. 0 = FBC 1.0 and 1 = FBC 2.0 */
780 enc_mode = (fbc->comp_ratio == 2) ? 0 : 1;
781
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800782 width = pinfo->xres;
783 if (enc_mode)
784 width = (pinfo->xres/fbc->comp_ratio);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700785
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800786 if (pinfo->mipi.dual_dsi)
787 width /= 2;
788
789 mode = ((width) << 16) | ((fbc->slice_height) << 11) |
790 ((fbc->pred_mode) << 10) | (enc_mode) << 9 |
791 ((fbc->comp_mode) << 8) | ((fbc->qerr_enable) << 7) |
792 ((fbc->cd_bias) << 4) | ((fbc->pat_enable) << 3) |
793 ((fbc->vlc_enable) << 2) | ((fbc->bflc_enable) << 1) | 1;
794
795 dprintf(SPEW, "width = %d, slice height = %d, pred_mode =%d, enc_mode = %d, \
796 comp_mode %d, qerr_enable = %d, cd_bias = %d\n",
797 width, fbc->slice_height, fbc->pred_mode, enc_mode,
798 fbc->comp_mode, fbc->qerr_enable, fbc->cd_bias);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800799 dprintf(SPEW, "pat_enable %d, vlc_enable = %d, bflc_enable = %d\n",
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700800 fbc->pat_enable, fbc->vlc_enable, fbc->bflc_enable);
801
802 budget_ctl = ((fbc->line_x_budget) << 12) |
803 ((fbc->block_x_budget) << 8) | fbc->block_budget;
804
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800805 lossy_mode = (((fbc->max_pred_err) << 28) | (fbc->lossless_mode_thd) << 16) |
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700806 ((fbc->lossy_mode_thd) << 8) |
807 ((fbc->lossy_rgb_thd) << 4) | fbc->lossy_mode_idx;
808
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800809 dprintf(SPEW, "mode= 0x%x, budget_ctl = 0x%x, lossy_mode= 0x%x\n",
810 mode, budget_ctl, lossy_mode);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700811 writel(mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_MODE);
812 writel(budget_ctl, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
813 writel(lossy_mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
814
815 if (pinfo->mipi.dual_dsi) {
816 writel(mode, MDP_PP_1_BASE + MDSS_MDP_REG_PP_FBC_MODE);
817 writel(budget_ctl, MDP_PP_1_BASE +
818 MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
819 writel(lossy_mode, MDP_PP_1_BASE +
820 MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
821 }
822}
823
Dhaval Patel069d0af2014-01-03 16:55:15 -0800824void mdss_qos_remapper_setup(void)
825{
826 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
827 uint32_t map;
828
829 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
830 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
831 MDSS_MDP_HW_REV_102))
832 map = 0xE9;
833 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530834 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800835 map = 0xA5;
836 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530837 MDSS_MDP_HW_REV_106) ||
838 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700839 MDSS_MDP_HW_REV_108) ||
840 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530841 MDSS_MDP_HW_REV_111) ||
842 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700843 MDSS_MDP_HW_REV_112))
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530844 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530845 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700846 MDSS_MDP_HW_REV_105) ||
847 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800848 MDSS_MDP_HW_REV_109) ||
849 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel44014672015-03-26 10:58:32 -0700850 MDSS_MDP_HW_REV_107) ||
851 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800852 MDSS_MDP_HW_REV_110))
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700853 map = 0xA4;
854 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
855 MDSS_MDP_HW_REV_103))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800856 map = 0xFA;
857 else
858 return;
859
860 writel(map, MDP_QOS_REMAPPER_CLASS_0);
861}
862
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530863void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
864{
865 uint32_t mask, reg_val, i;
866 uint32_t left_pipe_xin_id, right_pipe_xin_id;
867 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
868 uint32_t vbif_qos[4] = {0, 0, 0, 0};
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800869 uint32_t vbif_offset;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530870
871 mdp_select_pipe_xin_id(pinfo,
872 &left_pipe_xin_id, &right_pipe_xin_id);
873
874 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700875 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530876 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700877 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530878 vbif_qos[0] = 2;
879 vbif_qos[1] = 2;
880 vbif_qos[2] = 2;
881 vbif_qos[3] = 2;
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700882 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800883 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700884 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800885 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_110)) {
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700886 vbif_qos[0] = 1;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530887 vbif_qos[1] = 2;
888 vbif_qos[2] = 2;
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700889 vbif_qos[3] = 2;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530890 } else {
891 return;
892 }
893
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800894 vbif_offset = mdss_mdp_vbif_qos_remap_get_offset();
895
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530896 for (i = 0; i < 4; i++) {
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800897 /* VBIF_VBIF_QOS_REMAP_00 */
898 reg_val = readl(REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530899 mask = 0x3 << (left_pipe_xin_id * 2);
900 reg_val &= ~(mask);
901 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
902
903 if (pinfo->lcdc.dual_pipe) {
904 mask = 0x3 << (right_pipe_xin_id * 2);
905 reg_val &= ~(mask);
906 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
907 }
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800908 writel(reg_val, REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530909 }
910}
911
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700912static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
913 int is_main_ctl)
914{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800915 uint32_t mctl_intf_sel;
916 uint32_t sctl_intf_sel;
917
918 if ((pinfo->dest == DISPLAY_2) ||
919 ((pinfo->dest = DISPLAY_1) && (pinfo->lcdc.pipe_swap))) {
920 mctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
921 sctl_intf_sel = BIT(5); /* Interface 1 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700922 } else {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800923 mctl_intf_sel = BIT(5); /* Interface 1 */
924 sctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700925 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800926 dprintf(SPEW, "%s: main ctl dest=%s sec ctl dest=%s\n", __func__,
927 (mctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1",
928 (sctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1");
929 return is_main_ctl ? mctl_intf_sel : sctl_intf_sel;
930}
931
932static void mdp_set_intf_base(struct msm_panel_info *pinfo,
933 uint32_t *intf_sel, uint32_t *sintf_sel,
934 uint32_t *intf_base, uint32_t *sintf_base)
935{
936 if (pinfo->dest == DISPLAY_2) {
937 *intf_sel = BIT(16);
938 *sintf_sel = BIT(8);
939 *intf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
940 *sintf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
941 } else {
942 *intf_sel = BIT(8);
943 *sintf_sel = BIT(16);
944 *intf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
945 *sintf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
946 }
947 dprintf(SPEW, "%s: main intf=%s, sec intf=%s\n", __func__,
948 (pinfo->dest == DISPLAY_2) ? "Intf2" : "Intf1",
949 (pinfo->dest == DISPLAY_2) ? "Intf1" : "Intf2");
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700950}
951
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700952int mdp_dsi_video_config(struct msm_panel_info *pinfo,
953 struct fbcon_config *fb)
954{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800955 uint32_t intf_sel, sintf_sel;
956 uint32_t intf_base, sintf_base;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530957 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700958 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700959
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800960 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
961
962 mdss_intf_tg_setup(pinfo, intf_base);
963 mdss_intf_fetch_start_config(pinfo, intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700964
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530965 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800966 mdss_intf_tg_setup(pinfo, sintf_base);
967 mdss_intf_fetch_start_config(pinfo, sintf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530968 }
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800969
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800970 mdp_clk_gating_ctrl();
971
Jayant Shekhar07373922014-05-26 10:13:49 +0530972 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700973 mdss_vbif_setup();
Dhaval Patel44014672015-03-26 10:58:32 -0700974 if (!has_fixed_size_smp())
975 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700976
Dhaval Patel069d0af2014-01-03 16:55:15 -0800977 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530978 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700979
Jayant Shekhar32397f92014-03-27 13:30:41 +0530980 mdss_source_pipe_config(fb, pinfo, left_pipe);
981
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700982 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530983 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800984
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700985 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800986
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700987 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel190369c2014-11-06 14:18:55 -0800988
989 /* enable 3D mux for dual_pipe but single interface config */
990 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
Ujwal Patel41a665a2015-07-17 13:51:30 -0700991 !pinfo->lcdc.split_display) {
992
993 if (pinfo->num_dsc_enc != 2)
994 reg |= BIT(19) | BIT(20);
995 }
Ujwal Patel190369c2014-11-06 14:18:55 -0800996
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700997 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800998
Ujwal Patel41a665a2015-07-17 13:51:30 -0700999 if ((pinfo->compression_mode == COMPRESSION_DSC) &&
1000 pinfo->dsc.mdp_dsc_config) {
1001 struct dsc_desc *dsc = &pinfo->dsc;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001002
Ujwal Patel41a665a2015-07-17 13:51:30 -07001003 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1004 !pinfo->lcdc.split_display && (pinfo->num_dsc_enc == 2)) {
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001005
Ujwal Patel41a665a2015-07-17 13:51:30 -07001006 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1007 MDP_DSC_0_BASE, true, true);
1008 dsc->mdp_dsc_config(pinfo, MDP_PP_1_BASE,
1009 MDP_DSC_1_BASE, true, true);
1010 } else {
1011 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1012 MDP_DSC_0_BASE, false, false);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001013 }
1014 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
1015 if (pinfo->fbc.enabled)
1016 mdss_fbc_cfg(pinfo);
1017 }
Vineet Bajaj2f08a362014-07-24 20:50:42 +05301018
Ujwal Patel41a665a2015-07-17 13:51:30 -07001019 /*
1020 * if dst_split is enabled, intf 1 & 2 needs to be enabled but
1021 * CTL_1 path should not be set since CTL_0 itself is going
1022 * to split after DSPP block and drive both intf.
1023 */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001024 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +05301025 if (!pinfo->lcdc.dst_split) {
1026 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
1027 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
1028 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001029 intf_sel |= sintf_sel; /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001030 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -07001031
1032 writel(intf_sel, MDP_DISP_INTF_SEL);
1033
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001034 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1035 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1036 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1037
1038 return 0;
1039}
1040
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001041int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
1042{
Jayant Shekhar32397f92014-03-27 13:30:41 +05301043 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001044
1045 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
1046
Jayant Shekhar07373922014-05-26 10:13:49 +05301047 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001048 mdp_clk_gating_ctrl();
1049
1050 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +05301051 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001052
Dhaval Patel069d0af2014-01-03 16:55:15 -08001053 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301054 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001055
Jayant Shekhar32397f92014-03-27 13:30:41 +05301056 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001057 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301058 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001059
1060 mdss_layer_mixer_setup(fb, pinfo);
1061
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001062 if (pinfo->lcdc.dual_pipe)
1063 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
1064 else
1065 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
1066
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001067 writel(0x9, MDP_DISP_INTF_SEL);
1068 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1069 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1070 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1071
1072 return 0;
1073}
1074
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001075int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001076{
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001077 uint32_t left_pipe, right_pipe;
Casey Piper77f69c52015-03-20 15:55:12 -07001078 dprintf(SPEW, "ENTER: %s\n", __func__);
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001079
Casey Piper77f69c52015-03-20 15:55:12 -07001080 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE + mdss_mdp_intf_offset());
1081 pinfo->pipe_type = MDSS_MDP_PIPE_TYPE_RGB;
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001082 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
1083
1084 mdp_clk_gating_ctrl();
1085 mdss_vbif_setup();
1086
1087 mdss_smp_setup(pinfo, left_pipe, right_pipe);
1088
1089 mdss_qos_remapper_setup();
1090
1091 mdss_source_pipe_config(fb, pinfo, left_pipe);
1092 if (pinfo->lcdc.dual_pipe)
1093 mdss_source_pipe_config(fb, pinfo, right_pipe);
1094
1095 mdss_layer_mixer_setup(fb, pinfo);
1096
1097 if (pinfo->lcdc.dual_pipe)
1098 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
1099 else
1100 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
1101
1102 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
1103 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1104 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1105 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1106
1107 return 0;
1108}
1109
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001110int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
1111 struct fbcon_config *fb)
1112{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001113 uint32_t intf_sel, sintf_sel;
1114 uint32_t intf_base, sintf_base;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001115 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001116 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +05301117 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001118
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001119 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001120
1121 if (pinfo == NULL)
1122 return ERR_INVALID_ARGS;
1123
1124 lcdc = &(pinfo->lcdc);
1125 if (lcdc == NULL)
1126 return ERR_INVALID_ARGS;
1127
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001128 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
1129
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001130 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001131 reg = BIT(1); /* Command mode */
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001132 if (pinfo->lcdc.dst_split)
1133 reg |= BIT(2); /* Enable SMART_PANEL_FREE_RUN mode */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001134 if (pinfo->lcdc.pipe_swap)
1135 reg |= BIT(4); /* Use intf2 as trigger */
1136 else
1137 reg |= BIT(8); /* Use intf1 as trigger */
1138 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
1139 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001140 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
1141 }
1142
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301143 if (pinfo->lcdc.dst_split) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001144 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
Ujwal Patel5c3227b2015-08-12 14:48:02 -07001145 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CNTL */
1146 writel(BIT(16) | (0x3 << 20), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CONFIG */
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301147 }
1148
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001149 mdp_clk_gating_ctrl();
1150
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001151 if (pinfo->mipi.dual_dsi)
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001152 intf_sel |= sintf_sel; /* INTF 2 enable */
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001153
1154 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001155
Jayant Shekhar07373922014-05-26 10:13:49 +05301156 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -07001157 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +05301158 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001159 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301160 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001161
Jayant Shekhar32397f92014-03-27 13:30:41 +05301162 mdss_source_pipe_config(fb, pinfo, left_pipe);
1163
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001164 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301165 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001166
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001167 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001168
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001169 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001170 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel41a665a2015-07-17 13:51:30 -07001171
1172 /* enable 3D mux for dual_pipe but single interface config */
1173 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1174 !pinfo->lcdc.split_display) {
1175
1176 if (pinfo->num_dsc_enc != 2)
1177 reg |= BIT(19) | BIT(20);
1178 }
1179
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001180 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001181
Ujwal Patel41a665a2015-07-17 13:51:30 -07001182 if ((pinfo->compression_mode == COMPRESSION_DSC) &&
1183 pinfo->dsc.mdp_dsc_config) {
1184 struct dsc_desc *dsc = &pinfo->dsc;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001185
Ujwal Patel41a665a2015-07-17 13:51:30 -07001186 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
1187 !pinfo->lcdc.split_display && (pinfo->num_dsc_enc == 2)) {
1188
1189 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1190 MDP_DSC_0_BASE, true, true);
1191 dsc->mdp_dsc_config(pinfo, MDP_PP_1_BASE,
1192 MDP_DSC_1_BASE, true, true);
1193 } else {
1194 dsc->mdp_dsc_config(pinfo, MDP_PP_0_BASE,
1195 MDP_DSC_0_BASE, false, false);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001196 }
1197 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
1198 if (pinfo->fbc.enabled)
1199 mdss_fbc_cfg(pinfo);
1200 }
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -07001201
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001202 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001203 writel(0x213F, sintf_base + MDP_PANEL_FORMAT);
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301204 if (!pinfo->lcdc.dst_split) {
1205 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
1206 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
1207 }
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001208 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001209
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001210 return ret;
1211}
1212
Jayant Shekhar32397f92014-03-27 13:30:41 +05301213int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001214{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301215 uint32_t ctl0_reg_val, ctl1_reg_val;
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001216 uint32_t timing_engine_en;
1217
Jayant Shekhar07373922014-05-26 10:13:49 +05301218 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301219 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001220 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1221 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001222
1223 if (pinfo->dest == DISPLAY_1)
1224 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1225 else
1226 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1227 writel(0x01, timing_engine_en + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +05301228
1229 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001230}
1231
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001232int mdp_dsi_video_off(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001233{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001234 uint32_t timing_engine_en;
1235
1236 if (pinfo->dest == DISPLAY_1)
1237 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1238 else
1239 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1240
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001241 if(!target_cont_splash_screen())
1242 {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001243 writel(0x00000000, timing_engine_en + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001244 mdelay(60);
1245 /* Ping-Pong done Tear Check Read/Write */
1246 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1247 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001248 }
1249
Siddhartha Agrawal6a598222013-02-17 18:33:27 -08001250 writel(0x00000000, MDP_INTR_EN);
1251
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001252 return NO_ERROR;
1253}
1254
1255int mdp_dsi_cmd_off()
1256{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001257 if(!target_cont_splash_screen())
1258 {
1259 /* Ping-Pong done Tear Check Read/Write */
1260 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1261 writel(0xFF777713, MDP_INTR_CLEAR);
1262 }
1263 writel(0x00000000, MDP_INTR_EN);
1264
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001265 return NO_ERROR;
1266}
1267
Jayant Shekhar32397f92014-03-27 13:30:41 +05301268int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001269{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301270 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +05301271 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301272 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001273 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1274 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
1275
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001276 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001277 return NO_ERROR;
1278}
1279
Jayant Shekhar32397f92014-03-27 13:30:41 +05301280int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001281{
Jayant Shekhar07373922014-05-26 10:13:49 +05301282 uint32_t ctl0_reg_val, ctl1_reg_val;
1283 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301284 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001285 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1286 return NO_ERROR;
1287}
1288
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001289int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001290{
1291 uint32_t ctl0_reg_val, ctl1_reg_val;
1292
1293 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
1294 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1295
1296 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1297
1298 return NO_ERROR;
1299}
1300
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001301int mdp_edp_off(void)
1302{
1303 if (!target_cont_splash_screen()) {
1304
1305 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
1306 mdss_mdp_intf_offset());
1307 mdelay(60);
1308 /* Ping-Pong done Tear Check Read/Write */
1309 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1310 writel(0xFF777713, MDP_INTR_CLEAR);
1311 writel(0x00000000, MDP_INTR_EN);
1312 }
1313
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001314 writel(0x00000000, MDP_INTR_EN);
1315
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001316 return NO_ERROR;
1317}