blob: 901f42ea0aef8b71d223a977d3c1f5d1e19fd14f [file] [log] [blame]
Jeevan Shriramd8f99a32015-01-07 19:07:05 -08001/* Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -080043#define MDSS_MDP_MAX_PREFILL_FETCH 25
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +053044
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080045int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080046
47static int mdp_rev;
48
49void mdp_set_revision(int rev)
50{
51 mdp_rev = rev;
52}
53
54int mdp_get_revision()
55{
56 return mdp_rev;
57}
58
Dhaval Patel44014672015-03-26 10:58:32 -070059static inline bool is_software_pixel_ext_config_needed()
60{
61 return MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
62 MDSS_MDP_HW_REV_107);
63}
64
65static inline bool has_fixed_size_smp()
66{
67 return MDSS_IS_MAJOR_MINOR_MATCHING(readl(MDP_HW_REV),
68 MDSS_MDP_HW_REV_107);
69}
70
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080071uint32_t mdss_mdp_intf_offset()
72{
73 uint32_t mdss_mdp_intf_off;
74 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
75
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053076 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -070077 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +053078 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -070079 (mdss_mdp_rev == MDSS_MDP_HW_REV_112))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053080 mdss_mdp_intf_off = 0x59100;
81 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080082 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070083 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070084 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080085
86 return mdss_mdp_intf_off;
87}
88
Jeevan Shriramd9c12652015-01-07 19:09:14 -080089static uint32_t mdss_mdp_get_ppb_offset()
90{
91 uint32_t mdss_mdp_ppb_off = 0;
92 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
93
94 /* return MMSS_MDP_PPB0_CONFIG offset from MDSS base */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +053095 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
96 (mdss_mdp_rev == MDSS_MDP_HW_REV_111))
Jeevan Shriramd9c12652015-01-07 19:09:14 -080097 mdss_mdp_ppb_off = 0x1420;
98 else if (mdss_mdp_rev == MDSS_MDP_HW_REV_110)
99 mdss_mdp_ppb_off = 0x1334;
100 else
101 dprintf(CRITICAL,"Invalid PPB0_CONFIG offset\n");
102
103 return mdss_mdp_ppb_off;
104}
105
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800106static uint32_t mdss_mdp_vbif_qos_remap_get_offset()
107{
108 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
109
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530110 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_110) ||
111 (mdss_mdp_rev == MDSS_MDP_HW_REV_111))
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800112 return 0xB0020;
Dhaval Patel225cde12015-05-04 11:14:12 -0700113 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
114 return 0xB0000;
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800115 else
116 return 0xC8020;
117}
118
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800119void mdp_clk_gating_ctrl(void)
120{
Dhaval Patel225cde12015-05-04 11:14:12 -0700121 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
122 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_107))
123 return;
124
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800125 writel(0x40000000, MDP_CLK_CTRL0);
126 udelay(20);
127 writel(0x40000040, MDP_CLK_CTRL0);
128 writel(0x40000000, MDP_CLK_CTRL1);
129 writel(0x00400000, MDP_CLK_CTRL3);
130 udelay(20);
131 writel(0x00404000, MDP_CLK_CTRL3);
132 writel(0x40000000, MDP_CLK_CTRL4);
133}
134
Jayant Shekhar07373922014-05-26 10:13:49 +0530135static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
136 uint32_t *left_pipe, uint32_t *right_pipe)
137{
138 switch (pinfo->pipe_type) {
139 case MDSS_MDP_PIPE_TYPE_RGB:
140 *left_pipe = MDP_VP_0_RGB_0_BASE;
141 *right_pipe = MDP_VP_0_RGB_1_BASE;
142 break;
143 case MDSS_MDP_PIPE_TYPE_DMA:
144 *left_pipe = MDP_VP_0_DMA_0_BASE;
145 *right_pipe = MDP_VP_0_DMA_1_BASE;
146 break;
147 case MDSS_MDP_PIPE_TYPE_VIG:
148 default:
149 *left_pipe = MDP_VP_0_VIG_0_BASE;
150 *right_pipe = MDP_VP_0_VIG_1_BASE;
151 break;
152 }
153}
154
155static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
156 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
157{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530158 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Ujwal Patel190369c2014-11-06 14:18:55 -0800159 bool dual_pipe_single_ctl = pinfo->lcdc.dual_pipe &&
160 !pinfo->mipi.dual_dsi && !pinfo->lcdc.split_display;
Jayant Shekhar07373922014-05-26 10:13:49 +0530161 switch (pinfo->pipe_type) {
162 case MDSS_MDP_PIPE_TYPE_RGB:
Ujwal Patel190369c2014-11-06 14:18:55 -0800163 if (dual_pipe_single_ctl)
164 *ctl0_reg_val = 0x220D8;
165 else
166 *ctl0_reg_val = 0x22048;
Jayant Shekhar07373922014-05-26 10:13:49 +0530167 *ctl1_reg_val = 0x24090;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800168
169 if (pinfo->lcdc.dst_split)
170 *ctl0_reg_val |= BIT(4);
Jayant Shekhar07373922014-05-26 10:13:49 +0530171 break;
172 case MDSS_MDP_PIPE_TYPE_DMA:
Ujwal Patel190369c2014-11-06 14:18:55 -0800173 if (dual_pipe_single_ctl)
174 *ctl0_reg_val = 0x238C0;
175 else
176 *ctl0_reg_val = 0x22840;
Jayant Shekhar07373922014-05-26 10:13:49 +0530177 *ctl1_reg_val = 0x25080;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800178 if (pinfo->lcdc.dst_split)
179 *ctl0_reg_val |= BIT(12);
Jayant Shekhar07373922014-05-26 10:13:49 +0530180 break;
181 case MDSS_MDP_PIPE_TYPE_VIG:
182 default:
Ujwal Patel190369c2014-11-06 14:18:55 -0800183 if (dual_pipe_single_ctl)
184 *ctl0_reg_val = 0x220C3;
185 else
186 *ctl0_reg_val = 0x22041;
Jayant Shekhar07373922014-05-26 10:13:49 +0530187 *ctl1_reg_val = 0x24082;
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800188 if (pinfo->lcdc.dst_split)
189 *ctl0_reg_val |= BIT(1);
Jayant Shekhar07373922014-05-26 10:13:49 +0530190 break;
191 }
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530192 /* For targets from MDP v1.5, MDP INTF registers are double buffered */
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530193 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700194 (mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530195 (mdss_mdp_rev == MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700196 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800197 if (pinfo->dest == DISPLAY_2) {
198 *ctl0_reg_val |= BIT(31);
199 *ctl1_reg_val |= BIT(30);
200 } else {
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530201 *ctl0_reg_val |= BIT(30);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530202 *ctl1_reg_val |= BIT(31);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800203 }
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700204 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800205 (mdss_mdp_rev == MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700206 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev,
207 MDSS_MDP_HW_REV_107) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800208 (mdss_mdp_rev == MDSS_MDP_HW_REV_110)) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800209 if (pinfo->dest == DISPLAY_2) {
210 *ctl0_reg_val |= BIT(29);
211 *ctl1_reg_val |= BIT(30);
212 } else {
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530213 *ctl0_reg_val |= BIT(30);
214 *ctl1_reg_val |= BIT(29);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800215 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530216 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530217}
218
Jayant Shekhar32397f92014-03-27 13:30:41 +0530219static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700220 *pinfo, uint32_t pipe_base)
221{
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700222 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700223 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530224 uint32_t flip_bits = 0;
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700225 uint32_t src_xy = 0, dst_xy = 0;
226 uint32_t height, width;
227
228 height = fb->height - pinfo->border_top - pinfo->border_bottom;
229 width = fb->width - pinfo->border_left - pinfo->border_right;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700230
231 /* write active region size*/
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700232 src_size = (height << 16) + width;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700233 out_size = src_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700234 if (pinfo->lcdc.dual_pipe) {
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700235 out_size = (height << 16) + (width / 2);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700236 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
237 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
238 (pipe_base == MDP_VP_0_VIG_1_BASE))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700239 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700240 }
241
242 stride = (fb->stride * fb->bpp/8);
243
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700244 if (fb_off == 0) { /* left */
245 dst_xy = (pinfo->border_top << 16) | pinfo->border_left;
246 src_xy = dst_xy;
247 } else { /* right */
248 dst_xy = (pinfo->border_top << 16);
249 src_xy = (pinfo->border_top << 16) | fb_off;
250 }
251
252 dprintf(SPEW,"%s: src=%x fb_off=%x src_xy=%x dst_xy=%x\n",
253 __func__, out_size, fb_off, src_xy, dst_xy);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800254 writel((uint32_t) fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700255 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
256 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
257 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
258 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Kuogee Hsieh31b4ff92014-10-22 14:55:42 -0700259 writel(src_xy, pipe_base + PIPE_SSPP_SRC_XY);
260 writel(dst_xy, pipe_base + PIPE_SSPP_OUT_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700261
262 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
263 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
264 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530265
266 /* bit(0) is set if hflip is required.
267 * bit(1) is set if vflip is required.
268 */
269 if (pinfo->orientation & 0x1)
270 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
271 if (pinfo->orientation & 0x2)
272 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
Dhaval Patel44014672015-03-26 10:58:32 -0700273
274 if (is_software_pixel_ext_config_needed()) {
275 flip_bits |= BIT(31);
276 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C0_REQ);
277 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C1C2_REQ);
278 writel(out_size, pipe_base + PIPE_SW_PIXEL_EXT_C3_REQ);
279 /* configure phase step 1 for all color components */
280 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_X);
281 writel(0x200000, pipe_base + PIPE_COMP0_3_PHASE_STEP_Y);
282 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_X);
283 writel(0x200000, pipe_base + PIPE_COMP1_2_PHASE_STEP_Y);
284 }
Prashant Nukala64eeff92014-07-11 07:35:34 +0530285 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700286}
287
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700288static void mdss_vbif_setup()
289{
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700290 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Dhaval Patel225cde12015-05-04 11:14:12 -0700291 int access_secure = false;
292 if (!MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107))
293 access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700294
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530295 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700296 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700297
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530298 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
299 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800300 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
301
302 /*
303 * Following configuration is needed because on some versions,
304 * recommended reset values are not stored.
305 */
306 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
307 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700308 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
309 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
310 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
311 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
312 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
313 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
314 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800315 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530316 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700317 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530318 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700319 }
320 }
321}
322
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800323static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
324 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700325{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800326 uint32_t i, j;
327 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700328
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800329 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
330 /* max 3 MMB per register */
331 reg_val |= client_id << (((j++) % 3) * 8);
332 if ((j % 3) == 0) {
333 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
334 free_smp_offset);
335 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
336 free_smp_offset);
337 reg_val = 0;
338 free_smp_offset += 4;
339 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700340 }
341
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800342 if (j % 3) {
343 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
344 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
345 free_smp_offset += 4;
346 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700347
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800348 return free_smp_offset;
349}
350
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530351static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
352 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
353{
354 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
355 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
356 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700357 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530358 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700359 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530360 switch (pinfo->pipe_type) {
361 case MDSS_MDP_PIPE_TYPE_RGB:
362 *left_sspp_client_id = 0x7; /* 7 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530363 *right_sspp_client_id = 0x8; /* 8 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530364 break;
365 case MDSS_MDP_PIPE_TYPE_DMA:
366 *left_sspp_client_id = 0x4; /* 4 */
367 *right_sspp_client_id = 0xD; /* 13 */
368 break;
369 case MDSS_MDP_PIPE_TYPE_VIG:
370 default:
371 *left_sspp_client_id = 0x1; /* 1 */
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530372 *right_sspp_client_id = 0x9; /* 9 */
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530373 break;
374 }
375 } else {
376 switch (pinfo->pipe_type) {
377 case MDSS_MDP_PIPE_TYPE_RGB:
378 *left_sspp_client_id = 0x10; /* 16 */
379 *right_sspp_client_id = 0x11; /* 17 */
380 break;
381 case MDSS_MDP_PIPE_TYPE_DMA:
382 *left_sspp_client_id = 0xA; /* 10 */
383 *right_sspp_client_id = 0xD; /* 13 */
384 break;
385 case MDSS_MDP_PIPE_TYPE_VIG:
386 default:
387 *left_sspp_client_id = 0x1; /* 1 */
388 *right_sspp_client_id = 0x4; /* 4 */
389 break;
390 }
391 }
392}
393
394static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
395 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
396{
397 switch (pinfo->pipe_type) {
398 case MDSS_MDP_PIPE_TYPE_RGB:
399 *left_pipe_xin_id = 0x1; /* 1 */
400 *right_pipe_xin_id = 0x5; /* 5 */
401 break;
402 case MDSS_MDP_PIPE_TYPE_DMA:
403 *left_pipe_xin_id = 0x2; /* 2 */
404 *right_pipe_xin_id = 0xA; /* 10 */
405 break;
406 case MDSS_MDP_PIPE_TYPE_VIG:
407 default:
408 *left_pipe_xin_id = 0x0; /* 0 */
409 *right_pipe_xin_id = 0x4; /* 4 */
410 break;
411 }
412}
413
Jayant Shekhar32397f92014-03-27 13:30:41 +0530414static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
415 uint32_t right_pipe)
416
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800417{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530418 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800419 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
420 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
421 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
422
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700423 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
424 (mdss_mdp_rev == MDSS_MDP_HW_REV_112)) {
425 /* 8Kb per SMP on 8916/8952 */
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530426 smp_size = 8192;
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530427 } else if ((mdss_mdp_rev == MDSS_MDP_HW_REV_108) ||
428 (mdss_mdp_rev == MDSS_MDP_HW_REV_111)) {
429 /* 10Kb per SMP on 8939/8956 */
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530430 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530431 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800432 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
433 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800434 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530435 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
436 fixed_smp_cnt = 2;
437 else
438 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800439 }
440
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530441 mdp_select_pipe_client_id(pinfo,
442 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800443
444 /* Each pipe driving half the screen */
445 if (pinfo->lcdc.dual_pipe)
446 xres /= 2;
447
448 /* bpp = bytes per pixel of input image */
449 smp_cnt = (xres * bpp * 2) + smp_size - 1;
450 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700451
452 if (smp_cnt > 4) {
453 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
454 smp_cnt);
455 ASSERT(0); /* Max 4 SMPs can be allocated per client */
456 }
457
Jayant Shekhar32397f92014-03-27 13:30:41 +0530458 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
459 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
460 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700461
462 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530463 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
464 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
465 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700466 }
467
Jayant Shekhar32397f92014-03-27 13:30:41 +0530468 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800469 fixed_smp_cnt, free_smp_offset);
470 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530471 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800472 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700473}
474
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800475static void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800476{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800477 uint32_t hsync_period, vsync_period;
478 uint32_t hsync_start_x, hsync_end_x;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700479 uint32_t display_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700480 uint32_t adjust_xres = 0;
Dhaval Patel55c12172015-05-04 22:25:22 -0700481 uint32_t upper = 0, lower = 0;
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700482 struct dsc_desc *dsc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700483
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800484 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700485 struct intf_timing_params itp = {0};
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800486
487 if (pinfo == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800488 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800489
490 lcdc = &(pinfo->lcdc);
491 if (lcdc == NULL)
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800492 return;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800493
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700494 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700495 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700496 adjust_xres /= 2;
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530497 if (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset())) {
Dhaval Patel55c12172015-05-04 22:25:22 -0700498 if (pinfo->lcdc.pipe_swap) {
499 lower |= BIT(4);
500 upper |= BIT(8);
501 } else {
502 lower |= BIT(8);
503 upper |= BIT(4);
504 }
505 writel(lower, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
506 writel(upper, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700507 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
508 }
509 }
510
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530511 if (pinfo->lcdc.dst_split && (intf_base == (MDP_INTF_1_BASE + mdss_mdp_intf_offset()))) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800512 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
513 writel(BIT(16), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CNTL */
514 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CONFIG */
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530515 }
516
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700517 if (pinfo->compression_mode == COMPRESSION_DSC) {
518 dsc = &pinfo->dsc;
519 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
520 if (!pinfo->fbc.enabled || !pinfo->fbc.comp_ratio)
521 pinfo->fbc.comp_ratio = 1;
522 }
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700523
524 itp.xres = (adjust_xres / pinfo->fbc.comp_ratio);
525 itp.yres = pinfo->yres;
526 itp.width =((adjust_xres + pinfo->lcdc.xres_pad) / pinfo->fbc.comp_ratio);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700527
528 if (dsc) {
529 itp.xres = dsc->pclk_per_line;
530 itp.width = dsc->pclk_per_line;
531 }
532
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700533 itp.height = pinfo->yres + pinfo->lcdc.yres_pad;
534 itp.h_back_porch = pinfo->lcdc.h_back_porch;
535 itp.h_front_porch = pinfo->lcdc.h_front_porch;
536 itp.v_back_porch = pinfo->lcdc.v_back_porch;
537 itp.v_front_porch = pinfo->lcdc.v_front_porch;
538 itp.hsync_pulse_width = pinfo->lcdc.h_pulse_width;
539 itp.vsync_pulse_width = pinfo->lcdc.v_pulse_width;
540
541 itp.border_clr = pinfo->lcdc.border_clr;
542 itp.underflow_clr = pinfo->lcdc.underflow_clr;
543 itp.hsync_skew = pinfo->lcdc.hsync_skew;
544
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700545 hsync_period = itp.hsync_pulse_width + itp.h_back_porch +
546 itp.width + itp.h_front_porch;
547
548 vsync_period = itp.vsync_pulse_width + itp.v_back_porch +
549 itp.height + itp.v_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800550
551 hsync_start_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700552 itp.hsync_pulse_width +
553 itp.h_back_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800554 hsync_end_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700555 hsync_period - itp.h_front_porch - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800556
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700557 display_vstart = (itp.vsync_pulse_width +
558 itp.v_back_porch)
559 * hsync_period + itp.hsync_skew;
560 display_vend = ((vsync_period - itp.v_front_porch) * hsync_period)
561 + itp.hsync_skew - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800562
Jayant Shekhar4e895d02015-03-30 12:30:14 +0530563 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) { /* eDP */
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700564 display_vstart += itp.hsync_pulse_width + itp.h_back_porch;
565 display_vend -= itp.h_front_porch;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300566 }
567
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700568 hsync_ctl = (hsync_period << 16) | itp.hsync_pulse_width;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800569 display_hctl = (hsync_end_x << 16) | hsync_start_x;
570
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800571 writel(hsync_ctl, MDP_HSYNC_CTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700572 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800573 intf_base);
574 writel(0x00, MDP_VSYNC_PERIOD_F1 + intf_base);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700575 writel(itp.vsync_pulse_width*hsync_period,
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700576 MDP_VSYNC_PULSE_WIDTH_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800577 intf_base);
578 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + intf_base);
579 writel(display_hctl, MDP_DISPLAY_HCTL + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700580 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800581 intf_base);
582 writel(0x00, MDP_DISPLAY_V_START_F1 + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700583 writel(display_vend, MDP_DISPLAY_V_END_F0 +
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800584 intf_base);
585 writel(0x00, MDP_DISPLAY_V_END_F1 + intf_base);
586 writel(0x00, MDP_ACTIVE_HCTL + intf_base);
587 writel(0x00, MDP_ACTIVE_V_START_F0 + intf_base);
588 writel(0x00, MDP_ACTIVE_V_START_F1 + intf_base);
589 writel(0x00, MDP_ACTIVE_V_END_F0 + intf_base);
590 writel(0x00, MDP_ACTIVE_V_END_F1 + intf_base);
591 writel(0xFF, MDP_UNDERFFLOW_COLOR + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700592
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800593 if (intf_base == (MDP_INTF_0_BASE + mdss_mdp_intf_offset())) /* eDP */
594 writel(0x212A, MDP_PANEL_FORMAT + intf_base);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300595 else
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800596 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700597}
598
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800599static void mdss_intf_fetch_start_config(struct msm_panel_info *pinfo,
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530600 uint32_t intf_base)
601{
602 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800603 uint32_t v_total, h_total, fetch_start, vfp_start;
604 uint32_t prefetch_avail, prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530605 uint32_t adjust_xres = 0;
Huaibin Yang617cbb02015-01-14 14:17:07 -0800606 uint32_t fetch_enable = BIT(31);
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700607 struct dsc_desc *dsc;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530608
609 struct lcdc_panel_info *lcdc = NULL;
610
611 if (pinfo == NULL)
612 return;
613
614 lcdc = &(pinfo->lcdc);
615 if (lcdc == NULL)
616 return;
617
618 /*
619 * MDP programmable fetch is for MDP with rev >= 1.05.
620 * Programmable fetch is not needed if vertical back porch
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800621 * plus vertical puls width is >= 25.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530622 */
623 if (mdp_hw_rev < MDSS_MDP_HW_REV_105 ||
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800624 (lcdc->v_back_porch + lcdc->v_pulse_width) >=
625 MDSS_MDP_MAX_PREFILL_FETCH)
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530626 return;
627
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530628 adjust_xres = pinfo->xres;
629 if (pinfo->lcdc.split_display)
630 adjust_xres /= 2;
631
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700632 if (pinfo->compression_mode == COMPRESSION_DSC) {
633 dsc = &pinfo->dsc;
634 adjust_xres = dsc->pclk_per_line;
635 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
636 if (pinfo->fbc.enabled && pinfo->fbc.comp_ratio)
637 adjust_xres /= pinfo->fbc.comp_ratio;
638 }
Jeevan Shriram44667292015-03-17 17:28:39 -0700639
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530640 /*
641 * Fetch should always be outside the active lines. If the fetching
642 * is programmed within active region, hardware behavior is unknown.
643 */
644 v_total = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres +
645 lcdc->v_front_porch;
646 h_total = lcdc->h_pulse_width + lcdc->h_back_porch + adjust_xres +
647 lcdc->h_front_porch;
648 vfp_start = lcdc->v_pulse_width + lcdc->v_back_porch + pinfo->yres;
649
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800650 prefetch_avail = v_total - vfp_start;
651 prefetch_needed = MDSS_MDP_MAX_PREFILL_FETCH -
652 lcdc->v_back_porch -
653 lcdc->v_pulse_width;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530654
655 /*
656 * In some cases, vertical front porch is too high. In such cases limit
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800657 * the mdp fetch lines as the last (25 - vbp - vpw) lines of vertical front porch.
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530658 */
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800659 if (prefetch_avail > prefetch_needed)
660 prefetch_avail = prefetch_needed;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530661
Ingrid Gallardo0a6cebb2015-02-13 17:18:26 -0800662 fetch_start = (v_total - prefetch_avail) * h_total + 1;
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530663
Huaibin Yang617cbb02015-01-14 14:17:07 -0800664 if (pinfo->dfps.panel_dfps.enabled)
665 fetch_enable |= BIT(23);
666
667 writel_relaxed(fetch_start, MDP_PROG_FETCH_START + intf_base);
668 writel_relaxed(fetch_enable, MDP_INTF_CONFIG + intf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530669}
670
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700671void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
672 *pinfo)
673{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530674 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530675 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700676
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700677 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700678 width = fb->width;
679
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800680 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700681 width /= 2;
682
683 /* write active region size*/
684 mdp_rgb_size = (height << 16) | width;
685
686 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
687 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
688 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
689 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
690 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
691 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
692 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
693 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
694 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
695 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
696
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530697 switch (pinfo->pipe_type) {
698 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530699 left_staging_level = 0x0000200;
700 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530701 break;
702 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530703 left_staging_level = 0x0040000;
704 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530705 break;
706 case MDSS_MDP_PIPE_TYPE_VIG:
707 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530708 left_staging_level = 0x1;
709 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530710 break;
711 }
712
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800713 /*
714 * When ping-pong split is enabled and two pipes are used,
715 * both the pipes need to be staged on the same layer mixer.
716 */
717 if (pinfo->lcdc.dual_pipe && pinfo->lcdc.dst_split)
718 left_staging_level |= right_staging_level;
719
Jayant Shekhar07373922014-05-26 10:13:49 +0530720 /* Base layer for layer mixer 0 */
721 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700722
Jeevan Shriramd9c12652015-01-07 19:09:14 -0800723 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split) {
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700724 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
725 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
726 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
727 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
728 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
729 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
730 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
731 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
732 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
733 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
734
Jayant Shekhar07373922014-05-26 10:13:49 +0530735 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700736 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530737 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700738 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530739 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700740 }
741}
742
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700743void mdss_fbc_cfg(struct msm_panel_info *pinfo)
744{
745 uint32_t mode = 0;
746 uint32_t budget_ctl = 0;
747 uint32_t lossy_mode = 0;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700748 struct fbc_panel_info *fbc;
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800749 uint32_t enc_mode, width;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700750
751 fbc = &pinfo->fbc;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700752
753 if (!pinfo->fbc.enabled)
754 return;
755
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700756 /* enc_mode defines FBC version. 0 = FBC 1.0 and 1 = FBC 2.0 */
757 enc_mode = (fbc->comp_ratio == 2) ? 0 : 1;
758
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800759 width = pinfo->xres;
760 if (enc_mode)
761 width = (pinfo->xres/fbc->comp_ratio);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700762
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800763 if (pinfo->mipi.dual_dsi)
764 width /= 2;
765
766 mode = ((width) << 16) | ((fbc->slice_height) << 11) |
767 ((fbc->pred_mode) << 10) | (enc_mode) << 9 |
768 ((fbc->comp_mode) << 8) | ((fbc->qerr_enable) << 7) |
769 ((fbc->cd_bias) << 4) | ((fbc->pat_enable) << 3) |
770 ((fbc->vlc_enable) << 2) | ((fbc->bflc_enable) << 1) | 1;
771
772 dprintf(SPEW, "width = %d, slice height = %d, pred_mode =%d, enc_mode = %d, \
773 comp_mode %d, qerr_enable = %d, cd_bias = %d\n",
774 width, fbc->slice_height, fbc->pred_mode, enc_mode,
775 fbc->comp_mode, fbc->qerr_enable, fbc->cd_bias);
Veera Sundaram Sankarandb0b2bf2014-12-16 18:09:27 -0800776 dprintf(SPEW, "pat_enable %d, vlc_enable = %d, bflc_enable = %d\n",
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700777 fbc->pat_enable, fbc->vlc_enable, fbc->bflc_enable);
778
779 budget_ctl = ((fbc->line_x_budget) << 12) |
780 ((fbc->block_x_budget) << 8) | fbc->block_budget;
781
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800782 lossy_mode = (((fbc->max_pred_err) << 28) | (fbc->lossless_mode_thd) << 16) |
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700783 ((fbc->lossy_mode_thd) << 8) |
784 ((fbc->lossy_rgb_thd) << 4) | fbc->lossy_mode_idx;
785
Jeevan Shriram1b07e372014-11-30 22:03:50 -0800786 dprintf(SPEW, "mode= 0x%x, budget_ctl = 0x%x, lossy_mode= 0x%x\n",
787 mode, budget_ctl, lossy_mode);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700788 writel(mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_MODE);
789 writel(budget_ctl, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
790 writel(lossy_mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
791
792 if (pinfo->mipi.dual_dsi) {
793 writel(mode, MDP_PP_1_BASE + MDSS_MDP_REG_PP_FBC_MODE);
794 writel(budget_ctl, MDP_PP_1_BASE +
795 MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
796 writel(lossy_mode, MDP_PP_1_BASE +
797 MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
798 }
799}
800
Dhaval Patel069d0af2014-01-03 16:55:15 -0800801void mdss_qos_remapper_setup(void)
802{
803 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
804 uint32_t map;
805
806 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
807 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
808 MDSS_MDP_HW_REV_102))
809 map = 0xE9;
810 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530811 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800812 map = 0xA5;
813 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530814 MDSS_MDP_HW_REV_106) ||
815 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700816 MDSS_MDP_HW_REV_108) ||
817 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530818 MDSS_MDP_HW_REV_111) ||
819 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700820 MDSS_MDP_HW_REV_112))
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530821 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530822 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700823 MDSS_MDP_HW_REV_105) ||
824 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800825 MDSS_MDP_HW_REV_109) ||
826 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel44014672015-03-26 10:58:32 -0700827 MDSS_MDP_HW_REV_107) ||
828 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800829 MDSS_MDP_HW_REV_110))
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700830 map = 0xA4;
831 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
832 MDSS_MDP_HW_REV_103))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800833 map = 0xFA;
834 else
835 return;
836
837 writel(map, MDP_QOS_REMAPPER_CLASS_0);
838}
839
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530840void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
841{
842 uint32_t mask, reg_val, i;
843 uint32_t left_pipe_xin_id, right_pipe_xin_id;
844 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
845 uint32_t vbif_qos[4] = {0, 0, 0, 0};
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800846 uint32_t vbif_offset;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530847
848 mdp_select_pipe_xin_id(pinfo,
849 &left_pipe_xin_id, &right_pipe_xin_id);
850
851 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700852 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108) ||
Padmanabhan Komanduruf912cfb2015-06-08 16:36:58 +0530853 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_111) ||
Padmanabhan Komandurufdb56832015-04-09 21:08:28 -0700854 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_112)) {
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530855 vbif_qos[0] = 2;
856 vbif_qos[1] = 2;
857 vbif_qos[2] = 2;
858 vbif_qos[3] = 2;
Chandan Uddaraju18a50372014-10-01 18:45:30 -0700859 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800860 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_109) ||
Dhaval Patel44014672015-03-26 10:58:32 -0700861 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_107) ||
Jeevan Shriram47c936d2014-12-19 11:50:13 -0800862 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_110)) {
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700863 vbif_qos[0] = 1;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530864 vbif_qos[1] = 2;
865 vbif_qos[2] = 2;
Ingrid Gallardo998ea442014-09-10 17:22:08 -0700866 vbif_qos[3] = 2;
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530867 } else {
868 return;
869 }
870
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800871 vbif_offset = mdss_mdp_vbif_qos_remap_get_offset();
872
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530873 for (i = 0; i < 4; i++) {
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800874 /* VBIF_VBIF_QOS_REMAP_00 */
875 reg_val = readl(REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530876 mask = 0x3 << (left_pipe_xin_id * 2);
877 reg_val &= ~(mask);
878 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
879
880 if (pinfo->lcdc.dual_pipe) {
881 mask = 0x3 << (right_pipe_xin_id * 2);
882 reg_val &= ~(mask);
883 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
884 }
Jeevan Shriramd8f99a32015-01-07 19:07:05 -0800885 writel(reg_val, REG_MDP(vbif_offset) + i*4);
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530886 }
887}
888
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700889static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
890 int is_main_ctl)
891{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800892 uint32_t mctl_intf_sel;
893 uint32_t sctl_intf_sel;
894
895 if ((pinfo->dest == DISPLAY_2) ||
896 ((pinfo->dest = DISPLAY_1) && (pinfo->lcdc.pipe_swap))) {
897 mctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
898 sctl_intf_sel = BIT(5); /* Interface 1 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700899 } else {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800900 mctl_intf_sel = BIT(5); /* Interface 1 */
901 sctl_intf_sel = BIT(4) | BIT(5); /* Interface 2 */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700902 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800903 dprintf(SPEW, "%s: main ctl dest=%s sec ctl dest=%s\n", __func__,
904 (mctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1",
905 (sctl_intf_sel & BIT(4)) ? "Intf2" : "Intf1");
906 return is_main_ctl ? mctl_intf_sel : sctl_intf_sel;
907}
908
909static void mdp_set_intf_base(struct msm_panel_info *pinfo,
910 uint32_t *intf_sel, uint32_t *sintf_sel,
911 uint32_t *intf_base, uint32_t *sintf_base)
912{
913 if (pinfo->dest == DISPLAY_2) {
914 *intf_sel = BIT(16);
915 *sintf_sel = BIT(8);
916 *intf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
917 *sintf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
918 } else {
919 *intf_sel = BIT(8);
920 *sintf_sel = BIT(16);
921 *intf_base = MDP_INTF_1_BASE + mdss_mdp_intf_offset();
922 *sintf_base = MDP_INTF_2_BASE + mdss_mdp_intf_offset();
923 }
924 dprintf(SPEW, "%s: main intf=%s, sec intf=%s\n", __func__,
925 (pinfo->dest == DISPLAY_2) ? "Intf2" : "Intf1",
926 (pinfo->dest == DISPLAY_2) ? "Intf1" : "Intf2");
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700927}
928
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700929int mdp_dsi_video_config(struct msm_panel_info *pinfo,
930 struct fbcon_config *fb)
931{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800932 uint32_t intf_sel, sintf_sel;
933 uint32_t intf_base, sintf_base;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530934 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700935 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700936
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800937 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
938
939 mdss_intf_tg_setup(pinfo, intf_base);
940 mdss_intf_fetch_start_config(pinfo, intf_base);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700941
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530942 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800943 mdss_intf_tg_setup(pinfo, sintf_base);
944 mdss_intf_fetch_start_config(pinfo, sintf_base);
Padmanabhan Komanduru9f546ab2014-09-10 19:56:30 +0530945 }
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800946
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800947 mdp_clk_gating_ctrl();
948
Jayant Shekhar07373922014-05-26 10:13:49 +0530949 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700950 mdss_vbif_setup();
Dhaval Patel44014672015-03-26 10:58:32 -0700951 if (!has_fixed_size_smp())
952 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700953
Dhaval Patel069d0af2014-01-03 16:55:15 -0800954 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530955 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700956
Jayant Shekhar32397f92014-03-27 13:30:41 +0530957 mdss_source_pipe_config(fb, pinfo, left_pipe);
958
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700959 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530960 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800961
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700962 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800963
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700964 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
Ujwal Patel190369c2014-11-06 14:18:55 -0800965
966 /* enable 3D mux for dual_pipe but single interface config */
967 if (pinfo->lcdc.dual_pipe && !pinfo->mipi.dual_dsi &&
968 !pinfo->lcdc.split_display)
969 reg |= BIT(19) | BIT(20);
970
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700971 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800972
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530973 /*If dst_split is enabled only intf 2 needs to be enabled.
974 CTL_1 path should not be set since CTL_0 itself is going
975 to split after DSPP block*/
Kuogee Hsiehd58c8092015-07-07 10:31:34 -0700976
977 if (pinfo->compression_mode == COMPRESSION_DSC) {
978 struct dsc_desc *dsc = NULL;
979
980 dsc = &pinfo->dsc;
981 if (dsc) {
982 if (dsc->mdp_dsc_config)
983 dsc->mdp_dsc_config(pinfo);
984 }
985 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
986 if (pinfo->fbc.enabled)
987 mdss_fbc_cfg(pinfo);
988 }
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530989
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700990 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530991 if (!pinfo->lcdc.dst_split) {
992 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
993 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
994 }
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -0800995 intf_sel |= sintf_sel; /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700996 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700997
998 writel(intf_sel, MDP_DISP_INTF_SEL);
999
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001000 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1001 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1002 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1003
1004 return 0;
1005}
1006
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001007int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
1008{
Jayant Shekhar32397f92014-03-27 13:30:41 +05301009 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001010
1011 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
1012
Jayant Shekhar07373922014-05-26 10:13:49 +05301013 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001014 mdp_clk_gating_ctrl();
1015
1016 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +05301017 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001018
Dhaval Patel069d0af2014-01-03 16:55:15 -08001019 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301020 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001021
Jayant Shekhar32397f92014-03-27 13:30:41 +05301022 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001023 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301024 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001025
1026 mdss_layer_mixer_setup(fb, pinfo);
1027
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001028 if (pinfo->lcdc.dual_pipe)
1029 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
1030 else
1031 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
1032
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001033 writel(0x9, MDP_DISP_INTF_SEL);
1034 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1035 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1036 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1037
1038 return 0;
1039}
1040
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001041int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001042{
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001043 uint32_t left_pipe, right_pipe;
Casey Piper77f69c52015-03-20 15:55:12 -07001044 dprintf(SPEW, "ENTER: %s\n", __func__);
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001045
Casey Piper77f69c52015-03-20 15:55:12 -07001046 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE + mdss_mdp_intf_offset());
1047 pinfo->pipe_type = MDSS_MDP_PIPE_TYPE_RGB;
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001048 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
1049
1050 mdp_clk_gating_ctrl();
1051 mdss_vbif_setup();
1052
1053 mdss_smp_setup(pinfo, left_pipe, right_pipe);
1054
1055 mdss_qos_remapper_setup();
1056
1057 mdss_source_pipe_config(fb, pinfo, left_pipe);
1058 if (pinfo->lcdc.dual_pipe)
1059 mdss_source_pipe_config(fb, pinfo, right_pipe);
1060
1061 mdss_layer_mixer_setup(fb, pinfo);
1062
1063 if (pinfo->lcdc.dual_pipe)
1064 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
1065 else
1066 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
1067
1068 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
1069 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
1070 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
1071 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
1072
1073 return 0;
1074}
1075
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001076int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
1077 struct fbcon_config *fb)
1078{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001079 uint32_t intf_sel, sintf_sel;
1080 uint32_t intf_base, sintf_base;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001081 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001082 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +05301083 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001084
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001085 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001086
1087 if (pinfo == NULL)
1088 return ERR_INVALID_ARGS;
1089
1090 lcdc = &(pinfo->lcdc);
1091 if (lcdc == NULL)
1092 return ERR_INVALID_ARGS;
1093
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001094 mdp_set_intf_base(pinfo, &intf_sel, &sintf_sel, &intf_base, &sintf_base);
1095
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001096 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001097 reg = BIT(1); /* Command mode */
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001098 if (pinfo->lcdc.dst_split)
1099 reg |= BIT(2); /* Enable SMART_PANEL_FREE_RUN mode */
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001100 if (pinfo->lcdc.pipe_swap)
1101 reg |= BIT(4); /* Use intf2 as trigger */
1102 else
1103 reg |= BIT(8); /* Use intf1 as trigger */
1104 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
1105 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001106 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
1107 }
1108
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301109 if (pinfo->lcdc.dst_split) {
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001110 uint32_t ppb_offset = mdss_mdp_get_ppb_offset();
1111 writel(BIT(16) | BIT(20) | BIT(21), REG_MDP(ppb_offset + 0x4)); /* MMSS_MDP_PPB0_CNTL */
1112 writel(BIT(5), REG_MDP(ppb_offset)); /* MMSS_MDP_PPB0_CONFIG */
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301113 }
1114
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001115 mdp_clk_gating_ctrl();
1116
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001117 if (pinfo->mipi.dual_dsi)
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001118 intf_sel |= sintf_sel; /* INTF 2 enable */
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001119
1120 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001121
Jayant Shekhar07373922014-05-26 10:13:49 +05301122 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -07001123 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +05301124 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001125 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +05301126 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -08001127
Jayant Shekhar32397f92014-03-27 13:30:41 +05301128 mdss_source_pipe_config(fb, pinfo, left_pipe);
1129
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001130 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +05301131 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001132
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001133 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001134
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001135 writel(0x213F, MDP_PANEL_FORMAT + intf_base);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -07001136 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
1137 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001138
Kuogee Hsiehd58c8092015-07-07 10:31:34 -07001139 if (pinfo->compression_mode == COMPRESSION_DSC) {
1140 struct dsc_desc *dsc = NULL;
1141
1142 dsc = &pinfo->dsc;
1143 if (dsc) {
1144 if (dsc->mdp_dsc_config)
1145 dsc->mdp_dsc_config(pinfo);
1146 }
1147 } else if (pinfo->compression_mode == COMPRESSION_FBC) {
1148 if (pinfo->fbc.enabled)
1149 mdss_fbc_cfg(pinfo);
1150 }
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -07001151
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001152 if (pinfo->mipi.dual_dsi) {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001153 writel(0x213F, sintf_base + MDP_PANEL_FORMAT);
Padmanabhan Komanduru4677a122014-09-26 16:55:05 +05301154 if (!pinfo->lcdc.dst_split) {
1155 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
1156 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
1157 }
Dhaval Patel6ff630b2014-01-03 17:29:22 -08001158 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001159
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001160 return ret;
1161}
1162
Jayant Shekhar32397f92014-03-27 13:30:41 +05301163int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001164{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301165 uint32_t ctl0_reg_val, ctl1_reg_val;
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001166 uint32_t timing_engine_en;
1167
Jayant Shekhar07373922014-05-26 10:13:49 +05301168 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301169 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001170 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1171 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001172
1173 if (pinfo->dest == DISPLAY_1)
1174 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1175 else
1176 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1177 writel(0x01, timing_engine_en + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +05301178
1179 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001180}
1181
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001182int mdp_dsi_video_off(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001183{
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001184 uint32_t timing_engine_en;
1185
1186 if (pinfo->dest == DISPLAY_1)
1187 timing_engine_en = MDP_INTF_1_TIMING_ENGINE_EN;
1188 else
1189 timing_engine_en = MDP_INTF_2_TIMING_ENGINE_EN;
1190
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001191 if(!target_cont_splash_screen())
1192 {
Aravind Venkateswaranfec354c2014-12-04 18:10:14 -08001193 writel(0x00000000, timing_engine_en + mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001194 mdelay(60);
1195 /* Ping-Pong done Tear Check Read/Write */
1196 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1197 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001198 }
1199
Siddhartha Agrawal6a598222013-02-17 18:33:27 -08001200 writel(0x00000000, MDP_INTR_EN);
1201
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001202 return NO_ERROR;
1203}
1204
1205int mdp_dsi_cmd_off()
1206{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -07001207 if(!target_cont_splash_screen())
1208 {
1209 /* Ping-Pong done Tear Check Read/Write */
1210 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1211 writel(0xFF777713, MDP_INTR_CLEAR);
1212 }
1213 writel(0x00000000, MDP_INTR_EN);
1214
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001215 return NO_ERROR;
1216}
1217
Jayant Shekhar32397f92014-03-27 13:30:41 +05301218int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001219{
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301220 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +05301221 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301222 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Jeevan Shriramd9c12652015-01-07 19:09:14 -08001223 if (pinfo->lcdc.dual_pipe && !pinfo->lcdc.dst_split)
1224 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
1225
Siddhartha Agrawald32ba682013-06-18 12:37:41 -07001226 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08001227 return NO_ERROR;
1228}
1229
Jayant Shekhar32397f92014-03-27 13:30:41 +05301230int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001231{
Jayant Shekhar07373922014-05-26 10:13:49 +05301232 uint32_t ctl0_reg_val, ctl1_reg_val;
1233 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +05301234 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001235 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1236 return NO_ERROR;
1237}
1238
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -07001239int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -07001240{
1241 uint32_t ctl0_reg_val, ctl1_reg_val;
1242
1243 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
1244 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
1245
1246 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
1247
1248 return NO_ERROR;
1249}
1250
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001251int mdp_edp_off(void)
1252{
1253 if (!target_cont_splash_screen()) {
1254
1255 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
1256 mdss_mdp_intf_offset());
1257 mdelay(60);
1258 /* Ping-Pong done Tear Check Read/Write */
1259 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
1260 writel(0xFF777713, MDP_INTR_CLEAR);
1261 writel(0x00000000, MDP_INTR_EN);
1262 }
1263
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -07001264 writel(0x00000000, MDP_INTR_EN);
1265
Asaf Pensoafb8eb72013-07-07 18:17:59 +03001266 return NO_ERROR;
1267}