blob: 8c90dc5124389920bea1284062e88c787d64b1ef [file] [log] [blame]
Channagoud Kadabi123c9722014-02-06 13:22:50 -08001/* Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
2 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are
5 * met:
6 * * Redistributions of source code must retain the above copyright
7 * notice, this list of conditions and the following disclaimer.
8 * * Redistributions in binary form must reproduce the above
9 * copyright notice, this list of conditions and the following
10 * disclaimer in the documentation and/or other materials provided
11 * with the distribution.
12 * * Neither the name of The Linux Foundation nor the names of its
13 * contributors may be used to endorse or promote products derived
14 * from this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
19 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
20 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
21 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
22 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
23 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
24 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
25 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
26 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 */
28
29#include <debug.h>
30#include <reg.h>
31#include <platform/iomap.h>
32#include <qgic.h>
33#include <qtimer.h>
34#include <platform/clock.h>
35#include <mmu.h>
36#include <arch/arm/mmu.h>
37#include <smem.h>
38#include <board.h>
39
40#define MB (1024*1024)
41
42#define MSM_IOMAP_SIZE ((MSM_IOMAP_END - MSM_IOMAP_BASE)/MB)
43
44/* LK memory - cacheable, write through */
45#define LK_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
46 MMU_MEMORY_AP_READ_WRITE)
47
48/* Peripherals - non-shared device */
49#define IOMAP_MEMORY (MMU_MEMORY_TYPE_DEVICE_SHARED | \
50 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
51
52/* IMEM memory - cacheable, write through */
53#define IMEM_MEMORY (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
54 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN)
55
56static mmu_section_t mmu_section_table[] = {
57/* Physical addr, Virtual addr, Size (in MB), Flags */
58 { MEMBASE, MEMBASE, (MEMSIZE / MB), LK_MEMORY},
59 { MSM_IOMAP_BASE, MSM_IOMAP_BASE, MSM_IOMAP_SIZE, IOMAP_MEMORY},
60 { SYSTEM_IMEM_BASE, SYSTEM_IMEM_BASE, 1, IMEM_MEMORY},
61};
62
63void platform_early_init(void)
64{
65 board_init();
66 platform_clock_init();
67 qgic_init();
68 qtimer_init();
69}
70
71void platform_init(void)
72{
73 dprintf(INFO, "platform_init()\n");
Channagoud Kadabidc627c02014-06-26 14:45:34 -070074#if ENABLE_XPU_VIOLATION
75 scm_xpu_err_fatal_init();
76#endif
Channagoud Kadabi123c9722014-02-06 13:22:50 -080077}
78
79void platform_uninit(void)
80{
81#if DISPLAY_SPLASH_SCREEN
82 display_shutdown();
83#endif
84
85 qtimer_uninit();
86}
87
88int platform_use_identity_mmu_mappings(void)
89{
90 /* Use only the mappings specified in this file. */
91 return 0;
92}
93
94/* Setup memory for this platform */
95void platform_init_mmu_mappings(void)
96{
97 uint32_t i;
98 uint32_t sections;
99 ram_partition ptn_entry;
100 uint32_t table_size = ARRAY_SIZE(mmu_section_table);
101 uint32_t len = 0;
102
103 ASSERT(smem_ram_ptable_init_v1());
104
105 len = smem_get_ram_ptable_len();
106
107 /* Configure the MMU page entries for SDRAM and IMEM memory read
108 from the smem ram table*/
109 for(i = 0; i < len; i++)
110 {
111 smem_get_ram_ptable_entry(&ptn_entry, i);
112 if(ptn_entry.type == SYS_MEMORY)
113 {
114 if((ptn_entry.category == SDRAM) ||
115 (ptn_entry.category == IMEM))
116 {
117 /* Check to ensure that start address is 1MB aligned */
118 ASSERT((ptn_entry.start & (MB-1)) == 0);
119
120 sections = (ptn_entry.size) / MB;
121 while(sections--)
122 {
123 arm_mmu_map_section(ptn_entry.start +
124 sections * MB,
125 ptn_entry.start +
126 sections * MB,
127 (MMU_MEMORY_TYPE_NORMAL_WRITE_THROUGH | \
128 MMU_MEMORY_AP_READ_WRITE | MMU_MEMORY_XN));
129 }
130 }
131 }
132 }
133
134 /* Configure the MMU page entries for memory read from the
135 mmu_section_table */
136 for (i = 0; i < table_size; i++)
137 {
138 sections = mmu_section_table[i].num_of_sections;
139
140 while (sections--)
141 {
142 arm_mmu_map_section(mmu_section_table[i].paddress +
143 sections * MB,
144 mmu_section_table[i].vaddress +
145 sections * MB,
146 mmu_section_table[i].flags);
147 }
148 }
149}
150
151addr_t platform_get_virt_to_phys_mapping(addr_t virt_addr)
152{
153 /* Using 1-1 mapping on this platform. */
154 return virt_addr;
155}
156
157addr_t platform_get_phys_to_virt_mapping(addr_t phys_addr)
158{
159 /* Using 1-1 mapping on this platform. */
160 return phys_addr;
161}
162
163uint32_t platform_get_sclk_count(void)
164{
165 return readl(MPM2_MPM_SLEEP_TIMETICK_COUNT_VAL);
166}
167
168addr_t get_bs_info_addr()
169{
170 return ((addr_t)BS_INFO_ADDR);
171}