blob: df6f22d8afe59562850c75039ce5103294eb25ff [file] [log] [blame]
Dhaval Patel069d0af2014-01-03 16:55:15 -08001/* Copyright (c) 2012-2014, The Linux Foundation. All rights reserved.
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -08002 *
3 * Redistribution and use in source and binary forms, with or without
4 * modification, are permitted provided that the following conditions are met:
5 * * Redistributions of source code must retain the above copyright
6 * notice, this list of conditions and the following disclaimer.
7 * * Redistributions in binary form must reproduce the above copyright
8 * notice, this list of conditions and the following disclaimer in the
9 * documentation and/or other materials provided with the distribution.
10 * * Neither the name of The Linux Foundation nor
11 * the names of its contributors may be used to endorse or promote
12 * products derived from this software without specific prior written
13 * permission.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
16 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
18 * NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
19 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
20 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
21 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
22 * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
23 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
24 * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
25 * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 */
27
28#include <mdp5.h>
29#include <debug.h>
30#include <reg.h>
31#include <target/display.h>
32#include <platform/timer.h>
33#include <platform/iomap.h>
34#include <dev/lcdc.h>
35#include <dev/fbcon.h>
36#include <bits.h>
37#include <msm_panel.h>
38#include <mipi_dsi.h>
39#include <err.h>
40#include <clock.h>
Siddhartha Agrawal8d690822013-01-28 12:18:58 -080041#include <scm.h>
42
43int restore_secure_cfg(uint32_t id);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080044
45static int mdp_rev;
46
47void mdp_set_revision(int rev)
48{
49 mdp_rev = rev;
50}
51
52int mdp_get_revision()
53{
54 return mdp_rev;
55}
56
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080057uint32_t mdss_mdp_intf_offset()
58{
59 uint32_t mdss_mdp_intf_off;
60 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
61
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +053062 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
63 (mdss_mdp_rev == MDSS_MDP_HW_REV_108))
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +053064 mdss_mdp_intf_off = 0x59100;
65 else if (mdss_mdp_rev >= MDSS_MDP_HW_REV_102)
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080066 mdss_mdp_intf_off = 0;
Aravind Venkateswarand78d1592013-06-19 15:39:54 -070067 else
Chandan Uddarajuaab58512013-06-25 17:47:39 -070068 mdss_mdp_intf_off = 0xEC00;
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -080069
70 return mdss_mdp_intf_off;
71}
72
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -080073void mdp_clk_gating_ctrl(void)
74{
75 writel(0x40000000, MDP_CLK_CTRL0);
76 udelay(20);
77 writel(0x40000040, MDP_CLK_CTRL0);
78 writel(0x40000000, MDP_CLK_CTRL1);
79 writel(0x00400000, MDP_CLK_CTRL3);
80 udelay(20);
81 writel(0x00404000, MDP_CLK_CTRL3);
82 writel(0x40000000, MDP_CLK_CTRL4);
83}
84
Jayant Shekhar07373922014-05-26 10:13:49 +053085static void mdp_select_pipe_type(struct msm_panel_info *pinfo,
86 uint32_t *left_pipe, uint32_t *right_pipe)
87{
88 switch (pinfo->pipe_type) {
89 case MDSS_MDP_PIPE_TYPE_RGB:
90 *left_pipe = MDP_VP_0_RGB_0_BASE;
91 *right_pipe = MDP_VP_0_RGB_1_BASE;
92 break;
93 case MDSS_MDP_PIPE_TYPE_DMA:
94 *left_pipe = MDP_VP_0_DMA_0_BASE;
95 *right_pipe = MDP_VP_0_DMA_1_BASE;
96 break;
97 case MDSS_MDP_PIPE_TYPE_VIG:
98 default:
99 *left_pipe = MDP_VP_0_VIG_0_BASE;
100 *right_pipe = MDP_VP_0_VIG_1_BASE;
101 break;
102 }
103}
104
105static void mdss_mdp_set_flush(struct msm_panel_info *pinfo,
106 uint32_t *ctl0_reg_val, uint32_t *ctl1_reg_val)
107{
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530108 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
Jayant Shekhar07373922014-05-26 10:13:49 +0530109 switch (pinfo->pipe_type) {
110 case MDSS_MDP_PIPE_TYPE_RGB:
111 *ctl0_reg_val = 0x22048;
112 *ctl1_reg_val = 0x24090;
113 break;
114 case MDSS_MDP_PIPE_TYPE_DMA:
115 *ctl0_reg_val = 0x22840;
116 *ctl1_reg_val = 0x25080;
117 break;
118 case MDSS_MDP_PIPE_TYPE_VIG:
119 default:
120 *ctl0_reg_val = 0x22041;
121 *ctl1_reg_val = 0x24082;
122 break;
123 }
Padmanabhan Komandurudaebf6b2014-08-20 20:39:40 +0530124 /* For 8916/8939, MDP INTF registers are double buffered */
125 if ((mdss_mdp_rev == MDSS_MDP_HW_REV_106) ||
126 (mdss_mdp_rev == MDSS_MDP_HW_REV_108)) {
127 *ctl0_reg_val |= BIT(30);
128 *ctl1_reg_val |= BIT(30);
129 }
Jayant Shekhar07373922014-05-26 10:13:49 +0530130}
131
Jayant Shekhar32397f92014-03-27 13:30:41 +0530132static void mdss_source_pipe_config(struct fbcon_config *fb, struct msm_panel_info
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700133 *pinfo, uint32_t pipe_base)
134{
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700135 uint32_t src_size, out_size, stride;
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700136 uint32_t fb_off = 0;
Prashant Nukala64eeff92014-07-11 07:35:34 +0530137 uint32_t flip_bits = 0;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700138
139 /* write active region size*/
140 src_size = (fb->height << 16) + fb->width;
141 out_size = src_size;
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700142 if (pinfo->lcdc.dual_pipe) {
143 out_size = (fb->height << 16) + (fb->width / 2);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700144 if ((pipe_base == MDP_VP_0_RGB_1_BASE) ||
145 (pipe_base == MDP_VP_0_DMA_1_BASE) ||
146 (pipe_base == MDP_VP_0_VIG_1_BASE))
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700147 fb_off = (pinfo->xres / 2);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700148 }
149
150 stride = (fb->stride * fb->bpp/8);
151
152 writel(fb->base, pipe_base + PIPE_SSPP_SRC0_ADDR);
153 writel(stride, pipe_base + PIPE_SSPP_SRC_YSTRIDE);
154 writel(src_size, pipe_base + PIPE_SSPP_SRC_IMG_SIZE);
155 writel(out_size, pipe_base + PIPE_SSPP_SRC_SIZE);
156 writel(out_size, pipe_base + PIPE_SSPP_SRC_OUT_SIZE);
Siddhartha Agrawal6ef1e222013-06-12 18:24:58 -0700157 writel(fb_off, pipe_base + PIPE_SSPP_SRC_XY);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700158 writel(0x00, pipe_base + PIPE_SSPP_OUT_XY);
159
160 /* Tight Packing 3bpp 0-Alpha 8-bit R B G */
161 writel(0x0002243F, pipe_base + PIPE_SSPP_SRC_FORMAT);
162 writel(0x00020001, pipe_base + PIPE_SSPP_SRC_UNPACK_PATTERN);
Prashant Nukala64eeff92014-07-11 07:35:34 +0530163
164 /* bit(0) is set if hflip is required.
165 * bit(1) is set if vflip is required.
166 */
167 if (pinfo->orientation & 0x1)
168 flip_bits |= MDSS_MDP_OP_MODE_FLIP_LR;
169 if (pinfo->orientation & 0x2)
170 flip_bits |= MDSS_MDP_OP_MODE_FLIP_UD;
171 writel(flip_bits, pipe_base + PIPE_SSPP_SRC_OP_MODE);
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700172}
173
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700174static void mdss_vbif_setup()
175{
176 int access_secure = restore_secure_cfg(SECURE_DEVICE_MDSS);
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700177 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700178
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530179 if (!access_secure) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700180 dprintf(SPEW, "MDSS VBIF registers unlocked by TZ.\n");
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700181
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530182 /* Force VBIF Clocks on, needed for 8974 and 8x26 */
183 if (mdp_hw_rev < MDSS_MDP_HW_REV_103)
Ujwal Patel00e19852013-12-18 20:40:38 -0800184 writel(0x1, VBIF_VBIF_DDR_FORCE_CLK_ON);
185
186 /*
187 * Following configuration is needed because on some versions,
188 * recommended reset values are not stored.
189 */
190 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
191 MDSS_MDP_HW_REV_100)) {
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700192 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
193 writel(0x00000030, VBIF_VBIF_DDR_ARB_CTRL );
194 writel(0x00000001, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
195 writel(0x00000FFF, VBIF_VBIF_DDR_OUT_AOOO_AXI_EN);
196 writel(0x0FFF0FFF, VBIF_VBIF_DDR_OUT_AX_AOOO);
197 writel(0x22222222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF0);
198 writel(0x00002222, VBIF_VBIF_DDR_AXI_AMEMTYPE_CONF1);
Ujwal Patel00e19852013-12-18 20:40:38 -0800199 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530200 MDSS_MDP_HW_REV_101)) {
Aravind Venkateswarand78d1592013-06-19 15:39:54 -0700201 writel(0x00000707, VBIF_VBIF_DDR_OUT_MAX_BURST);
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530202 writel(0x00000003, VBIF_VBIF_DDR_RND_RBN_QOS_ARB);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700203 }
204 }
205}
206
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800207static uint32_t mdss_smp_alloc(uint32_t client_id, uint32_t smp_cnt,
208 uint32_t fixed_smp_cnt, uint32_t free_smp_offset)
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700209{
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800210 uint32_t i, j;
211 uint32_t reg_val = 0;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700212
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800213 for (i = fixed_smp_cnt, j = 0; i < smp_cnt; i++) {
214 /* max 3 MMB per register */
215 reg_val |= client_id << (((j++) % 3) * 8);
216 if ((j % 3) == 0) {
217 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE +
218 free_smp_offset);
219 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE +
220 free_smp_offset);
221 reg_val = 0;
222 free_smp_offset += 4;
223 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700224 }
225
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800226 if (j % 3) {
227 writel(reg_val, MMSS_MDP_SMP_ALLOC_W_BASE + free_smp_offset);
228 writel(reg_val, MMSS_MDP_SMP_ALLOC_R_BASE + free_smp_offset);
229 free_smp_offset += 4;
230 }
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700231
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800232 return free_smp_offset;
233}
234
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530235static void mdp_select_pipe_client_id(struct msm_panel_info *pinfo,
236 uint32_t *left_sspp_client_id, uint32_t *right_sspp_client_id)
237{
238 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
239 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_101) ||
240 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_106) ||
241 MDSS_IS_MAJOR_MINOR_MATCHING(mdss_mdp_rev, MDSS_MDP_HW_REV_108)) {
242 switch (pinfo->pipe_type) {
243 case MDSS_MDP_PIPE_TYPE_RGB:
244 *left_sspp_client_id = 0x7; /* 7 */
245 *right_sspp_client_id = 0x11; /* 17 */
246 break;
247 case MDSS_MDP_PIPE_TYPE_DMA:
248 *left_sspp_client_id = 0x4; /* 4 */
249 *right_sspp_client_id = 0xD; /* 13 */
250 break;
251 case MDSS_MDP_PIPE_TYPE_VIG:
252 default:
253 *left_sspp_client_id = 0x1; /* 1 */
254 *right_sspp_client_id = 0x4; /* 4 */
255 break;
256 }
257 } else {
258 switch (pinfo->pipe_type) {
259 case MDSS_MDP_PIPE_TYPE_RGB:
260 *left_sspp_client_id = 0x10; /* 16 */
261 *right_sspp_client_id = 0x11; /* 17 */
262 break;
263 case MDSS_MDP_PIPE_TYPE_DMA:
264 *left_sspp_client_id = 0xA; /* 10 */
265 *right_sspp_client_id = 0xD; /* 13 */
266 break;
267 case MDSS_MDP_PIPE_TYPE_VIG:
268 default:
269 *left_sspp_client_id = 0x1; /* 1 */
270 *right_sspp_client_id = 0x4; /* 4 */
271 break;
272 }
273 }
274}
275
276static void mdp_select_pipe_xin_id(struct msm_panel_info *pinfo,
277 uint32_t *left_pipe_xin_id, uint32_t *right_pipe_xin_id)
278{
279 switch (pinfo->pipe_type) {
280 case MDSS_MDP_PIPE_TYPE_RGB:
281 *left_pipe_xin_id = 0x1; /* 1 */
282 *right_pipe_xin_id = 0x5; /* 5 */
283 break;
284 case MDSS_MDP_PIPE_TYPE_DMA:
285 *left_pipe_xin_id = 0x2; /* 2 */
286 *right_pipe_xin_id = 0xA; /* 10 */
287 break;
288 case MDSS_MDP_PIPE_TYPE_VIG:
289 default:
290 *left_pipe_xin_id = 0x0; /* 0 */
291 *right_pipe_xin_id = 0x4; /* 4 */
292 break;
293 }
294}
295
Jayant Shekhar32397f92014-03-27 13:30:41 +0530296static void mdss_smp_setup(struct msm_panel_info *pinfo, uint32_t left_pipe,
297 uint32_t right_pipe)
298
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800299{
Jayant Shekhar32397f92014-03-27 13:30:41 +0530300 uint32_t left_sspp_client_id, right_sspp_client_id;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800301 uint32_t bpp = 3, free_smp_offset = 0, xres = MDSS_MAX_LINE_BUF_WIDTH;
302 uint32_t smp_cnt, smp_size = 4096, fixed_smp_cnt = 0;
303 uint32_t mdss_mdp_rev = readl(MDP_HW_REV);
304
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530305 if (mdss_mdp_rev == MDSS_MDP_HW_REV_106) {
306 /* 8Kb per SMP on 8916 */
307 smp_size = 8192;
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530308 } else if (mdss_mdp_rev == MDSS_MDP_HW_REV_108) {
309 /* 10Kb per SMP on 8939 */
310 smp_size = 10240;
Padmanabhan Komanduru6f0e83d2014-03-22 01:12:28 +0530311 } else if ((mdss_mdp_rev >= MDSS_MDP_HW_REV_103) &&
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800312 (mdss_mdp_rev < MDSS_MDP_HW_REV_200)) {
313 smp_size = 8192;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800314 free_smp_offset = 0xC;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530315 if (pinfo->pipe_type == MDSS_MDP_PIPE_TYPE_RGB)
316 fixed_smp_cnt = 2;
317 else
318 fixed_smp_cnt = 0;
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800319 }
320
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530321 mdp_select_pipe_client_id(pinfo,
322 &left_sspp_client_id, &right_sspp_client_id);
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800323
324 /* Each pipe driving half the screen */
325 if (pinfo->lcdc.dual_pipe)
326 xres /= 2;
327
328 /* bpp = bytes per pixel of input image */
329 smp_cnt = (xres * bpp * 2) + smp_size - 1;
330 smp_cnt /= smp_size;
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700331
332 if (smp_cnt > 4) {
333 dprintf(CRITICAL, "ERROR: %s: Out of SMP's, cnt=%d! \n", __func__,
334 smp_cnt);
335 ASSERT(0); /* Max 4 SMPs can be allocated per client */
336 }
337
Jayant Shekhar32397f92014-03-27 13:30:41 +0530338 writel(smp_cnt * 0x40, left_pipe + REQPRIORITY_FIFO_WATERMARK0);
339 writel(smp_cnt * 0x80, left_pipe + REQPRIORITY_FIFO_WATERMARK1);
340 writel(smp_cnt * 0xc0, left_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700341
342 if (pinfo->lcdc.dual_pipe) {
Jayant Shekhar32397f92014-03-27 13:30:41 +0530343 writel(smp_cnt * 0x40, right_pipe + REQPRIORITY_FIFO_WATERMARK0);
344 writel(smp_cnt * 0x80, right_pipe + REQPRIORITY_FIFO_WATERMARK1);
345 writel(smp_cnt * 0xc0, right_pipe + REQPRIORITY_FIFO_WATERMARK2);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700346 }
347
Jayant Shekhar32397f92014-03-27 13:30:41 +0530348 free_smp_offset = mdss_smp_alloc(left_sspp_client_id, smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800349 fixed_smp_cnt, free_smp_offset);
350 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530351 mdss_smp_alloc(right_sspp_client_id, smp_cnt, fixed_smp_cnt,
Ujwal Patel1b52ca42013-12-18 23:32:36 -0800352 free_smp_offset);
Siddhartha Agrawal76574f82013-05-23 19:33:01 -0700353}
354
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700355void mdss_intf_tg_setup(struct msm_panel_info *pinfo, uint32_t intf_base)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800356{
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800357 uint32_t hsync_period, vsync_period;
358 uint32_t hsync_start_x, hsync_end_x;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700359 uint32_t display_hctl, hsync_ctl, display_vstart, display_vend;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700360 uint32_t mdss_mdp_intf_off;
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700361 uint32_t adjust_xres = 0;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700362
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800363 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700364 struct intf_timing_params itp = {0};
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800365
366 if (pinfo == NULL)
367 return ERR_INVALID_ARGS;
368
369 lcdc = &(pinfo->lcdc);
370 if (lcdc == NULL)
371 return ERR_INVALID_ARGS;
372
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700373 adjust_xres = pinfo->xres;
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700374 if (pinfo->lcdc.split_display) {
Siddhartha Agrawald359f142013-06-12 19:16:08 -0700375 adjust_xres /= 2;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700376 if (intf_base == MDP_INTF_1_BASE) {
Dhaval Patelfab2ec02014-01-03 17:33:39 -0800377 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Ingrid Gallardo006f8032014-05-13 10:50:21 -0700378 writel(BIT(8), MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700379 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
380 }
381 }
382
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530383 if (pinfo->lcdc.dst_split && (intf_base == MDP_INTF_1_BASE)) {
384 writel(BIT(16), MDP_REG_PPB0_CONFIG);
385 writel(BIT(5), MDP_REG_PPB0_CNTL);
386 }
387
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700388 if (!pinfo->fbc.enabled || !pinfo->fbc.comp_ratio)
389 pinfo->fbc.comp_ratio = 1;
390
391 itp.xres = (adjust_xres / pinfo->fbc.comp_ratio);
392 itp.yres = pinfo->yres;
393 itp.width =((adjust_xres + pinfo->lcdc.xres_pad) / pinfo->fbc.comp_ratio);
394 itp.height = pinfo->yres + pinfo->lcdc.yres_pad;
395 itp.h_back_porch = pinfo->lcdc.h_back_porch;
396 itp.h_front_porch = pinfo->lcdc.h_front_porch;
397 itp.v_back_porch = pinfo->lcdc.v_back_porch;
398 itp.v_front_porch = pinfo->lcdc.v_front_porch;
399 itp.hsync_pulse_width = pinfo->lcdc.h_pulse_width;
400 itp.vsync_pulse_width = pinfo->lcdc.v_pulse_width;
401
402 itp.border_clr = pinfo->lcdc.border_clr;
403 itp.underflow_clr = pinfo->lcdc.underflow_clr;
404 itp.hsync_skew = pinfo->lcdc.hsync_skew;
405
406
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700407 mdss_mdp_intf_off = intf_base + mdss_mdp_intf_offset();
408
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700409 hsync_period = itp.hsync_pulse_width + itp.h_back_porch +
410 itp.width + itp.h_front_porch;
411
412 vsync_period = itp.vsync_pulse_width + itp.v_back_porch +
413 itp.height + itp.v_front_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800414
415 hsync_start_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700416 itp.hsync_pulse_width +
417 itp.h_back_porch;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800418 hsync_end_x =
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700419 hsync_period - itp.h_front_porch - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800420
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700421 display_vstart = (itp.vsync_pulse_width +
422 itp.v_back_porch)
423 * hsync_period + itp.hsync_skew;
424 display_vend = ((vsync_period - itp.v_front_porch) * hsync_period)
425 + itp.hsync_skew - 1;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800426
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300427 if (intf_base == MDP_INTF_0_BASE) { /* eDP */
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700428 display_vstart += itp.hsync_pulse_width + itp.h_back_porch;
429 display_vend -= itp.h_front_porch;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300430 }
431
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700432 hsync_ctl = (hsync_period << 16) | itp.hsync_pulse_width;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800433 display_hctl = (hsync_end_x << 16) | hsync_start_x;
434
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700435 writel(hsync_ctl, MDP_HSYNC_CTL + mdss_mdp_intf_off);
436 writel(vsync_period*hsync_period, MDP_VSYNC_PERIOD_F0 +
437 mdss_mdp_intf_off);
438 writel(0x00, MDP_VSYNC_PERIOD_F1 + mdss_mdp_intf_off);
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700439 writel(itp.vsync_pulse_width*hsync_period,
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700440 MDP_VSYNC_PULSE_WIDTH_F0 +
441 mdss_mdp_intf_off);
442 writel(0x00, MDP_VSYNC_PULSE_WIDTH_F1 + mdss_mdp_intf_off);
443 writel(display_hctl, MDP_DISPLAY_HCTL + mdss_mdp_intf_off);
444 writel(display_vstart, MDP_DISPLAY_V_START_F0 +
445 mdss_mdp_intf_off);
446 writel(0x00, MDP_DISPLAY_V_START_F1 + mdss_mdp_intf_off);
447 writel(display_vend, MDP_DISPLAY_V_END_F0 +
448 mdss_mdp_intf_off);
449 writel(0x00, MDP_DISPLAY_V_END_F1 + mdss_mdp_intf_off);
450 writel(0x00, MDP_ACTIVE_HCTL + mdss_mdp_intf_off);
451 writel(0x00, MDP_ACTIVE_V_START_F0 + mdss_mdp_intf_off);
452 writel(0x00, MDP_ACTIVE_V_START_F1 + mdss_mdp_intf_off);
453 writel(0x00, MDP_ACTIVE_V_END_F0 + mdss_mdp_intf_off);
454 writel(0x00, MDP_ACTIVE_V_END_F1 + mdss_mdp_intf_off);
455 writel(0xFF, MDP_UNDERFFLOW_COLOR + mdss_mdp_intf_off);
456
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300457 if (intf_base == MDP_INTF_0_BASE) /* eDP */
458 writel(0x212A, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
459 else
460 writel(0x213F, MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700461}
462
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700463void mdss_layer_mixer_setup(struct fbcon_config *fb, struct msm_panel_info
464 *pinfo)
465{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530466 uint32_t mdp_rgb_size, height, width;
Jayant Shekhar07373922014-05-26 10:13:49 +0530467 uint32_t left_staging_level, right_staging_level;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700468
Dhaval Patel0a9ab812013-10-25 10:25:06 -0700469 height = fb->height;
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700470 width = fb->width;
471
472 if (pinfo->lcdc.dual_pipe)
473 width /= 2;
474
475 /* write active region size*/
476 mdp_rgb_size = (height << 16) | width;
477
478 writel(mdp_rgb_size, MDP_VP_0_MIXER_0_BASE + LAYER_0_OUT_SIZE);
479 writel(0x00, MDP_VP_0_MIXER_0_BASE + LAYER_0_OP_MODE);
480 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND_OP);
481 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_0_BLEND0_FG_ALPHA);
482 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND_OP);
483 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_1_BLEND0_FG_ALPHA);
484 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND_OP);
485 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_2_BLEND0_FG_ALPHA);
486 writel(0x100, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND_OP);
487 writel(0xFF, MDP_VP_0_MIXER_0_BASE + LAYER_3_BLEND0_FG_ALPHA);
488
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530489 switch (pinfo->pipe_type) {
490 case MDSS_MDP_PIPE_TYPE_RGB:
Jayant Shekhar07373922014-05-26 10:13:49 +0530491 left_staging_level = 0x0000200;
492 right_staging_level = 0x1000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530493 break;
494 case MDSS_MDP_PIPE_TYPE_DMA:
Jayant Shekhar07373922014-05-26 10:13:49 +0530495 left_staging_level = 0x0040000;
496 right_staging_level = 0x200000;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530497 break;
498 case MDSS_MDP_PIPE_TYPE_VIG:
499 default:
Jayant Shekhar07373922014-05-26 10:13:49 +0530500 left_staging_level = 0x1;
501 right_staging_level = 0x8;
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530502 break;
503 }
504
Jayant Shekhar07373922014-05-26 10:13:49 +0530505 /* Base layer for layer mixer 0 */
506 writel(left_staging_level, MDP_CTL_0_BASE + CTL_LAYER_0);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700507
508 if (pinfo->lcdc.dual_pipe) {
509 writel(mdp_rgb_size, MDP_VP_0_MIXER_1_BASE + LAYER_0_OUT_SIZE);
510 writel(0x00, MDP_VP_0_MIXER_1_BASE + LAYER_0_OP_MODE);
511 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND_OP);
512 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_0_BLEND0_FG_ALPHA);
513 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND_OP);
514 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_1_BLEND0_FG_ALPHA);
515 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND_OP);
516 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_2_BLEND0_FG_ALPHA);
517 writel(0x100, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND_OP);
518 writel(0xFF, MDP_VP_0_MIXER_1_BASE + LAYER_3_BLEND0_FG_ALPHA);
519
Jayant Shekhar07373922014-05-26 10:13:49 +0530520 /* Base layer for layer mixer 1 */
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700521 if (pinfo->lcdc.split_display)
Jayant Shekhar07373922014-05-26 10:13:49 +0530522 writel(right_staging_level, MDP_CTL_1_BASE + CTL_LAYER_1);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700523 else
Jayant Shekhar07373922014-05-26 10:13:49 +0530524 writel(right_staging_level, MDP_CTL_0_BASE + CTL_LAYER_1);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700525 }
526}
527
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700528void mdss_fbc_cfg(struct msm_panel_info *pinfo)
529{
530 uint32_t mode = 0;
531 uint32_t budget_ctl = 0;
532 uint32_t lossy_mode = 0;
533 uint32_t xres;
534 struct fbc_panel_info *fbc;
535 uint32_t enc_mode;
536
537 fbc = &pinfo->fbc;
538 xres = pinfo->xres;
539
540 if (!pinfo->fbc.enabled)
541 return;
542
543 if (pinfo->mipi.dual_dsi)
544 xres /= 2;
545
546 /* enc_mode defines FBC version. 0 = FBC 1.0 and 1 = FBC 2.0 */
547 enc_mode = (fbc->comp_ratio == 2) ? 0 : 1;
548
549 mode = ((xres) << 16) | (enc_mode) << 9 | ((fbc->comp_mode) << 8) |
550 ((fbc->qerr_enable) << 7) | ((fbc->cd_bias) << 4) |
551 ((fbc->pat_enable) << 3) | ((fbc->vlc_enable) << 2) |
552 ((fbc->bflc_enable) << 1) | 1;
553
554 dprintf(SPEW, "xres = %d, comp_mode %d, qerr_enable = %d, cd_bias = %d\n",
555 xres, fbc->comp_mode, fbc->qerr_enable, fbc->cd_bias);
556 dprintf(SPEW, "pat_enable %d, vlc_enable = %d, bflc_enable\n",
557 fbc->pat_enable, fbc->vlc_enable, fbc->bflc_enable);
558
559 budget_ctl = ((fbc->line_x_budget) << 12) |
560 ((fbc->block_x_budget) << 8) | fbc->block_budget;
561
562 lossy_mode = ((fbc->lossless_mode_thd) << 16) |
563 ((fbc->lossy_mode_thd) << 8) |
564 ((fbc->lossy_rgb_thd) << 4) | fbc->lossy_mode_idx;
565
566 writel(mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_MODE);
567 writel(budget_ctl, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
568 writel(lossy_mode, MDP_PP_0_BASE + MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
569
570 if (pinfo->mipi.dual_dsi) {
571 writel(mode, MDP_PP_1_BASE + MDSS_MDP_REG_PP_FBC_MODE);
572 writel(budget_ctl, MDP_PP_1_BASE +
573 MDSS_MDP_REG_PP_FBC_BUDGET_CTL);
574 writel(lossy_mode, MDP_PP_1_BASE +
575 MDSS_MDP_REG_PP_FBC_LOSSY_MODE);
576 }
577}
578
Dhaval Patel069d0af2014-01-03 16:55:15 -0800579void mdss_qos_remapper_setup(void)
580{
581 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
582 uint32_t map;
583
584 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_100) ||
585 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
586 MDSS_MDP_HW_REV_102))
587 map = 0xE9;
588 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530589 MDSS_MDP_HW_REV_101))
Dhaval Patel069d0af2014-01-03 16:55:15 -0800590 map = 0xA5;
591 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Padmanabhan Komanduru3908d172014-06-04 18:00:56 +0530592 MDSS_MDP_HW_REV_106) ||
593 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530594 MDSS_MDP_HW_REV_108) ||
595 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
596 MDSS_MDP_HW_REV_105))
597 map = 0xE4;
Padmanabhan Komandurua874ae62014-05-14 14:59:50 +0530598 else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev,
Dhaval Patel069d0af2014-01-03 16:55:15 -0800599 MDSS_MDP_HW_REV_103))
600 map = 0xFA;
601 else
602 return;
603
604 writel(map, MDP_QOS_REMAPPER_CLASS_0);
605}
606
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530607void mdss_vbif_qos_remapper_setup(struct msm_panel_info *pinfo)
608{
609 uint32_t mask, reg_val, i;
610 uint32_t left_pipe_xin_id, right_pipe_xin_id;
611 uint32_t mdp_hw_rev = readl(MDP_HW_REV);
612 uint32_t vbif_qos[4] = {0, 0, 0, 0};
613
614 mdp_select_pipe_xin_id(pinfo,
615 &left_pipe_xin_id, &right_pipe_xin_id);
616
617 if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_106) ||
618 MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_108)) {
619 vbif_qos[0] = 2;
620 vbif_qos[1] = 2;
621 vbif_qos[2] = 2;
622 vbif_qos[3] = 2;
623 } else if (MDSS_IS_MAJOR_MINOR_MATCHING(mdp_hw_rev, MDSS_MDP_HW_REV_105)) {
624 vbif_qos[0] = 2;
625 vbif_qos[1] = 2;
626 vbif_qos[2] = 2;
627 vbif_qos[3] = 1;
628 } else {
629 return;
630 }
631
632 for (i = 0; i < 4; i++) {
633 reg_val = readl(VBIF_VBIF_QOS_REMAP_00 + i*4);
634 mask = 0x3 << (left_pipe_xin_id * 2);
635 reg_val &= ~(mask);
636 reg_val |= vbif_qos[i] << (left_pipe_xin_id * 2);
637
638 if (pinfo->lcdc.dual_pipe) {
639 mask = 0x3 << (right_pipe_xin_id * 2);
640 reg_val &= ~(mask);
641 reg_val |= vbif_qos[i] << (right_pipe_xin_id * 2);
642 }
643 writel(reg_val, VBIF_VBIF_QOS_REMAP_00 + i*4);
644 }
645}
646
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700647static uint32_t mdss_mdp_ctl_out_sel(struct msm_panel_info *pinfo,
648 int is_main_ctl)
649{
650 if (pinfo->lcdc.pipe_swap) {
651 if (is_main_ctl)
652 return BIT(4) | BIT(5); /* Interface 2 */
653 else
654 return BIT(5); /* Interface 1 */
655 } else {
656 if (is_main_ctl)
657 return BIT(5); /* Interface 1 */
658 else
659 return BIT(4) | BIT(5); /* Interface 2 */
660 }
661}
662
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700663int mdp_dsi_video_config(struct msm_panel_info *pinfo,
664 struct fbcon_config *fb)
665{
666 int ret = NO_ERROR;
667 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700668 uint32_t intf_sel = 0x100;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530669 uint32_t left_pipe, right_pipe;
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700670 uint32_t reg;
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700671
672 mdss_intf_tg_setup(pinfo, MDP_INTF_1_BASE);
673
674 if (pinfo->mipi.dual_dsi)
675 mdss_intf_tg_setup(pinfo, MDP_INTF_2_BASE);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800676
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800677 mdp_clk_gating_ctrl();
678
Jayant Shekhar07373922014-05-26 10:13:49 +0530679 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700680 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530681 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700682
Dhaval Patel069d0af2014-01-03 16:55:15 -0800683 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530684 mdss_vbif_qos_remapper_setup(pinfo);
Siddhartha Agrawalb1b5a1f2013-04-17 19:53:41 -0700685
Jayant Shekhar32397f92014-03-27 13:30:41 +0530686 mdss_source_pipe_config(fb, pinfo, left_pipe);
687
Siddhartha Agrawald3893392013-06-11 15:32:19 -0700688 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530689 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800690
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700691 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800692
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700693 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
694 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800695
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530696 /*If dst_split is enabled only intf 2 needs to be enabled.
697 CTL_1 path should not be set since CTL_0 itself is going
698 to split after DSPP block*/
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700699 if (pinfo->fbc.enabled)
700 mdss_fbc_cfg(pinfo);
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530701
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700702 if (pinfo->mipi.dual_dsi) {
Vineet Bajaj2f08a362014-07-24 20:50:42 +0530703 if (!pinfo->lcdc.dst_split) {
704 reg = 0x1f00 | mdss_mdp_ctl_out_sel(pinfo,0);
705 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
706 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700707 intf_sel |= BIT(16); /* INTF 2 enable */
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700708 }
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700709
710 writel(intf_sel, MDP_DISP_INTF_SEL);
711
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800712 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
713 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
714 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
715
716 return 0;
717}
718
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300719int mdp_edp_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
720{
721 int ret = NO_ERROR;
722 struct lcdc_panel_info *lcdc = NULL;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530723 uint32_t left_pipe, right_pipe;
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300724
725 mdss_intf_tg_setup(pinfo, MDP_INTF_0_BASE);
726
Jayant Shekhar07373922014-05-26 10:13:49 +0530727 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300728 mdp_clk_gating_ctrl();
729
730 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530731 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300732
Dhaval Patel069d0af2014-01-03 16:55:15 -0800733 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530734 mdss_vbif_qos_remapper_setup(pinfo);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300735
Jayant Shekhar32397f92014-03-27 13:30:41 +0530736 mdss_source_pipe_config(fb, pinfo, left_pipe);
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700737 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530738 mdss_source_pipe_config(fb, pinfo, right_pipe);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300739
740 mdss_layer_mixer_setup(fb, pinfo);
741
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700742 if (pinfo->lcdc.dual_pipe)
743 writel(0x181F10, MDP_CTL_0_BASE + CTL_TOP);
744 else
745 writel(0x1F10, MDP_CTL_0_BASE + CTL_TOP);
746
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300747 writel(0x9, MDP_DISP_INTF_SEL);
748 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
749 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
750 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
751
752 return 0;
753}
754
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -0700755int mdss_hdmi_config(struct msm_panel_info *pinfo, struct fbcon_config *fb)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700756{
757 int ret = NO_ERROR;
758 struct lcdc_panel_info *lcdc = NULL;
759 uint32_t left_pipe, right_pipe;
760
761 mdss_intf_tg_setup(pinfo, MDP_INTF_3_BASE);
762 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
763
764 mdp_clk_gating_ctrl();
765 mdss_vbif_setup();
766
767 mdss_smp_setup(pinfo, left_pipe, right_pipe);
768
769 mdss_qos_remapper_setup();
770
771 mdss_source_pipe_config(fb, pinfo, left_pipe);
772 if (pinfo->lcdc.dual_pipe)
773 mdss_source_pipe_config(fb, pinfo, right_pipe);
774
775 mdss_layer_mixer_setup(fb, pinfo);
776
777 if (pinfo->lcdc.dual_pipe)
778 writel(0x181F40, MDP_CTL_0_BASE + CTL_TOP);
779 else
780 writel(0x40, MDP_CTL_0_BASE + CTL_TOP);
781
782 writel(BIT(24) | BIT(25), MDP_DISP_INTF_SEL);
783 writel(0x1111, MDP_VIDEO_INTF_UNDERFLOW_CTL);
784 writel(0x01, MDP_UPPER_NEW_ROI_PRIOR_RO_START);
785 writel(0x01, MDP_LOWER_NEW_ROI_PRIOR_TO_START);
786
787 return 0;
788}
789
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800790int mdp_dsi_cmd_config(struct msm_panel_info *pinfo,
791 struct fbcon_config *fb)
792{
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800793 uint32_t intf_sel = BIT(8);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700794 uint32_t reg;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700795 int ret = NO_ERROR;
Jayant Shekhar32397f92014-03-27 13:30:41 +0530796 uint32_t left_pipe, right_pipe;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800797
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700798 struct lcdc_panel_info *lcdc = NULL;
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700799 uint32_t mdss_mdp_intf_off = 0;
800
801 if (pinfo == NULL)
802 return ERR_INVALID_ARGS;
803
804 lcdc = &(pinfo->lcdc);
805 if (lcdc == NULL)
806 return ERR_INVALID_ARGS;
807
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800808 if (pinfo->lcdc.split_display) {
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700809 reg = BIT(1); /* Command mode */
810 if (pinfo->lcdc.pipe_swap)
811 reg |= BIT(4); /* Use intf2 as trigger */
812 else
813 reg |= BIT(8); /* Use intf1 as trigger */
814 writel(reg, MDP_REG_SPLIT_DISPLAY_UPPER_PIPE_CTL);
815 writel(reg, MDP_REG_SPLIT_DISPLAY_LOWER_PIPE_CTL);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800816 writel(0x1, MDP_REG_SPLIT_DISPLAY_EN);
817 }
818
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700819 mdss_mdp_intf_off = mdss_mdp_intf_offset();
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700820
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700821 mdp_clk_gating_ctrl();
822
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800823 if (pinfo->mipi.dual_dsi)
824 intf_sel |= BIT(16); /* INTF 2 enable */
825
826 writel(intf_sel, MDP_DISP_INTF_SEL);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700827
Jayant Shekhar07373922014-05-26 10:13:49 +0530828 mdp_select_pipe_type(pinfo, &left_pipe, &right_pipe);
Siddhartha Agrawal703153e2013-05-23 19:35:36 -0700829 mdss_vbif_setup();
Jayant Shekhar32397f92014-03-27 13:30:41 +0530830 mdss_smp_setup(pinfo, left_pipe, right_pipe);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800831 mdss_qos_remapper_setup();
Jayant Shekhar2db7dc52014-08-21 10:43:30 +0530832 mdss_vbif_qos_remapper_setup(pinfo);
Dhaval Patel069d0af2014-01-03 16:55:15 -0800833
Jayant Shekhar32397f92014-03-27 13:30:41 +0530834 mdss_source_pipe_config(fb, pinfo, left_pipe);
835
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800836 if (pinfo->lcdc.dual_pipe)
Jayant Shekhar32397f92014-03-27 13:30:41 +0530837 mdss_source_pipe_config(fb, pinfo, right_pipe);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700838
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700839 mdss_layer_mixer_setup(fb, pinfo);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700840
Siddhartha Agrawalf0b41a22013-05-23 20:32:20 -0700841 writel(0x213F, MDP_INTF_1_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700842 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 1);
843 writel(reg, MDP_CTL_0_BASE + CTL_TOP);
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700844
Siddhartha Agrawalfe64dcb2014-10-07 12:41:01 -0700845 if (pinfo->fbc.enabled)
846 mdss_fbc_cfg(pinfo);
847
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800848 if (pinfo->mipi.dual_dsi) {
849 writel(0x213F, MDP_INTF_2_BASE + MDP_PANEL_FORMAT + mdss_mdp_intf_off);
Aravind Venkateswaran5c1c80f2014-06-27 17:20:25 -0700850 reg = 0x21f00 | mdss_mdp_ctl_out_sel(pinfo, 0);
851 writel(reg, MDP_CTL_1_BASE + CTL_TOP);
Dhaval Patel6ff630b2014-01-03 17:29:22 -0800852 }
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700853
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800854 return ret;
855}
856
Jayant Shekhar32397f92014-03-27 13:30:41 +0530857int mdp_dsi_video_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800858{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530859 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530860 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530861 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
862 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800863 writel(0x01, MDP_INTF_1_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
Jayant Shekhar32397f92014-03-27 13:30:41 +0530864
865 return NO_ERROR;
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800866}
867
868int mdp_dsi_video_off()
869{
870 if(!target_cont_splash_screen())
871 {
Siddhartha Agrawal1a87c5d2013-03-06 19:07:53 -0800872 writel(0x00000000, MDP_INTF_1_TIMING_ENGINE_EN +
873 mdss_mdp_intf_offset());
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800874 mdelay(60);
875 /* Ping-Pong done Tear Check Read/Write */
876 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
877 writel(0xFF777713, MDP_INTR_CLEAR);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800878 }
879
Siddhartha Agrawal6a598222013-02-17 18:33:27 -0800880 writel(0x00000000, MDP_INTR_EN);
881
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800882 return NO_ERROR;
883}
884
885int mdp_dsi_cmd_off()
886{
Siddhartha Agrawal7dc3aa92013-04-21 16:04:26 -0700887 if(!target_cont_splash_screen())
888 {
889 /* Ping-Pong done Tear Check Read/Write */
890 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
891 writel(0xFF777713, MDP_INTR_CLEAR);
892 }
893 writel(0x00000000, MDP_INTR_EN);
894
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800895 return NO_ERROR;
896}
897
Jayant Shekhar32397f92014-03-27 13:30:41 +0530898int mdp_dma_on(struct msm_panel_info *pinfo)
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800899{
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530900 uint32_t ctl0_reg_val, ctl1_reg_val;
Jayant Shekhar07373922014-05-26 10:13:49 +0530901 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530902 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
903 writel(ctl1_reg_val, MDP_CTL_1_BASE + CTL_FLUSH);
Siddhartha Agrawald32ba682013-06-18 12:37:41 -0700904 writel(0x01, MDP_CTL_0_BASE + CTL_START);
Siddhartha Agrawal7e2e2152013-01-23 17:06:58 -0800905 return NO_ERROR;
906}
907
908void mdp_disable(void)
909{
910
911}
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300912
Jayant Shekhar32397f92014-03-27 13:30:41 +0530913int mdp_edp_on(struct msm_panel_info *pinfo)
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300914{
Jayant Shekhar07373922014-05-26 10:13:49 +0530915 uint32_t ctl0_reg_val, ctl1_reg_val;
916 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
Jayant Shekhar03e1a222014-05-22 11:03:53 +0530917 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300918 writel(0x01, MDP_INTF_0_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
919 return NO_ERROR;
920}
921
Ajay Singh Parmar243d82b2014-07-23 23:01:44 -0700922int mdss_hdmi_on(struct msm_panel_info *pinfo)
Ajay Singh Parmar63c18502014-07-23 23:37:19 -0700923{
924 uint32_t ctl0_reg_val, ctl1_reg_val;
925
926 mdss_mdp_set_flush(pinfo, &ctl0_reg_val, &ctl1_reg_val);
927 writel(ctl0_reg_val, MDP_CTL_0_BASE + CTL_FLUSH);
928
929 writel(0x01, MDP_INTF_3_TIMING_ENGINE_EN + mdss_mdp_intf_offset());
930
931 return NO_ERROR;
932}
933
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300934int mdp_edp_off(void)
935{
936 if (!target_cont_splash_screen()) {
937
938 writel(0x00000000, MDP_INTF_0_TIMING_ENGINE_EN +
939 mdss_mdp_intf_offset());
940 mdelay(60);
941 /* Ping-Pong done Tear Check Read/Write */
942 /* Underrun(Interface 0/1/2/3) VSYNC Interrupt Enable */
943 writel(0xFF777713, MDP_INTR_CLEAR);
944 writel(0x00000000, MDP_INTR_EN);
945 }
946
Kuogee Hsiehad69c3c2013-08-01 14:34:29 -0700947 writel(0x00000000, MDP_INTR_EN);
948
Asaf Pensoafb8eb72013-07-07 18:17:59 +0300949 return NO_ERROR;
950}