Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-arm1026.S: MMU functions for ARM1026EJ-S |
| 3 | * |
| 4 | * Copyright (C) 2000 ARM Limited |
| 5 | * Copyright (C) 2000 Deep Blue Solutions Ltd. |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 6 | * hacked for non-paged-MM by Hyok S. Choi, 2003. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2 of the License, or |
| 11 | * (at your option) any later version. |
| 12 | * |
| 13 | * |
| 14 | * These are the low level assembler for performing cache and TLB |
| 15 | * functions on the ARM1026EJ-S. |
| 16 | */ |
| 17 | #include <linux/linkage.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/init.h> |
| 19 | #include <asm/assembler.h> |
Sam Ravnborg | e6ae744 | 2005-09-09 21:08:59 +0200 | [diff] [blame] | 20 | #include <asm/asm-offsets.h> |
Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 21 | #include <asm/hwcap.h> |
Russell King | 74945c8 | 2006-03-16 14:44:36 +0000 | [diff] [blame] | 22 | #include <asm/pgtable-hwdef.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include <asm/pgtable.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <asm/ptrace.h> |
| 25 | |
Russell King | 00eb0f6 | 2006-07-03 12:36:07 +0100 | [diff] [blame] | 26 | #include "proc-macros.S" |
| 27 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | /* |
| 29 | * This is the maximum size of an area which will be invalidated |
| 30 | * using the single invalidate entry instructions. Anything larger |
| 31 | * than this, and we go for the whole cache. |
| 32 | * |
| 33 | * This value should be chosen such that we choose the cheapest |
| 34 | * alternative. |
| 35 | */ |
| 36 | #define MAX_AREA_SIZE 32768 |
| 37 | |
| 38 | /* |
| 39 | * The size of one data cache line. |
| 40 | */ |
| 41 | #define CACHE_DLINESIZE 32 |
| 42 | |
| 43 | /* |
| 44 | * The number of data cache segments. |
| 45 | */ |
| 46 | #define CACHE_DSEGMENTS 16 |
| 47 | |
| 48 | /* |
| 49 | * The number of lines in a cache segment. |
| 50 | */ |
| 51 | #define CACHE_DENTRIES 64 |
| 52 | |
| 53 | /* |
| 54 | * This is the size at which it becomes more efficient to |
| 55 | * clean the whole cache, rather than using the individual |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 56 | * cache line maintenance instructions. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | */ |
| 58 | #define CACHE_DLIMIT 32768 |
| 59 | |
| 60 | .text |
| 61 | /* |
| 62 | * cpu_arm1026_proc_init() |
| 63 | */ |
| 64 | ENTRY(cpu_arm1026_proc_init) |
| 65 | mov pc, lr |
| 66 | |
| 67 | /* |
| 68 | * cpu_arm1026_proc_fin() |
| 69 | */ |
| 70 | ENTRY(cpu_arm1026_proc_fin) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | mrc p15, 0, r0, c1, c0, 0 @ ctrl register |
| 72 | bic r0, r0, #0x1000 @ ...i............ |
| 73 | bic r0, r0, #0x000e @ ............wca. |
| 74 | mcr p15, 0, r0, c1, c0, 0 @ disable caches |
Russell King | 9ca03a2 | 2010-07-26 12:22:12 +0100 | [diff] [blame] | 75 | mov pc, lr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | |
| 77 | /* |
| 78 | * cpu_arm1026_reset(loc) |
| 79 | * |
| 80 | * Perform a soft reset of the system. Put the CPU into the |
| 81 | * same state as it would be if it had been reset, and branch |
| 82 | * to what would be the reset vector. |
| 83 | * |
| 84 | * loc: location to jump to for soft reset |
| 85 | */ |
| 86 | .align 5 |
| 87 | ENTRY(cpu_arm1026_reset) |
| 88 | mov ip, #0 |
| 89 | mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches |
| 90 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 91 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 93 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 94 | mrc p15, 0, ip, c1, c0, 0 @ ctrl register |
| 95 | bic ip, ip, #0x000f @ ............wcam |
| 96 | bic ip, ip, #0x1100 @ ...i...s........ |
| 97 | mcr p15, 0, ip, c1, c0, 0 @ ctrl register |
| 98 | mov pc, r0 |
| 99 | |
| 100 | /* |
| 101 | * cpu_arm1026_do_idle() |
| 102 | */ |
| 103 | .align 5 |
| 104 | ENTRY(cpu_arm1026_do_idle) |
| 105 | mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt |
| 106 | mov pc, lr |
| 107 | |
| 108 | /* ================================= CACHE ================================ */ |
| 109 | |
| 110 | .align 5 |
Mika Westerberg | c8c9086 | 2010-10-28 11:27:40 +0100 | [diff] [blame] | 111 | |
| 112 | /* |
| 113 | * flush_icache_all() |
| 114 | * |
| 115 | * Unconditionally clean and invalidate the entire icache. |
| 116 | */ |
| 117 | ENTRY(arm1026_flush_icache_all) |
| 118 | #ifndef CONFIG_CPU_ICACHE_DISABLE |
| 119 | mov r0, #0 |
| 120 | mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache |
| 121 | #endif |
| 122 | mov pc, lr |
| 123 | ENDPROC(arm1026_flush_icache_all) |
| 124 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | /* |
| 126 | * flush_user_cache_all() |
| 127 | * |
| 128 | * Invalidate all cache entries in a particular address |
| 129 | * space. |
| 130 | */ |
| 131 | ENTRY(arm1026_flush_user_cache_all) |
| 132 | /* FALLTHROUGH */ |
| 133 | /* |
| 134 | * flush_kern_cache_all() |
| 135 | * |
| 136 | * Clean and invalidate the entire cache. |
| 137 | */ |
| 138 | ENTRY(arm1026_flush_kern_cache_all) |
| 139 | mov r2, #VM_EXEC |
| 140 | mov ip, #0 |
| 141 | __flush_whole_cache: |
| 142 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 143 | 1: mrc p15, 0, r15, c7, c14, 3 @ test, clean, invalidate |
| 144 | bne 1b |
| 145 | #endif |
| 146 | tst r2, #VM_EXEC |
| 147 | #ifndef CONFIG_CPU_ICACHE_DISABLE |
| 148 | mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache |
| 149 | #endif |
| 150 | mcrne p15, 0, ip, c7, c10, 4 @ drain WB |
| 151 | mov pc, lr |
| 152 | |
| 153 | /* |
| 154 | * flush_user_cache_range(start, end, flags) |
| 155 | * |
| 156 | * Invalidate a range of cache entries in the specified |
| 157 | * address space. |
| 158 | * |
| 159 | * - start - start address (inclusive) |
| 160 | * - end - end address (exclusive) |
| 161 | * - flags - vm_flags for this space |
| 162 | */ |
| 163 | ENTRY(arm1026_flush_user_cache_range) |
| 164 | mov ip, #0 |
| 165 | sub r3, r1, r0 @ calculate total size |
| 166 | cmp r3, #CACHE_DLIMIT |
| 167 | bhs __flush_whole_cache |
| 168 | |
| 169 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 170 | 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry |
| 171 | add r0, r0, #CACHE_DLINESIZE |
| 172 | cmp r0, r1 |
| 173 | blo 1b |
| 174 | #endif |
| 175 | tst r2, #VM_EXEC |
| 176 | #ifndef CONFIG_CPU_ICACHE_DISABLE |
| 177 | mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache |
| 178 | #endif |
| 179 | mcrne p15, 0, ip, c7, c10, 4 @ drain WB |
| 180 | mov pc, lr |
| 181 | |
| 182 | /* |
| 183 | * coherent_kern_range(start, end) |
| 184 | * |
| 185 | * Ensure coherency between the Icache and the Dcache in the |
| 186 | * region described by start. If you have non-snooping |
| 187 | * Harvard caches, you need to implement this function. |
| 188 | * |
| 189 | * - start - virtual start address |
| 190 | * - end - virtual end address |
| 191 | */ |
| 192 | ENTRY(arm1026_coherent_kern_range) |
| 193 | /* FALLTHROUGH */ |
| 194 | /* |
| 195 | * coherent_user_range(start, end) |
| 196 | * |
| 197 | * Ensure coherency between the Icache and the Dcache in the |
| 198 | * region described by start. If you have non-snooping |
| 199 | * Harvard caches, you need to implement this function. |
| 200 | * |
| 201 | * - start - virtual start address |
| 202 | * - end - virtual end address |
| 203 | */ |
| 204 | ENTRY(arm1026_coherent_user_range) |
| 205 | mov ip, #0 |
| 206 | bic r0, r0, #CACHE_DLINESIZE - 1 |
| 207 | 1: |
| 208 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 209 | mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 210 | #endif |
| 211 | #ifndef CONFIG_CPU_ICACHE_DISABLE |
| 212 | mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry |
| 213 | #endif |
| 214 | add r0, r0, #CACHE_DLINESIZE |
| 215 | cmp r0, r1 |
| 216 | blo 1b |
| 217 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 218 | mov pc, lr |
| 219 | |
| 220 | /* |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 221 | * flush_kern_dcache_area(void *addr, size_t size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 222 | * |
| 223 | * Ensure no D cache aliasing occurs, either with itself or |
| 224 | * the I cache |
| 225 | * |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 226 | * - addr - kernel address |
| 227 | * - size - region size |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | */ |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 229 | ENTRY(arm1026_flush_kern_dcache_area) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | mov ip, #0 |
| 231 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 232 | add r1, r0, r1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry |
| 234 | add r0, r0, #CACHE_DLINESIZE |
| 235 | cmp r0, r1 |
| 236 | blo 1b |
| 237 | #endif |
| 238 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 239 | mov pc, lr |
| 240 | |
| 241 | /* |
| 242 | * dma_inv_range(start, end) |
| 243 | * |
| 244 | * Invalidate (discard) the specified virtual address range. |
| 245 | * May not write back any entries. If 'start' or 'end' |
| 246 | * are not cache line aligned, those lines must be written |
| 247 | * back. |
| 248 | * |
| 249 | * - start - virtual start address |
| 250 | * - end - virtual end address |
| 251 | * |
| 252 | * (same as v4wb) |
| 253 | */ |
Russell King | 702b94b | 2009-11-26 16:24:19 +0000 | [diff] [blame] | 254 | arm1026_dma_inv_range: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | mov ip, #0 |
| 256 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 257 | tst r0, #CACHE_DLINESIZE - 1 |
| 258 | bic r0, r0, #CACHE_DLINESIZE - 1 |
| 259 | mcrne p15, 0, r0, c7, c10, 1 @ clean D entry |
| 260 | tst r1, #CACHE_DLINESIZE - 1 |
| 261 | mcrne p15, 0, r1, c7, c10, 1 @ clean D entry |
| 262 | 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry |
| 263 | add r0, r0, #CACHE_DLINESIZE |
| 264 | cmp r0, r1 |
| 265 | blo 1b |
| 266 | #endif |
| 267 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 268 | mov pc, lr |
| 269 | |
| 270 | /* |
| 271 | * dma_clean_range(start, end) |
| 272 | * |
| 273 | * Clean the specified virtual address range. |
| 274 | * |
| 275 | * - start - virtual start address |
| 276 | * - end - virtual end address |
| 277 | * |
| 278 | * (same as v4wb) |
| 279 | */ |
Russell King | 702b94b | 2009-11-26 16:24:19 +0000 | [diff] [blame] | 280 | arm1026_dma_clean_range: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | mov ip, #0 |
| 282 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 283 | bic r0, r0, #CACHE_DLINESIZE - 1 |
| 284 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 285 | add r0, r0, #CACHE_DLINESIZE |
| 286 | cmp r0, r1 |
| 287 | blo 1b |
| 288 | #endif |
| 289 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 290 | mov pc, lr |
| 291 | |
| 292 | /* |
| 293 | * dma_flush_range(start, end) |
| 294 | * |
| 295 | * Clean and invalidate the specified virtual address range. |
| 296 | * |
| 297 | * - start - virtual start address |
| 298 | * - end - virtual end address |
| 299 | */ |
| 300 | ENTRY(arm1026_dma_flush_range) |
| 301 | mov ip, #0 |
| 302 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 303 | bic r0, r0, #CACHE_DLINESIZE - 1 |
| 304 | 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry |
| 305 | add r0, r0, #CACHE_DLINESIZE |
| 306 | cmp r0, r1 |
| 307 | blo 1b |
| 308 | #endif |
| 309 | mcr p15, 0, ip, c7, c10, 4 @ drain WB |
| 310 | mov pc, lr |
| 311 | |
Russell King | a9c9147 | 2009-11-26 16:19:58 +0000 | [diff] [blame] | 312 | /* |
| 313 | * dma_map_area(start, size, dir) |
| 314 | * - start - kernel virtual start address |
| 315 | * - size - size of region |
| 316 | * - dir - DMA direction |
| 317 | */ |
| 318 | ENTRY(arm1026_dma_map_area) |
| 319 | add r1, r1, r0 |
| 320 | cmp r2, #DMA_TO_DEVICE |
| 321 | beq arm1026_dma_clean_range |
| 322 | bcs arm1026_dma_inv_range |
| 323 | b arm1026_dma_flush_range |
| 324 | ENDPROC(arm1026_dma_map_area) |
| 325 | |
| 326 | /* |
| 327 | * dma_unmap_area(start, size, dir) |
| 328 | * - start - kernel virtual start address |
| 329 | * - size - size of region |
| 330 | * - dir - DMA direction |
| 331 | */ |
| 332 | ENTRY(arm1026_dma_unmap_area) |
| 333 | mov pc, lr |
| 334 | ENDPROC(arm1026_dma_unmap_area) |
| 335 | |
Dave Martin | 5c9369b | 2011-06-23 17:18:11 +0100 | [diff] [blame] | 336 | @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) |
| 337 | define_cache_functions arm1026 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 | |
| 339 | .align 5 |
| 340 | ENTRY(cpu_arm1026_dcache_clean_area) |
| 341 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 342 | mov ip, #0 |
| 343 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 344 | add r0, r0, #CACHE_DLINESIZE |
| 345 | subs r1, r1, #CACHE_DLINESIZE |
| 346 | bhi 1b |
| 347 | #endif |
| 348 | mov pc, lr |
| 349 | |
| 350 | /* =============================== PageTable ============================== */ |
| 351 | |
| 352 | /* |
| 353 | * cpu_arm1026_switch_mm(pgd) |
| 354 | * |
| 355 | * Set the translation base pointer to be as described by pgd. |
| 356 | * |
| 357 | * pgd: new page tables |
| 358 | */ |
| 359 | .align 5 |
| 360 | ENTRY(cpu_arm1026_switch_mm) |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 361 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | mov r1, #0 |
| 363 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 364 | 1: mrc p15, 0, r15, c7, c14, 3 @ test, clean, invalidate |
| 365 | bne 1b |
| 366 | #endif |
| 367 | #ifndef CONFIG_CPU_ICACHE_DISABLE |
| 368 | mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache |
| 369 | #endif |
| 370 | mcr p15, 0, r1, c7, c10, 4 @ drain WB |
| 371 | mcr p15, 0, r0, c2, c0, 0 @ load page table pointer |
| 372 | mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 373 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | mov pc, lr |
| 375 | |
| 376 | /* |
Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 377 | * cpu_arm1026_set_pte_ext(ptep, pte, ext) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | * |
| 379 | * Set a PTE and flush it out |
| 380 | */ |
| 381 | .align 5 |
Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 382 | ENTRY(cpu_arm1026_set_pte_ext) |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 383 | #ifdef CONFIG_MMU |
Russell King | da09165 | 2008-09-06 17:19:08 +0100 | [diff] [blame] | 384 | armv3_set_pte_ext |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | mov r0, r0 |
| 386 | #ifndef CONFIG_CPU_DCACHE_DISABLE |
| 387 | mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 388 | #endif |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 389 | #endif /* CONFIG_MMU */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | mov pc, lr |
| 391 | |
| 392 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 393 | __CPUINIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
| 395 | .type __arm1026_setup, #function |
| 396 | __arm1026_setup: |
| 397 | mov r0, #0 |
| 398 | mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 |
| 399 | mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 400 | #ifdef CONFIG_MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 |
| 402 | mcr p15, 0, r4, c2, c0 @ load page table pointer |
Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 403 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH |
| 405 | mov r0, #4 @ explicitly disable writeback |
| 406 | mcr p15, 7, r0, c15, c0, 0 |
| 407 | #endif |
Russell King | 22b19086 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 408 | adr r5, arm1026_crval |
| 409 | ldmia r5, {r5, r6} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | mrc p15, 0, r0, c1, c0 @ get control register v4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | bic r0, r0, r5 |
Russell King | 22b19086 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 412 | orr r0, r0, r6 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN |
| 414 | orr r0, r0, #0x4000 @ .R.. .... .... .... |
| 415 | #endif |
| 416 | mov pc, lr |
| 417 | .size __arm1026_setup, . - __arm1026_setup |
| 418 | |
| 419 | /* |
| 420 | * R |
| 421 | * .RVI ZFRS BLDP WCAM |
| 422 | * .011 1001 ..11 0101 |
| 423 | * |
| 424 | */ |
Russell King | 22b19086 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 425 | .type arm1026_crval, #object |
| 426 | arm1026_crval: |
| 427 | crval clear=0x00007f3f, mmuset=0x00003935, ucset=0x00001934 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | |
| 429 | __INITDATA |
Dave Martin | 5c9369b | 2011-06-23 17:18:11 +0100 | [diff] [blame] | 430 | @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) |
| 431 | define_processor_functions arm1026, dabort=v5t_early_abort, pabort=legacy_pabort |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | |
| 433 | .section .rodata |
| 434 | |
Dave Martin | 5c9369b | 2011-06-23 17:18:11 +0100 | [diff] [blame] | 435 | string cpu_arch_name, "armv5tej" |
| 436 | string cpu_elf_name, "v5" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 437 | .align |
Dave Martin | 5c9369b | 2011-06-23 17:18:11 +0100 | [diff] [blame] | 438 | string cpu_arm1026_name, "ARM1026EJ-S" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | .align |
| 440 | |
Ben Dooks | 02b7dd1 | 2005-09-20 16:35:03 +0100 | [diff] [blame] | 441 | .section ".proc.info.init", #alloc, #execinstr |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | |
| 443 | .type __arm1026_proc_info,#object |
| 444 | __arm1026_proc_info: |
| 445 | .long 0x4106a260 @ ARM 1026EJ-S (v5TEJ) |
| 446 | .long 0xff0ffff0 |
| 447 | .long PMD_TYPE_SECT | \ |
| 448 | PMD_BIT4 | \ |
| 449 | PMD_SECT_AP_WRITE | \ |
| 450 | PMD_SECT_AP_READ |
Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 451 | .long PMD_TYPE_SECT | \ |
| 452 | PMD_BIT4 | \ |
| 453 | PMD_SECT_AP_WRITE | \ |
| 454 | PMD_SECT_AP_READ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | b __arm1026_setup |
| 456 | .long cpu_arch_name |
| 457 | .long cpu_elf_name |
| 458 | .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA |
| 459 | .long cpu_arm1026_name |
| 460 | .long arm1026_processor_functions |
| 461 | .long v4wbi_tlb_fns |
| 462 | .long v4wb_user_fns |
| 463 | .long arm1026_cache_fns |
| 464 | .size __arm1026_proc_info, . - __arm1026_proc_info |