blob: 415df8509f5207b7463ec06877c867f0b7d218de [file] [log] [blame]
Paul Mackerras047ea782005-11-19 20:17:32 +11001#ifndef _ASM_POWERPC_PCI_BRIDGE_H
2#define _ASM_POWERPC_PCI_BRIDGE_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01003#ifdef __KERNEL__
Stephen Rothwell7cd1de62007-12-06 18:02:28 +11004/*
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 */
Kumar Gala5531e412007-06-27 00:16:25 -050010#include <linux/pci.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050011#include <linux/list.h>
12#include <linux/ioport.h>
Rob Herringf4ffd5e2011-06-29 11:46:54 -050013#include <asm-generic/pci-bridge.h>
Kumar Galaa4c9e322007-06-27 13:09:43 -050014
Stephen Rothwell44ef3392007-12-10 14:33:21 +110015struct device_node;
16
Kumar Gala5531e412007-06-27 00:16:25 -050017/*
18 * Structure of a PCI controller (host bridge)
19 */
20struct pci_controller {
21 struct pci_bus *bus;
Kumar Galaa4c9e322007-06-27 13:09:43 -050022 char is_dynamic;
Stephen Rothwell72119912007-12-11 11:00:13 +110023#ifdef CONFIG_PPC64
24 int node;
25#endif
Stephen Rothwell44ef3392007-12-10 14:33:21 +110026 struct device_node *dn;
Kumar Galaa4c9e322007-06-27 13:09:43 -050027 struct list_head list_node;
Kumar Gala5531e412007-06-27 00:16:25 -050028 struct device *parent;
29
30 int first_busno;
31 int last_busno;
32 int self_busno;
Yinghai Lube8e60d2012-05-17 18:51:12 -070033 struct resource busn;
Kumar Gala5531e412007-06-27 00:16:25 -050034
35 void __iomem *io_base_virt;
Stephen Rothwell72119912007-12-11 11:00:13 +110036#ifdef CONFIG_PPC64
37 void *io_base_alloc;
38#endif
Kumar Gala5531e412007-06-27 00:16:25 -050039 resource_size_t io_base_phys;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +110040 resource_size_t pci_io_size;
Kumar Gala5531e412007-06-27 00:16:25 -050041
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +110042 /* Some machines have a special region to forward the ISA
43 * "memory" cycles such as VGA memory regions. Left to 0
44 * if unsupported
45 */
46 resource_size_t isa_mem_phys;
47 resource_size_t isa_mem_size;
48
Kumar Gala5531e412007-06-27 00:16:25 -050049 struct pci_ops *ops;
Stephen Rothwell70fbb932007-12-21 15:23:48 +110050 unsigned int __iomem *cfg_addr;
51 void __iomem *cfg_data;
Kumar Gala5531e412007-06-27 00:16:25 -050052
53 /*
54 * Used for variants of PCI indirect handling and possible quirks:
55 * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
56 * EXT_REG - provides access to PCI-e extended registers
Lucas De Marchi25985ed2011-03-30 22:57:33 -030057 * SURPRESS_PRIMARY_BUS - we suppress the setting of PCI_PRIMARY_BUS
Kumar Gala5531e412007-06-27 00:16:25 -050058 * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
59 * to determine which bus number to match on when generating type0
60 * config cycles
Kumar Gala62c66c82007-07-11 13:22:41 -050061 * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
62 * hanging if we don't have link and try to do config cycles to
63 * anything but the PHB. Only allow talking to the PHB if this is
64 * set.
Kumar Gala2e56ff22007-07-19 16:07:35 -050065 * BIG_ENDIAN - cfg_addr is a big endian register
Josh Boyer5ce4b592008-06-17 19:01:38 -040066 * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
67 * the PLB4. Effectively disable MRM commands by setting this.
Kumar Gala34642bb2013-03-13 14:07:15 -050068 * FSL_CFG_REG_LINK - Freescale controller version in which the PCIe
69 * link status is in a RC PCIe cfg register (vs being a SoC register)
Kumar Gala5531e412007-06-27 00:16:25 -050070 */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +110071#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
72#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
73#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
74#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
75#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
Josh Boyer5ce4b592008-06-17 19:01:38 -040076#define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
Kumar Gala34642bb2013-03-13 14:07:15 -050077#define PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK 0x00000040
Kumar Gala5531e412007-06-27 00:16:25 -050078 u32 indirect_type;
Kumar Gala5531e412007-06-27 00:16:25 -050079 /* Currently, we limit ourselves to 1 IO range and 3 mem
80 * ranges since the common pci_bus structure can't handle more
81 */
82 struct resource io_resource;
83 struct resource mem_resources[3];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +100084 resource_size_t mem_offset[3];
Kumar Gala5516b542007-06-27 01:17:57 -050085 int global_number; /* PCI domain number */
Becky Bruce89d93342009-04-20 11:26:48 -050086
87 resource_size_t dma_window_base_cur;
88 resource_size_t dma_window_size;
89
Stephen Rothwell72119912007-12-11 11:00:13 +110090#ifdef CONFIG_PPC64
91 unsigned long buid;
Gavin Shancca87d32015-03-17 16:15:02 +110092 struct pci_dn *pci_data;
Kumar Gala34642bb2013-03-13 14:07:15 -050093#endif /* CONFIG_PPC64 */
Stephen Rothwell72119912007-12-11 11:00:13 +110094
95 void *private_data;
Kumar Gala5531e412007-06-27 00:16:25 -050096};
97
Kumar Gala5531e412007-06-27 00:16:25 -050098/* These are used for config access before all the PCI probing
99 has been done. */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100100extern int early_read_config_byte(struct pci_controller *hose, int bus,
101 int dev_fn, int where, u8 *val);
102extern int early_read_config_word(struct pci_controller *hose, int bus,
103 int dev_fn, int where, u16 *val);
104extern int early_read_config_dword(struct pci_controller *hose, int bus,
105 int dev_fn, int where, u32 *val);
106extern int early_write_config_byte(struct pci_controller *hose, int bus,
107 int dev_fn, int where, u8 val);
108extern int early_write_config_word(struct pci_controller *hose, int bus,
109 int dev_fn, int where, u16 val);
110extern int early_write_config_dword(struct pci_controller *hose, int bus,
111 int dev_fn, int where, u32 val);
Kumar Gala5531e412007-06-27 00:16:25 -0500112
Kumar Gala38805e52007-07-10 23:37:45 -0500113extern int early_find_capability(struct pci_controller *hose, int bus,
114 int dev_fn, int cap);
115
Kumar Gala5531e412007-06-27 00:16:25 -0500116extern void setup_indirect_pci(struct pci_controller* hose,
Valentine Barshakd94bad82007-10-08 22:51:24 +1000117 resource_size_t cfg_addr,
118 resource_size_t cfg_data, u32 flags);
Kumar Gala89c2dd62009-08-25 16:20:45 +0000119
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200120extern int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
121 int offset, int len, u32 *val);
122
Kim Phillips6d5f6a02015-01-22 19:05:06 -0600123extern int __indirect_read_config(struct pci_controller *hose,
124 unsigned char bus_number, unsigned int devfn,
125 int offset, int len, u32 *val);
126
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200127extern int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
128 int offset, int len, u32 val);
129
Kumar Gala89c2dd62009-08-25 16:20:45 +0000130static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
131{
132 return bus->sysdata;
133}
134
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000135#ifndef CONFIG_PPC64
136
137extern int pci_device_from_OF_node(struct device_node *node,
138 u8 *bus, u8 *devfn);
139extern void pci_create_OF_bus_map(void);
140
Kumar Gala89c2dd62009-08-25 16:20:45 +0000141static inline int isa_vaddr_is_ioport(void __iomem *address)
142{
143 /* No specific ISA handling on ppc32 at this stage, it
144 * all goes through PCI
145 */
146 return 0;
147}
148
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100149#else /* CONFIG_PPC64 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151/*
Paul Mackerras16353172005-09-06 13:17:54 +1000152 * PCI stuff, for nodes representing PCI devices, pointed to
153 * by device_node->data.
154 */
Paul Mackerras16353172005-09-06 13:17:54 +1000155struct iommu_table;
156
157struct pci_dn {
Gavin Shancca87d32015-03-17 16:15:02 +1100158 int flags;
Gavin Shana8b2f822015-03-25 16:23:52 +0800159#define PCI_DN_FLAG_IOV_VF 0x01
Gavin Shancca87d32015-03-17 16:15:02 +1100160
Linas Vepstas7684b402005-11-03 18:55:19 -0600161 int busno; /* pci bus number */
Linas Vepstas7684b402005-11-03 18:55:19 -0600162 int devfn; /* pci device and function number */
Gavin Shanc035ff12015-03-17 16:15:04 +1100163 int vendor_id; /* Vendor ID */
164 int device_id; /* Device ID */
165 int class_code; /* Device class code */
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100166
Gavin Shancca87d32015-03-17 16:15:02 +1100167 struct pci_dn *parent;
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000168 struct pci_controller *phb; /* for pci devices */
169 struct iommu_table *iommu_table; /* for phb's or bridges */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000170 struct device_node *node; /* back-pointer to the device_node */
171
172 int pci_ext_config_space; /* for pci devices */
173
Stephen Rothwellb6ed42a2007-12-21 15:49:11 +1100174 struct pci_dev *pcidev; /* back-pointer to the pci device */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000175#ifdef CONFIG_EEH
Gavin Shan2a0352f2012-03-20 21:30:27 +0000176 struct eeh_dev *edev; /* eeh device */
Linas Vepstasc2e221e2007-05-23 04:18:04 +1000177#endif
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000178#define IODA_INVALID_PE (-1)
179#ifdef CONFIG_PPC_POWERNV
180 int pe_number;
Wei Yang6e628c72015-03-25 16:23:55 +0800181#ifdef CONFIG_PCI_IOV
182 u16 vfs_expanded; /* number of VFs IOV BAR expanded */
Wei Yang781a8682015-03-25 16:23:57 +0800183 u16 num_vfs; /* number of VFs enabled*/
184 int offset; /* PE# for the first VF PE */
Wei Yang5b88ec22015-03-25 16:23:58 +0800185#define M64_PER_IOV 4
186 int m64_per_iov;
Wei Yang781a8682015-03-25 16:23:57 +0800187#define IODA_INVALID_M64 (-1)
188 int m64_wins[PCI_SRIOV_NUM_BARS];
Wei Yang6e628c72015-03-25 16:23:55 +0800189#endif /* CONFIG_PCI_IOV */
Benjamin Herrenschmidt184cd4a2011-11-15 17:29:08 +0000190#endif
Gavin Shancca87d32015-03-17 16:15:02 +1100191 struct list_head child_list;
192 struct list_head list;
Paul Mackerras16353172005-09-06 13:17:54 +1000193};
194
195/* Get the pointer to a device_node's pci_dn */
196#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
197
Gavin Shancca87d32015-03-17 16:15:02 +1100198extern struct pci_dn *pci_get_pdn_by_devfn(struct pci_bus *bus,
199 int devfn);
Benjamin Herrenschmidtb72c1f62013-05-21 22:58:21 +0000200extern struct pci_dn *pci_get_pdn(struct pci_dev *pdev);
Gavin Shana8b2f822015-03-25 16:23:52 +0800201extern struct pci_dn *add_dev_pci_data(struct pci_dev *pdev);
202extern void remove_dev_pci_data(struct pci_dev *pdev);
Gavin Shancca87d32015-03-17 16:15:02 +1100203extern void *update_dn_pci_info(struct device_node *dn, void *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000205static inline int pci_device_from_OF_node(struct device_node *np,
206 u8 *bus, u8 *devfn)
207{
208 if (!PCI_DN(np))
209 return -ENODEV;
210 *bus = PCI_DN(np)->busno;
211 *devfn = PCI_DN(np)->devfn;
212 return 0;
213}
214
Gavin Shan2a0352f2012-03-20 21:30:27 +0000215#if defined(CONFIG_EEH)
Gavin Shane8e9b342015-03-17 16:15:05 +1100216static inline struct eeh_dev *pdn_to_eeh_dev(struct pci_dn *pdn)
217{
218 return pdn ? pdn->edev : NULL;
219}
Gavin Shanf8f7d632012-09-07 22:44:22 +0000220#else
Gavin Shane8e9b342015-03-17 16:15:05 +1100221#define pdn_to_eeh_dev(x) (NULL)
Gavin Shan2a0352f2012-03-20 21:30:27 +0000222#endif
223
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600224/** Find the bus corresponding to the indicated device node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100225extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600226
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600227/** Remove all of the PCI devices under this bus */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100228extern void pcibios_remove_pci_devices(struct pci_bus *bus);
Linas Vepstas2bf6a8f2005-11-03 18:52:16 -0600229
230/** Discover new pci devices under this bus, and add them */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100231extern void pcibios_add_pci_devices(struct pci_bus *bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
Benjamin Herrenschmidtb5166cc2005-11-15 16:05:33 +1100233
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000234extern void isa_bridge_find_early(struct pci_controller *hose);
235
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000236static inline int isa_vaddr_is_ioport(void __iomem *address)
237{
238 /* Check if address hits the reserved legacy IO range */
239 unsigned long ea = (unsigned long)address;
240 return ea >= ISA_IO_BASE && ea < ISA_IO_END;
241}
242
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +1000243extern int pcibios_unmap_io_space(struct pci_bus *bus);
244extern int pcibios_map_io_space(struct pci_bus *bus);
245
Anton Blanchard357518f2006-06-10 20:53:06 +1000246#ifdef CONFIG_NUMA
247#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
248#else
249#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
250#endif
251
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100252#endif /* CONFIG_PPC64 */
Kumar Gala5531e412007-06-27 00:16:25 -0500253
254/* Get the PCI host controller for an OF device */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100255extern struct pci_controller *pci_find_hose_for_OF_device(
256 struct device_node* node);
Kumar Gala5531e412007-06-27 00:16:25 -0500257
258/* Fill up host controller resources from the OF node */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100259extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
260 struct device_node *dev, int primary);
Kumar Gala5531e412007-06-27 00:16:25 -0500261
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100262/* Allocate & free a PCI host bridge structure */
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100263extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
Benjamin Herrenschmidt5131d4d2007-11-16 18:42:18 +1100264extern void pcibios_free_controller(struct pci_controller *phb);
265
Kumar Gala5531e412007-06-27 00:16:25 -0500266#ifdef CONFIG_PCI
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000267extern int pcibios_vaddr_is_ioport(void __iomem *address);
Kumar Gala5531e412007-06-27 00:16:25 -0500268#else
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000269static inline int pcibios_vaddr_is_ioport(void __iomem *address)
270{
271 return 0;
272}
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100273#endif /* CONFIG_PCI */
Kumar Gala5531e412007-06-27 00:16:25 -0500274
Stephen Rothwell7cd1de62007-12-06 18:02:28 +1100275#endif /* __KERNEL__ */
276#endif /* _ASM_POWERPC_PCI_BRIDGE_H */