blob: 95898847c7d4420c70773893c260f0c2cbeef450 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_CORE_CQ_H
34#define MLX5_CORE_CQ_H
35
36#include <rdma/ib_verbs.h>
37#include <linux/mlx5/driver.h>
38
39
40struct mlx5_core_cq {
41 u32 cqn;
42 int cqe_sz;
43 __be32 *set_ci_db;
44 __be32 *arm_db;
Eli Cohen30aa60b2017-01-03 23:55:27 +020045 struct mlx5_uars_page *uar;
Eli Cohene126ba92013-07-07 17:25:49 +030046 atomic_t refcount;
47 struct completion free;
48 unsigned vector;
Doron Tsur0b6e26c2016-01-17 11:25:47 +020049 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +030050 void (*comp) (struct mlx5_core_cq *);
51 void (*event) (struct mlx5_core_cq *, enum mlx5_event);
Eli Cohene126ba92013-07-07 17:25:49 +030052 u32 cons_index;
53 unsigned arm_sn;
54 struct mlx5_rsc_debug *dbg;
55 int pid;
Matan Barak94c68252016-04-17 17:08:40 +030056 struct {
57 struct list_head list;
58 void (*comp)(struct mlx5_core_cq *);
59 void *priv;
60 } tasklet_ctx;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +030061 int reset_notify_added;
62 struct list_head reset_notify;
Eli Cohene126ba92013-07-07 17:25:49 +030063};
64
65
66enum {
67 MLX5_CQE_SYNDROME_LOCAL_LENGTH_ERR = 0x01,
68 MLX5_CQE_SYNDROME_LOCAL_QP_OP_ERR = 0x02,
69 MLX5_CQE_SYNDROME_LOCAL_PROT_ERR = 0x04,
70 MLX5_CQE_SYNDROME_WR_FLUSH_ERR = 0x05,
71 MLX5_CQE_SYNDROME_MW_BIND_ERR = 0x06,
72 MLX5_CQE_SYNDROME_BAD_RESP_ERR = 0x10,
73 MLX5_CQE_SYNDROME_LOCAL_ACCESS_ERR = 0x11,
74 MLX5_CQE_SYNDROME_REMOTE_INVAL_REQ_ERR = 0x12,
75 MLX5_CQE_SYNDROME_REMOTE_ACCESS_ERR = 0x13,
76 MLX5_CQE_SYNDROME_REMOTE_OP_ERR = 0x14,
77 MLX5_CQE_SYNDROME_TRANSPORT_RETRY_EXC_ERR = 0x15,
78 MLX5_CQE_SYNDROME_RNR_RETRY_EXC_ERR = 0x16,
79 MLX5_CQE_SYNDROME_REMOTE_ABORTED_ERR = 0x22,
80};
81
82enum {
83 MLX5_CQE_OWNER_MASK = 1,
84 MLX5_CQE_REQ = 0,
85 MLX5_CQE_RESP_WR_IMM = 1,
86 MLX5_CQE_RESP_SEND = 2,
87 MLX5_CQE_RESP_SEND_IMM = 3,
88 MLX5_CQE_RESP_SEND_INV = 4,
Eli Cohenbde51582014-01-14 17:45:18 +020089 MLX5_CQE_RESIZE_CQ = 5,
Sagi Grimbergd5436ba2014-02-23 14:19:12 +020090 MLX5_CQE_SIG_ERR = 12,
Eli Cohene126ba92013-07-07 17:25:49 +030091 MLX5_CQE_REQ_ERR = 13,
92 MLX5_CQE_RESP_ERR = 14,
Eli Cohenbde51582014-01-14 17:45:18 +020093 MLX5_CQE_INVALID = 15,
Eli Cohene126ba92013-07-07 17:25:49 +030094};
95
96enum {
Eli Cohen3bdb31f2014-01-14 17:45:17 +020097 MLX5_CQ_MODIFY_PERIOD = 1 << 0,
98 MLX5_CQ_MODIFY_COUNT = 1 << 1,
99 MLX5_CQ_MODIFY_OVERRUN = 1 << 2,
Eli Cohene126ba92013-07-07 17:25:49 +0300100};
101
Eli Cohenbde51582014-01-14 17:45:18 +0200102enum {
103 MLX5_CQ_OPMOD_RESIZE = 1,
104 MLX5_MODIFY_CQ_MASK_LOG_SIZE = 1 << 0,
105 MLX5_MODIFY_CQ_MASK_PG_OFFSET = 1 << 1,
106 MLX5_MODIFY_CQ_MASK_PG_SIZE = 1 << 2,
107};
108
Eli Cohene126ba92013-07-07 17:25:49 +0300109struct mlx5_cq_modify_params {
110 int type;
111 union {
112 struct {
113 u32 page_offset;
114 u8 log_cq_size;
115 } resize;
116
117 struct {
118 } moder;
119
120 struct {
121 } mapping;
122 } params;
123};
124
125enum {
126 CQE_SIZE_64 = 0,
127 CQE_SIZE_128 = 1,
128};
129
130static inline int cqe_sz_to_mlx_sz(u8 size)
131{
132 return size == 64 ? CQE_SIZE_64 : CQE_SIZE_128;
133}
134
135static inline void mlx5_cq_set_ci(struct mlx5_core_cq *cq)
136{
137 *cq->set_ci_db = cpu_to_be32(cq->cons_index & 0xffffff);
138}
139
140enum {
141 MLX5_CQ_DB_REQ_NOT_SOL = 1 << 24,
142 MLX5_CQ_DB_REQ_NOT = 0 << 24
143};
144
145static inline void mlx5_cq_arm(struct mlx5_core_cq *cq, u32 cmd,
146 void __iomem *uar_page,
Saeed Mahameedce0f7502015-04-02 17:07:33 +0300147 u32 cons_index)
Eli Cohene126ba92013-07-07 17:25:49 +0300148{
149 __be32 doorbell[2];
150 u32 sn;
151 u32 ci;
152
153 sn = cq->arm_sn & 3;
Saeed Mahameedce0f7502015-04-02 17:07:33 +0300154 ci = cons_index & 0xffffff;
Eli Cohene126ba92013-07-07 17:25:49 +0300155
156 *cq->arm_db = cpu_to_be32(sn << 28 | cmd | ci);
157
158 /* Make sure that the doorbell record in host memory is
159 * written before ringing the doorbell via PCI MMIO.
160 */
161 wmb();
162
163 doorbell[0] = cpu_to_be32(sn << 28 | cmd | ci);
164 doorbell[1] = cpu_to_be32(cq->cqn);
165
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200166 mlx5_write64(doorbell, uar_page + MLX5_CQ_DOORBELL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +0300167}
168
169int mlx5_init_cq_table(struct mlx5_core_dev *dev);
170void mlx5_cleanup_cq_table(struct mlx5_core_dev *dev);
171int mlx5_core_create_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
Saeed Mahameed27827782016-07-16 02:33:22 +0300172 u32 *in, int inlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300173int mlx5_core_destroy_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
174int mlx5_core_query_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
Saeed Mahameed27827782016-07-16 02:33:22 +0300175 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300176int mlx5_core_modify_cq(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq,
Saeed Mahameed27827782016-07-16 02:33:22 +0300177 u32 *in, int inlen);
Rana Shahout90b3e382015-05-28 22:28:44 +0300178int mlx5_core_modify_cq_moderation(struct mlx5_core_dev *dev,
179 struct mlx5_core_cq *cq, u16 cq_period,
180 u16 cq_max_count);
Eli Cohene126ba92013-07-07 17:25:49 +0300181int mlx5_debug_cq_add(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
182void mlx5_debug_cq_remove(struct mlx5_core_dev *dev, struct mlx5_core_cq *cq);
183
184#endif /* MLX5_CORE_CQ_H */