blob: 6e34498ec9f0269387c296e498174ccb29cbe3fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Stephen Hemminger0b950f02014-01-10 17:14:48 -070019static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070020 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -070099 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
Yu Zhao0b400c72008-11-22 02:40:40 +0800161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400171 struct resource *res, unsigned int pos)
172{
173 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700174 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800175 struct pci_bus_region region, inverted_region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600176 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400179
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600180 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700187 }
188
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200192 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400201 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600202 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400216 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600228 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600247 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600249 }
250
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600251 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = 0;
256 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600257 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700259 region.start = l64;
260 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400261 }
262 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600265 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 goto fail;
267
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700268 region.start = l;
269 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400270 }
271
Yinghai Lufc279852013-12-09 22:54:40 -0800272 pcibios_bus_to_resource(dev->bus, res, &region);
273 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800274
275 /*
276 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
277 * the corresponding resource address (the physical address used by
278 * the CPU. Converting that resource address back to a bus address
279 * should yield the original BAR value:
280 *
281 * resource_to_bus(bus_to_resource(A)) == A
282 *
283 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
284 * be claimed by the device.
285 */
286 if (inverted_region.start != region.start) {
287 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
288 pos, &region.start);
289 res->flags |= IORESOURCE_UNSET;
290 res->end -= res->start;
291 res->start = 0;
292 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800293
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600294 goto out;
295
296
297fail:
298 res->flags = 0;
299out:
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100300 if (!dev->mmio_always_on &&
301 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600302 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
303
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600304 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800305 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600306 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800307 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600308
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600309 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800310}
311
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
313{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400314 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400316 for (pos = 0; pos < howmany; pos++) {
317 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400323 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400325 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
326 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
327 IORESOURCE_SIZEALIGN;
328 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
330}
331
Bill Pemberton15856ad2012-11-21 15:35:00 -0500332static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333{
334 struct pci_dev *dev = child->self;
335 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600336 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700337 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600338 struct resource *res;
339
340 io_mask = PCI_IO_RANGE_MASK;
341 io_granularity = 0x1000;
342 if (dev->io_window_1k) {
343 /* Support 1K I/O space granularity */
344 io_mask = PCI_IO_1K_RANGE_MASK;
345 io_granularity = 0x400;
346 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 res = child->resource[0];
349 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
350 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600351 base = (io_base_lo & io_mask) << 8;
352 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
355 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
358 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base |= ((unsigned long) io_base_hi << 16);
360 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 }
362
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600363 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700365 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600366 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800367 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600368 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700370}
371
Bill Pemberton15856ad2012-11-21 15:35:00 -0500372static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373{
374 struct pci_dev *dev = child->self;
375 u16 mem_base_lo, mem_limit_lo;
376 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700377 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 res = child->resource[1];
381 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
382 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600383 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
384 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600385 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700387 region.start = base;
388 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800389 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600390 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700392}
393
Bill Pemberton15856ad2012-11-21 15:35:00 -0500394static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395{
396 struct pci_dev *dev = child->self;
397 u16 mem_base_lo, mem_limit_lo;
398 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700399 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700400 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 res = child->resource[2];
403 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
404 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600405 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
406 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
409 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
412 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
413
414 /*
415 * Some bridges set the base > limit by default, and some
416 * (broken) BIOSes do not initialize them. If we find
417 * this, just assume they are not being used.
418 */
419 if (mem_base_hi <= mem_limit_hi) {
420#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600421 base |= ((unsigned long) mem_base_hi) << 32;
422 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#else
424 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600425 dev_err(&dev->dev, "can't handle 64-bit "
426 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return;
428 }
429#endif
430 }
431 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600432 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700433 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
434 IORESOURCE_MEM | IORESOURCE_PREFETCH;
435 if (res->flags & PCI_PREF_RANGE_TYPE_64)
436 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700437 region.start = base;
438 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800439 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600440 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
442}
443
Bill Pemberton15856ad2012-11-21 15:35:00 -0500444void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700445{
446 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700447 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700448 int i;
449
450 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
451 return;
452
Yinghai Lub918c622012-05-17 18:51:11 -0700453 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
454 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700455 dev->transparent ? " (subtractive decode)" : "");
456
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700457 pci_bus_remove_resources(child);
458 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
459 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
460
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 pci_read_bridge_io(child);
462 pci_read_bridge_mmio(child);
463 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700464
465 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700466 pci_bus_for_each_resource(child->parent, res, i) {
467 if (res) {
468 pci_bus_add_resource(child, res,
469 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470 dev_printk(KERN_DEBUG, &dev->dev,
471 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 res);
473 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700474 }
475 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700476}
477
Bjorn Helgaas05013482013-06-05 14:22:11 -0600478static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 struct pci_bus *b;
481
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100482 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600483 if (!b)
484 return NULL;
485
486 INIT_LIST_HEAD(&b->node);
487 INIT_LIST_HEAD(&b->children);
488 INIT_LIST_HEAD(&b->devices);
489 INIT_LIST_HEAD(&b->slots);
490 INIT_LIST_HEAD(&b->resources);
491 b->max_bus_speed = PCI_SPEED_UNKNOWN;
492 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 return b;
494}
495
Jiang Liu70efde22013-06-07 16:16:51 -0600496static void pci_release_host_bridge_dev(struct device *dev)
497{
498 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
499
500 if (bridge->release_fn)
501 bridge->release_fn(bridge);
502
503 pci_free_resource_list(&bridge->windows);
504
505 kfree(bridge);
506}
507
Yinghai Lu7b543662012-04-02 18:31:53 -0700508static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
509{
510 struct pci_host_bridge *bridge;
511
512 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600513 if (!bridge)
514 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700515
Bjorn Helgaas05013482013-06-05 14:22:11 -0600516 INIT_LIST_HEAD(&bridge->windows);
517 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700518 return bridge;
519}
520
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700521static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500522 PCI_SPEED_UNKNOWN, /* 0 */
523 PCI_SPEED_66MHz_PCIX, /* 1 */
524 PCI_SPEED_100MHz_PCIX, /* 2 */
525 PCI_SPEED_133MHz_PCIX, /* 3 */
526 PCI_SPEED_UNKNOWN, /* 4 */
527 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
528 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
529 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
530 PCI_SPEED_UNKNOWN, /* 8 */
531 PCI_SPEED_66MHz_PCIX_266, /* 9 */
532 PCI_SPEED_100MHz_PCIX_266, /* A */
533 PCI_SPEED_133MHz_PCIX_266, /* B */
534 PCI_SPEED_UNKNOWN, /* C */
535 PCI_SPEED_66MHz_PCIX_533, /* D */
536 PCI_SPEED_100MHz_PCIX_533, /* E */
537 PCI_SPEED_133MHz_PCIX_533 /* F */
538};
539
Jacob Keller343e51a2013-07-31 06:53:16 +0000540const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500541 PCI_SPEED_UNKNOWN, /* 0 */
542 PCIE_SPEED_2_5GT, /* 1 */
543 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500544 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500545 PCI_SPEED_UNKNOWN, /* 4 */
546 PCI_SPEED_UNKNOWN, /* 5 */
547 PCI_SPEED_UNKNOWN, /* 6 */
548 PCI_SPEED_UNKNOWN, /* 7 */
549 PCI_SPEED_UNKNOWN, /* 8 */
550 PCI_SPEED_UNKNOWN, /* 9 */
551 PCI_SPEED_UNKNOWN, /* A */
552 PCI_SPEED_UNKNOWN, /* B */
553 PCI_SPEED_UNKNOWN, /* C */
554 PCI_SPEED_UNKNOWN, /* D */
555 PCI_SPEED_UNKNOWN, /* E */
556 PCI_SPEED_UNKNOWN /* F */
557};
558
559void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
560{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700561 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500562}
563EXPORT_SYMBOL_GPL(pcie_update_link_speed);
564
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500565static unsigned char agp_speeds[] = {
566 AGP_UNKNOWN,
567 AGP_1X,
568 AGP_2X,
569 AGP_4X,
570 AGP_8X
571};
572
573static enum pci_bus_speed agp_speed(int agp3, int agpstat)
574{
575 int index = 0;
576
577 if (agpstat & 4)
578 index = 3;
579 else if (agpstat & 2)
580 index = 2;
581 else if (agpstat & 1)
582 index = 1;
583 else
584 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700585
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500586 if (agp3) {
587 index += 2;
588 if (index == 5)
589 index = 0;
590 }
591
592 out:
593 return agp_speeds[index];
594}
595
596
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500597static void pci_set_bus_speed(struct pci_bus *bus)
598{
599 struct pci_dev *bridge = bus->self;
600 int pos;
601
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500602 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
603 if (!pos)
604 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
605 if (pos) {
606 u32 agpstat, agpcmd;
607
608 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
609 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
610
611 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
612 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
613 }
614
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
616 if (pos) {
617 u16 status;
618 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500619
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700620 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
621 &status);
622
623 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700625 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500626 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700627 } else if (status & PCI_X_SSTATUS_133MHZ) {
628 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 max = PCI_SPEED_133MHz_PCIX_ECC;
630 } else {
631 max = PCI_SPEED_133MHz_PCIX;
632 }
633 } else {
634 max = PCI_SPEED_66MHz_PCIX;
635 }
636
637 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700638 bus->cur_bus_speed = pcix_bus_speed[
639 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640
641 return;
642 }
643
Yijing Wangfdfe1512013-09-05 15:55:29 +0800644 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500645 u32 linkcap;
646 u16 linksta;
647
Jiang Liu59875ae2012-07-24 17:20:06 +0800648 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700649 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500650
Jiang Liu59875ae2012-07-24 17:20:06 +0800651 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500652 pcie_update_link_speed(bus, linksta);
653 }
654}
655
656
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700657static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
658 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659{
660 struct pci_bus *child;
661 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800662 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 /*
665 * Allocate a new bus, and inherit stuff from the parent..
666 */
667 child = pci_alloc_bus();
668 if (!child)
669 return NULL;
670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 child->parent = parent;
672 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200673 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200675 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400677 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800678 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400679 */
680 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100681 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
683 /*
684 * Set up the primary, secondary and subordinate
685 * bus numbers.
686 */
Yinghai Lub918c622012-05-17 18:51:11 -0700687 child->number = child->busn_res.start = busnr;
688 child->primary = parent->busn_res.start;
689 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690
Yinghai Lu4f535092013-01-21 13:20:52 -0800691 if (!bridge) {
692 child->dev.parent = parent->bridge;
693 goto add_dev;
694 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800695
696 child->self = bridge;
697 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000699 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500700 pci_set_bus_speed(child);
701
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800703 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
705 child->resource[i]->name = child->name;
706 }
707 bridge->subordinate = child;
708
Yinghai Lu4f535092013-01-21 13:20:52 -0800709add_dev:
710 ret = device_register(&child->dev);
711 WARN_ON(ret < 0);
712
Jiang Liu10a95742013-04-12 05:44:20 +0000713 pcibios_add_bus(child);
714
Yinghai Lu4f535092013-01-21 13:20:52 -0800715 /* Create legacy_io and legacy_mem files for this bus */
716 pci_create_legacy_files(child);
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return child;
719}
720
Sam Ravnborg451124a2008-02-02 22:33:43 +0100721struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723 struct pci_bus *child;
724
725 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700726 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800727 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800729 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700730 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 return child;
732}
733
Sam Ravnborg96bde062007-03-26 21:53:30 -0800734static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700735{
736 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700737
738 /* Attempts to fix that up are really dangerous unless
739 we're going to re-assign all bus numbers. */
740 if (!pcibios_assign_all_busses())
741 return;
742
Yinghai Lub918c622012-05-17 18:51:11 -0700743 while (parent->parent && parent->busn_res.end < max) {
744 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700745 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
746 parent = parent->parent;
747 }
748}
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750/*
751 * If it's a bridge, configure it and scan the bus behind it.
752 * For CardBus bridges, we don't scan behind as the devices will
753 * be handled by the bridge driver itself.
754 *
755 * We need to process bridges in two passes -- first we scan those
756 * already configured by the BIOS and after we are done with all of
757 * them, we proceed to assigning numbers to the remaining buses in
758 * order to avoid overlaps between old and new bus numbers.
759 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500760int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
762 struct pci_bus *child;
763 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100764 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600766 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100767 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600770 primary = buses & 0xFF;
771 secondary = (buses >> 8) & 0xFF;
772 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600774 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
775 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100777 if (!primary && (primary != bus->number) && secondary && subordinate) {
778 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
779 primary = bus->number;
780 }
781
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100782 /* Check if setup is sensible at all */
783 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700784 (primary != bus->number || secondary <= bus->number ||
785 secondary > subordinate)) {
786 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
787 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100788 broken = 1;
789 }
790
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700792 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
794 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
795 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
796
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600797 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
798 !is_cardbus && !broken) {
799 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 /*
801 * Bus already configured by firmware, process it in the first
802 * pass and just note the configuration.
803 */
804 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000805 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
807 /*
808 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600809 * don't re-add it. This can happen with the i450NX chipset.
810 *
811 * However, we continue to descend down the hierarchy and
812 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600814 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600815 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600816 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600817 if (!child)
818 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600819 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700820 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600821 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 }
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 cmax = pci_scan_child_bus(child);
825 if (cmax > max)
826 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700827 if (child->busn_res.end > max)
828 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 } else {
830 /*
831 * We need to assign a number to this bus which we always
832 * do in the second pass.
833 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700834 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100835 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700836 /* Temporarily disable forwarding of the
837 configuration cycles on all bridges in
838 this bus segment to avoid possible
839 conflicts in the second pass between two
840 bridges programmed with overlapping
841 bus ranges. */
842 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
843 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000844 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700845 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
847 /* Clear errors */
848 pci_write_config_word(dev, PCI_STATUS, 0xffff);
849
Rajesh Shahcc574502005-04-28 00:25:47 -0700850 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800851 * This can happen when a bridge is hot-plugged, so in
852 * this case we only re-scan this bus. */
853 child = pci_find_bus(pci_domain_nr(bus), max+1);
854 if (!child) {
855 child = pci_add_new_bus(bus, dev, ++max);
856 if (!child)
857 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700858 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 buses = (buses & 0xff000000)
861 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700862 | ((unsigned int)(child->busn_res.start) << 8)
863 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
865 /*
866 * yenta.c forces a secondary latency timer of 176.
867 * Copy that behaviour here.
868 */
869 if (is_cardbus) {
870 buses &= ~0xff000000;
871 buses |= CARDBUS_LATENCY_TIMER << 24;
872 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100873
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 /*
875 * We need to blast all three values with a single write.
876 */
877 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
878
879 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700880 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700881 /*
882 * Adjust subordinate busnr in parent buses.
883 * We do this before scanning for children because
884 * some devices may not be detected if the bios
885 * was lazy.
886 */
887 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 /* Now we can scan all subordinate buses... */
889 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800890 /*
891 * now fix it up again since we have found
892 * the real value of max.
893 */
894 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 } else {
896 /*
897 * For CardBus bridges, we leave 4 bus numbers
898 * as cards with a PCI-to-PCI bridge can be
899 * inserted later.
900 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
902 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700903 if (pci_find_bus(pci_domain_nr(bus),
904 max+i+1))
905 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100906 while (parent->parent) {
907 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700908 (parent->busn_res.end > max) &&
909 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100910 j = 1;
911 }
912 parent = parent->parent;
913 }
914 if (j) {
915 /*
916 * Often, there are two cardbus bridges
917 * -- try to leave one valid bus number
918 * for each one.
919 */
920 i /= 2;
921 break;
922 }
923 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700924 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700925 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 }
927 /*
928 * Set the subordinate bus number to its real value.
929 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700930 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
932 }
933
Gary Hadecb3576f2008-02-08 14:00:52 -0800934 sprintf(child->name,
935 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
936 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200938 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100939 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700940 if ((child->busn_res.end > bus->busn_res.end) ||
941 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100942 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700943 (child->busn_res.end < bus->number)) {
944 dev_info(&child->dev, "%pR %s "
945 "hidden behind%s bridge %s %pR\n",
946 &child->busn_res,
947 (bus->number > child->busn_res.end &&
948 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800949 "wholly" : "partially",
950 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700951 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700952 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100953 }
954 bus = bus->parent;
955 }
956
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000957out:
958 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return max;
961}
962
963/*
964 * Read interrupt line and base address registers.
965 * The architecture-dependent code can tweak these, of course.
966 */
967static void pci_read_irq(struct pci_dev *dev)
968{
969 unsigned char irq;
970
971 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800972 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 if (irq)
974 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
975 dev->irq = irq;
976}
977
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000978void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800979{
980 int pos;
981 u16 reg16;
982
983 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
984 if (!pos)
985 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900986 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800987 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800988 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500989 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
990 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800991}
992
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000993void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700994{
Eric W. Biederman28760482009-09-09 14:09:24 -0700995 u32 reg32;
996
Jiang Liu59875ae2012-07-24 17:20:06 +0800997 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700998 if (reg32 & PCI_EXP_SLTCAP_HPC)
999 pdev->is_hotplug_bridge = 1;
1000}
1001
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001002
1003/**
1004 * pci_cfg_space_size - get the configuration space size of the PCI device.
1005 * @dev: PCI device
1006 *
1007 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1008 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1009 * access it. Maybe we don't have a way to generate extended config space
1010 * accesses, or the device is behind a reverse Express bridge. So we try
1011 * reading the dword at 0x100 which must either be 0 or a valid extended
1012 * capability header.
1013 */
1014static int pci_cfg_space_size_ext(struct pci_dev *dev)
1015{
1016 u32 status;
1017 int pos = PCI_CFG_SPACE_SIZE;
1018
1019 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1020 goto fail;
1021 if (status == 0xffffffff)
1022 goto fail;
1023
1024 return PCI_CFG_SPACE_EXP_SIZE;
1025
1026 fail:
1027 return PCI_CFG_SPACE_SIZE;
1028}
1029
1030int pci_cfg_space_size(struct pci_dev *dev)
1031{
1032 int pos;
1033 u32 status;
1034 u16 class;
1035
1036 class = dev->class >> 8;
1037 if (class == PCI_CLASS_BRIDGE_HOST)
1038 return pci_cfg_space_size_ext(dev);
1039
1040 if (!pci_is_pcie(dev)) {
1041 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1042 if (!pos)
1043 goto fail;
1044
1045 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1046 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1047 goto fail;
1048 }
1049
1050 return pci_cfg_space_size_ext(dev);
1051
1052 fail:
1053 return PCI_CFG_SPACE_SIZE;
1054}
1055
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001056#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001057
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058/**
1059 * pci_setup_device - fill in class and map information of a device
1060 * @dev: the device structure to fill
1061 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001062 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1064 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001065 * Returns 0 on success and negative if unknown type of device (not normal,
1066 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001068int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069{
1070 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001071 u8 hdr_type;
1072 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001073 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001074 struct pci_bus_region region;
1075 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001076
1077 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1078 return -EIO;
1079
1080 dev->sysdata = dev->bus->sysdata;
1081 dev->dev.parent = dev->bus->bridge;
1082 dev->dev.bus = &pci_bus_type;
1083 dev->hdr_type = hdr_type & 0x7f;
1084 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001085 dev->error_state = pci_channel_io_normal;
1086 set_pcie_port_type(dev);
1087
1088 list_for_each_entry(slot, &dev->bus->slots, list)
1089 if (PCI_SLOT(dev->devfn) == slot->number)
1090 dev->slot = slot;
1091
1092 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1093 set this higher, assuming the system even supports it. */
1094 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001096 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1097 dev->bus->number, PCI_SLOT(dev->devfn),
1098 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001101 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001102 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001104 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1105 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Yu Zhao853346e2009-03-21 22:05:11 +08001107 /* need to have dev->class ready */
1108 dev->cfg_size = pci_cfg_space_size(dev);
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001111 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 /* Early fixups, before probing the BARs */
1114 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001115 /* device class may be changed after fixup */
1116 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
1118 switch (dev->hdr_type) { /* header type */
1119 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1120 if (class == PCI_CLASS_BRIDGE_PCI)
1121 goto bad;
1122 pci_read_irq(dev);
1123 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1124 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1125 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001126
1127 /*
1128 * Do the ugly legacy mode stuff here rather than broken chip
1129 * quirk code. Legacy mode ATA controllers have fixed
1130 * addresses. These are not always echoed in BAR0-3, and
1131 * BAR0-3 in a few cases contain junk!
1132 */
1133 if (class == PCI_CLASS_STORAGE_IDE) {
1134 u8 progif;
1135 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1136 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001137 region.start = 0x1F0;
1138 region.end = 0x1F7;
1139 res = &dev->resource[0];
1140 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001141 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001142 region.start = 0x3F6;
1143 region.end = 0x3F6;
1144 res = &dev->resource[1];
1145 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001146 pcibios_bus_to_resource(dev->bus, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001147 }
1148 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001149 region.start = 0x170;
1150 region.end = 0x177;
1151 res = &dev->resource[2];
1152 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001153 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001154 region.start = 0x376;
1155 region.end = 0x376;
1156 res = &dev->resource[3];
1157 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001158 pcibios_bus_to_resource(dev->bus, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001159 }
1160 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 break;
1162
1163 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1164 if (class != PCI_CLASS_BRIDGE_PCI)
1165 goto bad;
1166 /* The PCI-to-PCI bridge spec requires that subtractive
1167 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001168 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001169 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 dev->transparent = ((dev->class & 0xff) == 1);
1171 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001172 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001173 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1174 if (pos) {
1175 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1176 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 break;
1179
1180 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1181 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1182 goto bad;
1183 pci_read_irq(dev);
1184 pci_read_bases(dev, 1, 0);
1185 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1186 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1187 break;
1188
1189 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001190 dev_err(&dev->dev, "unknown header type %02x, "
1191 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001192 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001195 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1196 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197 dev->class = PCI_CLASS_NOT_DEFINED;
1198 }
1199
1200 /* We found a fine healthy device, go go go... */
1201 return 0;
1202}
1203
Zhao, Yu201de562008-10-13 19:49:55 +08001204static void pci_release_capabilities(struct pci_dev *dev)
1205{
1206 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001207 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001208 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001209}
1210
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211/**
1212 * pci_release_dev - free a pci device structure when all users of it are finished.
1213 * @dev: device that's been disconnected
1214 *
1215 * Will be called only by the device core when all users of this pci device are
1216 * done.
1217 */
1218static void pci_release_dev(struct device *dev)
1219{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001220 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001222 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001223 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001224 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001225 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001226 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 kfree(pci_dev);
1228}
1229
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001230struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001231{
1232 struct pci_dev *dev;
1233
1234 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1235 if (!dev)
1236 return NULL;
1237
Michael Ellerman65891212007-04-05 17:19:08 +10001238 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001239 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001240 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001241
1242 return dev;
1243}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001244EXPORT_SYMBOL(pci_alloc_dev);
1245
Yinghai Luefdc87d2012-01-27 10:55:10 -08001246bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1247 int crs_timeout)
1248{
1249 int delay = 1;
1250
1251 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1252 return false;
1253
1254 /* some broken boards return 0 or ~0 if a slot is empty: */
1255 if (*l == 0xffffffff || *l == 0x00000000 ||
1256 *l == 0x0000ffff || *l == 0xffff0000)
1257 return false;
1258
1259 /* Configuration request Retry Status */
1260 while (*l == 0xffff0001) {
1261 if (!crs_timeout)
1262 return false;
1263
1264 msleep(delay);
1265 delay *= 2;
1266 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1267 return false;
1268 /* Card hasn't responded in 60 seconds? Must be stuck. */
1269 if (delay > crs_timeout) {
1270 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1271 "responding\n", pci_domain_nr(bus),
1272 bus->number, PCI_SLOT(devfn),
1273 PCI_FUNC(devfn));
1274 return false;
1275 }
1276 }
1277
1278 return true;
1279}
1280EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1281
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282/*
1283 * Read the config data for a PCI device, sanity-check it
1284 * and fill in the dev structure...
1285 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001286static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287{
1288 struct pci_dev *dev;
1289 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Yinghai Luefdc87d2012-01-27 10:55:10 -08001291 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292 return NULL;
1293
Gu Zheng8b1fce02013-05-25 21:48:31 +08001294 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 if (!dev)
1296 return NULL;
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 dev->vendor = l & 0xffff;
1300 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001302 pci_set_of_node(dev);
1303
Yu Zhao480b93b2009-03-20 11:25:14 +08001304 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001305 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 kfree(dev);
1307 return NULL;
1308 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001309
1310 return dev;
1311}
1312
Zhao, Yu201de562008-10-13 19:49:55 +08001313static void pci_init_capabilities(struct pci_dev *dev)
1314{
1315 /* MSI/MSI-X list */
1316 pci_msi_init_pci_dev(dev);
1317
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001318 /* Buffers for saving PCIe and PCI-X capabilities */
1319 pci_allocate_cap_save_buffers(dev);
1320
Zhao, Yu201de562008-10-13 19:49:55 +08001321 /* Power Management */
1322 pci_pm_init(dev);
1323
1324 /* Vital Product Data */
1325 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001326
1327 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001328 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001329
1330 /* Single Root I/O Virtualization */
1331 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001332
1333 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001334 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001335}
1336
Sam Ravnborg96bde062007-03-26 21:53:30 -08001337void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001338{
Yinghai Lu4f535092013-01-21 13:20:52 -08001339 int ret;
1340
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 device_initialize(&dev->dev);
1342 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Yinghai Lu7629d192013-01-21 13:20:44 -08001344 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001346 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 dev->dev.coherent_dma_mask = 0xffffffffull;
1348
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001349 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001350 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001351
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 /* Fix up broken headers */
1353 pci_fixup_device(pci_fixup_header, dev);
1354
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001355 /* moved out from quirk header fixup code */
1356 pci_reassigndev_resource_alignment(dev);
1357
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001358 /* Clear the state_saved flag. */
1359 dev->state_saved = false;
1360
Zhao, Yu201de562008-10-13 19:49:55 +08001361 /* Initialize various capabilities */
1362 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 /*
1365 * Add the device to our list of discovered devices
1366 * and the bus list for fixup functions, etc.
1367 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001368 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001370 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001371
Yinghai Lu4f535092013-01-21 13:20:52 -08001372 ret = pcibios_add_device(dev);
1373 WARN_ON(ret < 0);
1374
1375 /* Notifier could use PCI capabilities */
1376 dev->match_driver = false;
1377 ret = device_add(&dev->dev);
1378 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001379}
1380
Sam Ravnborg451124a2008-02-02 22:33:43 +01001381struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001382{
1383 struct pci_dev *dev;
1384
Trent Piepho90bdb312009-03-20 14:56:00 -06001385 dev = pci_get_slot(bus, devfn);
1386 if (dev) {
1387 pci_dev_put(dev);
1388 return dev;
1389 }
1390
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001391 dev = pci_scan_device(bus, devfn);
1392 if (!dev)
1393 return NULL;
1394
1395 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 return dev;
1398}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001399EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001401static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001402{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001403 int pos;
1404 u16 cap = 0;
1405 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001406
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001407 if (pci_ari_enabled(bus)) {
1408 if (!dev)
1409 return 0;
1410 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1411 if (!pos)
1412 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001413
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001414 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1415 next_fn = PCI_ARI_CAP_NFN(cap);
1416 if (next_fn <= fn)
1417 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001418
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001419 return next_fn;
1420 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001421
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001422 /* dev may be NULL for non-contiguous multifunction devices */
1423 if (!dev || dev->multifunction)
1424 return (fn + 1) % 8;
1425
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001426 return 0;
1427}
1428
1429static int only_one_child(struct pci_bus *bus)
1430{
1431 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001432
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001433 if (!parent || !pci_is_pcie(parent))
1434 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001435 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001436 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001437 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001438 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001439 return 1;
1440 return 0;
1441}
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443/**
1444 * pci_scan_slot - scan a PCI slot on a bus for devices.
1445 * @bus: PCI bus to scan
1446 * @devfn: slot number to scan (must have zero function.)
1447 *
1448 * Scan a PCI slot on the specified PCI bus for devices, adding
1449 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001450 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001451 *
1452 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001454int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001456 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001457 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001458
1459 if (only_one_child(bus) && (devfn > 0))
1460 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001462 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001463 if (!dev)
1464 return 0;
1465 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001466 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001468 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001469 dev = pci_scan_single_device(bus, devfn + fn);
1470 if (dev) {
1471 if (!dev->is_added)
1472 nr++;
1473 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 }
1475 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001476
Shaohua Li149e1632008-07-23 10:32:31 +08001477 /* only one slot has pcie device */
1478 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001479 pcie_aspm_init_link_state(bus->self);
1480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 return nr;
1482}
1483
Jon Masonb03e7492011-07-20 15:20:54 -05001484static int pcie_find_smpss(struct pci_dev *dev, void *data)
1485{
1486 u8 *smpss = data;
1487
1488 if (!pci_is_pcie(dev))
1489 return 0;
1490
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001491 /*
1492 * We don't have a way to change MPS settings on devices that have
1493 * drivers attached. A hot-added device might support only the minimum
1494 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1495 * where devices may be hot-added, we limit the fabric MPS to 128 so
1496 * hot-added devices will work correctly.
1497 *
1498 * However, if we hot-add a device to a slot directly below a Root
1499 * Port, it's impossible for there to be other existing devices below
1500 * the port. We don't limit the MPS in this case because we can
1501 * reconfigure MPS on both the Root Port and the hot-added device,
1502 * and there are no other devices involved.
1503 *
1504 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001505 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001506 if (dev->is_hotplug_bridge &&
1507 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001508 *smpss = 0;
1509
1510 if (*smpss > dev->pcie_mpss)
1511 *smpss = dev->pcie_mpss;
1512
1513 return 0;
1514}
1515
1516static void pcie_write_mps(struct pci_dev *dev, int mps)
1517{
Jon Mason62f392e2011-10-14 14:56:14 -05001518 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001519
1520 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001521 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001522
Yijing Wang62f87c02012-07-24 17:20:03 +08001523 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1524 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001525 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001526 * downstream communication will never be larger than
1527 * the MRRS. So, the MPS only needs to be configured
1528 * for the upstream communication. This being the case,
1529 * walk from the top down and set the MPS of the child
1530 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001531 *
1532 * Configure the device MPS with the smaller of the
1533 * device MPSS or the bridge MPS (which is assumed to be
1534 * properly configured at this point to the largest
1535 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001536 */
Jon Mason62f392e2011-10-14 14:56:14 -05001537 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001538 }
1539
1540 rc = pcie_set_mps(dev, mps);
1541 if (rc)
1542 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1543}
1544
Jon Mason62f392e2011-10-14 14:56:14 -05001545static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001546{
Jon Mason62f392e2011-10-14 14:56:14 -05001547 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001548
Jon Masoned2888e2011-09-08 16:41:18 -05001549 /* In the "safe" case, do not configure the MRRS. There appear to be
1550 * issues with setting MRRS to 0 on a number of devices.
1551 */
Jon Masoned2888e2011-09-08 16:41:18 -05001552 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1553 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001554
Jon Masoned2888e2011-09-08 16:41:18 -05001555 /* For Max performance, the MRRS must be set to the largest supported
1556 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001557 * device or the bus can support. This should already be properly
1558 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001559 */
Jon Mason62f392e2011-10-14 14:56:14 -05001560 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001561
1562 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001563 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001564 * If the MRRS value provided is not acceptable (e.g., too large),
1565 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001566 */
Jon Masonb03e7492011-07-20 15:20:54 -05001567 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1568 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001569 if (!rc)
1570 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001571
Jon Mason62f392e2011-10-14 14:56:14 -05001572 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001573 mrrs /= 2;
1574 }
Jon Mason62f392e2011-10-14 14:56:14 -05001575
1576 if (mrrs < 128)
1577 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1578 "safe value. If problems are experienced, try running "
1579 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001580}
1581
Yijing Wang5895af72013-08-26 16:33:06 +08001582static void pcie_bus_detect_mps(struct pci_dev *dev)
1583{
1584 struct pci_dev *bridge = dev->bus->self;
1585 int mps, p_mps;
1586
1587 if (!bridge)
1588 return;
1589
1590 mps = pcie_get_mps(dev);
1591 p_mps = pcie_get_mps(bridge);
1592
1593 if (mps != p_mps)
1594 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1595 mps, pci_name(bridge), p_mps);
1596}
1597
Jon Masonb03e7492011-07-20 15:20:54 -05001598static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1599{
Jon Masona513a992011-10-14 14:56:16 -05001600 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001601
1602 if (!pci_is_pcie(dev))
1603 return 0;
1604
Yijing Wang5895af72013-08-26 16:33:06 +08001605 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1606 pcie_bus_detect_mps(dev);
1607 return 0;
1608 }
1609
Jon Masona513a992011-10-14 14:56:16 -05001610 mps = 128 << *(u8 *)data;
1611 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001612
1613 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001614 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001615
Bjorn Helgaas2c25e342013-08-22 11:24:43 +08001616 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
Jon Masona513a992011-10-14 14:56:16 -05001617 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1618 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001619
1620 return 0;
1621}
1622
Jon Masona513a992011-10-14 14:56:16 -05001623/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001624 * parents then children fashion. If this changes, then this code will not
1625 * work as designed.
1626 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001627void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001628{
Jon Mason5f39e672011-10-03 09:50:20 -05001629 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001630
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001631 if (!bus->self)
1632 return;
1633
Jon Masonb03e7492011-07-20 15:20:54 -05001634 if (!pci_is_pcie(bus->self))
1635 return;
1636
Jon Mason5f39e672011-10-03 09:50:20 -05001637 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001638 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001639 * simply force the MPS of the entire system to the smallest possible.
1640 */
1641 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1642 smpss = 0;
1643
Jon Masonb03e7492011-07-20 15:20:54 -05001644 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001645 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001646
Jon Masonb03e7492011-07-20 15:20:54 -05001647 pcie_find_smpss(bus->self, &smpss);
1648 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1649 }
1650
1651 pcie_bus_configure_set(bus->self, &smpss);
1652 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1653}
Jon Masondebc3b72011-08-02 00:01:18 -05001654EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001655
Bill Pemberton15856ad2012-11-21 15:35:00 -05001656unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657{
Yinghai Lub918c622012-05-17 18:51:11 -07001658 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 struct pci_dev *dev;
1660
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001661 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
1663 /* Go find them, Rover! */
1664 for (devfn = 0; devfn < 0x100; devfn += 8)
1665 pci_scan_slot(bus, devfn);
1666
Yu Zhaoa28724b2009-03-20 11:25:13 +08001667 /* Reserve buses for SR-IOV capability. */
1668 max += pci_iov_bus_range(bus);
1669
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 /*
1671 * After performing arch-dependent fixup of the bus, look behind
1672 * all PCI-to-PCI bridges on this bus.
1673 */
Alex Chiang74710de2009-03-20 14:56:10 -06001674 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001675 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001676 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001677 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001678 }
1679
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 for (pass=0; pass < 2; pass++)
1681 list_for_each_entry(dev, &bus->devices, bus_list) {
1682 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1683 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1684 max = pci_scan_bridge(bus, dev, max, pass);
1685 }
1686
1687 /*
1688 * We've scanned the bus and so we know all about what's on
1689 * the other side of any bridges that may be on this bus plus
1690 * any devices.
1691 *
1692 * Return how far we've got finding sub-buses.
1693 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001694 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 return max;
1696}
1697
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001698/**
1699 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1700 * @bridge: Host bridge to set up.
1701 *
1702 * Default empty implementation. Replace with an architecture-specific setup
1703 * routine, if necessary.
1704 */
1705int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1706{
1707 return 0;
1708}
1709
Jiang Liu10a95742013-04-12 05:44:20 +00001710void __weak pcibios_add_bus(struct pci_bus *bus)
1711{
1712}
1713
1714void __weak pcibios_remove_bus(struct pci_bus *bus)
1715{
1716}
1717
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001718struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1719 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001721 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001722 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001723 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001724 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001725 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001726 resource_size_t offset;
1727 char bus_addr[64];
1728 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001730 b = pci_alloc_bus();
1731 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001732 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733
1734 b->sysdata = sysdata;
1735 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001736 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001737 b2 = pci_find_bus(pci_domain_nr(b), bus);
1738 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001740 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 goto err_out;
1742 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001743
Yinghai Lu7b543662012-04-02 18:31:53 -07001744 bridge = pci_alloc_host_bridge(b);
1745 if (!bridge)
1746 goto err_out;
1747
1748 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001749 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001750 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001751 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001752 if (error) {
1753 kfree(bridge);
1754 goto err_out;
1755 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001756
Yinghai Lu7b543662012-04-02 18:31:53 -07001757 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001758 if (error) {
1759 put_device(&bridge->dev);
1760 goto err_out;
1761 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001762 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001763 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001764 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Yinghai Lu0d358f22008-02-19 03:20:41 -08001766 if (!parent)
1767 set_dev_node(b->bridge, pcibus_to_node(b));
1768
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001769 b->dev.class = &pcibus_class;
1770 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001771 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001772 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 if (error)
1774 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775
Jiang Liu10a95742013-04-12 05:44:20 +00001776 pcibios_add_bus(b);
1777
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 /* Create legacy_io and legacy_mem files for this bus */
1779 pci_create_legacy_files(b);
1780
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001781 if (parent)
1782 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1783 else
1784 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1785
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001786 /* Add initial resources to the bus */
1787 list_for_each_entry_safe(window, n, resources, list) {
1788 list_move_tail(&window->list, &bridge->windows);
1789 res = window->res;
1790 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001791 if (res->flags & IORESOURCE_BUS)
1792 pci_bus_insert_busn_res(b, bus, res->end);
1793 else
1794 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001795 if (offset) {
1796 if (resource_type(res) == IORESOURCE_IO)
1797 fmt = " (bus address [%#06llx-%#06llx])";
1798 else
1799 fmt = " (bus address [%#010llx-%#010llx])";
1800 snprintf(bus_addr, sizeof(bus_addr), fmt,
1801 (unsigned long long) (res->start - offset),
1802 (unsigned long long) (res->end - offset));
1803 } else
1804 bus_addr[0] = '\0';
1805 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001806 }
1807
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001808 down_write(&pci_bus_sem);
1809 list_add_tail(&b->node, &pci_root_buses);
1810 up_write(&pci_bus_sem);
1811
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812 return b;
1813
Linus Torvalds1da177e2005-04-16 15:20:36 -07001814class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001815 put_device(&bridge->dev);
1816 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001817err_out:
1818 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 return NULL;
1820}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001821
Yinghai Lu98a35832012-05-18 11:35:50 -06001822int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1823{
1824 struct resource *res = &b->busn_res;
1825 struct resource *parent_res, *conflict;
1826
1827 res->start = bus;
1828 res->end = bus_max;
1829 res->flags = IORESOURCE_BUS;
1830
1831 if (!pci_is_root_bus(b))
1832 parent_res = &b->parent->busn_res;
1833 else {
1834 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1835 res->flags |= IORESOURCE_PCI_FIXED;
1836 }
1837
1838 conflict = insert_resource_conflict(parent_res, res);
1839
1840 if (conflict)
1841 dev_printk(KERN_DEBUG, &b->dev,
1842 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1843 res, pci_is_root_bus(b) ? "domain " : "",
1844 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001845
1846 return conflict == NULL;
1847}
1848
1849int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1850{
1851 struct resource *res = &b->busn_res;
1852 struct resource old_res = *res;
1853 resource_size_t size;
1854 int ret;
1855
1856 if (res->start > bus_max)
1857 return -EINVAL;
1858
1859 size = bus_max - res->start + 1;
1860 ret = adjust_resource(res, res->start, size);
1861 dev_printk(KERN_DEBUG, &b->dev,
1862 "busn_res: %pR end %s updated to %02x\n",
1863 &old_res, ret ? "can not be" : "is", bus_max);
1864
1865 if (!ret && !res->parent)
1866 pci_bus_insert_busn_res(b, res->start, res->end);
1867
1868 return ret;
1869}
1870
1871void pci_bus_release_busn_res(struct pci_bus *b)
1872{
1873 struct resource *res = &b->busn_res;
1874 int ret;
1875
1876 if (!res->flags || !res->parent)
1877 return;
1878
1879 ret = release_resource(res);
1880 dev_printk(KERN_DEBUG, &b->dev,
1881 "busn_res: %pR %s released\n",
1882 res, ret ? "can not be" : "is");
1883}
1884
Bill Pemberton15856ad2012-11-21 15:35:00 -05001885struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001886 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1887{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001888 struct pci_host_bridge_window *window;
1889 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001890 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001891 int max;
1892
1893 list_for_each_entry(window, resources, list)
1894 if (window->res->flags & IORESOURCE_BUS) {
1895 found = true;
1896 break;
1897 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001898
1899 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1900 if (!b)
1901 return NULL;
1902
Yinghai Lu4d99f522012-05-17 18:51:12 -07001903 if (!found) {
1904 dev_info(&b->dev,
1905 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1906 bus);
1907 pci_bus_insert_busn_res(b, bus, 255);
1908 }
1909
1910 max = pci_scan_child_bus(b);
1911
1912 if (!found)
1913 pci_bus_update_busn_res_end(b, max);
1914
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001915 pci_bus_add_devices(b);
1916 return b;
1917}
1918EXPORT_SYMBOL(pci_scan_root_bus);
1919
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001920/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001921struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001922 int bus, struct pci_ops *ops, void *sysdata)
1923{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001924 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001925 struct pci_bus *b;
1926
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001927 pci_add_resource(&resources, &ioport_resource);
1928 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001929 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001930 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001931 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001932 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001933 else
1934 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001935 return b;
1936}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937EXPORT_SYMBOL(pci_scan_bus_parented);
1938
Bill Pemberton15856ad2012-11-21 15:35:00 -05001939struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001940 void *sysdata)
1941{
1942 LIST_HEAD(resources);
1943 struct pci_bus *b;
1944
1945 pci_add_resource(&resources, &ioport_resource);
1946 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001947 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001948 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1949 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001950 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001951 pci_bus_add_devices(b);
1952 } else {
1953 pci_free_resource_list(&resources);
1954 }
1955 return b;
1956}
1957EXPORT_SYMBOL(pci_scan_bus);
1958
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001959/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001960 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1961 * @bridge: PCI bridge for the bus to scan
1962 *
1963 * Scan a PCI bus and child buses for new devices, add them,
1964 * and enable them, resizing bridge mmio/io resource if necessary
1965 * and possible. The caller must ensure the child devices are already
1966 * removed for resizing to occur.
1967 *
1968 * Returns the max number of subordinate bus discovered.
1969 */
1970unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1971{
1972 unsigned int max;
1973 struct pci_bus *bus = bridge->subordinate;
1974
1975 max = pci_scan_child_bus(bus);
1976
1977 pci_assign_unassigned_bridge_resources(bridge);
1978
1979 pci_bus_add_devices(bus);
1980
1981 return max;
1982}
1983
Yinghai Lua5213a32012-10-30 14:31:21 -06001984/**
1985 * pci_rescan_bus - scan a PCI bus for devices.
1986 * @bus: PCI bus to scan
1987 *
1988 * Scan a PCI bus and child buses for new devices, adds them,
1989 * and enables them.
1990 *
1991 * Returns the max number of subordinate bus discovered.
1992 */
1993unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1994{
1995 unsigned int max;
1996
1997 max = pci_scan_child_bus(bus);
1998 pci_assign_unassigned_bus_resources(bus);
1999 pci_bus_add_devices(bus);
2000
2001 return max;
2002}
2003EXPORT_SYMBOL_GPL(pci_rescan_bus);
2004
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006EXPORT_SYMBOL(pci_scan_slot);
2007EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002009
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002010/*
2011 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2012 * routines should always be executed under this mutex.
2013 */
2014static DEFINE_MUTEX(pci_rescan_remove_lock);
2015
2016void pci_lock_rescan_remove(void)
2017{
2018 mutex_lock(&pci_rescan_remove_lock);
2019}
2020EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2021
2022void pci_unlock_rescan_remove(void)
2023{
2024 mutex_unlock(&pci_rescan_remove_lock);
2025}
2026EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2027
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002028static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002029{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002030 const struct pci_dev *a = to_pci_dev(d_a);
2031 const struct pci_dev *b = to_pci_dev(d_b);
2032
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002033 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2034 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2035
2036 if (a->bus->number < b->bus->number) return -1;
2037 else if (a->bus->number > b->bus->number) return 1;
2038
2039 if (a->devfn < b->devfn) return -1;
2040 else if (a->devfn > b->devfn) return 1;
2041
2042 return 0;
2043}
2044
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002045void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002046{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002047 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002048}