Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mm/proc-v7.S |
| 3 | * |
| 4 | * Copyright (C) 2001 Deep Blue Solutions Ltd. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * This is the "shell" of the ARMv7 processor support. |
| 11 | */ |
Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 12 | #include <linux/init.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 13 | #include <linux/linkage.h> |
| 14 | #include <asm/assembler.h> |
| 15 | #include <asm/asm-offsets.h> |
Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 16 | #include <asm/hwcap.h> |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 17 | #include <asm/pgtable-hwdef.h> |
| 18 | #include <asm/pgtable.h> |
| 19 | |
| 20 | #include "proc-macros.S" |
| 21 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 22 | #ifdef CONFIG_ARM_LPAE |
| 23 | #include "proc-v7-3level.S" |
| 24 | #else |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 25 | #include "proc-v7-2level.S" |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 26 | #endif |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 27 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 28 | ENTRY(cpu_v7_proc_init) |
| 29 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 30 | ENDPROC(cpu_v7_proc_init) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 31 | |
| 32 | ENTRY(cpu_v7_proc_fin) |
Tony Lindgren | 1f667c6 | 2010-01-19 17:01:33 +0100 | [diff] [blame] | 33 | mrc p15, 0, r0, c1, c0, 0 @ ctrl register |
| 34 | bic r0, r0, #0x1000 @ ...i............ |
| 35 | bic r0, r0, #0x0006 @ .............ca. |
| 36 | mcr p15, 0, r0, c1, c0, 0 @ disable caches |
Russell King | 9ca03a2 | 2010-07-26 12:22:12 +0100 | [diff] [blame] | 37 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 38 | ENDPROC(cpu_v7_proc_fin) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 39 | |
| 40 | /* |
| 41 | * cpu_v7_reset(loc) |
| 42 | * |
| 43 | * Perform a soft reset of the system. Put the CPU into the |
| 44 | * same state as it would be if it had been reset, and branch |
| 45 | * to what would be the reset vector. |
| 46 | * |
| 47 | * - loc - location to jump to for soft reset |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 48 | * |
| 49 | * This code must be executed using a flat identity mapping with |
| 50 | * caches disabled. |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 51 | */ |
| 52 | .align 5 |
Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 53 | .pushsection .idmap.text, "ax" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 54 | ENTRY(cpu_v7_reset) |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 55 | mrc p15, 0, r1, c1, c0, 0 @ ctrl register |
| 56 | bic r1, r1, #0x1 @ ...............m |
Will Deacon | 0f81bb6 | 2011-08-26 16:34:51 +0100 | [diff] [blame] | 57 | THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions) |
Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 58 | mcr p15, 0, r1, c1, c0, 0 @ disable MMU |
| 59 | isb |
Dave Martin | 153cd8e | 2012-10-16 11:54:00 +0100 | [diff] [blame] | 60 | bx r0 |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 61 | ENDPROC(cpu_v7_reset) |
Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 62 | .popsection |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 63 | |
| 64 | /* |
| 65 | * cpu_v7_do_idle() |
| 66 | * |
| 67 | * Idle the processor (eg, wait for interrupt). |
| 68 | * |
| 69 | * IRQs are already disabled. |
| 70 | */ |
| 71 | ENTRY(cpu_v7_do_idle) |
Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 72 | dsb @ WFI may enter a low-power mode |
Catalin Marinas | 000b502 | 2008-10-03 11:09:10 +0100 | [diff] [blame] | 73 | wfi |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 74 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 75 | ENDPROC(cpu_v7_do_idle) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 76 | |
| 77 | ENTRY(cpu_v7_dcache_clean_area) |
Will Deacon | ae8a8b9 | 2013-04-03 17:16:57 +0100 | [diff] [blame] | 78 | ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW |
| 79 | ALT_UP(W(nop)) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 80 | dcache_line_size r2, r3 |
| 81 | 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry |
| 82 | add r0, r0, r2 |
| 83 | subs r1, r1, r2 |
| 84 | bhi 1b |
| 85 | dsb |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 86 | mov pc, lr |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 87 | ENDPROC(cpu_v7_dcache_clean_area) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 88 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 89 | string cpu_v7_name, "ARMv7 Processor" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 90 | .align |
| 91 | |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 92 | /* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */ |
| 93 | .globl cpu_v7_suspend_size |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 94 | .equ cpu_v7_suspend_size, 4 * 8 |
Arnd Bergmann | 15e0d9e | 2011-10-01 21:09:39 +0200 | [diff] [blame] | 95 | #ifdef CONFIG_ARM_CPU_SUSPEND |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 96 | ENTRY(cpu_v7_do_suspend) |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 97 | stmfd sp!, {r4 - r10, lr} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 98 | mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 99 | mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
| 100 | stmia r0!, {r4 - r5} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 101 | mrc p15, 0, r6, c3, c0, 0 @ Domain ID |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 102 | mrc p15, 0, r7, c2, c0, 1 @ TTB 1 |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 103 | mrc p15, 0, r11, c2, c0, 2 @ TTB control register |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 104 | mrc p15, 0, r8, c1, c0, 0 @ Control register |
| 105 | mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register |
| 106 | mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 107 | stmia r0, {r6 - r11} |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 108 | ldmfd sp!, {r4 - r10, pc} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 109 | ENDPROC(cpu_v7_do_suspend) |
| 110 | |
| 111 | ENTRY(cpu_v7_do_resume) |
| 112 | mov ip, #0 |
| 113 | mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs |
| 114 | mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 115 | mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID |
| 116 | ldmia r0!, {r4 - r5} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 117 | mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID |
Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 118 | mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 119 | ldmia r0, {r6 - r11} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 120 | mcr p15, 0, r6, c3, c0, 0 @ Domain ID |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 121 | #ifndef CONFIG_ARM_LPAE |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 122 | ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP) |
| 123 | ALT_UP(orr r1, r1, #TTB_FLAGS_UP) |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 124 | #endif |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 125 | mcr p15, 0, r1, c2, c0, 0 @ TTB 0 |
| 126 | mcr p15, 0, r7, c2, c0, 1 @ TTB 1 |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 127 | mcr p15, 0, r11, c2, c0, 2 @ TTB control register |
Russell King | 2590415 | 2011-08-26 22:44:59 +0100 | [diff] [blame] | 128 | mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 129 | teq r4, r9 @ Is it already set? |
| 130 | mcrne p15, 0, r9, c1, c0, 1 @ No, so write it |
| 131 | mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 132 | ldr r4, =PRRR @ PRRR |
| 133 | ldr r5, =NMRR @ NMRR |
| 134 | mcr p15, 0, r4, c10, c2, 0 @ write PRRR |
| 135 | mcr p15, 0, r5, c10, c2, 1 @ write NMRR |
| 136 | isb |
Russell King | f35235a | 2011-08-27 00:37:38 +0100 | [diff] [blame] | 137 | dsb |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 138 | mov r0, r8 @ control register |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 139 | b cpu_resume_mmu |
| 140 | ENDPROC(cpu_v7_do_resume) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 141 | #endif |
| 142 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 143 | __CPUINIT |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 144 | |
| 145 | /* |
| 146 | * __v7_setup |
| 147 | * |
| 148 | * Initialise TLB, Caches, and MMU state ready to switch the MMU |
| 149 | * on. Return in r0 the new CP15 C1 control register setting. |
| 150 | * |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 151 | * This should be able to cover all ARMv7 cores. |
| 152 | * |
| 153 | * It is assumed that: |
| 154 | * - cache type register is implemented |
| 155 | */ |
Pawel Moll | 15eb169 | 2011-05-20 14:39:29 +0100 | [diff] [blame] | 156 | __v7_ca5mp_setup: |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 157 | __v7_ca9mp_setup: |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 158 | mov r10, #(1 << 0) @ TLB ops broadcasting |
| 159 | b 1f |
Pawel Moll | b424473 | 2011-12-09 20:00:39 +0100 | [diff] [blame] | 160 | __v7_ca7mp_setup: |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 161 | __v7_ca15mp_setup: |
| 162 | mov r10, #0 |
| 163 | 1: |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 164 | #ifdef CONFIG_SMP |
Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 165 | ALT_SMP(mrc p15, 0, r0, c1, c0, 1) |
| 166 | ALT_UP(mov r0, #(1 << 6)) @ fake it for UP |
Tony Thompson | 1b3a02eb | 2009-11-04 12:16:38 +0000 | [diff] [blame] | 167 | tst r0, #(1 << 6) @ SMP/nAMP mode enabled? |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 168 | orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode |
| 169 | orreq r0, r0, r10 @ Enable CPU-specific SMP bits |
| 170 | mcreq p15, 0, r0, c1, c0, 1 |
Jon Callan | 73b63ef | 2008-11-06 13:23:09 +0000 | [diff] [blame] | 171 | #endif |
Haojian Zhuang | d106de3 | 2013-01-05 13:57:38 +0100 | [diff] [blame] | 172 | b __v7_setup |
Gregory CLEMENT | de49019 | 2012-10-03 11:58:07 +0200 | [diff] [blame] | 173 | |
| 174 | __v7_pj4b_setup: |
| 175 | #ifdef CONFIG_CPU_PJ4B |
| 176 | |
| 177 | /* Auxiliary Debug Modes Control 1 Register */ |
| 178 | #define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */ |
| 179 | #define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */ |
| 180 | #define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */ |
| 181 | #define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */ |
| 182 | |
| 183 | /* Auxiliary Debug Modes Control 2 Register */ |
| 184 | #define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */ |
| 185 | #define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */ |
| 186 | #define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */ |
| 187 | #define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */ |
| 188 | #define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */ |
| 189 | #define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\ |
| 190 | PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR) |
| 191 | |
| 192 | /* Auxiliary Functional Modes Control Register 0 */ |
| 193 | #define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */ |
| 194 | #define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */ |
| 195 | #define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */ |
| 196 | |
| 197 | /* Auxiliary Debug Modes Control 0 Register */ |
| 198 | #define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */ |
| 199 | |
| 200 | /* Auxiliary Debug Modes Control 1 Register */ |
| 201 | mrc p15, 1, r0, c15, c1, 1 |
| 202 | orr r0, r0, #PJ4B_CLEAN_LINE |
| 203 | orr r0, r0, #PJ4B_BCK_OFF_STREX |
| 204 | orr r0, r0, #PJ4B_INTER_PARITY |
| 205 | bic r0, r0, #PJ4B_STATIC_BP |
| 206 | mcr p15, 1, r0, c15, c1, 1 |
| 207 | |
| 208 | /* Auxiliary Debug Modes Control 2 Register */ |
| 209 | mrc p15, 1, r0, c15, c1, 2 |
| 210 | bic r0, r0, #PJ4B_FAST_LDR |
| 211 | orr r0, r0, #PJ4B_AUX_DBG_CTRL2 |
| 212 | mcr p15, 1, r0, c15, c1, 2 |
| 213 | |
| 214 | /* Auxiliary Functional Modes Control Register 0 */ |
| 215 | mrc p15, 1, r0, c15, c2, 0 |
| 216 | #ifdef CONFIG_SMP |
| 217 | orr r0, r0, #PJ4B_SMP_CFB |
| 218 | #endif |
| 219 | orr r0, r0, #PJ4B_L1_PAR_CHK |
| 220 | orr r0, r0, #PJ4B_BROADCAST_CACHE |
| 221 | mcr p15, 1, r0, c15, c2, 0 |
| 222 | |
| 223 | /* Auxiliary Debug Modes Control 0 Register */ |
| 224 | mrc p15, 1, r0, c15, c1, 0 |
| 225 | orr r0, r0, #PJ4B_WFI_WFE |
| 226 | mcr p15, 1, r0, c15, c1, 0 |
| 227 | |
| 228 | #endif /* CONFIG_CPU_PJ4B */ |
| 229 | |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 230 | __v7_setup: |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 231 | adr r12, __v7_setup_stack @ the local stack |
| 232 | stmia r12, {r0-r5, r7, r9, r11, lr} |
Santosh Shilimkar | 6323fa2 | 2012-09-10 15:07:26 +0530 | [diff] [blame] | 233 | bl v7_flush_dcache_louis |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 234 | ldmia r12, {r0-r5, r7, r9, r11, lr} |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 235 | |
| 236 | mrc p15, 0, r0, c0, c0, 0 @ read main ID register |
| 237 | and r10, r0, #0xff000000 @ ARM? |
| 238 | teq r10, #0x41000000 |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 239 | bne 3f |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 240 | and r5, r0, #0x00f00000 @ variant |
| 241 | and r6, r0, #0x0000000f @ revision |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 242 | orr r6, r6, r5, lsr #20-4 @ combine variant and revision |
| 243 | ubfx r0, r0, #4, #12 @ primary part number |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 244 | |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 245 | /* Cortex-A8 Errata */ |
| 246 | ldr r10, =0x00000c08 @ Cortex-A8 primary part number |
| 247 | teq r0, r10 |
| 248 | bne 2f |
Rob Herring | 62e4d35 | 2012-12-21 22:42:40 +0100 | [diff] [blame] | 249 | #if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM) |
| 250 | |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 251 | teq r5, #0x00100000 @ only present in r1p* |
| 252 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 253 | orreq r10, r10, #(1 << 6) @ set IBE to 1 |
| 254 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 7ce236f | 2009-04-30 17:06:09 +0100 | [diff] [blame] | 255 | #endif |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 256 | #ifdef CONFIG_ARM_ERRATA_458693 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 257 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 258 | mrceq p15, 0, r10, c1, c0, 1 @ read aux control register |
| 259 | orreq r10, r10, #(1 << 5) @ set L1NEON to 1 |
| 260 | orreq r10, r10, #(1 << 9) @ set PLDNOP to 1 |
| 261 | mcreq p15, 0, r10, c1, c0, 1 @ write aux control register |
Catalin Marinas | 855c551 | 2009-04-30 17:06:15 +0100 | [diff] [blame] | 262 | #endif |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 263 | #ifdef CONFIG_ARM_ERRATA_460075 |
Will Deacon | 6491848 | 2010-09-14 09:50:03 +0100 | [diff] [blame] | 264 | teq r6, #0x20 @ only present in r2p0 |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 265 | mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register |
| 266 | tsteq r10, #1 << 22 |
| 267 | orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit |
| 268 | mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register |
Catalin Marinas | 0516e46 | 2009-04-30 17:06:20 +0100 | [diff] [blame] | 269 | #endif |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 270 | b 3f |
Russell King | 1946d6e | 2009-06-01 12:50:33 +0100 | [diff] [blame] | 271 | |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 272 | /* Cortex-A9 Errata */ |
| 273 | 2: ldr r10, =0x00000c09 @ Cortex-A9 primary part number |
| 274 | teq r0, r10 |
| 275 | bne 3f |
| 276 | #ifdef CONFIG_ARM_ERRATA_742230 |
| 277 | cmp r6, #0x22 @ only present up to r2p2 |
| 278 | mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 279 | orrle r10, r10, #1 << 4 @ set bit #4 |
| 280 | mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 281 | #endif |
Will Deacon | a672e99 | 2010-09-14 09:53:02 +0100 | [diff] [blame] | 282 | #ifdef CONFIG_ARM_ERRATA_742231 |
| 283 | teq r6, #0x20 @ present in r2p0 |
| 284 | teqne r6, #0x21 @ present in r2p1 |
| 285 | teqne r6, #0x22 @ present in r2p2 |
| 286 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 287 | orreq r10, r10, #1 << 12 @ set bit #12 |
| 288 | orreq r10, r10, #1 << 22 @ set bit #22 |
| 289 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 290 | #endif |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 291 | #ifdef CONFIG_ARM_ERRATA_743622 |
Will Deacon | efbc74a | 2012-02-24 12:12:38 +0100 | [diff] [blame] | 292 | teq r5, #0x00200000 @ only present in r2p* |
Will Deacon | 475d92f | 2010-09-28 14:02:02 +0100 | [diff] [blame] | 293 | mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 294 | orreq r10, r10, #1 << 6 @ set bit #6 |
| 295 | mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register |
| 296 | #endif |
Dave Martin | ba90c51 | 2011-12-08 13:41:06 +0100 | [diff] [blame] | 297 | #if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP) |
| 298 | ALT_SMP(cmp r6, #0x30) @ present prior to r3p0 |
| 299 | ALT_UP_B(1f) |
Will Deacon | 9a27c27 | 2011-02-18 16:36:35 +0100 | [diff] [blame] | 300 | mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register |
| 301 | orrlt r10, r10, #1 << 11 @ set bit #11 |
| 302 | mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register |
Dave Martin | ba90c51 | 2011-12-08 13:41:06 +0100 | [diff] [blame] | 303 | 1: |
Will Deacon | 9a27c27 | 2011-02-18 16:36:35 +0100 | [diff] [blame] | 304 | #endif |
Will Deacon | 9f05027 | 2010-09-14 09:51:43 +0100 | [diff] [blame] | 305 | |
| 306 | 3: mov r10, #0 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 307 | mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 308 | dsb |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 309 | #ifdef CONFIG_MMU |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 310 | mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 311 | v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 312 | ldr r5, =PRRR @ PRRR |
| 313 | ldr r6, =NMRR @ NMRR |
Russell King | 3f69c0c | 2008-09-15 17:23:10 +0100 | [diff] [blame] | 314 | mcr p15, 0, r5, c10, c2, 0 @ write PRRR |
| 315 | mcr p15, 0, r6, c10, c2, 1 @ write NMRR |
Catalin Marinas | bdaaaec | 2009-07-24 12:35:06 +0100 | [diff] [blame] | 316 | #endif |
Jonathan Austin | 078c045 | 2012-04-12 17:45:25 +0100 | [diff] [blame] | 317 | #ifndef CONFIG_ARM_THUMBEE |
| 318 | mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE |
| 319 | and r0, r0, #(0xf << 12) @ ThumbEE enabled field |
| 320 | teq r0, #(1 << 12) @ check if ThumbEE is present |
| 321 | bne 1f |
| 322 | mov r5, #0 |
| 323 | mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0 |
| 324 | mrc p14, 6, r0, c0, c0, 0 @ load TEECR |
| 325 | orr r0, r0, #1 @ set the 1st bit in order to |
| 326 | mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access |
| 327 | 1: |
| 328 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 329 | adr r5, v7_crval |
| 330 | ldmia r5, {r5, r6} |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 331 | #ifdef CONFIG_CPU_ENDIAN_BE8 |
| 332 | orr r6, r6, #1 << 25 @ big-endian page tables |
| 333 | #endif |
Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 334 | #ifdef CONFIG_SWP_EMULATE |
| 335 | orr r5, r5, #(1 << 10) @ set SW bit in "clear" |
| 336 | bic r6, r6, #(1 << 10) @ clear it in "mmuset" |
| 337 | #endif |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 338 | mrc p15, 0, r0, c1, c0, 0 @ read control register |
| 339 | bic r0, r0, r5 @ clear bits them |
| 340 | orr r0, r0, r6 @ set them |
Catalin Marinas | 347c8b7 | 2009-07-24 12:32:56 +0100 | [diff] [blame] | 341 | THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 342 | mov pc, lr @ return to head.S:__ret |
Catalin Marinas | 93ed397 | 2008-08-28 11:22:32 +0100 | [diff] [blame] | 343 | ENDPROC(__v7_setup) |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 344 | |
Catalin Marinas | 8d2cd3a | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 345 | .align 2 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 346 | __v7_setup_stack: |
| 347 | .space 4 * 11 @ 11 registers |
| 348 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 349 | __INITDATA |
| 350 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 351 | @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) |
| 352 | define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1 |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 353 | |
Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 354 | .section ".rodata" |
| 355 | |
Dave Martin | 78a8f3c | 2011-06-23 17:26:19 +0100 | [diff] [blame] | 356 | string cpu_arch_name, "armv7" |
| 357 | string cpu_elf_name, "v7" |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 358 | .align |
| 359 | |
| 360 | .section ".proc.info.init", #alloc, #execinstr |
| 361 | |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 362 | /* |
| 363 | * Standard v7 proc info content |
| 364 | */ |
| 365 | .macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0 |
| 366 | ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 367 | PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags) |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 368 | ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \ |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 369 | PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags) |
| 370 | .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \ |
| 371 | PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 372 | W(b) \initfunc |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 373 | .long cpu_arch_name |
| 374 | .long cpu_elf_name |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 375 | .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \ |
| 376 | HWCAP_EDSP | HWCAP_TLS | \hwcaps |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 377 | .long cpu_v7_name |
| 378 | .long v7_processor_functions |
| 379 | .long v7wbi_tlb_fns |
| 380 | .long v6_user_fns |
| 381 | .long v7_cache_fns |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 382 | .endm |
| 383 | |
Catalin Marinas | 1b6ba46 | 2011-11-22 17:30:29 +0000 | [diff] [blame] | 384 | #ifndef CONFIG_ARM_LPAE |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 385 | /* |
Pawel Moll | 15eb169 | 2011-05-20 14:39:29 +0100 | [diff] [blame] | 386 | * ARM Ltd. Cortex A5 processor. |
| 387 | */ |
| 388 | .type __v7_ca5mp_proc_info, #object |
| 389 | __v7_ca5mp_proc_info: |
| 390 | .long 0x410fc050 |
| 391 | .long 0xff0ffff0 |
| 392 | __v7_proc __v7_ca5mp_setup |
| 393 | .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info |
| 394 | |
| 395 | /* |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 396 | * ARM Ltd. Cortex A9 processor. |
| 397 | */ |
| 398 | .type __v7_ca9mp_proc_info, #object |
| 399 | __v7_ca9mp_proc_info: |
| 400 | .long 0x410fc090 |
| 401 | .long 0xff0ffff0 |
| 402 | __v7_proc __v7_ca9mp_setup |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 403 | .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info |
Gregory CLEMENT | de49019 | 2012-10-03 11:58:07 +0200 | [diff] [blame] | 404 | |
Gregory CLEMENT | b361d61 | 2013-04-09 13:37:20 +0100 | [diff] [blame] | 405 | #endif /* CONFIG_ARM_LPAE */ |
| 406 | |
Gregory CLEMENT | de49019 | 2012-10-03 11:58:07 +0200 | [diff] [blame] | 407 | /* |
| 408 | * Marvell PJ4B processor. |
| 409 | */ |
| 410 | .type __v7_pj4b_proc_info, #object |
| 411 | __v7_pj4b_proc_info: |
Gregory CLEMENT | 049be07 | 2013-06-10 18:05:51 +0100 | [diff] [blame^] | 412 | .long 0x560f5800 |
| 413 | .long 0xff0fff00 |
Gregory CLEMENT | de49019 | 2012-10-03 11:58:07 +0200 | [diff] [blame] | 414 | __v7_proc __v7_pj4b_setup |
| 415 | .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info |
Daniel Walker | 14eff18 | 2010-09-17 16:42:10 +0100 | [diff] [blame] | 416 | |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 417 | /* |
Will Deacon | 868dbf9 | 2012-01-20 12:01:14 +0100 | [diff] [blame] | 418 | * ARM Ltd. Cortex A7 processor. |
| 419 | */ |
| 420 | .type __v7_ca7mp_proc_info, #object |
| 421 | __v7_ca7mp_proc_info: |
| 422 | .long 0x410fc070 |
| 423 | .long 0xff0ffff0 |
Stephen Boyd | 8164f7a | 2013-03-18 19:44:15 +0100 | [diff] [blame] | 424 | __v7_proc __v7_ca7mp_setup |
Will Deacon | 868dbf9 | 2012-01-20 12:01:14 +0100 | [diff] [blame] | 425 | .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info |
| 426 | |
| 427 | /* |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 428 | * ARM Ltd. Cortex A15 processor. |
| 429 | */ |
| 430 | .type __v7_ca15mp_proc_info, #object |
| 431 | __v7_ca15mp_proc_info: |
| 432 | .long 0x410fc0f0 |
| 433 | .long 0xff0ffff0 |
Stephen Boyd | 8164f7a | 2013-03-18 19:44:15 +0100 | [diff] [blame] | 434 | __v7_proc __v7_ca15mp_setup |
Will Deacon | 7665d9d | 2011-01-12 17:10:45 +0000 | [diff] [blame] | 435 | .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info |
| 436 | |
| 437 | /* |
Stepan Moskovchenko | 120ecfa | 2013-03-18 19:44:16 +0100 | [diff] [blame] | 438 | * Qualcomm Inc. Krait processors. |
| 439 | */ |
| 440 | .type __krait_proc_info, #object |
| 441 | __krait_proc_info: |
| 442 | .long 0x510f0400 @ Required ID value |
| 443 | .long 0xff0ffc00 @ Mask for ID |
| 444 | /* |
| 445 | * Some Krait processors don't indicate support for SDIV and UDIV |
| 446 | * instructions in the ARM instruction set, even though they actually |
| 447 | * do support them. |
| 448 | */ |
| 449 | __v7_proc __v7_setup, hwcaps = HWCAP_IDIV |
| 450 | .size __krait_proc_info, . - __krait_proc_info |
| 451 | |
| 452 | /* |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 453 | * Match any ARMv7 processor core. |
| 454 | */ |
| 455 | .type __v7_proc_info, #object |
| 456 | __v7_proc_info: |
| 457 | .long 0x000f0000 @ Required ID value |
| 458 | .long 0x000f0000 @ Mask for ID |
Pawel Moll | dc939cd | 2011-05-20 14:39:28 +0100 | [diff] [blame] | 459 | __v7_proc __v7_setup |
Catalin Marinas | bbe8888 | 2007-05-08 22:27:46 +0100 | [diff] [blame] | 460 | .size __v7_proc_info, . - __v7_proc_info |