Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1 | /************************************************************************* |
| 2 | * myri10ge.c: Myricom Myri-10G Ethernet driver. |
| 3 | * |
Brice Goglin | 4a2e612 | 2007-02-27 17:18:40 +0100 | [diff] [blame] | 4 | * Copyright (C) 2005 - 2007 Myricom, Inc. |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 5 | * All rights reserved. |
| 6 | * |
| 7 | * Redistribution and use in source and binary forms, with or without |
| 8 | * modification, are permitted provided that the following conditions |
| 9 | * are met: |
| 10 | * 1. Redistributions of source code must retain the above copyright |
| 11 | * notice, this list of conditions and the following disclaimer. |
| 12 | * 2. Redistributions in binary form must reproduce the above copyright |
| 13 | * notice, this list of conditions and the following disclaimer in the |
| 14 | * documentation and/or other materials provided with the distribution. |
| 15 | * 3. Neither the name of Myricom, Inc. nor the names of its contributors |
| 16 | * may be used to endorse or promote products derived from this software |
| 17 | * without specific prior written permission. |
| 18 | * |
Brice Goglin | 4a2e612 | 2007-02-27 17:18:40 +0100 | [diff] [blame] | 19 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 20 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 21 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
Brice Goglin | 4a2e612 | 2007-02-27 17:18:40 +0100 | [diff] [blame] | 22 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE |
| 23 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 24 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 25 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 26 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 27 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 28 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 29 | * POSSIBILITY OF SUCH DAMAGE. |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 30 | * |
| 31 | * |
| 32 | * If the eeprom on your board is not recent enough, you will need to get a |
| 33 | * newer firmware image at: |
| 34 | * http://www.myri.com/scs/download-Myri10GE.html |
| 35 | * |
| 36 | * Contact Information: |
| 37 | * <help@myri.com> |
| 38 | * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006 |
| 39 | *************************************************************************/ |
| 40 | |
| 41 | #include <linux/tcp.h> |
| 42 | #include <linux/netdevice.h> |
| 43 | #include <linux/skbuff.h> |
| 44 | #include <linux/string.h> |
| 45 | #include <linux/module.h> |
| 46 | #include <linux/pci.h> |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 47 | #include <linux/dma-mapping.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 48 | #include <linux/etherdevice.h> |
| 49 | #include <linux/if_ether.h> |
| 50 | #include <linux/if_vlan.h> |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 51 | #include <linux/inet_lro.h> |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 52 | #include <linux/dca.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 53 | #include <linux/ip.h> |
| 54 | #include <linux/inet.h> |
| 55 | #include <linux/in.h> |
| 56 | #include <linux/ethtool.h> |
| 57 | #include <linux/firmware.h> |
| 58 | #include <linux/delay.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 59 | #include <linux/timer.h> |
| 60 | #include <linux/vmalloc.h> |
| 61 | #include <linux/crc32.h> |
| 62 | #include <linux/moduleparam.h> |
| 63 | #include <linux/io.h> |
vignesh babu | 199126a | 2007-07-09 11:50:22 -0700 | [diff] [blame] | 64 | #include <linux/log2.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 65 | #include <net/checksum.h> |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 66 | #include <net/ip.h> |
| 67 | #include <net/tcp.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 68 | #include <asm/byteorder.h> |
| 69 | #include <asm/io.h> |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 70 | #include <asm/processor.h> |
| 71 | #ifdef CONFIG_MTRR |
| 72 | #include <asm/mtrr.h> |
| 73 | #endif |
| 74 | |
| 75 | #include "myri10ge_mcp.h" |
| 76 | #include "myri10ge_mcp_gen_header.h" |
| 77 | |
Brice Goglin | 051d36f | 2008-10-20 13:54:12 +0200 | [diff] [blame^] | 78 | #define MYRI10GE_VERSION_STR "1.4.3-1.371" |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 79 | |
| 80 | MODULE_DESCRIPTION("Myricom 10G driver (10GbE)"); |
| 81 | MODULE_AUTHOR("Maintainer: help@myri.com"); |
| 82 | MODULE_VERSION(MYRI10GE_VERSION_STR); |
| 83 | MODULE_LICENSE("Dual BSD/GPL"); |
| 84 | |
| 85 | #define MYRI10GE_MAX_ETHER_MTU 9014 |
| 86 | |
| 87 | #define MYRI10GE_ETH_STOPPED 0 |
| 88 | #define MYRI10GE_ETH_STOPPING 1 |
| 89 | #define MYRI10GE_ETH_STARTING 2 |
| 90 | #define MYRI10GE_ETH_RUNNING 3 |
| 91 | #define MYRI10GE_ETH_OPEN_FAILED 4 |
| 92 | |
| 93 | #define MYRI10GE_EEPROM_STRINGS_SIZE 256 |
| 94 | #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2) |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 95 | #define MYRI10GE_MAX_LRO_DESCRIPTORS 8 |
| 96 | #define MYRI10GE_LRO_MAX_PKTS 64 |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 97 | |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 98 | #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 99 | #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff |
| 100 | |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 101 | #define MYRI10GE_ALLOC_ORDER 0 |
| 102 | #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE) |
| 103 | #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1) |
| 104 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 105 | #define MYRI10GE_MAX_SLICES 32 |
| 106 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 107 | struct myri10ge_rx_buffer_state { |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 108 | struct page *page; |
| 109 | int page_offset; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 110 | DECLARE_PCI_UNMAP_ADDR(bus) |
| 111 | DECLARE_PCI_UNMAP_LEN(len) |
| 112 | }; |
| 113 | |
| 114 | struct myri10ge_tx_buffer_state { |
| 115 | struct sk_buff *skb; |
| 116 | int last; |
| 117 | DECLARE_PCI_UNMAP_ADDR(bus) |
| 118 | DECLARE_PCI_UNMAP_LEN(len) |
| 119 | }; |
| 120 | |
| 121 | struct myri10ge_cmd { |
| 122 | u32 data0; |
| 123 | u32 data1; |
| 124 | u32 data2; |
| 125 | }; |
| 126 | |
| 127 | struct myri10ge_rx_buf { |
| 128 | struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 129 | struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */ |
| 130 | struct myri10ge_rx_buffer_state *info; |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 131 | struct page *page; |
| 132 | dma_addr_t bus; |
| 133 | int page_offset; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 134 | int cnt; |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 135 | int fill_cnt; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 136 | int alloc_fail; |
| 137 | int mask; /* number of rx slots -1 */ |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 138 | int watchdog_needed; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 139 | }; |
| 140 | |
| 141 | struct myri10ge_tx_buf { |
| 142 | struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */ |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 143 | __be32 __iomem *send_go; /* "go" doorbell ptr */ |
| 144 | __be32 __iomem *send_stop; /* "stop" doorbell ptr */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 145 | struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */ |
| 146 | char *req_bytes; |
| 147 | struct myri10ge_tx_buffer_state *info; |
| 148 | int mask; /* number of transmit slots -1 */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 149 | int req ____cacheline_aligned; /* transmit slots submitted */ |
| 150 | int pkt_start; /* packets started */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 151 | int stop_queue; |
| 152 | int linearized; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 153 | int done ____cacheline_aligned; /* transmit slots completed */ |
| 154 | int pkt_done; /* packets completed */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 155 | int wake_queue; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 156 | int queue_active; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 157 | }; |
| 158 | |
| 159 | struct myri10ge_rx_done { |
| 160 | struct mcp_slot *entry; |
| 161 | dma_addr_t bus; |
| 162 | int cnt; |
| 163 | int idx; |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 164 | struct net_lro_mgr lro_mgr; |
| 165 | struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS]; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 166 | }; |
| 167 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 168 | struct myri10ge_slice_netstats { |
| 169 | unsigned long rx_packets; |
| 170 | unsigned long tx_packets; |
| 171 | unsigned long rx_bytes; |
| 172 | unsigned long tx_bytes; |
| 173 | unsigned long rx_dropped; |
| 174 | unsigned long tx_dropped; |
| 175 | }; |
| 176 | |
| 177 | struct myri10ge_slice_state { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 178 | struct myri10ge_tx_buf tx; /* transmit ring */ |
| 179 | struct myri10ge_rx_buf rx_small; |
| 180 | struct myri10ge_rx_buf rx_big; |
| 181 | struct myri10ge_rx_done rx_done; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 182 | struct net_device *dev; |
| 183 | struct napi_struct napi; |
| 184 | struct myri10ge_priv *mgp; |
| 185 | struct myri10ge_slice_netstats stats; |
| 186 | __be32 __iomem *irq_claim; |
| 187 | struct mcp_irq_data *fw_stats; |
| 188 | dma_addr_t fw_stats_bus; |
| 189 | int watchdog_tx_done; |
| 190 | int watchdog_tx_req; |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 191 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 192 | int cached_dca_tag; |
| 193 | int cpu; |
| 194 | __be32 __iomem *dca_tag; |
| 195 | #endif |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 196 | char irq_desc[32]; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 197 | }; |
| 198 | |
| 199 | struct myri10ge_priv { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 200 | struct myri10ge_slice_state *ss; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 201 | int tx_boundary; /* boundary transmits cannot cross */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 202 | int num_slices; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 203 | int running; /* running? */ |
| 204 | int csum_flag; /* rx_csums? */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 205 | int small_bytes; |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 206 | int big_bytes; |
Brice Goglin | fa0a90d | 2008-05-09 02:20:25 +0200 | [diff] [blame] | 207 | int max_intr_slots; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 208 | struct net_device *dev; |
| 209 | struct net_device_stats stats; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 210 | spinlock_t stats_lock; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 211 | u8 __iomem *sram; |
| 212 | int sram_size; |
| 213 | unsigned long board_span; |
| 214 | unsigned long iomem_base; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 215 | __be32 __iomem *irq_deassert; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 216 | char *mac_addr_string; |
| 217 | struct mcp_cmd_response *cmd; |
| 218 | dma_addr_t cmd_bus; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 219 | struct pci_dev *pdev; |
| 220 | int msi_enabled; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 221 | int msix_enabled; |
| 222 | struct msix_entry *msix_vectors; |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 223 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 224 | int dca_enabled; |
| 225 | #endif |
Al Viro | 66341ff | 2007-12-22 18:56:43 +0000 | [diff] [blame] | 226 | u32 link_state; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 227 | unsigned int rdma_tags_available; |
| 228 | int intr_coal_delay; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 229 | __be32 __iomem *intr_coal_delay_ptr; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 230 | int mtrr; |
Brice Goglin | 276e26c | 2007-03-07 20:02:32 +0100 | [diff] [blame] | 231 | int wc_enabled; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 232 | int down_cnt; |
| 233 | wait_queue_head_t down_wq; |
| 234 | struct work_struct watchdog_work; |
| 235 | struct timer_list watchdog_timer; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 236 | int watchdog_resets; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 237 | int watchdog_pause; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 238 | int pause; |
| 239 | char *fw_name; |
| 240 | char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE]; |
Brice Goglin | c0bf880 | 2008-05-09 02:18:24 +0200 | [diff] [blame] | 241 | char *product_code_string; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 242 | char fw_version[128]; |
Brice Goglin | 9dc6f0e | 2007-02-21 18:05:17 +0100 | [diff] [blame] | 243 | int fw_ver_major; |
| 244 | int fw_ver_minor; |
| 245 | int fw_ver_tiny; |
| 246 | int adopted_rx_filter_bug; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 247 | u8 mac_addr[6]; /* eeprom mac address */ |
| 248 | unsigned long serial_number; |
| 249 | int vendor_specific_offset; |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 250 | int fw_multicast_support; |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 251 | unsigned long features; |
| 252 | u32 max_tso6; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 253 | u32 read_dma; |
| 254 | u32 write_dma; |
| 255 | u32 read_write_dma; |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 256 | u32 link_changes; |
| 257 | u32 msg_enable; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 258 | }; |
| 259 | |
| 260 | static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat"; |
| 261 | static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat"; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 262 | static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat"; |
| 263 | static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat"; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 264 | |
| 265 | static char *myri10ge_fw_name = NULL; |
| 266 | module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 267 | MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 268 | |
| 269 | static int myri10ge_ecrc_enable = 1; |
| 270 | module_param(myri10ge_ecrc_enable, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 271 | MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 272 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 273 | static int myri10ge_small_bytes = -1; /* -1 == auto */ |
| 274 | module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 275 | MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 276 | |
| 277 | static int myri10ge_msi = 1; /* enable msi by default */ |
Brice Goglin | 3621cec | 2006-12-18 11:51:22 +0100 | [diff] [blame] | 278 | module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 279 | MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 280 | |
Brice Goglin | f761fae | 2007-03-21 19:45:56 +0100 | [diff] [blame] | 281 | static int myri10ge_intr_coal_delay = 75; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 282 | module_param(myri10ge_intr_coal_delay, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 283 | MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 284 | |
| 285 | static int myri10ge_flow_control = 1; |
| 286 | module_param(myri10ge_flow_control, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 287 | MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 288 | |
| 289 | static int myri10ge_deassert_wait = 1; |
| 290 | module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR); |
| 291 | MODULE_PARM_DESC(myri10ge_deassert_wait, |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 292 | "Wait when deasserting legacy interrupts"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 293 | |
| 294 | static int myri10ge_force_firmware = 0; |
| 295 | module_param(myri10ge_force_firmware, int, S_IRUGO); |
| 296 | MODULE_PARM_DESC(myri10ge_force_firmware, |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 297 | "Force firmware to assume aligned completions"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 298 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 299 | static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN; |
| 300 | module_param(myri10ge_initial_mtu, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 301 | MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 302 | |
| 303 | static int myri10ge_napi_weight = 64; |
| 304 | module_param(myri10ge_napi_weight, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 305 | MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 306 | |
| 307 | static int myri10ge_watchdog_timeout = 1; |
| 308 | module_param(myri10ge_watchdog_timeout, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 309 | MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 310 | |
| 311 | static int myri10ge_max_irq_loops = 1048576; |
| 312 | module_param(myri10ge_max_irq_loops, int, S_IRUGO); |
| 313 | MODULE_PARM_DESC(myri10ge_max_irq_loops, |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 314 | "Set stuck legacy IRQ detection threshold"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 315 | |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 316 | #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK |
| 317 | |
| 318 | static int myri10ge_debug = -1; /* defaults above */ |
| 319 | module_param(myri10ge_debug, int, 0); |
| 320 | MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)"); |
| 321 | |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 322 | static int myri10ge_lro = 1; |
| 323 | module_param(myri10ge_lro, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 324 | MODULE_PARM_DESC(myri10ge_lro, "Enable large receive offload"); |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 325 | |
| 326 | static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS; |
| 327 | module_param(myri10ge_lro_max_pkts, int, S_IRUGO); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 328 | MODULE_PARM_DESC(myri10ge_lro_max_pkts, |
| 329 | "Number of LRO packets to be aggregated"); |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 330 | |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 331 | static int myri10ge_fill_thresh = 256; |
| 332 | module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR); |
Brice Goglin | d1ce3a0 | 2008-05-09 02:16:53 +0200 | [diff] [blame] | 333 | MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed"); |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 334 | |
Brice Goglin | f181137 | 2007-06-11 20:26:31 +0200 | [diff] [blame] | 335 | static int myri10ge_reset_recover = 1; |
| 336 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 337 | static int myri10ge_max_slices = 1; |
| 338 | module_param(myri10ge_max_slices, int, S_IRUGO); |
| 339 | MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues"); |
| 340 | |
| 341 | static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT; |
| 342 | module_param(myri10ge_rss_hash, int, S_IRUGO); |
| 343 | MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do"); |
| 344 | |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 345 | static int myri10ge_dca = 1; |
| 346 | module_param(myri10ge_dca, int, S_IRUGO); |
| 347 | MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible"); |
| 348 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 349 | #define MYRI10GE_FW_OFFSET 1024*1024 |
| 350 | #define MYRI10GE_HIGHPART_TO_U32(X) \ |
| 351 | (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0) |
| 352 | #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X)) |
| 353 | |
| 354 | #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8) |
| 355 | |
Brice Goglin | 2f76216 | 2007-05-07 23:50:37 +0200 | [diff] [blame] | 356 | static void myri10ge_set_multicast_list(struct net_device *dev); |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 357 | static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev); |
Brice Goglin | 2f76216 | 2007-05-07 23:50:37 +0200 | [diff] [blame] | 358 | |
Brice Goglin | 6250223 | 2006-12-11 11:24:37 +0100 | [diff] [blame] | 359 | static inline void put_be32(__be32 val, __be32 __iomem * p) |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 360 | { |
Brice Goglin | 6250223 | 2006-12-11 11:24:37 +0100 | [diff] [blame] | 361 | __raw_writel((__force __u32) val, (__force void __iomem *)p); |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 362 | } |
| 363 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 364 | static int |
| 365 | myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd, |
| 366 | struct myri10ge_cmd *data, int atomic) |
| 367 | { |
| 368 | struct mcp_cmd *buf; |
| 369 | char buf_bytes[sizeof(*buf) + 8]; |
| 370 | struct mcp_cmd_response *response = mgp->cmd; |
Brice Goglin | e700f9f | 2006-08-14 17:52:54 -0400 | [diff] [blame] | 371 | char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 372 | u32 dma_low, dma_high, result, value; |
| 373 | int sleep_total = 0; |
| 374 | |
| 375 | /* ensure buf is aligned to 8 bytes */ |
| 376 | buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8); |
| 377 | |
| 378 | buf->data0 = htonl(data->data0); |
| 379 | buf->data1 = htonl(data->data1); |
| 380 | buf->data2 = htonl(data->data2); |
| 381 | buf->cmd = htonl(cmd); |
| 382 | dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus); |
| 383 | dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus); |
| 384 | |
| 385 | buf->response_addr.low = htonl(dma_low); |
| 386 | buf->response_addr.high = htonl(dma_high); |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 387 | response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 388 | mb(); |
| 389 | myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf)); |
| 390 | |
| 391 | /* wait up to 15ms. Longest command is the DMA benchmark, |
| 392 | * which is capped at 5ms, but runs from a timeout handler |
| 393 | * that runs every 7.8ms. So a 15ms timeout leaves us with |
| 394 | * a 2.2ms margin |
| 395 | */ |
| 396 | if (atomic) { |
| 397 | /* if atomic is set, do not sleep, |
| 398 | * and try to get the completion quickly |
| 399 | * (1ms will be enough for those commands) */ |
| 400 | for (sleep_total = 0; |
| 401 | sleep_total < 1000 |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 402 | && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT); |
Brice Goglin | bd2db0c | 2008-05-09 02:18:45 +0200 | [diff] [blame] | 403 | sleep_total += 10) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 404 | udelay(10); |
Brice Goglin | bd2db0c | 2008-05-09 02:18:45 +0200 | [diff] [blame] | 405 | mb(); |
| 406 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 407 | } else { |
| 408 | /* use msleep for most command */ |
| 409 | for (sleep_total = 0; |
| 410 | sleep_total < 15 |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 411 | && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 412 | sleep_total++) |
| 413 | msleep(1); |
| 414 | } |
| 415 | |
| 416 | result = ntohl(response->result); |
| 417 | value = ntohl(response->data); |
| 418 | if (result != MYRI10GE_NO_RESPONSE_RESULT) { |
| 419 | if (result == 0) { |
| 420 | data->data0 = value; |
| 421 | return 0; |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 422 | } else if (result == MXGEFW_CMD_UNKNOWN) { |
| 423 | return -ENOSYS; |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 424 | } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) { |
| 425 | return -E2BIG; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 426 | } else if (result == MXGEFW_CMD_ERROR_RANGE && |
| 427 | cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES && |
| 428 | (data-> |
| 429 | data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) != |
| 430 | 0) { |
| 431 | return -ERANGE; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 432 | } else { |
| 433 | dev_err(&mgp->pdev->dev, |
| 434 | "command %d failed, result = %d\n", |
| 435 | cmd, result); |
| 436 | return -ENXIO; |
| 437 | } |
| 438 | } |
| 439 | |
| 440 | dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n", |
| 441 | cmd, result); |
| 442 | return -EAGAIN; |
| 443 | } |
| 444 | |
| 445 | /* |
| 446 | * The eeprom strings on the lanaiX have the format |
| 447 | * SN=x\0 |
| 448 | * MAC=x:x:x:x:x:x\0 |
| 449 | * PT:ddd mmm xx xx:xx:xx xx\0 |
| 450 | * PV:ddd mmm xx xx:xx:xx xx\0 |
| 451 | */ |
| 452 | static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp) |
| 453 | { |
| 454 | char *ptr, *limit; |
| 455 | int i; |
| 456 | |
| 457 | ptr = mgp->eeprom_strings; |
| 458 | limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE; |
| 459 | |
| 460 | while (*ptr != '\0' && ptr < limit) { |
| 461 | if (memcmp(ptr, "MAC=", 4) == 0) { |
| 462 | ptr += 4; |
| 463 | mgp->mac_addr_string = ptr; |
| 464 | for (i = 0; i < 6; i++) { |
| 465 | if ((ptr + 2) > limit) |
| 466 | goto abort; |
| 467 | mgp->mac_addr[i] = |
| 468 | simple_strtoul(ptr, &ptr, 16); |
| 469 | ptr += 1; |
| 470 | } |
| 471 | } |
Brice Goglin | c0bf880 | 2008-05-09 02:18:24 +0200 | [diff] [blame] | 472 | if (memcmp(ptr, "PC=", 3) == 0) { |
| 473 | ptr += 3; |
| 474 | mgp->product_code_string = ptr; |
| 475 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 476 | if (memcmp((const void *)ptr, "SN=", 3) == 0) { |
| 477 | ptr += 3; |
| 478 | mgp->serial_number = simple_strtoul(ptr, &ptr, 10); |
| 479 | } |
| 480 | while (ptr < limit && *ptr++) ; |
| 481 | } |
| 482 | |
| 483 | return 0; |
| 484 | |
| 485 | abort: |
| 486 | dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n"); |
| 487 | return -ENXIO; |
| 488 | } |
| 489 | |
| 490 | /* |
| 491 | * Enable or disable periodic RDMAs from the host to make certain |
| 492 | * chipsets resend dropped PCIe messages |
| 493 | */ |
| 494 | |
| 495 | static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable) |
| 496 | { |
| 497 | char __iomem *submit; |
Brice Goglin | f8fd57c | 2008-05-09 02:17:37 +0200 | [diff] [blame] | 498 | __be32 buf[16] __attribute__ ((__aligned__(8))); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 499 | u32 dma_low, dma_high; |
| 500 | int i; |
| 501 | |
| 502 | /* clear confirmation addr */ |
| 503 | mgp->cmd->data = 0; |
| 504 | mb(); |
| 505 | |
| 506 | /* send a rdma command to the PCIe engine, and wait for the |
| 507 | * response in the confirmation address. The firmware should |
| 508 | * write a -1 there to indicate it is alive and well |
| 509 | */ |
| 510 | dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus); |
| 511 | dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus); |
| 512 | |
| 513 | buf[0] = htonl(dma_high); /* confirm addr MSW */ |
| 514 | buf[1] = htonl(dma_low); /* confirm addr LSW */ |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 515 | buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 516 | buf[3] = htonl(dma_high); /* dummy addr MSW */ |
| 517 | buf[4] = htonl(dma_low); /* dummy addr LSW */ |
| 518 | buf[5] = htonl(enable); /* enable? */ |
| 519 | |
Brice Goglin | e700f9f | 2006-08-14 17:52:54 -0400 | [diff] [blame] | 520 | submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 521 | |
| 522 | myri10ge_pio_copy(submit, &buf, sizeof(buf)); |
| 523 | for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++) |
| 524 | msleep(1); |
| 525 | if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) |
| 526 | dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n", |
| 527 | (enable ? "enable" : "disable")); |
| 528 | } |
| 529 | |
| 530 | static int |
| 531 | myri10ge_validate_firmware(struct myri10ge_priv *mgp, |
| 532 | struct mcp_gen_header *hdr) |
| 533 | { |
| 534 | struct device *dev = &mgp->pdev->dev; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 535 | |
| 536 | /* check firmware type */ |
| 537 | if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) { |
| 538 | dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type)); |
| 539 | return -EINVAL; |
| 540 | } |
| 541 | |
| 542 | /* save firmware version for ethtool */ |
| 543 | strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version)); |
| 544 | |
Brice Goglin | 9dc6f0e | 2007-02-21 18:05:17 +0100 | [diff] [blame] | 545 | sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major, |
| 546 | &mgp->fw_ver_minor, &mgp->fw_ver_tiny); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 547 | |
Brice Goglin | 9dc6f0e | 2007-02-21 18:05:17 +0100 | [diff] [blame] | 548 | if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR |
| 549 | && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 550 | dev_err(dev, "Found firmware version %s\n", mgp->fw_version); |
| 551 | dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR, |
| 552 | MXGEFW_VERSION_MINOR); |
| 553 | return -EINVAL; |
| 554 | } |
| 555 | return 0; |
| 556 | } |
| 557 | |
| 558 | static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size) |
| 559 | { |
| 560 | unsigned crc, reread_crc; |
| 561 | const struct firmware *fw; |
| 562 | struct device *dev = &mgp->pdev->dev; |
David Woodhouse | b0d31d6 | 2008-05-24 00:00:07 +0100 | [diff] [blame] | 563 | unsigned char *fw_readback; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 564 | struct mcp_gen_header *hdr; |
| 565 | size_t hdr_offset; |
| 566 | int status; |
Brice Goglin | e454358 | 2006-07-30 00:14:09 -0400 | [diff] [blame] | 567 | unsigned i; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 568 | |
| 569 | if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) { |
| 570 | dev_err(dev, "Unable to load %s firmware image via hotplug\n", |
| 571 | mgp->fw_name); |
| 572 | status = -EINVAL; |
| 573 | goto abort_with_nothing; |
| 574 | } |
| 575 | |
| 576 | /* check size */ |
| 577 | |
| 578 | if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET || |
| 579 | fw->size < MCP_HEADER_PTR_OFFSET + 4) { |
| 580 | dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size); |
| 581 | status = -EINVAL; |
| 582 | goto abort_with_fw; |
| 583 | } |
| 584 | |
| 585 | /* check id */ |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 586 | hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 587 | if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) { |
| 588 | dev_err(dev, "Bad firmware file\n"); |
| 589 | status = -EINVAL; |
| 590 | goto abort_with_fw; |
| 591 | } |
| 592 | hdr = (void *)(fw->data + hdr_offset); |
| 593 | |
| 594 | status = myri10ge_validate_firmware(mgp, hdr); |
| 595 | if (status != 0) |
| 596 | goto abort_with_fw; |
| 597 | |
| 598 | crc = crc32(~0, fw->data, fw->size); |
Brice Goglin | e454358 | 2006-07-30 00:14:09 -0400 | [diff] [blame] | 599 | for (i = 0; i < fw->size; i += 256) { |
| 600 | myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i, |
| 601 | fw->data + i, |
| 602 | min(256U, (unsigned)(fw->size - i))); |
| 603 | mb(); |
| 604 | readb(mgp->sram); |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 605 | } |
David Woodhouse | b0d31d6 | 2008-05-24 00:00:07 +0100 | [diff] [blame] | 606 | fw_readback = vmalloc(fw->size); |
| 607 | if (!fw_readback) { |
| 608 | status = -ENOMEM; |
| 609 | goto abort_with_fw; |
| 610 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 611 | /* corruption checking is good for parity recovery and buggy chipset */ |
David Woodhouse | b0d31d6 | 2008-05-24 00:00:07 +0100 | [diff] [blame] | 612 | memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size); |
| 613 | reread_crc = crc32(~0, fw_readback, fw->size); |
| 614 | vfree(fw_readback); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 615 | if (crc != reread_crc) { |
| 616 | dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n", |
| 617 | (unsigned)fw->size, reread_crc, crc); |
| 618 | status = -EIO; |
| 619 | goto abort_with_fw; |
| 620 | } |
| 621 | *size = (u32) fw->size; |
| 622 | |
| 623 | abort_with_fw: |
| 624 | release_firmware(fw); |
| 625 | |
| 626 | abort_with_nothing: |
| 627 | return status; |
| 628 | } |
| 629 | |
| 630 | static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp) |
| 631 | { |
| 632 | struct mcp_gen_header *hdr; |
| 633 | struct device *dev = &mgp->pdev->dev; |
| 634 | const size_t bytes = sizeof(struct mcp_gen_header); |
| 635 | size_t hdr_offset; |
| 636 | int status; |
| 637 | |
| 638 | /* find running firmware header */ |
Al Viro | 66341ff | 2007-12-22 18:56:43 +0000 | [diff] [blame] | 639 | hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 640 | |
| 641 | if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) { |
| 642 | dev_err(dev, "Running firmware has bad header offset (%d)\n", |
| 643 | (int)hdr_offset); |
| 644 | return -EIO; |
| 645 | } |
| 646 | |
| 647 | /* copy header of running firmware from SRAM to host memory to |
| 648 | * validate firmware */ |
| 649 | hdr = kmalloc(bytes, GFP_KERNEL); |
| 650 | if (hdr == NULL) { |
| 651 | dev_err(dev, "could not malloc firmware hdr\n"); |
| 652 | return -ENOMEM; |
| 653 | } |
| 654 | memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes); |
| 655 | status = myri10ge_validate_firmware(mgp, hdr); |
| 656 | kfree(hdr); |
Brice Goglin | 9dc6f0e | 2007-02-21 18:05:17 +0100 | [diff] [blame] | 657 | |
| 658 | /* check to see if adopted firmware has bug where adopting |
| 659 | * it will cause broadcasts to be filtered unless the NIC |
| 660 | * is kept in ALLMULTI mode */ |
| 661 | if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 && |
| 662 | mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) { |
| 663 | mgp->adopted_rx_filter_bug = 1; |
| 664 | dev_warn(dev, "Adopting fw %d.%d.%d: " |
| 665 | "working around rx filter bug\n", |
| 666 | mgp->fw_ver_major, mgp->fw_ver_minor, |
| 667 | mgp->fw_ver_tiny); |
| 668 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 669 | return status; |
| 670 | } |
| 671 | |
Adrian Bunk | 0178ec3 | 2008-05-20 00:53:00 +0300 | [diff] [blame] | 672 | static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp) |
Brice Goglin | fa0a90d | 2008-05-09 02:20:25 +0200 | [diff] [blame] | 673 | { |
| 674 | struct myri10ge_cmd cmd; |
| 675 | int status; |
| 676 | |
| 677 | /* probe for IPv6 TSO support */ |
| 678 | mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO; |
| 679 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE, |
| 680 | &cmd, 0); |
| 681 | if (status == 0) { |
| 682 | mgp->max_tso6 = cmd.data0; |
| 683 | mgp->features |= NETIF_F_TSO6; |
| 684 | } |
| 685 | |
| 686 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0); |
| 687 | if (status != 0) { |
| 688 | dev_err(&mgp->pdev->dev, |
| 689 | "failed MXGEFW_CMD_GET_RX_RING_SIZE\n"); |
| 690 | return -ENXIO; |
| 691 | } |
| 692 | |
| 693 | mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr)); |
| 694 | |
| 695 | return 0; |
| 696 | } |
| 697 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 698 | static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 699 | { |
| 700 | char __iomem *submit; |
Brice Goglin | f8fd57c | 2008-05-09 02:17:37 +0200 | [diff] [blame] | 701 | __be32 buf[16] __attribute__ ((__aligned__(8))); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 702 | u32 dma_low, dma_high, size; |
| 703 | int status, i; |
| 704 | |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 705 | size = 0; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 706 | status = myri10ge_load_hotplug_firmware(mgp, &size); |
| 707 | if (status) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 708 | if (!adopt) |
| 709 | return status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 710 | dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n"); |
| 711 | |
| 712 | /* Do not attempt to adopt firmware if there |
| 713 | * was a bad crc */ |
| 714 | if (status == -EIO) |
| 715 | return status; |
| 716 | |
| 717 | status = myri10ge_adopt_running_firmware(mgp); |
| 718 | if (status != 0) { |
| 719 | dev_err(&mgp->pdev->dev, |
| 720 | "failed to adopt running firmware\n"); |
| 721 | return status; |
| 722 | } |
| 723 | dev_info(&mgp->pdev->dev, |
| 724 | "Successfully adopted running firmware\n"); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 725 | if (mgp->tx_boundary == 4096) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 726 | dev_warn(&mgp->pdev->dev, |
| 727 | "Using firmware currently running on NIC" |
| 728 | ". For optimal\n"); |
| 729 | dev_warn(&mgp->pdev->dev, |
| 730 | "performance consider loading optimized " |
| 731 | "firmware\n"); |
| 732 | dev_warn(&mgp->pdev->dev, "via hotplug\n"); |
| 733 | } |
| 734 | |
| 735 | mgp->fw_name = "adopted"; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 736 | mgp->tx_boundary = 2048; |
Brice Goglin | fa0a90d | 2008-05-09 02:20:25 +0200 | [diff] [blame] | 737 | myri10ge_dummy_rdma(mgp, 1); |
| 738 | status = myri10ge_get_firmware_capabilities(mgp); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 739 | return status; |
| 740 | } |
| 741 | |
| 742 | /* clear confirmation addr */ |
| 743 | mgp->cmd->data = 0; |
| 744 | mb(); |
| 745 | |
| 746 | /* send a reload command to the bootstrap MCP, and wait for the |
| 747 | * response in the confirmation address. The firmware should |
| 748 | * write a -1 there to indicate it is alive and well |
| 749 | */ |
| 750 | dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus); |
| 751 | dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus); |
| 752 | |
| 753 | buf[0] = htonl(dma_high); /* confirm addr MSW */ |
| 754 | buf[1] = htonl(dma_low); /* confirm addr LSW */ |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 755 | buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 756 | |
| 757 | /* FIX: All newest firmware should un-protect the bottom of |
| 758 | * the sram before handoff. However, the very first interfaces |
| 759 | * do not. Therefore the handoff copy must skip the first 8 bytes |
| 760 | */ |
| 761 | buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */ |
| 762 | buf[4] = htonl(size - 8); /* length of code */ |
| 763 | buf[5] = htonl(8); /* where to copy to */ |
| 764 | buf[6] = htonl(0); /* where to jump to */ |
| 765 | |
Brice Goglin | e700f9f | 2006-08-14 17:52:54 -0400 | [diff] [blame] | 766 | submit = mgp->sram + MXGEFW_BOOT_HANDOFF; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 767 | |
| 768 | myri10ge_pio_copy(submit, &buf, sizeof(buf)); |
| 769 | mb(); |
| 770 | msleep(1); |
| 771 | mb(); |
| 772 | i = 0; |
Brice Goglin | d93ca2a | 2008-05-09 02:17:16 +0200 | [diff] [blame] | 773 | while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) { |
| 774 | msleep(1 << i); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 775 | i++; |
| 776 | } |
| 777 | if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) { |
| 778 | dev_err(&mgp->pdev->dev, "handoff failed\n"); |
| 779 | return -ENXIO; |
| 780 | } |
Brice Goglin | 9a71db7 | 2006-07-21 15:49:32 -0400 | [diff] [blame] | 781 | myri10ge_dummy_rdma(mgp, 1); |
Brice Goglin | fa0a90d | 2008-05-09 02:20:25 +0200 | [diff] [blame] | 782 | status = myri10ge_get_firmware_capabilities(mgp); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 783 | |
Brice Goglin | fa0a90d | 2008-05-09 02:20:25 +0200 | [diff] [blame] | 784 | return status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 785 | } |
| 786 | |
| 787 | static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr) |
| 788 | { |
| 789 | struct myri10ge_cmd cmd; |
| 790 | int status; |
| 791 | |
| 792 | cmd.data0 = ((addr[0] << 24) | (addr[1] << 16) |
| 793 | | (addr[2] << 8) | addr[3]); |
| 794 | |
| 795 | cmd.data1 = ((addr[4] << 8) | (addr[5])); |
| 796 | |
| 797 | status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0); |
| 798 | return status; |
| 799 | } |
| 800 | |
| 801 | static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause) |
| 802 | { |
| 803 | struct myri10ge_cmd cmd; |
| 804 | int status, ctl; |
| 805 | |
| 806 | ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL; |
| 807 | status = myri10ge_send_cmd(mgp, ctl, &cmd, 0); |
| 808 | |
| 809 | if (status) { |
| 810 | printk(KERN_ERR |
| 811 | "myri10ge: %s: Failed to set flow control mode\n", |
| 812 | mgp->dev->name); |
| 813 | return status; |
| 814 | } |
| 815 | mgp->pause = pause; |
| 816 | return 0; |
| 817 | } |
| 818 | |
| 819 | static void |
| 820 | myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic) |
| 821 | { |
| 822 | struct myri10ge_cmd cmd; |
| 823 | int status, ctl; |
| 824 | |
| 825 | ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC; |
| 826 | status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic); |
| 827 | if (status) |
| 828 | printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n", |
| 829 | mgp->dev->name); |
| 830 | } |
| 831 | |
Brice Goglin | 0d6ac25 | 2007-05-07 23:51:45 +0200 | [diff] [blame] | 832 | static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type) |
| 833 | { |
| 834 | struct myri10ge_cmd cmd; |
| 835 | int status; |
| 836 | u32 len; |
| 837 | struct page *dmatest_page; |
| 838 | dma_addr_t dmatest_bus; |
| 839 | char *test = " "; |
| 840 | |
| 841 | dmatest_page = alloc_page(GFP_KERNEL); |
| 842 | if (!dmatest_page) |
| 843 | return -ENOMEM; |
| 844 | dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE, |
| 845 | DMA_BIDIRECTIONAL); |
| 846 | |
| 847 | /* Run a small DMA test. |
| 848 | * The magic multipliers to the length tell the firmware |
| 849 | * to do DMA read, write, or read+write tests. The |
| 850 | * results are returned in cmd.data0. The upper 16 |
| 851 | * bits or the return is the number of transfers completed. |
| 852 | * The lower 16 bits is the time in 0.5us ticks that the |
| 853 | * transfers took to complete. |
| 854 | */ |
| 855 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 856 | len = mgp->tx_boundary; |
Brice Goglin | 0d6ac25 | 2007-05-07 23:51:45 +0200 | [diff] [blame] | 857 | |
| 858 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus); |
| 859 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus); |
| 860 | cmd.data2 = len * 0x10000; |
| 861 | status = myri10ge_send_cmd(mgp, test_type, &cmd, 0); |
| 862 | if (status != 0) { |
| 863 | test = "read"; |
| 864 | goto abort; |
| 865 | } |
| 866 | mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff); |
| 867 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus); |
| 868 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus); |
| 869 | cmd.data2 = len * 0x1; |
| 870 | status = myri10ge_send_cmd(mgp, test_type, &cmd, 0); |
| 871 | if (status != 0) { |
| 872 | test = "write"; |
| 873 | goto abort; |
| 874 | } |
| 875 | mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff); |
| 876 | |
| 877 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus); |
| 878 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus); |
| 879 | cmd.data2 = len * 0x10001; |
| 880 | status = myri10ge_send_cmd(mgp, test_type, &cmd, 0); |
| 881 | if (status != 0) { |
| 882 | test = "read/write"; |
| 883 | goto abort; |
| 884 | } |
| 885 | mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) / |
| 886 | (cmd.data0 & 0xffff); |
| 887 | |
| 888 | abort: |
| 889 | pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL); |
| 890 | put_page(dmatest_page); |
| 891 | |
| 892 | if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST) |
| 893 | dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n", |
| 894 | test, status); |
| 895 | |
| 896 | return status; |
| 897 | } |
| 898 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 899 | static int myri10ge_reset(struct myri10ge_priv *mgp) |
| 900 | { |
| 901 | struct myri10ge_cmd cmd; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 902 | struct myri10ge_slice_state *ss; |
| 903 | int i, status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 904 | size_t bytes; |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 905 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 906 | unsigned long dca_tag_off; |
| 907 | #endif |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 908 | |
| 909 | /* try to send a reset command to the card to see if it |
| 910 | * is alive */ |
| 911 | memset(&cmd, 0, sizeof(cmd)); |
| 912 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0); |
| 913 | if (status != 0) { |
| 914 | dev_err(&mgp->pdev->dev, "failed reset\n"); |
| 915 | return -ENXIO; |
| 916 | } |
Brice Goglin | 0d6ac25 | 2007-05-07 23:51:45 +0200 | [diff] [blame] | 917 | |
| 918 | (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 919 | /* |
| 920 | * Use non-ndis mcp_slot (eg, 4 bytes total, |
| 921 | * no toeplitz hash value returned. Older firmware will |
| 922 | * not understand this command, but will use the correct |
| 923 | * sized mcp_slot, so we ignore error returns |
| 924 | */ |
| 925 | cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN; |
| 926 | (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 927 | |
| 928 | /* Now exchange information about interrupts */ |
| 929 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 930 | bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 931 | cmd.data0 = (u32) bytes; |
| 932 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 933 | |
| 934 | /* |
| 935 | * Even though we already know how many slices are supported |
| 936 | * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES |
| 937 | * has magic side effects, and must be called after a reset. |
| 938 | * It must be called prior to calling any RSS related cmds, |
| 939 | * including assigning an interrupt queue for anything but |
| 940 | * slice 0. It must also be called *after* |
| 941 | * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by |
| 942 | * the firmware to compute offsets. |
| 943 | */ |
| 944 | |
| 945 | if (mgp->num_slices > 1) { |
| 946 | |
| 947 | /* ask the maximum number of slices it supports */ |
| 948 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, |
| 949 | &cmd, 0); |
| 950 | if (status != 0) { |
| 951 | dev_err(&mgp->pdev->dev, |
| 952 | "failed to get number of slices\n"); |
| 953 | } |
| 954 | |
| 955 | /* |
| 956 | * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior |
| 957 | * to setting up the interrupt queue DMA |
| 958 | */ |
| 959 | |
| 960 | cmd.data0 = mgp->num_slices; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 961 | cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE; |
| 962 | if (mgp->dev->real_num_tx_queues > 1) |
| 963 | cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 964 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES, |
| 965 | &cmd, 0); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 966 | |
| 967 | /* Firmware older than 1.4.32 only supports multiple |
| 968 | * RX queues, so if we get an error, first retry using a |
| 969 | * single TX queue before giving up */ |
| 970 | if (status != 0 && mgp->dev->real_num_tx_queues > 1) { |
| 971 | mgp->dev->real_num_tx_queues = 1; |
| 972 | cmd.data0 = mgp->num_slices; |
| 973 | cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE; |
| 974 | status = myri10ge_send_cmd(mgp, |
| 975 | MXGEFW_CMD_ENABLE_RSS_QUEUES, |
| 976 | &cmd, 0); |
| 977 | } |
| 978 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 979 | if (status != 0) { |
| 980 | dev_err(&mgp->pdev->dev, |
| 981 | "failed to set number of slices\n"); |
| 982 | |
| 983 | return status; |
| 984 | } |
| 985 | } |
| 986 | for (i = 0; i < mgp->num_slices; i++) { |
| 987 | ss = &mgp->ss[i]; |
| 988 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus); |
| 989 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus); |
| 990 | cmd.data2 = i; |
| 991 | status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, |
| 992 | &cmd, 0); |
| 993 | }; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 994 | |
| 995 | status |= |
| 996 | myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 997 | for (i = 0; i < mgp->num_slices; i++) { |
| 998 | ss = &mgp->ss[i]; |
| 999 | ss->irq_claim = |
| 1000 | (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i); |
| 1001 | } |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 1002 | status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET, |
| 1003 | &cmd, 0); |
| 1004 | mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1005 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1006 | status |= myri10ge_send_cmd |
| 1007 | (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0); |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1008 | mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1009 | if (status != 0) { |
| 1010 | dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n"); |
| 1011 | return status; |
| 1012 | } |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1013 | put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1014 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 1015 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1016 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0); |
| 1017 | dca_tag_off = cmd.data0; |
| 1018 | for (i = 0; i < mgp->num_slices; i++) { |
| 1019 | ss = &mgp->ss[i]; |
| 1020 | if (status == 0) { |
| 1021 | ss->dca_tag = (__iomem __be32 *) |
| 1022 | (mgp->sram + dca_tag_off + 4 * i); |
| 1023 | } else { |
| 1024 | ss->dca_tag = NULL; |
| 1025 | } |
| 1026 | } |
| 1027 | #endif /* CONFIG_DCA */ |
| 1028 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1029 | /* reset mcp/driver shared state back to 0 */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1030 | |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1031 | mgp->link_changes = 0; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1032 | for (i = 0; i < mgp->num_slices; i++) { |
| 1033 | ss = &mgp->ss[i]; |
| 1034 | |
| 1035 | memset(ss->rx_done.entry, 0, bytes); |
| 1036 | ss->tx.req = 0; |
| 1037 | ss->tx.done = 0; |
| 1038 | ss->tx.pkt_start = 0; |
| 1039 | ss->tx.pkt_done = 0; |
| 1040 | ss->rx_big.cnt = 0; |
| 1041 | ss->rx_small.cnt = 0; |
| 1042 | ss->rx_done.idx = 0; |
| 1043 | ss->rx_done.cnt = 0; |
| 1044 | ss->tx.wake_queue = 0; |
| 1045 | ss->tx.stop_queue = 0; |
| 1046 | } |
| 1047 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1048 | status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1049 | myri10ge_change_pause(mgp, mgp->pause); |
Brice Goglin | 2f76216 | 2007-05-07 23:50:37 +0200 | [diff] [blame] | 1050 | myri10ge_set_multicast_list(mgp->dev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1051 | return status; |
| 1052 | } |
| 1053 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 1054 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1055 | static void |
| 1056 | myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag) |
| 1057 | { |
| 1058 | ss->cpu = cpu; |
| 1059 | ss->cached_dca_tag = tag; |
| 1060 | put_be32(htonl(tag), ss->dca_tag); |
| 1061 | } |
| 1062 | |
| 1063 | static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss) |
| 1064 | { |
| 1065 | int cpu = get_cpu(); |
| 1066 | int tag; |
| 1067 | |
| 1068 | if (cpu != ss->cpu) { |
| 1069 | tag = dca_get_tag(cpu); |
| 1070 | if (ss->cached_dca_tag != tag) |
| 1071 | myri10ge_write_dca(ss, cpu, tag); |
| 1072 | } |
| 1073 | put_cpu(); |
| 1074 | } |
| 1075 | |
| 1076 | static void myri10ge_setup_dca(struct myri10ge_priv *mgp) |
| 1077 | { |
| 1078 | int err, i; |
| 1079 | struct pci_dev *pdev = mgp->pdev; |
| 1080 | |
| 1081 | if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled) |
| 1082 | return; |
| 1083 | if (!myri10ge_dca) { |
| 1084 | dev_err(&pdev->dev, "dca disabled by administrator\n"); |
| 1085 | return; |
| 1086 | } |
| 1087 | err = dca_add_requester(&pdev->dev); |
| 1088 | if (err) { |
Brice Goglin | 330554c | 2008-09-12 19:47:26 +0200 | [diff] [blame] | 1089 | if (err != -ENODEV) |
| 1090 | dev_err(&pdev->dev, |
| 1091 | "dca_add_requester() failed, err=%d\n", err); |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1092 | return; |
| 1093 | } |
| 1094 | mgp->dca_enabled = 1; |
| 1095 | for (i = 0; i < mgp->num_slices; i++) |
| 1096 | myri10ge_write_dca(&mgp->ss[i], -1, 0); |
| 1097 | } |
| 1098 | |
| 1099 | static void myri10ge_teardown_dca(struct myri10ge_priv *mgp) |
| 1100 | { |
| 1101 | struct pci_dev *pdev = mgp->pdev; |
| 1102 | int err; |
| 1103 | |
| 1104 | if (!mgp->dca_enabled) |
| 1105 | return; |
| 1106 | mgp->dca_enabled = 0; |
| 1107 | err = dca_remove_requester(&pdev->dev); |
| 1108 | } |
| 1109 | |
| 1110 | static int myri10ge_notify_dca_device(struct device *dev, void *data) |
| 1111 | { |
| 1112 | struct myri10ge_priv *mgp; |
| 1113 | unsigned long event; |
| 1114 | |
| 1115 | mgp = dev_get_drvdata(dev); |
| 1116 | event = *(unsigned long *)data; |
| 1117 | |
| 1118 | if (event == DCA_PROVIDER_ADD) |
| 1119 | myri10ge_setup_dca(mgp); |
| 1120 | else if (event == DCA_PROVIDER_REMOVE) |
| 1121 | myri10ge_teardown_dca(mgp); |
| 1122 | return 0; |
| 1123 | } |
| 1124 | #endif /* CONFIG_DCA */ |
| 1125 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1126 | static inline void |
| 1127 | myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst, |
| 1128 | struct mcp_kreq_ether_recv *src) |
| 1129 | { |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1130 | __be32 low; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1131 | |
| 1132 | low = src->addr_low; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1133 | src->addr_low = htonl(DMA_32BIT_MASK); |
Brice Goglin | e67bda5 | 2006-12-05 17:26:27 +0100 | [diff] [blame] | 1134 | myri10ge_pio_copy(dst, src, 4 * sizeof(*src)); |
| 1135 | mb(); |
| 1136 | myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1137 | mb(); |
| 1138 | src->addr_low = low; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1139 | put_be32(low, &dst->addr_low); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1140 | mb(); |
| 1141 | } |
| 1142 | |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1143 | static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1144 | { |
| 1145 | struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data); |
| 1146 | |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1147 | if ((skb->protocol == htons(ETH_P_8021Q)) && |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1148 | (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) || |
| 1149 | vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) { |
| 1150 | skb->csum = hw_csum; |
Patrick McHardy | 84fa793 | 2006-08-29 16:44:56 -0700 | [diff] [blame] | 1151 | skb->ip_summed = CHECKSUM_COMPLETE; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1152 | } |
| 1153 | } |
| 1154 | |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1155 | static inline void |
| 1156 | myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va, |
| 1157 | struct skb_frag_struct *rx_frags, int len, int hlen) |
| 1158 | { |
| 1159 | struct skb_frag_struct *skb_frags; |
| 1160 | |
| 1161 | skb->len = skb->data_len = len; |
| 1162 | skb->truesize = len + sizeof(struct sk_buff); |
| 1163 | /* attach the page(s) */ |
| 1164 | |
| 1165 | skb_frags = skb_shinfo(skb)->frags; |
| 1166 | while (len > 0) { |
| 1167 | memcpy(skb_frags, rx_frags, sizeof(*skb_frags)); |
| 1168 | len -= rx_frags->size; |
| 1169 | skb_frags++; |
| 1170 | rx_frags++; |
| 1171 | skb_shinfo(skb)->nr_frags++; |
| 1172 | } |
| 1173 | |
| 1174 | /* pskb_may_pull is not available in irq context, but |
| 1175 | * skb_pull() (for ether_pad and eth_type_trans()) requires |
| 1176 | * the beginning of the packet in skb_headlen(), move it |
| 1177 | * manually */ |
Arnaldo Carvalho de Melo | 27d7ff4 | 2007-03-31 11:55:19 -0300 | [diff] [blame] | 1178 | skb_copy_to_linear_data(skb, va, hlen); |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1179 | skb_shinfo(skb)->frags[0].page_offset += hlen; |
| 1180 | skb_shinfo(skb)->frags[0].size -= hlen; |
| 1181 | skb->data_len -= hlen; |
| 1182 | skb->tail += hlen; |
| 1183 | skb_pull(skb, MXGEFW_PAD); |
| 1184 | } |
| 1185 | |
| 1186 | static void |
| 1187 | myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx, |
| 1188 | int bytes, int watchdog) |
| 1189 | { |
| 1190 | struct page *page; |
| 1191 | int idx; |
| 1192 | |
| 1193 | if (unlikely(rx->watchdog_needed && !watchdog)) |
| 1194 | return; |
| 1195 | |
| 1196 | /* try to refill entire ring */ |
| 1197 | while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) { |
| 1198 | idx = rx->fill_cnt & rx->mask; |
Brice Goglin | ae8509b | 2007-04-10 21:21:08 +0200 | [diff] [blame] | 1199 | if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) { |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1200 | /* we can use part of previous page */ |
| 1201 | get_page(rx->page); |
| 1202 | } else { |
| 1203 | /* we need a new page */ |
| 1204 | page = |
| 1205 | alloc_pages(GFP_ATOMIC | __GFP_COMP, |
| 1206 | MYRI10GE_ALLOC_ORDER); |
| 1207 | if (unlikely(page == NULL)) { |
| 1208 | if (rx->fill_cnt - rx->cnt < 16) |
| 1209 | rx->watchdog_needed = 1; |
| 1210 | return; |
| 1211 | } |
| 1212 | rx->page = page; |
| 1213 | rx->page_offset = 0; |
| 1214 | rx->bus = pci_map_page(mgp->pdev, page, 0, |
| 1215 | MYRI10GE_ALLOC_SIZE, |
| 1216 | PCI_DMA_FROMDEVICE); |
| 1217 | } |
| 1218 | rx->info[idx].page = rx->page; |
| 1219 | rx->info[idx].page_offset = rx->page_offset; |
| 1220 | /* note that this is the address of the start of the |
| 1221 | * page */ |
| 1222 | pci_unmap_addr_set(&rx->info[idx], bus, rx->bus); |
| 1223 | rx->shadow[idx].addr_low = |
| 1224 | htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset); |
| 1225 | rx->shadow[idx].addr_high = |
| 1226 | htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus)); |
| 1227 | |
| 1228 | /* start next packet on a cacheline boundary */ |
| 1229 | rx->page_offset += SKB_DATA_ALIGN(bytes); |
Brice Goglin | ae8509b | 2007-04-10 21:21:08 +0200 | [diff] [blame] | 1230 | |
| 1231 | #if MYRI10GE_ALLOC_SIZE > 4096 |
| 1232 | /* don't cross a 4KB boundary */ |
| 1233 | if ((rx->page_offset >> 12) != |
| 1234 | ((rx->page_offset + bytes - 1) >> 12)) |
| 1235 | rx->page_offset = (rx->page_offset + 4096) & ~4095; |
| 1236 | #endif |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1237 | rx->fill_cnt++; |
| 1238 | |
| 1239 | /* copy 8 descriptors to the firmware at a time */ |
| 1240 | if ((idx & 7) == 7) { |
Brice Goglin | e454e7e | 2008-07-21 10:25:50 +0200 | [diff] [blame] | 1241 | myri10ge_submit_8rx(&rx->lanai[idx - 7], |
| 1242 | &rx->shadow[idx - 7]); |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1243 | } |
| 1244 | } |
| 1245 | } |
| 1246 | |
| 1247 | static inline void |
| 1248 | myri10ge_unmap_rx_page(struct pci_dev *pdev, |
| 1249 | struct myri10ge_rx_buffer_state *info, int bytes) |
| 1250 | { |
| 1251 | /* unmap the recvd page if we're the only or last user of it */ |
| 1252 | if (bytes >= MYRI10GE_ALLOC_SIZE / 2 || |
| 1253 | (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) { |
| 1254 | pci_unmap_page(pdev, (pci_unmap_addr(info, bus) |
| 1255 | & ~(MYRI10GE_ALLOC_SIZE - 1)), |
| 1256 | MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE); |
| 1257 | } |
| 1258 | } |
| 1259 | |
| 1260 | #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a |
| 1261 | * page into an skb */ |
| 1262 | |
| 1263 | static inline int |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1264 | myri10ge_rx_done(struct myri10ge_slice_state *ss, struct myri10ge_rx_buf *rx, |
Brice Goglin | 52ea6fb | 2006-12-11 11:26:12 +0100 | [diff] [blame] | 1265 | int bytes, int len, __wsum csum) |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1266 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1267 | struct myri10ge_priv *mgp = ss->mgp; |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1268 | struct sk_buff *skb; |
| 1269 | struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME]; |
| 1270 | int i, idx, hlen, remainder; |
| 1271 | struct pci_dev *pdev = mgp->pdev; |
| 1272 | struct net_device *dev = mgp->dev; |
| 1273 | u8 *va; |
| 1274 | |
| 1275 | len += MXGEFW_PAD; |
| 1276 | idx = rx->cnt & rx->mask; |
| 1277 | va = page_address(rx->info[idx].page) + rx->info[idx].page_offset; |
| 1278 | prefetch(va); |
| 1279 | /* Fill skb_frag_struct(s) with data from our receive */ |
| 1280 | for (i = 0, remainder = len; remainder > 0; i++) { |
| 1281 | myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes); |
| 1282 | rx_frags[i].page = rx->info[idx].page; |
| 1283 | rx_frags[i].page_offset = rx->info[idx].page_offset; |
| 1284 | if (remainder < MYRI10GE_ALLOC_SIZE) |
| 1285 | rx_frags[i].size = remainder; |
| 1286 | else |
| 1287 | rx_frags[i].size = MYRI10GE_ALLOC_SIZE; |
| 1288 | rx->cnt++; |
| 1289 | idx = rx->cnt & rx->mask; |
| 1290 | remainder -= MYRI10GE_ALLOC_SIZE; |
| 1291 | } |
| 1292 | |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 1293 | if (mgp->csum_flag && myri10ge_lro) { |
| 1294 | rx_frags[0].page_offset += MXGEFW_PAD; |
| 1295 | rx_frags[0].size -= MXGEFW_PAD; |
| 1296 | len -= MXGEFW_PAD; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1297 | lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags, |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1298 | /* opaque, will come back in get_frag_header */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1299 | len, len, |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1300 | (void *)(__force unsigned long)csum, csum); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1301 | |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 1302 | return 1; |
| 1303 | } |
| 1304 | |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1305 | hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN; |
| 1306 | |
Brice Goglin | e636b2e | 2007-10-13 12:32:21 +0200 | [diff] [blame] | 1307 | /* allocate an skb to attach the page(s) to. This is done |
| 1308 | * after trying LRO, so as to avoid skb allocation overheads */ |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1309 | |
| 1310 | skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16); |
| 1311 | if (unlikely(skb == NULL)) { |
| 1312 | mgp->stats.rx_dropped++; |
| 1313 | do { |
| 1314 | i--; |
| 1315 | put_page(rx_frags[i].page); |
| 1316 | } while (i != 0); |
| 1317 | return 0; |
| 1318 | } |
| 1319 | |
| 1320 | /* Attach the pages to the skb, and trim off any padding */ |
| 1321 | myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen); |
| 1322 | if (skb_shinfo(skb)->frags[0].size <= 0) { |
| 1323 | put_page(skb_shinfo(skb)->frags[0].page); |
| 1324 | skb_shinfo(skb)->nr_frags = 0; |
| 1325 | } |
| 1326 | skb->protocol = eth_type_trans(skb, dev); |
Brice Goglin | dd50f33 | 2006-12-11 11:25:09 +0100 | [diff] [blame] | 1327 | |
| 1328 | if (mgp->csum_flag) { |
| 1329 | if ((skb->protocol == htons(ETH_P_IP)) || |
| 1330 | (skb->protocol == htons(ETH_P_IPV6))) { |
| 1331 | skb->csum = csum; |
| 1332 | skb->ip_summed = CHECKSUM_COMPLETE; |
| 1333 | } else |
| 1334 | myri10ge_vlan_ip_csum(skb, csum); |
| 1335 | } |
| 1336 | netif_receive_skb(skb); |
| 1337 | dev->last_rx = jiffies; |
| 1338 | return 1; |
| 1339 | } |
| 1340 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1341 | static inline void |
| 1342 | myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1343 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1344 | struct pci_dev *pdev = ss->mgp->pdev; |
| 1345 | struct myri10ge_tx_buf *tx = &ss->tx; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1346 | struct netdev_queue *dev_queue; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1347 | struct sk_buff *skb; |
| 1348 | int idx, len; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1349 | |
| 1350 | while (tx->pkt_done != mcp_index) { |
| 1351 | idx = tx->done & tx->mask; |
| 1352 | skb = tx->info[idx].skb; |
| 1353 | |
| 1354 | /* Mark as free */ |
| 1355 | tx->info[idx].skb = NULL; |
| 1356 | if (tx->info[idx].last) { |
| 1357 | tx->pkt_done++; |
| 1358 | tx->info[idx].last = 0; |
| 1359 | } |
| 1360 | tx->done++; |
| 1361 | len = pci_unmap_len(&tx->info[idx], len); |
| 1362 | pci_unmap_len_set(&tx->info[idx], len, 0); |
| 1363 | if (skb) { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1364 | ss->stats.tx_bytes += skb->len; |
| 1365 | ss->stats.tx_packets++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1366 | dev_kfree_skb_irq(skb); |
| 1367 | if (len) |
| 1368 | pci_unmap_single(pdev, |
| 1369 | pci_unmap_addr(&tx->info[idx], |
| 1370 | bus), len, |
| 1371 | PCI_DMA_TODEVICE); |
| 1372 | } else { |
| 1373 | if (len) |
| 1374 | pci_unmap_page(pdev, |
| 1375 | pci_unmap_addr(&tx->info[idx], |
| 1376 | bus), len, |
| 1377 | PCI_DMA_TODEVICE); |
| 1378 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1379 | } |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1380 | |
| 1381 | dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss); |
| 1382 | /* |
| 1383 | * Make a minimal effort to prevent the NIC from polling an |
| 1384 | * idle tx queue. If we can't get the lock we leave the queue |
| 1385 | * active. In this case, either a thread was about to start |
| 1386 | * using the queue anyway, or we lost a race and the NIC will |
| 1387 | * waste some of its resources polling an inactive queue for a |
| 1388 | * while. |
| 1389 | */ |
| 1390 | |
| 1391 | if ((ss->mgp->dev->real_num_tx_queues > 1) && |
| 1392 | __netif_tx_trylock(dev_queue)) { |
| 1393 | if (tx->req == tx->done) { |
| 1394 | tx->queue_active = 0; |
| 1395 | put_be32(htonl(1), tx->send_stop); |
| 1396 | } |
| 1397 | __netif_tx_unlock(dev_queue); |
| 1398 | } |
| 1399 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1400 | /* start the queue if we've stopped it */ |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1401 | if (netif_tx_queue_stopped(dev_queue) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1402 | && tx->req - tx->done < (tx->mask >> 1)) { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1403 | tx->wake_queue++; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1404 | netif_tx_wake_queue(dev_queue); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1405 | } |
| 1406 | } |
| 1407 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1408 | static inline int |
| 1409 | myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1410 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1411 | struct myri10ge_rx_done *rx_done = &ss->rx_done; |
| 1412 | struct myri10ge_priv *mgp = ss->mgp; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1413 | unsigned long rx_bytes = 0; |
| 1414 | unsigned long rx_packets = 0; |
| 1415 | unsigned long rx_ok; |
| 1416 | |
| 1417 | int idx = rx_done->idx; |
| 1418 | int cnt = rx_done->cnt; |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1419 | int work_done = 0; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1420 | u16 length; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1421 | __wsum checksum; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1422 | |
Andrew Gallatin | c956a24 | 2007-10-31 17:40:06 -0400 | [diff] [blame] | 1423 | while (rx_done->entry[idx].length != 0 && work_done < budget) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1424 | length = ntohs(rx_done->entry[idx].length); |
| 1425 | rx_done->entry[idx].length = 0; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1426 | checksum = csum_unfold(rx_done->entry[idx].checksum); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1427 | if (length <= mgp->small_bytes) |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1428 | rx_ok = myri10ge_rx_done(ss, &ss->rx_small, |
Brice Goglin | 52ea6fb | 2006-12-11 11:26:12 +0100 | [diff] [blame] | 1429 | mgp->small_bytes, |
| 1430 | length, checksum); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1431 | else |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1432 | rx_ok = myri10ge_rx_done(ss, &ss->rx_big, |
Brice Goglin | 52ea6fb | 2006-12-11 11:26:12 +0100 | [diff] [blame] | 1433 | mgp->big_bytes, |
| 1434 | length, checksum); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1435 | rx_packets += rx_ok; |
| 1436 | rx_bytes += rx_ok * (unsigned long)length; |
| 1437 | cnt++; |
Brice Goglin | 014377a | 2008-05-09 02:20:47 +0200 | [diff] [blame] | 1438 | idx = cnt & (mgp->max_intr_slots - 1); |
Andrew Gallatin | c956a24 | 2007-10-31 17:40:06 -0400 | [diff] [blame] | 1439 | work_done++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1440 | } |
| 1441 | rx_done->idx = idx; |
| 1442 | rx_done->cnt = cnt; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1443 | ss->stats.rx_packets += rx_packets; |
| 1444 | ss->stats.rx_bytes += rx_bytes; |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1445 | |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 1446 | if (myri10ge_lro) |
| 1447 | lro_flush_all(&rx_done->lro_mgr); |
| 1448 | |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1449 | /* restock receive rings if needed */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1450 | if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh) |
| 1451 | myri10ge_alloc_rx_pages(mgp, &ss->rx_small, |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1452 | mgp->small_bytes + MXGEFW_PAD, 0); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1453 | if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh) |
| 1454 | myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0); |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1455 | |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1456 | return work_done; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1457 | } |
| 1458 | |
| 1459 | static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp) |
| 1460 | { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1461 | struct mcp_irq_data *stats = mgp->ss[0].fw_stats; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1462 | |
| 1463 | if (unlikely(stats->stats_updated)) { |
Brice Goglin | 798a95d | 2007-06-11 20:26:50 +0200 | [diff] [blame] | 1464 | unsigned link_up = ntohl(stats->link_up); |
| 1465 | if (mgp->link_state != link_up) { |
| 1466 | mgp->link_state = link_up; |
| 1467 | |
| 1468 | if (mgp->link_state == MXGEFW_LINK_UP) { |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1469 | if (netif_msg_link(mgp)) |
| 1470 | printk(KERN_INFO |
| 1471 | "myri10ge: %s: link up\n", |
| 1472 | mgp->dev->name); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1473 | netif_carrier_on(mgp->dev); |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1474 | mgp->link_changes++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1475 | } else { |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1476 | if (netif_msg_link(mgp)) |
| 1477 | printk(KERN_INFO |
Brice Goglin | 798a95d | 2007-06-11 20:26:50 +0200 | [diff] [blame] | 1478 | "myri10ge: %s: link %s\n", |
| 1479 | mgp->dev->name, |
| 1480 | (link_up == MXGEFW_LINK_MYRINET ? |
| 1481 | "mismatch (Myrinet detected)" : |
| 1482 | "down")); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1483 | netif_carrier_off(mgp->dev); |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1484 | mgp->link_changes++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1485 | } |
| 1486 | } |
| 1487 | if (mgp->rdma_tags_available != |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1488 | ntohl(stats->rdma_tags_available)) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1489 | mgp->rdma_tags_available = |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1490 | ntohl(stats->rdma_tags_available); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1491 | printk(KERN_WARNING "myri10ge: %s: RDMA timed out! " |
| 1492 | "%d tags left\n", mgp->dev->name, |
| 1493 | mgp->rdma_tags_available); |
| 1494 | } |
| 1495 | mgp->down_cnt += stats->link_down; |
| 1496 | if (stats->link_down) |
| 1497 | wake_up(&mgp->down_wq); |
| 1498 | } |
| 1499 | } |
| 1500 | |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1501 | static int myri10ge_poll(struct napi_struct *napi, int budget) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1502 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1503 | struct myri10ge_slice_state *ss = |
| 1504 | container_of(napi, struct myri10ge_slice_state, napi); |
| 1505 | struct net_device *netdev = ss->mgp->dev; |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1506 | int work_done; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1507 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 1508 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1509 | if (ss->mgp->dca_enabled) |
| 1510 | myri10ge_update_dca(ss); |
| 1511 | #endif |
| 1512 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1513 | /* process as many rx events as NAPI will allow */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1514 | work_done = myri10ge_clean_rx_done(ss, budget); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1515 | |
David S. Miller | 4ec2411 | 2008-01-07 20:48:21 -0800 | [diff] [blame] | 1516 | if (work_done < budget) { |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1517 | netif_rx_complete(netdev, napi); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1518 | put_be32(htonl(3), ss->irq_claim); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1519 | } |
Stephen Hemminger | bea3348 | 2007-10-03 16:41:36 -0700 | [diff] [blame] | 1520 | return work_done; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1521 | } |
| 1522 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1523 | static irqreturn_t myri10ge_intr(int irq, void *arg) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1524 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1525 | struct myri10ge_slice_state *ss = arg; |
| 1526 | struct myri10ge_priv *mgp = ss->mgp; |
| 1527 | struct mcp_irq_data *stats = ss->fw_stats; |
| 1528 | struct myri10ge_tx_buf *tx = &ss->tx; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1529 | u32 send_done_count; |
| 1530 | int i; |
| 1531 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1532 | /* an interrupt on a non-zero receive-only slice is implicitly |
| 1533 | * valid since MSI-X irqs are not shared */ |
| 1534 | if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1535 | netif_rx_schedule(ss->dev, &ss->napi); |
| 1536 | return (IRQ_HANDLED); |
| 1537 | } |
| 1538 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1539 | /* make sure it is our IRQ, and that the DMA has finished */ |
| 1540 | if (unlikely(!stats->valid)) |
| 1541 | return (IRQ_NONE); |
| 1542 | |
| 1543 | /* low bit indicates receives are present, so schedule |
| 1544 | * napi poll handler */ |
| 1545 | if (stats->valid & 1) |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1546 | netif_rx_schedule(ss->dev, &ss->napi); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1547 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1548 | if (!mgp->msi_enabled && !mgp->msix_enabled) { |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1549 | put_be32(0, mgp->irq_deassert); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1550 | if (!myri10ge_deassert_wait) |
| 1551 | stats->valid = 0; |
| 1552 | mb(); |
| 1553 | } else |
| 1554 | stats->valid = 0; |
| 1555 | |
| 1556 | /* Wait for IRQ line to go low, if using INTx */ |
| 1557 | i = 0; |
| 1558 | while (1) { |
| 1559 | i++; |
| 1560 | /* check for transmit completes and receives */ |
| 1561 | send_done_count = ntohl(stats->send_done_count); |
| 1562 | if (send_done_count != tx->pkt_done) |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1563 | myri10ge_tx_done(ss, (int)send_done_count); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1564 | if (unlikely(i > myri10ge_max_irq_loops)) { |
| 1565 | printk(KERN_WARNING "myri10ge: %s: irq stuck?\n", |
| 1566 | mgp->dev->name); |
| 1567 | stats->valid = 0; |
| 1568 | schedule_work(&mgp->watchdog_work); |
| 1569 | } |
| 1570 | if (likely(stats->valid == 0)) |
| 1571 | break; |
| 1572 | cpu_relax(); |
| 1573 | barrier(); |
| 1574 | } |
| 1575 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1576 | /* Only slice 0 updates stats */ |
| 1577 | if (ss == mgp->ss) |
| 1578 | myri10ge_check_statblock(mgp); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1579 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1580 | put_be32(htonl(3), ss->irq_claim + 1); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1581 | return (IRQ_HANDLED); |
| 1582 | } |
| 1583 | |
| 1584 | static int |
| 1585 | myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd) |
| 1586 | { |
Brice Goglin | c0bf880 | 2008-05-09 02:18:24 +0200 | [diff] [blame] | 1587 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1588 | char *ptr; |
| 1589 | int i; |
| 1590 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1591 | cmd->autoneg = AUTONEG_DISABLE; |
| 1592 | cmd->speed = SPEED_10000; |
| 1593 | cmd->duplex = DUPLEX_FULL; |
Brice Goglin | c0bf880 | 2008-05-09 02:18:24 +0200 | [diff] [blame] | 1594 | |
| 1595 | /* |
| 1596 | * parse the product code to deterimine the interface type |
| 1597 | * (CX4, XFP, Quad Ribbon Fiber) by looking at the character |
| 1598 | * after the 3rd dash in the driver's cached copy of the |
| 1599 | * EEPROM's product code string. |
| 1600 | */ |
| 1601 | ptr = mgp->product_code_string; |
| 1602 | if (ptr == NULL) { |
| 1603 | printk(KERN_ERR "myri10ge: %s: Missing product code\n", |
Brice Goglin | 99f5f87 | 2008-05-09 02:19:08 +0200 | [diff] [blame] | 1604 | netdev->name); |
Brice Goglin | c0bf880 | 2008-05-09 02:18:24 +0200 | [diff] [blame] | 1605 | return 0; |
| 1606 | } |
| 1607 | for (i = 0; i < 3; i++, ptr++) { |
| 1608 | ptr = strchr(ptr, '-'); |
| 1609 | if (ptr == NULL) { |
| 1610 | printk(KERN_ERR "myri10ge: %s: Invalid product " |
| 1611 | "code %s\n", netdev->name, |
| 1612 | mgp->product_code_string); |
| 1613 | return 0; |
| 1614 | } |
| 1615 | } |
| 1616 | if (*ptr == 'R' || *ptr == 'Q') { |
| 1617 | /* We've found either an XFP or quad ribbon fiber */ |
| 1618 | cmd->port = PORT_FIBRE; |
| 1619 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1620 | return 0; |
| 1621 | } |
| 1622 | |
| 1623 | static void |
| 1624 | myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info) |
| 1625 | { |
| 1626 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1627 | |
| 1628 | strlcpy(info->driver, "myri10ge", sizeof(info->driver)); |
| 1629 | strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version)); |
| 1630 | strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version)); |
| 1631 | strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info)); |
| 1632 | } |
| 1633 | |
| 1634 | static int |
| 1635 | myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal) |
| 1636 | { |
| 1637 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
Brice Goglin | 99f5f87 | 2008-05-09 02:19:08 +0200 | [diff] [blame] | 1638 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1639 | coal->rx_coalesce_usecs = mgp->intr_coal_delay; |
| 1640 | return 0; |
| 1641 | } |
| 1642 | |
| 1643 | static int |
| 1644 | myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal) |
| 1645 | { |
| 1646 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1647 | |
| 1648 | mgp->intr_coal_delay = coal->rx_coalesce_usecs; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 1649 | put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1650 | return 0; |
| 1651 | } |
| 1652 | |
| 1653 | static void |
| 1654 | myri10ge_get_pauseparam(struct net_device *netdev, |
| 1655 | struct ethtool_pauseparam *pause) |
| 1656 | { |
| 1657 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1658 | |
| 1659 | pause->autoneg = 0; |
| 1660 | pause->rx_pause = mgp->pause; |
| 1661 | pause->tx_pause = mgp->pause; |
| 1662 | } |
| 1663 | |
| 1664 | static int |
| 1665 | myri10ge_set_pauseparam(struct net_device *netdev, |
| 1666 | struct ethtool_pauseparam *pause) |
| 1667 | { |
| 1668 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1669 | |
| 1670 | if (pause->tx_pause != mgp->pause) |
| 1671 | return myri10ge_change_pause(mgp, pause->tx_pause); |
| 1672 | if (pause->rx_pause != mgp->pause) |
| 1673 | return myri10ge_change_pause(mgp, pause->tx_pause); |
| 1674 | if (pause->autoneg != 0) |
| 1675 | return -EINVAL; |
| 1676 | return 0; |
| 1677 | } |
| 1678 | |
| 1679 | static void |
| 1680 | myri10ge_get_ringparam(struct net_device *netdev, |
| 1681 | struct ethtool_ringparam *ring) |
| 1682 | { |
| 1683 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1684 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1685 | ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1; |
| 1686 | ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1687 | ring->rx_jumbo_max_pending = 0; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1688 | ring->tx_max_pending = mgp->ss[0].rx_small.mask + 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1689 | ring->rx_mini_pending = ring->rx_mini_max_pending; |
| 1690 | ring->rx_pending = ring->rx_max_pending; |
| 1691 | ring->rx_jumbo_pending = ring->rx_jumbo_max_pending; |
| 1692 | ring->tx_pending = ring->tx_max_pending; |
| 1693 | } |
| 1694 | |
| 1695 | static u32 myri10ge_get_rx_csum(struct net_device *netdev) |
| 1696 | { |
| 1697 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
Brice Goglin | 99f5f87 | 2008-05-09 02:19:08 +0200 | [diff] [blame] | 1698 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1699 | if (mgp->csum_flag) |
| 1700 | return 1; |
| 1701 | else |
| 1702 | return 0; |
| 1703 | } |
| 1704 | |
| 1705 | static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled) |
| 1706 | { |
| 1707 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
Brice Goglin | 99f5f87 | 2008-05-09 02:19:08 +0200 | [diff] [blame] | 1708 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1709 | if (csum_enabled) |
| 1710 | mgp->csum_flag = MXGEFW_FLAGS_CKSUM; |
| 1711 | else |
| 1712 | mgp->csum_flag = 0; |
| 1713 | return 0; |
| 1714 | } |
| 1715 | |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 1716 | static int myri10ge_set_tso(struct net_device *netdev, u32 tso_enabled) |
| 1717 | { |
| 1718 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1719 | unsigned long flags = mgp->features & (NETIF_F_TSO6 | NETIF_F_TSO); |
| 1720 | |
| 1721 | if (tso_enabled) |
| 1722 | netdev->features |= flags; |
| 1723 | else |
| 1724 | netdev->features &= ~flags; |
| 1725 | return 0; |
| 1726 | } |
| 1727 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1728 | static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1729 | "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors", |
| 1730 | "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions", |
| 1731 | "rx_length_errors", "rx_over_errors", "rx_crc_errors", |
| 1732 | "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors", |
| 1733 | "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors", |
| 1734 | "tx_heartbeat_errors", "tx_window_errors", |
| 1735 | /* device-specific stats */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1736 | "tx_boundary", "WC", "irq", "MSI", "MSIX", |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1737 | "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs", |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1738 | "serial_number", "watchdog_resets", |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 1739 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 9a6b3b5 | 2008-09-12 19:48:06 +0200 | [diff] [blame] | 1740 | "dca_capable_firmware", "dca_device_present", |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1741 | #endif |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1742 | "link_changes", "link_up", "dropped_link_overflow", |
Brice Goglin | cee505d | 2007-05-07 23:49:25 +0200 | [diff] [blame] | 1743 | "dropped_link_error_or_filtered", |
| 1744 | "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32", |
| 1745 | "dropped_unicast_filtered", "dropped_multicast_filtered", |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1746 | "dropped_runt", "dropped_overrun", "dropped_no_small_buffer", |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1747 | "dropped_no_big_buffer" |
| 1748 | }; |
| 1749 | |
| 1750 | static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = { |
| 1751 | "----------- slice ---------", |
| 1752 | "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done", |
| 1753 | "rx_small_cnt", "rx_big_cnt", |
| 1754 | "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated", |
| 1755 | "LRO flushed", |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 1756 | "LRO avg aggr", "LRO no_desc" |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1757 | }; |
| 1758 | |
| 1759 | #define MYRI10GE_NET_STATS_LEN 21 |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1760 | #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats) |
| 1761 | #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1762 | |
| 1763 | static void |
| 1764 | myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data) |
| 1765 | { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1766 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1767 | int i; |
| 1768 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1769 | switch (stringset) { |
| 1770 | case ETH_SS_STATS: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1771 | memcpy(data, *myri10ge_gstrings_main_stats, |
| 1772 | sizeof(myri10ge_gstrings_main_stats)); |
| 1773 | data += sizeof(myri10ge_gstrings_main_stats); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1774 | for (i = 0; i < mgp->num_slices; i++) { |
| 1775 | memcpy(data, *myri10ge_gstrings_slice_stats, |
| 1776 | sizeof(myri10ge_gstrings_slice_stats)); |
| 1777 | data += sizeof(myri10ge_gstrings_slice_stats); |
| 1778 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1779 | break; |
| 1780 | } |
| 1781 | } |
| 1782 | |
Jeff Garzik | b9f2c04 | 2007-10-03 18:07:32 -0700 | [diff] [blame] | 1783 | static int myri10ge_get_sset_count(struct net_device *netdev, int sset) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1784 | { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1785 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1786 | |
Jeff Garzik | b9f2c04 | 2007-10-03 18:07:32 -0700 | [diff] [blame] | 1787 | switch (sset) { |
| 1788 | case ETH_SS_STATS: |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1789 | return MYRI10GE_MAIN_STATS_LEN + |
| 1790 | mgp->num_slices * MYRI10GE_SLICE_STATS_LEN; |
Jeff Garzik | b9f2c04 | 2007-10-03 18:07:32 -0700 | [diff] [blame] | 1791 | default: |
| 1792 | return -EOPNOTSUPP; |
| 1793 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1794 | } |
| 1795 | |
| 1796 | static void |
| 1797 | myri10ge_get_ethtool_stats(struct net_device *netdev, |
| 1798 | struct ethtool_stats *stats, u64 * data) |
| 1799 | { |
| 1800 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1801 | struct myri10ge_slice_state *ss; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1802 | int slice; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1803 | int i; |
| 1804 | |
| 1805 | for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++) |
| 1806 | data[i] = ((unsigned long *)&mgp->stats)[i]; |
| 1807 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1808 | data[i++] = (unsigned int)mgp->tx_boundary; |
Brice Goglin | 276e26c | 2007-03-07 20:02:32 +0100 | [diff] [blame] | 1809 | data[i++] = (unsigned int)mgp->wc_enabled; |
Brice Goglin | 2c1a108 | 2006-07-03 18:16:46 -0400 | [diff] [blame] | 1810 | data[i++] = (unsigned int)mgp->pdev->irq; |
| 1811 | data[i++] = (unsigned int)mgp->msi_enabled; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1812 | data[i++] = (unsigned int)mgp->msix_enabled; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1813 | data[i++] = (unsigned int)mgp->read_dma; |
| 1814 | data[i++] = (unsigned int)mgp->write_dma; |
| 1815 | data[i++] = (unsigned int)mgp->read_write_dma; |
| 1816 | data[i++] = (unsigned int)mgp->serial_number; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1817 | data[i++] = (unsigned int)mgp->watchdog_resets; |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 1818 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 1819 | data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL); |
| 1820 | data[i++] = (unsigned int)(mgp->dca_enabled); |
| 1821 | #endif |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1822 | data[i++] = (unsigned int)mgp->link_changes; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1823 | |
| 1824 | /* firmware stats are useful only in the first slice */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1825 | ss = &mgp->ss[0]; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1826 | data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up); |
| 1827 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1828 | data[i++] = |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1829 | (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered); |
| 1830 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause); |
| 1831 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy); |
| 1832 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32); |
| 1833 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered); |
Brice Goglin | cee505d | 2007-05-07 23:49:25 +0200 | [diff] [blame] | 1834 | data[i++] = |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1835 | (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered); |
| 1836 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt); |
| 1837 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun); |
| 1838 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer); |
| 1839 | data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer); |
| 1840 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1841 | for (slice = 0; slice < mgp->num_slices; slice++) { |
| 1842 | ss = &mgp->ss[slice]; |
| 1843 | data[i++] = slice; |
| 1844 | data[i++] = (unsigned int)ss->tx.pkt_start; |
| 1845 | data[i++] = (unsigned int)ss->tx.pkt_done; |
| 1846 | data[i++] = (unsigned int)ss->tx.req; |
| 1847 | data[i++] = (unsigned int)ss->tx.done; |
| 1848 | data[i++] = (unsigned int)ss->rx_small.cnt; |
| 1849 | data[i++] = (unsigned int)ss->rx_big.cnt; |
| 1850 | data[i++] = (unsigned int)ss->tx.wake_queue; |
| 1851 | data[i++] = (unsigned int)ss->tx.stop_queue; |
| 1852 | data[i++] = (unsigned int)ss->tx.linearized; |
| 1853 | data[i++] = ss->rx_done.lro_mgr.stats.aggregated; |
| 1854 | data[i++] = ss->rx_done.lro_mgr.stats.flushed; |
| 1855 | if (ss->rx_done.lro_mgr.stats.flushed) |
| 1856 | data[i++] = ss->rx_done.lro_mgr.stats.aggregated / |
| 1857 | ss->rx_done.lro_mgr.stats.flushed; |
| 1858 | else |
| 1859 | data[i++] = 0; |
| 1860 | data[i++] = ss->rx_done.lro_mgr.stats.no_desc; |
| 1861 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1862 | } |
| 1863 | |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1864 | static void myri10ge_set_msglevel(struct net_device *netdev, u32 value) |
| 1865 | { |
| 1866 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1867 | mgp->msg_enable = value; |
| 1868 | } |
| 1869 | |
| 1870 | static u32 myri10ge_get_msglevel(struct net_device *netdev) |
| 1871 | { |
| 1872 | struct myri10ge_priv *mgp = netdev_priv(netdev); |
| 1873 | return mgp->msg_enable; |
| 1874 | } |
| 1875 | |
Jeff Garzik | 7282d49 | 2006-09-13 14:30:00 -0400 | [diff] [blame] | 1876 | static const struct ethtool_ops myri10ge_ethtool_ops = { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1877 | .get_settings = myri10ge_get_settings, |
| 1878 | .get_drvinfo = myri10ge_get_drvinfo, |
| 1879 | .get_coalesce = myri10ge_get_coalesce, |
| 1880 | .set_coalesce = myri10ge_set_coalesce, |
| 1881 | .get_pauseparam = myri10ge_get_pauseparam, |
| 1882 | .set_pauseparam = myri10ge_set_pauseparam, |
| 1883 | .get_ringparam = myri10ge_get_ringparam, |
| 1884 | .get_rx_csum = myri10ge_get_rx_csum, |
| 1885 | .set_rx_csum = myri10ge_set_rx_csum, |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 1886 | .set_tx_csum = ethtool_op_set_tx_hw_csum, |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1887 | .set_sg = ethtool_op_set_sg, |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 1888 | .set_tso = myri10ge_set_tso, |
Brice Goglin | 6ffdd07 | 2007-05-30 21:13:59 +0200 | [diff] [blame] | 1889 | .get_link = ethtool_op_get_link, |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1890 | .get_strings = myri10ge_get_strings, |
Jeff Garzik | b9f2c04 | 2007-10-03 18:07:32 -0700 | [diff] [blame] | 1891 | .get_sset_count = myri10ge_get_sset_count, |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 1892 | .get_ethtool_stats = myri10ge_get_ethtool_stats, |
| 1893 | .set_msglevel = myri10ge_set_msglevel, |
| 1894 | .get_msglevel = myri10ge_get_msglevel |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1895 | }; |
| 1896 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1897 | static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1898 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1899 | struct myri10ge_priv *mgp = ss->mgp; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1900 | struct myri10ge_cmd cmd; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1901 | struct net_device *dev = mgp->dev; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1902 | int tx_ring_size, rx_ring_size; |
| 1903 | int tx_ring_entries, rx_ring_entries; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1904 | int i, slice, status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1905 | size_t bytes; |
| 1906 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1907 | /* get ring sizes */ |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1908 | slice = ss - mgp->ss; |
| 1909 | cmd.data0 = slice; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1910 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0); |
| 1911 | tx_ring_size = cmd.data0; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1912 | cmd.data0 = slice; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1913 | status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0); |
Brice Goglin | 355c726 | 2007-03-07 19:59:52 +0100 | [diff] [blame] | 1914 | if (status != 0) |
| 1915 | return status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1916 | rx_ring_size = cmd.data0; |
| 1917 | |
| 1918 | tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send); |
| 1919 | rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1920 | ss->tx.mask = tx_ring_entries - 1; |
| 1921 | ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1922 | |
Brice Goglin | 355c726 | 2007-03-07 19:59:52 +0100 | [diff] [blame] | 1923 | status = -ENOMEM; |
| 1924 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1925 | /* allocate the host shadow rings */ |
| 1926 | |
| 1927 | bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4) |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1928 | * sizeof(*ss->tx.req_list); |
| 1929 | ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL); |
| 1930 | if (ss->tx.req_bytes == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1931 | goto abort_with_nothing; |
| 1932 | |
| 1933 | /* ensure req_list entries are aligned to 8 bytes */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1934 | ss->tx.req_list = (struct mcp_kreq_ether_send *) |
| 1935 | ALIGN((unsigned long)ss->tx.req_bytes, 8); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 1936 | ss->tx.queue_active = 0; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1937 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1938 | bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow); |
| 1939 | ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL); |
| 1940 | if (ss->rx_small.shadow == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1941 | goto abort_with_tx_req_bytes; |
| 1942 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1943 | bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow); |
| 1944 | ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL); |
| 1945 | if (ss->rx_big.shadow == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1946 | goto abort_with_rx_small_shadow; |
| 1947 | |
| 1948 | /* allocate the host info rings */ |
| 1949 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1950 | bytes = tx_ring_entries * sizeof(*ss->tx.info); |
| 1951 | ss->tx.info = kzalloc(bytes, GFP_KERNEL); |
| 1952 | if (ss->tx.info == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1953 | goto abort_with_rx_big_shadow; |
| 1954 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1955 | bytes = rx_ring_entries * sizeof(*ss->rx_small.info); |
| 1956 | ss->rx_small.info = kzalloc(bytes, GFP_KERNEL); |
| 1957 | if (ss->rx_small.info == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1958 | goto abort_with_tx_info; |
| 1959 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1960 | bytes = rx_ring_entries * sizeof(*ss->rx_big.info); |
| 1961 | ss->rx_big.info = kzalloc(bytes, GFP_KERNEL); |
| 1962 | if (ss->rx_big.info == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1963 | goto abort_with_rx_small_info; |
| 1964 | |
| 1965 | /* Fill the receive rings */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1966 | ss->rx_big.cnt = 0; |
| 1967 | ss->rx_small.cnt = 0; |
| 1968 | ss->rx_big.fill_cnt = 0; |
| 1969 | ss->rx_small.fill_cnt = 0; |
| 1970 | ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE; |
| 1971 | ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE; |
| 1972 | ss->rx_small.watchdog_needed = 0; |
| 1973 | ss->rx_big.watchdog_needed = 0; |
| 1974 | myri10ge_alloc_rx_pages(mgp, &ss->rx_small, |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1975 | mgp->small_bytes + MXGEFW_PAD, 0); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1976 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1977 | if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1978 | printk(KERN_ERR |
| 1979 | "myri10ge: %s:slice-%d: alloced only %d small bufs\n", |
| 1980 | dev->name, slice, ss->rx_small.fill_cnt); |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1981 | goto abort_with_rx_small_ring; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1982 | } |
| 1983 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1984 | myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0); |
| 1985 | if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 1986 | printk(KERN_ERR |
| 1987 | "myri10ge: %s:slice-%d: alloced only %d big bufs\n", |
| 1988 | dev->name, slice, ss->rx_big.fill_cnt); |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1989 | goto abort_with_rx_big_ring; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 1990 | } |
| 1991 | |
| 1992 | return 0; |
| 1993 | |
| 1994 | abort_with_rx_big_ring: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1995 | for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) { |
| 1996 | int idx = i & ss->rx_big.mask; |
| 1997 | myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx], |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 1998 | mgp->big_bytes); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 1999 | put_page(ss->rx_big.info[idx].page); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2000 | } |
| 2001 | |
| 2002 | abort_with_rx_small_ring: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2003 | for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) { |
| 2004 | int idx = i & ss->rx_small.mask; |
| 2005 | myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx], |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2006 | mgp->small_bytes + MXGEFW_PAD); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2007 | put_page(ss->rx_small.info[idx].page); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2008 | } |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2009 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2010 | kfree(ss->rx_big.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2011 | |
| 2012 | abort_with_rx_small_info: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2013 | kfree(ss->rx_small.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2014 | |
| 2015 | abort_with_tx_info: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2016 | kfree(ss->tx.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2017 | |
| 2018 | abort_with_rx_big_shadow: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2019 | kfree(ss->rx_big.shadow); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2020 | |
| 2021 | abort_with_rx_small_shadow: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2022 | kfree(ss->rx_small.shadow); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2023 | |
| 2024 | abort_with_tx_req_bytes: |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2025 | kfree(ss->tx.req_bytes); |
| 2026 | ss->tx.req_bytes = NULL; |
| 2027 | ss->tx.req_list = NULL; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2028 | |
| 2029 | abort_with_nothing: |
| 2030 | return status; |
| 2031 | } |
| 2032 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2033 | static void myri10ge_free_rings(struct myri10ge_slice_state *ss) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2034 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2035 | struct myri10ge_priv *mgp = ss->mgp; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2036 | struct sk_buff *skb; |
| 2037 | struct myri10ge_tx_buf *tx; |
| 2038 | int i, len, idx; |
| 2039 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2040 | /* If not allocated, skip it */ |
| 2041 | if (ss->tx.req_list == NULL) |
| 2042 | return; |
| 2043 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2044 | for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) { |
| 2045 | idx = i & ss->rx_big.mask; |
| 2046 | if (i == ss->rx_big.fill_cnt - 1) |
| 2047 | ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE; |
| 2048 | myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx], |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2049 | mgp->big_bytes); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2050 | put_page(ss->rx_big.info[idx].page); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2051 | } |
| 2052 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2053 | for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) { |
| 2054 | idx = i & ss->rx_small.mask; |
| 2055 | if (i == ss->rx_small.fill_cnt - 1) |
| 2056 | ss->rx_small.info[idx].page_offset = |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2057 | MYRI10GE_ALLOC_SIZE; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2058 | myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx], |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2059 | mgp->small_bytes + MXGEFW_PAD); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2060 | put_page(ss->rx_small.info[idx].page); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2061 | } |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2062 | tx = &ss->tx; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2063 | while (tx->done != tx->req) { |
| 2064 | idx = tx->done & tx->mask; |
| 2065 | skb = tx->info[idx].skb; |
| 2066 | |
| 2067 | /* Mark as free */ |
| 2068 | tx->info[idx].skb = NULL; |
| 2069 | tx->done++; |
| 2070 | len = pci_unmap_len(&tx->info[idx], len); |
| 2071 | pci_unmap_len_set(&tx->info[idx], len, 0); |
| 2072 | if (skb) { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2073 | ss->stats.tx_dropped++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2074 | dev_kfree_skb_any(skb); |
| 2075 | if (len) |
| 2076 | pci_unmap_single(mgp->pdev, |
| 2077 | pci_unmap_addr(&tx->info[idx], |
| 2078 | bus), len, |
| 2079 | PCI_DMA_TODEVICE); |
| 2080 | } else { |
| 2081 | if (len) |
| 2082 | pci_unmap_page(mgp->pdev, |
| 2083 | pci_unmap_addr(&tx->info[idx], |
| 2084 | bus), len, |
| 2085 | PCI_DMA_TODEVICE); |
| 2086 | } |
| 2087 | } |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2088 | kfree(ss->rx_big.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2089 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2090 | kfree(ss->rx_small.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2091 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2092 | kfree(ss->tx.info); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2093 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2094 | kfree(ss->rx_big.shadow); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2095 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2096 | kfree(ss->rx_small.shadow); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2097 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2098 | kfree(ss->tx.req_bytes); |
| 2099 | ss->tx.req_bytes = NULL; |
| 2100 | ss->tx.req_list = NULL; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2101 | } |
| 2102 | |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2103 | static int myri10ge_request_irq(struct myri10ge_priv *mgp) |
| 2104 | { |
| 2105 | struct pci_dev *pdev = mgp->pdev; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2106 | struct myri10ge_slice_state *ss; |
| 2107 | struct net_device *netdev = mgp->dev; |
| 2108 | int i; |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2109 | int status; |
| 2110 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2111 | mgp->msi_enabled = 0; |
| 2112 | mgp->msix_enabled = 0; |
| 2113 | status = 0; |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2114 | if (myri10ge_msi) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2115 | if (mgp->num_slices > 1) { |
| 2116 | status = |
| 2117 | pci_enable_msix(pdev, mgp->msix_vectors, |
| 2118 | mgp->num_slices); |
| 2119 | if (status == 0) { |
| 2120 | mgp->msix_enabled = 1; |
| 2121 | } else { |
| 2122 | dev_err(&pdev->dev, |
| 2123 | "Error %d setting up MSI-X\n", status); |
| 2124 | return status; |
| 2125 | } |
| 2126 | } |
| 2127 | if (mgp->msix_enabled == 0) { |
| 2128 | status = pci_enable_msi(pdev); |
| 2129 | if (status != 0) { |
| 2130 | dev_err(&pdev->dev, |
| 2131 | "Error %d setting up MSI; falling back to xPIC\n", |
| 2132 | status); |
| 2133 | } else { |
| 2134 | mgp->msi_enabled = 1; |
| 2135 | } |
| 2136 | } |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2137 | } |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2138 | if (mgp->msix_enabled) { |
| 2139 | for (i = 0; i < mgp->num_slices; i++) { |
| 2140 | ss = &mgp->ss[i]; |
| 2141 | snprintf(ss->irq_desc, sizeof(ss->irq_desc), |
| 2142 | "%s:slice-%d", netdev->name, i); |
| 2143 | status = request_irq(mgp->msix_vectors[i].vector, |
| 2144 | myri10ge_intr, 0, ss->irq_desc, |
| 2145 | ss); |
| 2146 | if (status != 0) { |
| 2147 | dev_err(&pdev->dev, |
| 2148 | "slice %d failed to allocate IRQ\n", i); |
| 2149 | i--; |
| 2150 | while (i >= 0) { |
| 2151 | free_irq(mgp->msix_vectors[i].vector, |
| 2152 | &mgp->ss[i]); |
| 2153 | i--; |
| 2154 | } |
| 2155 | pci_disable_msix(pdev); |
| 2156 | return status; |
| 2157 | } |
| 2158 | } |
| 2159 | } else { |
| 2160 | status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED, |
| 2161 | mgp->dev->name, &mgp->ss[0]); |
| 2162 | if (status != 0) { |
| 2163 | dev_err(&pdev->dev, "failed to allocate IRQ\n"); |
| 2164 | if (mgp->msi_enabled) |
| 2165 | pci_disable_msi(pdev); |
| 2166 | } |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2167 | } |
| 2168 | return status; |
| 2169 | } |
| 2170 | |
| 2171 | static void myri10ge_free_irq(struct myri10ge_priv *mgp) |
| 2172 | { |
| 2173 | struct pci_dev *pdev = mgp->pdev; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2174 | int i; |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2175 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2176 | if (mgp->msix_enabled) { |
| 2177 | for (i = 0; i < mgp->num_slices; i++) |
| 2178 | free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]); |
| 2179 | } else { |
| 2180 | free_irq(pdev->irq, &mgp->ss[0]); |
| 2181 | } |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2182 | if (mgp->msi_enabled) |
| 2183 | pci_disable_msi(pdev); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2184 | if (mgp->msix_enabled) |
| 2185 | pci_disable_msix(pdev); |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2186 | } |
| 2187 | |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 2188 | static int |
| 2189 | myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr, |
| 2190 | void **ip_hdr, void **tcpudp_hdr, |
| 2191 | u64 * hdr_flags, void *priv) |
| 2192 | { |
| 2193 | struct ethhdr *eh; |
| 2194 | struct vlan_ethhdr *veh; |
| 2195 | struct iphdr *iph; |
| 2196 | u8 *va = page_address(frag->page) + frag->page_offset; |
| 2197 | unsigned long ll_hlen; |
Al Viro | 66341ff | 2007-12-22 18:56:43 +0000 | [diff] [blame] | 2198 | /* passed opaque through lro_receive_frags() */ |
| 2199 | __wsum csum = (__force __wsum) (unsigned long)priv; |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 2200 | |
| 2201 | /* find the mac header, aborting if not IPv4 */ |
| 2202 | |
| 2203 | eh = (struct ethhdr *)va; |
| 2204 | *mac_hdr = eh; |
| 2205 | ll_hlen = ETH_HLEN; |
| 2206 | if (eh->h_proto != htons(ETH_P_IP)) { |
| 2207 | if (eh->h_proto == htons(ETH_P_8021Q)) { |
| 2208 | veh = (struct vlan_ethhdr *)va; |
| 2209 | if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP)) |
| 2210 | return -1; |
| 2211 | |
| 2212 | ll_hlen += VLAN_HLEN; |
| 2213 | |
| 2214 | /* |
| 2215 | * HW checksum starts ETH_HLEN bytes into |
| 2216 | * frame, so we must subtract off the VLAN |
| 2217 | * header's checksum before csum can be used |
| 2218 | */ |
| 2219 | csum = csum_sub(csum, csum_partial(va + ETH_HLEN, |
| 2220 | VLAN_HLEN, 0)); |
| 2221 | } else { |
| 2222 | return -1; |
| 2223 | } |
| 2224 | } |
| 2225 | *hdr_flags = LRO_IPV4; |
| 2226 | |
| 2227 | iph = (struct iphdr *)(va + ll_hlen); |
| 2228 | *ip_hdr = iph; |
| 2229 | if (iph->protocol != IPPROTO_TCP) |
| 2230 | return -1; |
| 2231 | *hdr_flags |= LRO_TCP; |
| 2232 | *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2); |
| 2233 | |
| 2234 | /* verify the IP checksum */ |
| 2235 | if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl))) |
| 2236 | return -1; |
| 2237 | |
| 2238 | /* verify the checksum */ |
| 2239 | if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr, |
| 2240 | ntohs(iph->tot_len) - (iph->ihl << 2), |
| 2241 | IPPROTO_TCP, csum))) |
| 2242 | return -1; |
| 2243 | |
| 2244 | return 0; |
| 2245 | } |
| 2246 | |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 2247 | static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice) |
| 2248 | { |
| 2249 | struct myri10ge_cmd cmd; |
| 2250 | struct myri10ge_slice_state *ss; |
| 2251 | int status; |
| 2252 | |
| 2253 | ss = &mgp->ss[slice]; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2254 | status = 0; |
| 2255 | if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) { |
| 2256 | cmd.data0 = slice; |
| 2257 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, |
| 2258 | &cmd, 0); |
| 2259 | ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *) |
| 2260 | (mgp->sram + cmd.data0); |
| 2261 | } |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 2262 | cmd.data0 = slice; |
| 2263 | status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, |
| 2264 | &cmd, 0); |
| 2265 | ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *) |
| 2266 | (mgp->sram + cmd.data0); |
| 2267 | |
| 2268 | cmd.data0 = slice; |
| 2269 | status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0); |
| 2270 | ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *) |
| 2271 | (mgp->sram + cmd.data0); |
| 2272 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2273 | ss->tx.send_go = (__iomem __be32 *) |
| 2274 | (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice); |
| 2275 | ss->tx.send_stop = (__iomem __be32 *) |
| 2276 | (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice); |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 2277 | return status; |
| 2278 | |
| 2279 | } |
| 2280 | |
| 2281 | static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice) |
| 2282 | { |
| 2283 | struct myri10ge_cmd cmd; |
| 2284 | struct myri10ge_slice_state *ss; |
| 2285 | int status; |
| 2286 | |
| 2287 | ss = &mgp->ss[slice]; |
| 2288 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus); |
| 2289 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2290 | cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16); |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 2291 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0); |
| 2292 | if (status == -ENOSYS) { |
| 2293 | dma_addr_t bus = ss->fw_stats_bus; |
| 2294 | if (slice != 0) |
| 2295 | return -EINVAL; |
| 2296 | bus += offsetof(struct mcp_irq_data, send_done_count); |
| 2297 | cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus); |
| 2298 | cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus); |
| 2299 | status = myri10ge_send_cmd(mgp, |
| 2300 | MXGEFW_CMD_SET_STATS_DMA_OBSOLETE, |
| 2301 | &cmd, 0); |
| 2302 | /* Firmware cannot support multicast without STATS_DMA_V2 */ |
| 2303 | mgp->fw_multicast_support = 0; |
| 2304 | } else { |
| 2305 | mgp->fw_multicast_support = 1; |
| 2306 | } |
| 2307 | return 0; |
| 2308 | } |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 2309 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2310 | static int myri10ge_open(struct net_device *dev) |
| 2311 | { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2312 | struct myri10ge_slice_state *ss; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2313 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2314 | struct myri10ge_cmd cmd; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2315 | int i, status, big_pow2, slice; |
| 2316 | u8 *itable; |
Andrew Gallatin | 1e6e934 | 2007-09-17 11:37:42 -0700 | [diff] [blame] | 2317 | struct net_lro_mgr *lro_mgr; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2318 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2319 | if (mgp->running != MYRI10GE_ETH_STOPPED) |
| 2320 | return -EBUSY; |
| 2321 | |
| 2322 | mgp->running = MYRI10GE_ETH_STARTING; |
| 2323 | status = myri10ge_reset(mgp); |
| 2324 | if (status != 0) { |
| 2325 | printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name); |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2326 | goto abort_with_nothing; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2327 | } |
| 2328 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2329 | if (mgp->num_slices > 1) { |
| 2330 | cmd.data0 = mgp->num_slices; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2331 | cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE; |
| 2332 | if (mgp->dev->real_num_tx_queues > 1) |
| 2333 | cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2334 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES, |
| 2335 | &cmd, 0); |
| 2336 | if (status != 0) { |
| 2337 | printk(KERN_ERR |
| 2338 | "myri10ge: %s: failed to set number of slices\n", |
| 2339 | dev->name); |
| 2340 | goto abort_with_nothing; |
| 2341 | } |
| 2342 | /* setup the indirection table */ |
| 2343 | cmd.data0 = mgp->num_slices; |
| 2344 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE, |
| 2345 | &cmd, 0); |
| 2346 | |
| 2347 | status |= myri10ge_send_cmd(mgp, |
| 2348 | MXGEFW_CMD_GET_RSS_TABLE_OFFSET, |
| 2349 | &cmd, 0); |
| 2350 | if (status != 0) { |
| 2351 | printk(KERN_ERR |
| 2352 | "myri10ge: %s: failed to setup rss tables\n", |
| 2353 | dev->name); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2354 | goto abort_with_nothing; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2355 | } |
| 2356 | |
| 2357 | /* just enable an identity mapping */ |
| 2358 | itable = mgp->sram + cmd.data0; |
| 2359 | for (i = 0; i < mgp->num_slices; i++) |
| 2360 | __raw_writeb(i, &itable[i]); |
| 2361 | |
| 2362 | cmd.data0 = 1; |
| 2363 | cmd.data1 = myri10ge_rss_hash; |
| 2364 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE, |
| 2365 | &cmd, 0); |
| 2366 | if (status != 0) { |
| 2367 | printk(KERN_ERR |
| 2368 | "myri10ge: %s: failed to enable slices\n", |
| 2369 | dev->name); |
| 2370 | goto abort_with_nothing; |
| 2371 | } |
| 2372 | } |
| 2373 | |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2374 | status = myri10ge_request_irq(mgp); |
| 2375 | if (status != 0) |
| 2376 | goto abort_with_nothing; |
| 2377 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2378 | /* decide what small buffer size to use. For good TCP rx |
| 2379 | * performance, it is important to not receive 1514 byte |
| 2380 | * frames into jumbo buffers, as it confuses the socket buffer |
| 2381 | * accounting code, leading to drops and erratic performance. |
| 2382 | */ |
| 2383 | |
| 2384 | if (dev->mtu <= ETH_DATA_LEN) |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2385 | /* enough for a TCP header */ |
| 2386 | mgp->small_bytes = (128 > SMP_CACHE_BYTES) |
| 2387 | ? (128 - MXGEFW_PAD) |
| 2388 | : (SMP_CACHE_BYTES - MXGEFW_PAD); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2389 | else |
Brice Goglin | de3c450 | 2006-12-11 11:26:38 +0100 | [diff] [blame] | 2390 | /* enough for a vlan encapsulated ETH_DATA_LEN frame */ |
| 2391 | mgp->small_bytes = VLAN_ETH_FRAME_LEN; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2392 | |
| 2393 | /* Override the small buffer size? */ |
| 2394 | if (myri10ge_small_bytes > 0) |
| 2395 | mgp->small_bytes = myri10ge_small_bytes; |
| 2396 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2397 | /* Firmware needs the big buff size as a power of 2. Lie and |
| 2398 | * tell him the buffer is larger, because we only use 1 |
| 2399 | * buffer/pkt, and the mtu will prevent overruns. |
| 2400 | */ |
Brice Goglin | 13348be | 2006-12-11 11:27:19 +0100 | [diff] [blame] | 2401 | big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD; |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2402 | if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) { |
vignesh babu | 199126a | 2007-07-09 11:50:22 -0700 | [diff] [blame] | 2403 | while (!is_power_of_2(big_pow2)) |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2404 | big_pow2++; |
Brice Goglin | 13348be | 2006-12-11 11:27:19 +0100 | [diff] [blame] | 2405 | mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD; |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 2406 | } else { |
| 2407 | big_pow2 = MYRI10GE_ALLOC_SIZE; |
| 2408 | mgp->big_bytes = big_pow2; |
| 2409 | } |
| 2410 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2411 | /* setup the per-slice data structures */ |
| 2412 | for (slice = 0; slice < mgp->num_slices; slice++) { |
| 2413 | ss = &mgp->ss[slice]; |
| 2414 | |
| 2415 | status = myri10ge_get_txrx(mgp, slice); |
| 2416 | if (status != 0) { |
| 2417 | printk(KERN_ERR |
| 2418 | "myri10ge: %s: failed to get ring sizes or locations\n", |
| 2419 | dev->name); |
| 2420 | goto abort_with_rings; |
| 2421 | } |
| 2422 | status = myri10ge_allocate_rings(ss); |
| 2423 | if (status != 0) |
| 2424 | goto abort_with_rings; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2425 | |
| 2426 | /* only firmware which supports multiple TX queues |
| 2427 | * supports setting up the tx stats on non-zero |
| 2428 | * slices */ |
| 2429 | if (slice == 0 || mgp->dev->real_num_tx_queues > 1) |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2430 | status = myri10ge_set_stats(mgp, slice); |
| 2431 | if (status) { |
| 2432 | printk(KERN_ERR |
| 2433 | "myri10ge: %s: Couldn't set stats DMA\n", |
| 2434 | dev->name); |
| 2435 | goto abort_with_rings; |
| 2436 | } |
| 2437 | |
| 2438 | lro_mgr = &ss->rx_done.lro_mgr; |
| 2439 | lro_mgr->dev = dev; |
| 2440 | lro_mgr->features = LRO_F_NAPI; |
| 2441 | lro_mgr->ip_summed = CHECKSUM_COMPLETE; |
| 2442 | lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY; |
| 2443 | lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS; |
| 2444 | lro_mgr->lro_arr = ss->rx_done.lro_desc; |
| 2445 | lro_mgr->get_frag_header = myri10ge_get_frag_header; |
| 2446 | lro_mgr->max_aggr = myri10ge_lro_max_pkts; |
| 2447 | if (lro_mgr->max_aggr > MAX_SKB_FRAGS) |
| 2448 | lro_mgr->max_aggr = MAX_SKB_FRAGS; |
| 2449 | |
| 2450 | /* must happen prior to any irq */ |
| 2451 | napi_enable(&(ss)->napi); |
| 2452 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2453 | |
| 2454 | /* now give firmware buffers sizes, and MTU */ |
| 2455 | cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN; |
| 2456 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0); |
| 2457 | cmd.data0 = mgp->small_bytes; |
| 2458 | status |= |
| 2459 | myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0); |
| 2460 | cmd.data0 = big_pow2; |
| 2461 | status |= |
| 2462 | myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0); |
| 2463 | if (status) { |
| 2464 | printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n", |
| 2465 | dev->name); |
| 2466 | goto abort_with_rings; |
| 2467 | } |
| 2468 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2469 | /* |
| 2470 | * Set Linux style TSO mode; this is needed only on newer |
| 2471 | * firmware versions. Older versions default to Linux |
| 2472 | * style TSO |
| 2473 | */ |
| 2474 | cmd.data0 = 0; |
| 2475 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0); |
| 2476 | if (status && status != -ENOSYS) { |
| 2477 | printk(KERN_ERR "myri10ge: %s: Couldn't set TSO mode\n", |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2478 | dev->name); |
| 2479 | goto abort_with_rings; |
| 2480 | } |
| 2481 | |
Al Viro | 66341ff | 2007-12-22 18:56:43 +0000 | [diff] [blame] | 2482 | mgp->link_state = ~0U; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2483 | mgp->rdma_tags_available = 15; |
| 2484 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2485 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0); |
| 2486 | if (status) { |
| 2487 | printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n", |
| 2488 | dev->name); |
| 2489 | goto abort_with_rings; |
| 2490 | } |
| 2491 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2492 | mgp->running = MYRI10GE_ETH_RUNNING; |
| 2493 | mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ; |
| 2494 | add_timer(&mgp->watchdog_timer); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2495 | netif_tx_wake_all_queues(dev); |
| 2496 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2497 | return 0; |
| 2498 | |
| 2499 | abort_with_rings: |
Brice Goglin | 051d36f | 2008-10-20 13:54:12 +0200 | [diff] [blame^] | 2500 | while (slice) { |
| 2501 | slice--; |
| 2502 | napi_disable(&mgp->ss[slice].napi); |
| 2503 | } |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2504 | for (i = 0; i < mgp->num_slices; i++) |
| 2505 | myri10ge_free_rings(&mgp->ss[i]); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2506 | |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2507 | myri10ge_free_irq(mgp); |
| 2508 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2509 | abort_with_nothing: |
| 2510 | mgp->running = MYRI10GE_ETH_STOPPED; |
| 2511 | return -ENOMEM; |
| 2512 | } |
| 2513 | |
| 2514 | static int myri10ge_close(struct net_device *dev) |
| 2515 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2516 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2517 | struct myri10ge_cmd cmd; |
| 2518 | int status, old_down_cnt; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2519 | int i; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2520 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2521 | if (mgp->running != MYRI10GE_ETH_RUNNING) |
| 2522 | return 0; |
| 2523 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2524 | if (mgp->ss[0].tx.req_bytes == NULL) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2525 | return 0; |
| 2526 | |
| 2527 | del_timer_sync(&mgp->watchdog_timer); |
| 2528 | mgp->running = MYRI10GE_ETH_STOPPING; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2529 | for (i = 0; i < mgp->num_slices; i++) { |
| 2530 | napi_disable(&mgp->ss[i].napi); |
| 2531 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2532 | netif_carrier_off(dev); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2533 | |
| 2534 | netif_tx_stop_all_queues(dev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2535 | old_down_cnt = mgp->down_cnt; |
| 2536 | mb(); |
| 2537 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0); |
| 2538 | if (status) |
| 2539 | printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n", |
| 2540 | dev->name); |
| 2541 | |
| 2542 | wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ); |
| 2543 | if (old_down_cnt == mgp->down_cnt) |
| 2544 | printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name); |
| 2545 | |
| 2546 | netif_tx_disable(dev); |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 2547 | myri10ge_free_irq(mgp); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2548 | for (i = 0; i < mgp->num_slices; i++) |
| 2549 | myri10ge_free_rings(&mgp->ss[i]); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2550 | |
| 2551 | mgp->running = MYRI10GE_ETH_STOPPED; |
| 2552 | return 0; |
| 2553 | } |
| 2554 | |
| 2555 | /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy |
| 2556 | * backwards one at a time and handle ring wraps */ |
| 2557 | |
| 2558 | static inline void |
| 2559 | myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx, |
| 2560 | struct mcp_kreq_ether_send *src, int cnt) |
| 2561 | { |
| 2562 | int idx, starting_slot; |
| 2563 | starting_slot = tx->req; |
| 2564 | while (cnt > 1) { |
| 2565 | cnt--; |
| 2566 | idx = (starting_slot + cnt) & tx->mask; |
| 2567 | myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src)); |
| 2568 | mb(); |
| 2569 | } |
| 2570 | } |
| 2571 | |
| 2572 | /* |
| 2573 | * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy |
| 2574 | * at most 32 bytes at a time, so as to avoid involving the software |
| 2575 | * pio handler in the nic. We re-write the first segment's flags |
| 2576 | * to mark them valid only after writing the entire chain. |
| 2577 | */ |
| 2578 | |
| 2579 | static inline void |
| 2580 | myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src, |
| 2581 | int cnt) |
| 2582 | { |
| 2583 | int idx, i; |
| 2584 | struct mcp_kreq_ether_send __iomem *dstp, *dst; |
| 2585 | struct mcp_kreq_ether_send *srcp; |
| 2586 | u8 last_flags; |
| 2587 | |
| 2588 | idx = tx->req & tx->mask; |
| 2589 | |
| 2590 | last_flags = src->flags; |
| 2591 | src->flags = 0; |
| 2592 | mb(); |
| 2593 | dst = dstp = &tx->lanai[idx]; |
| 2594 | srcp = src; |
| 2595 | |
| 2596 | if ((idx + cnt) < tx->mask) { |
| 2597 | for (i = 0; i < (cnt - 1); i += 2) { |
| 2598 | myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src)); |
| 2599 | mb(); /* force write every 32 bytes */ |
| 2600 | srcp += 2; |
| 2601 | dstp += 2; |
| 2602 | } |
| 2603 | } else { |
| 2604 | /* submit all but the first request, and ensure |
| 2605 | * that it is submitted below */ |
| 2606 | myri10ge_submit_req_backwards(tx, src, cnt); |
| 2607 | i = 0; |
| 2608 | } |
| 2609 | if (i < cnt) { |
| 2610 | /* submit the first request */ |
| 2611 | myri10ge_pio_copy(dstp, srcp, sizeof(*src)); |
| 2612 | mb(); /* barrier before setting valid flag */ |
| 2613 | } |
| 2614 | |
| 2615 | /* re-write the last 32-bits with the valid flags */ |
| 2616 | src->flags = last_flags; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 2617 | put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2618 | tx->req += cnt; |
| 2619 | mb(); |
| 2620 | } |
| 2621 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2622 | /* |
| 2623 | * Transmit a packet. We need to split the packet so that a single |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2624 | * segment does not cross myri10ge->tx_boundary, so this makes segment |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2625 | * counting tricky. So rather than try to count segments up front, we |
| 2626 | * just give up if there are too few segments to hold a reasonably |
| 2627 | * fragmented packet currently available. If we run |
| 2628 | * out of segments while preparing a packet for DMA, we just linearize |
| 2629 | * it and try again. |
| 2630 | */ |
| 2631 | |
| 2632 | static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2633 | { |
| 2634 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2635 | struct myri10ge_slice_state *ss; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2636 | struct mcp_kreq_ether_send *req; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2637 | struct myri10ge_tx_buf *tx; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2638 | struct skb_frag_struct *frag; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2639 | struct netdev_queue *netdev_queue; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2640 | dma_addr_t bus; |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 2641 | u32 low; |
| 2642 | __be32 high_swapped; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2643 | unsigned int len; |
| 2644 | int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2645 | u16 pseudo_hdr_offset, cksum_offset, queue; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2646 | int cum_len, seglen, boundary, rdma_count; |
| 2647 | u8 flags, odd_flag; |
| 2648 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2649 | queue = skb_get_queue_mapping(skb); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2650 | ss = &mgp->ss[queue]; |
| 2651 | netdev_queue = netdev_get_tx_queue(mgp->dev, queue); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2652 | tx = &ss->tx; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2653 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2654 | again: |
| 2655 | req = tx->req_list; |
| 2656 | avail = tx->mask - 1 - (tx->req - tx->done); |
| 2657 | |
| 2658 | mss = 0; |
| 2659 | max_segments = MXGEFW_MAX_SEND_DESC; |
| 2660 | |
Brice Goglin | 917690c | 2007-03-27 21:54:53 +0200 | [diff] [blame] | 2661 | if (skb_is_gso(skb)) { |
Herbert Xu | 7967168 | 2006-06-22 02:40:14 -0700 | [diff] [blame] | 2662 | mss = skb_shinfo(skb)->gso_size; |
Brice Goglin | 917690c | 2007-03-27 21:54:53 +0200 | [diff] [blame] | 2663 | max_segments = MYRI10GE_MAX_SEND_DESC_TSO; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2664 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2665 | |
| 2666 | if ((unlikely(avail < max_segments))) { |
| 2667 | /* we are out of transmit resources */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2668 | tx->stop_queue++; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2669 | netif_tx_stop_queue(netdev_queue); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2670 | return 1; |
| 2671 | } |
| 2672 | |
| 2673 | /* Setup checksum offloading, if needed */ |
| 2674 | cksum_offset = 0; |
| 2675 | pseudo_hdr_offset = 0; |
| 2676 | odd_flag = 0; |
| 2677 | flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST); |
Patrick McHardy | 84fa793 | 2006-08-29 16:44:56 -0700 | [diff] [blame] | 2678 | if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) { |
Arnaldo Carvalho de Melo | ea2ae17 | 2007-04-25 17:55:53 -0700 | [diff] [blame] | 2679 | cksum_offset = skb_transport_offset(skb); |
Al Viro | ff1dcad | 2006-11-20 18:07:29 -0800 | [diff] [blame] | 2680 | pseudo_hdr_offset = cksum_offset + skb->csum_offset; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2681 | /* If the headers are excessively large, then we must |
| 2682 | * fall back to a software checksum */ |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2683 | if (unlikely(!mss && (cksum_offset > 255 || |
| 2684 | pseudo_hdr_offset > 127))) { |
Patrick McHardy | 84fa793 | 2006-08-29 16:44:56 -0700 | [diff] [blame] | 2685 | if (skb_checksum_help(skb)) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2686 | goto drop; |
| 2687 | cksum_offset = 0; |
| 2688 | pseudo_hdr_offset = 0; |
| 2689 | } else { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2690 | odd_flag = MXGEFW_FLAGS_ALIGN_ODD; |
| 2691 | flags |= MXGEFW_FLAGS_CKSUM; |
| 2692 | } |
| 2693 | } |
| 2694 | |
| 2695 | cum_len = 0; |
| 2696 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2697 | if (mss) { /* TSO */ |
| 2698 | /* this removes any CKSUM flag from before */ |
| 2699 | flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST); |
| 2700 | |
| 2701 | /* negative cum_len signifies to the |
| 2702 | * send loop that we are still in the |
| 2703 | * header portion of the TSO packet. |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2704 | * TSO header can be at most 1KB long */ |
Arnaldo Carvalho de Melo | ab6a5bb | 2007-03-18 17:43:48 -0700 | [diff] [blame] | 2705 | cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2706 | |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2707 | /* for IPv6 TSO, the checksum offset stores the |
| 2708 | * TCP header length, to save the firmware from |
| 2709 | * the need to parse the headers */ |
| 2710 | if (skb_is_gso_v6(skb)) { |
| 2711 | cksum_offset = tcp_hdrlen(skb); |
| 2712 | /* Can only handle headers <= max_tso6 long */ |
| 2713 | if (unlikely(-cum_len > mgp->max_tso6)) |
| 2714 | return myri10ge_sw_tso(skb, dev); |
| 2715 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2716 | /* for TSO, pseudo_hdr_offset holds mss. |
| 2717 | * The firmware figures out where to put |
| 2718 | * the checksum by parsing the header. */ |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 2719 | pseudo_hdr_offset = mss; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2720 | } else |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2721 | /* Mark small packets, and pad out tiny packets */ |
| 2722 | if (skb->len <= MXGEFW_SEND_SMALL_SIZE) { |
| 2723 | flags |= MXGEFW_FLAGS_SMALL; |
| 2724 | |
| 2725 | /* pad frames to at least ETH_ZLEN bytes */ |
| 2726 | if (unlikely(skb->len < ETH_ZLEN)) { |
Herbert Xu | 5b057c6 | 2006-06-23 02:06:41 -0700 | [diff] [blame] | 2727 | if (skb_padto(skb, ETH_ZLEN)) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2728 | /* The packet is gone, so we must |
| 2729 | * return 0 */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2730 | ss->stats.tx_dropped += 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2731 | return 0; |
| 2732 | } |
| 2733 | /* adjust the len to account for the zero pad |
| 2734 | * so that the nic can know how long it is */ |
| 2735 | skb->len = ETH_ZLEN; |
| 2736 | } |
| 2737 | } |
| 2738 | |
| 2739 | /* map the skb for DMA */ |
| 2740 | len = skb->len - skb->data_len; |
| 2741 | idx = tx->req & tx->mask; |
| 2742 | tx->info[idx].skb = skb; |
| 2743 | bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE); |
| 2744 | pci_unmap_addr_set(&tx->info[idx], bus, bus); |
| 2745 | pci_unmap_len_set(&tx->info[idx], len, len); |
| 2746 | |
| 2747 | frag_cnt = skb_shinfo(skb)->nr_frags; |
| 2748 | frag_idx = 0; |
| 2749 | count = 0; |
| 2750 | rdma_count = 0; |
| 2751 | |
| 2752 | /* "rdma_count" is the number of RDMAs belonging to the |
| 2753 | * current packet BEFORE the current send request. For |
| 2754 | * non-TSO packets, this is equal to "count". |
| 2755 | * For TSO packets, rdma_count needs to be reset |
| 2756 | * to 0 after a segment cut. |
| 2757 | * |
| 2758 | * The rdma_count field of the send request is |
| 2759 | * the number of RDMAs of the packet starting at |
| 2760 | * that request. For TSO send requests with one ore more cuts |
| 2761 | * in the middle, this is the number of RDMAs starting |
| 2762 | * after the last cut in the request. All previous |
| 2763 | * segments before the last cut implicitly have 1 RDMA. |
| 2764 | * |
| 2765 | * Since the number of RDMAs is not known beforehand, |
| 2766 | * it must be filled-in retroactively - after each |
| 2767 | * segmentation cut or at the end of the entire packet. |
| 2768 | */ |
| 2769 | |
| 2770 | while (1) { |
| 2771 | /* Break the SKB or Fragment up into pieces which |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2772 | * do not cross mgp->tx_boundary */ |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2773 | low = MYRI10GE_LOWPART_TO_U32(bus); |
| 2774 | high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus)); |
| 2775 | while (len) { |
| 2776 | u8 flags_next; |
| 2777 | int cum_len_next; |
| 2778 | |
| 2779 | if (unlikely(count == max_segments)) |
| 2780 | goto abort_linearize; |
| 2781 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2782 | boundary = |
| 2783 | (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2784 | seglen = boundary - low; |
| 2785 | if (seglen > len) |
| 2786 | seglen = len; |
| 2787 | flags_next = flags & ~MXGEFW_FLAGS_FIRST; |
| 2788 | cum_len_next = cum_len + seglen; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2789 | if (mss) { /* TSO */ |
| 2790 | (req - rdma_count)->rdma_count = rdma_count + 1; |
| 2791 | |
| 2792 | if (likely(cum_len >= 0)) { /* payload */ |
| 2793 | int next_is_first, chop; |
| 2794 | |
| 2795 | chop = (cum_len_next > mss); |
| 2796 | cum_len_next = cum_len_next % mss; |
| 2797 | next_is_first = (cum_len_next == 0); |
| 2798 | flags |= chop * MXGEFW_FLAGS_TSO_CHOP; |
| 2799 | flags_next |= next_is_first * |
| 2800 | MXGEFW_FLAGS_FIRST; |
| 2801 | rdma_count |= -(chop | next_is_first); |
| 2802 | rdma_count += chop & !next_is_first; |
| 2803 | } else if (likely(cum_len_next >= 0)) { /* header ends */ |
| 2804 | int small; |
| 2805 | |
| 2806 | rdma_count = -1; |
| 2807 | cum_len_next = 0; |
| 2808 | seglen = -cum_len; |
| 2809 | small = (mss <= MXGEFW_SEND_SMALL_SIZE); |
| 2810 | flags_next = MXGEFW_FLAGS_TSO_PLD | |
| 2811 | MXGEFW_FLAGS_FIRST | |
| 2812 | (small * MXGEFW_FLAGS_SMALL); |
| 2813 | } |
| 2814 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2815 | req->addr_high = high_swapped; |
| 2816 | req->addr_low = htonl(low); |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 2817 | req->pseudo_hdr_offset = htons(pseudo_hdr_offset); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2818 | req->pad = 0; /* complete solid 16-byte block; does this matter? */ |
| 2819 | req->rdma_count = 1; |
| 2820 | req->length = htons(seglen); |
| 2821 | req->cksum_offset = cksum_offset; |
| 2822 | req->flags = flags | ((cum_len & 1) * odd_flag); |
| 2823 | |
| 2824 | low += seglen; |
| 2825 | len -= seglen; |
| 2826 | cum_len = cum_len_next; |
| 2827 | flags = flags_next; |
| 2828 | req++; |
| 2829 | count++; |
| 2830 | rdma_count++; |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2831 | if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) { |
| 2832 | if (unlikely(cksum_offset > seglen)) |
| 2833 | cksum_offset -= seglen; |
| 2834 | else |
| 2835 | cksum_offset = 0; |
| 2836 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2837 | } |
| 2838 | if (frag_idx == frag_cnt) |
| 2839 | break; |
| 2840 | |
| 2841 | /* map next fragment for DMA */ |
| 2842 | idx = (count + tx->req) & tx->mask; |
| 2843 | frag = &skb_shinfo(skb)->frags[frag_idx]; |
| 2844 | frag_idx++; |
| 2845 | len = frag->size; |
| 2846 | bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset, |
| 2847 | len, PCI_DMA_TODEVICE); |
| 2848 | pci_unmap_addr_set(&tx->info[idx], bus, bus); |
| 2849 | pci_unmap_len_set(&tx->info[idx], len, len); |
| 2850 | } |
| 2851 | |
| 2852 | (req - rdma_count)->rdma_count = rdma_count; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2853 | if (mss) |
| 2854 | do { |
| 2855 | req--; |
| 2856 | req->flags |= MXGEFW_FLAGS_TSO_LAST; |
| 2857 | } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP | |
| 2858 | MXGEFW_FLAGS_FIRST))); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2859 | idx = ((count - 1) + tx->req) & tx->mask; |
| 2860 | tx->info[idx].last = 1; |
Brice Goglin | e454e7e | 2008-07-21 10:25:50 +0200 | [diff] [blame] | 2861 | myri10ge_submit_req(tx, tx->req_list, count); |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2862 | /* if using multiple tx queues, make sure NIC polls the |
| 2863 | * current slice */ |
| 2864 | if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) { |
| 2865 | tx->queue_active = 1; |
| 2866 | put_be32(htonl(1), tx->send_go); |
| 2867 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2868 | tx->pkt_start++; |
| 2869 | if ((avail - count) < MXGEFW_MAX_SEND_DESC) { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2870 | tx->stop_queue++; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 2871 | netif_tx_stop_queue(netdev_queue); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2872 | } |
| 2873 | dev->trans_start = jiffies; |
| 2874 | return 0; |
| 2875 | |
| 2876 | abort_linearize: |
| 2877 | /* Free any DMA resources we've alloced and clear out the skb |
| 2878 | * slot so as to not trip up assertions, and to avoid a |
| 2879 | * double-free if linearizing fails */ |
| 2880 | |
| 2881 | last_idx = (idx + 1) & tx->mask; |
| 2882 | idx = tx->req & tx->mask; |
| 2883 | tx->info[idx].skb = NULL; |
| 2884 | do { |
| 2885 | len = pci_unmap_len(&tx->info[idx], len); |
| 2886 | if (len) { |
| 2887 | if (tx->info[idx].skb != NULL) |
| 2888 | pci_unmap_single(mgp->pdev, |
| 2889 | pci_unmap_addr(&tx->info[idx], |
| 2890 | bus), len, |
| 2891 | PCI_DMA_TODEVICE); |
| 2892 | else |
| 2893 | pci_unmap_page(mgp->pdev, |
| 2894 | pci_unmap_addr(&tx->info[idx], |
| 2895 | bus), len, |
| 2896 | PCI_DMA_TODEVICE); |
| 2897 | pci_unmap_len_set(&tx->info[idx], len, 0); |
| 2898 | tx->info[idx].skb = NULL; |
| 2899 | } |
| 2900 | idx = (idx + 1) & tx->mask; |
| 2901 | } while (idx != last_idx); |
Herbert Xu | 89114af | 2006-07-08 13:34:32 -0700 | [diff] [blame] | 2902 | if (skb_is_gso(skb)) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2903 | printk(KERN_ERR |
| 2904 | "myri10ge: %s: TSO but wanted to linearize?!?!?\n", |
| 2905 | mgp->dev->name); |
| 2906 | goto drop; |
| 2907 | } |
| 2908 | |
Andrew Morton | bec0e85 | 2006-06-22 14:47:19 -0700 | [diff] [blame] | 2909 | if (skb_linearize(skb)) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2910 | goto drop; |
| 2911 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2912 | tx->linearized++; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2913 | goto again; |
| 2914 | |
| 2915 | drop: |
| 2916 | dev_kfree_skb_any(skb); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2917 | ss->stats.tx_dropped += 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2918 | return 0; |
| 2919 | |
| 2920 | } |
| 2921 | |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2922 | static int myri10ge_sw_tso(struct sk_buff *skb, struct net_device *dev) |
| 2923 | { |
| 2924 | struct sk_buff *segs, *curr; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2925 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2926 | int status; |
| 2927 | |
| 2928 | segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6); |
Hirofumi Nakagawa | 801678c | 2008-04-29 01:03:09 -0700 | [diff] [blame] | 2929 | if (IS_ERR(segs)) |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 2930 | goto drop; |
| 2931 | |
| 2932 | while (segs) { |
| 2933 | curr = segs; |
| 2934 | segs = segs->next; |
| 2935 | curr->next = NULL; |
| 2936 | status = myri10ge_xmit(curr, dev); |
| 2937 | if (status != 0) { |
| 2938 | dev_kfree_skb_any(curr); |
| 2939 | if (segs != NULL) { |
| 2940 | curr = segs; |
| 2941 | segs = segs->next; |
| 2942 | curr->next = NULL; |
| 2943 | dev_kfree_skb_any(segs); |
| 2944 | } |
| 2945 | goto drop; |
| 2946 | } |
| 2947 | } |
| 2948 | dev_kfree_skb_any(skb); |
| 2949 | return 0; |
| 2950 | |
| 2951 | drop: |
| 2952 | dev_kfree_skb_any(skb); |
| 2953 | mgp->stats.tx_dropped += 1; |
| 2954 | return 0; |
| 2955 | } |
| 2956 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2957 | static struct net_device_stats *myri10ge_get_stats(struct net_device *dev) |
| 2958 | { |
| 2959 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 2960 | struct myri10ge_slice_netstats *slice_stats; |
| 2961 | struct net_device_stats *stats = &mgp->stats; |
| 2962 | int i; |
| 2963 | |
| 2964 | memset(stats, 0, sizeof(*stats)); |
| 2965 | for (i = 0; i < mgp->num_slices; i++) { |
| 2966 | slice_stats = &mgp->ss[i].stats; |
| 2967 | stats->rx_packets += slice_stats->rx_packets; |
| 2968 | stats->tx_packets += slice_stats->tx_packets; |
| 2969 | stats->rx_bytes += slice_stats->rx_bytes; |
| 2970 | stats->tx_bytes += slice_stats->tx_bytes; |
| 2971 | stats->rx_dropped += slice_stats->rx_dropped; |
| 2972 | stats->tx_dropped += slice_stats->tx_dropped; |
| 2973 | } |
| 2974 | return stats; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2975 | } |
| 2976 | |
| 2977 | static void myri10ge_set_multicast_list(struct net_device *dev) |
| 2978 | { |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 2979 | struct myri10ge_priv *mgp = netdev_priv(dev); |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2980 | struct myri10ge_cmd cmd; |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2981 | struct dev_mc_list *mc_list; |
Brice Goglin | 6250223 | 2006-12-11 11:24:37 +0100 | [diff] [blame] | 2982 | __be32 data[2] = { 0, 0 }; |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2983 | int err; |
Joe Perches | 0795af5 | 2007-10-03 17:59:30 -0700 | [diff] [blame] | 2984 | DECLARE_MAC_BUF(mac); |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2985 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 2986 | /* can be called from atomic contexts, |
| 2987 | * pass 1 to force atomicity in myri10ge_send_cmd() */ |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2988 | myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1); |
| 2989 | |
| 2990 | /* This firmware is known to not support multicast */ |
Brice Goglin | 2f76216 | 2007-05-07 23:50:37 +0200 | [diff] [blame] | 2991 | if (!mgp->fw_multicast_support) |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 2992 | return; |
| 2993 | |
| 2994 | /* Disable multicast filtering */ |
| 2995 | |
| 2996 | err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1); |
| 2997 | if (err != 0) { |
| 2998 | printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI," |
| 2999 | " error status: %d\n", dev->name, err); |
| 3000 | goto abort; |
| 3001 | } |
| 3002 | |
Brice Goglin | 2f76216 | 2007-05-07 23:50:37 +0200 | [diff] [blame] | 3003 | if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) { |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 3004 | /* request to disable multicast filtering, so quit here */ |
| 3005 | return; |
| 3006 | } |
| 3007 | |
| 3008 | /* Flush the filters */ |
| 3009 | |
| 3010 | err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, |
| 3011 | &cmd, 1); |
| 3012 | if (err != 0) { |
| 3013 | printk(KERN_ERR |
| 3014 | "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS" |
| 3015 | ", error status: %d\n", dev->name, err); |
| 3016 | goto abort; |
| 3017 | } |
| 3018 | |
| 3019 | /* Walk the multicast list, and add each address */ |
| 3020 | for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) { |
Al Viro | 40f6cff | 2006-11-20 13:48:32 -0500 | [diff] [blame] | 3021 | memcpy(data, &mc_list->dmi_addr, 6); |
| 3022 | cmd.data0 = ntohl(data[0]); |
| 3023 | cmd.data1 = ntohl(data[1]); |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 3024 | err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP, |
| 3025 | &cmd, 1); |
| 3026 | |
| 3027 | if (err != 0) { |
| 3028 | printk(KERN_ERR "myri10ge: %s: Failed " |
| 3029 | "MXGEFW_JOIN_MULTICAST_GROUP, error status:" |
| 3030 | "%d\t", dev->name, err); |
Joe Perches | 0795af5 | 2007-10-03 17:59:30 -0700 | [diff] [blame] | 3031 | printk(KERN_ERR "MAC %s\n", |
| 3032 | print_mac(mac, mc_list->dmi_addr)); |
Brice Goglin | 85a7ea1 | 2006-08-21 17:36:56 -0400 | [diff] [blame] | 3033 | goto abort; |
| 3034 | } |
| 3035 | } |
| 3036 | /* Enable multicast filtering */ |
| 3037 | err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1); |
| 3038 | if (err != 0) { |
| 3039 | printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI," |
| 3040 | "error status: %d\n", dev->name, err); |
| 3041 | goto abort; |
| 3042 | } |
| 3043 | |
| 3044 | return; |
| 3045 | |
| 3046 | abort: |
| 3047 | return; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3048 | } |
| 3049 | |
| 3050 | static int myri10ge_set_mac_address(struct net_device *dev, void *addr) |
| 3051 | { |
| 3052 | struct sockaddr *sa = addr; |
| 3053 | struct myri10ge_priv *mgp = netdev_priv(dev); |
| 3054 | int status; |
| 3055 | |
| 3056 | if (!is_valid_ether_addr(sa->sa_data)) |
| 3057 | return -EADDRNOTAVAIL; |
| 3058 | |
| 3059 | status = myri10ge_update_mac_address(mgp, sa->sa_data); |
| 3060 | if (status != 0) { |
| 3061 | printk(KERN_ERR |
| 3062 | "myri10ge: %s: changing mac address failed with %d\n", |
| 3063 | dev->name, status); |
| 3064 | return status; |
| 3065 | } |
| 3066 | |
| 3067 | /* change the dev structure */ |
| 3068 | memcpy(dev->dev_addr, sa->sa_data, 6); |
| 3069 | return 0; |
| 3070 | } |
| 3071 | |
| 3072 | static int myri10ge_change_mtu(struct net_device *dev, int new_mtu) |
| 3073 | { |
| 3074 | struct myri10ge_priv *mgp = netdev_priv(dev); |
| 3075 | int error = 0; |
| 3076 | |
| 3077 | if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) { |
| 3078 | printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n", |
| 3079 | dev->name, new_mtu); |
| 3080 | return -EINVAL; |
| 3081 | } |
| 3082 | printk(KERN_INFO "%s: changing mtu from %d to %d\n", |
| 3083 | dev->name, dev->mtu, new_mtu); |
| 3084 | if (mgp->running) { |
| 3085 | /* if we change the mtu on an active device, we must |
| 3086 | * reset the device so the firmware sees the change */ |
| 3087 | myri10ge_close(dev); |
| 3088 | dev->mtu = new_mtu; |
| 3089 | myri10ge_open(dev); |
| 3090 | } else |
| 3091 | dev->mtu = new_mtu; |
| 3092 | |
| 3093 | return error; |
| 3094 | } |
| 3095 | |
| 3096 | /* |
| 3097 | * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary. |
| 3098 | * Only do it if the bridge is a root port since we don't want to disturb |
| 3099 | * any other device, except if forced with myri10ge_ecrc_enable > 1. |
| 3100 | */ |
| 3101 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3102 | static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp) |
| 3103 | { |
| 3104 | struct pci_dev *bridge = mgp->pdev->bus->self; |
| 3105 | struct device *dev = &mgp->pdev->dev; |
| 3106 | unsigned cap; |
| 3107 | unsigned err_cap; |
| 3108 | u16 val; |
| 3109 | u8 ext_type; |
| 3110 | int ret; |
| 3111 | |
| 3112 | if (!myri10ge_ecrc_enable || !bridge) |
| 3113 | return; |
| 3114 | |
| 3115 | /* check that the bridge is a root port */ |
| 3116 | cap = pci_find_capability(bridge, PCI_CAP_ID_EXP); |
| 3117 | pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val); |
| 3118 | ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4; |
| 3119 | if (ext_type != PCI_EXP_TYPE_ROOT_PORT) { |
| 3120 | if (myri10ge_ecrc_enable > 1) { |
Brice Goglin | eca3fd8 | 2008-05-09 02:19:29 +0200 | [diff] [blame] | 3121 | struct pci_dev *prev_bridge, *old_bridge = bridge; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3122 | |
| 3123 | /* Walk the hierarchy up to the root port |
| 3124 | * where ECRC has to be enabled */ |
| 3125 | do { |
Brice Goglin | eca3fd8 | 2008-05-09 02:19:29 +0200 | [diff] [blame] | 3126 | prev_bridge = bridge; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3127 | bridge = bridge->bus->self; |
Brice Goglin | eca3fd8 | 2008-05-09 02:19:29 +0200 | [diff] [blame] | 3128 | if (!bridge || prev_bridge == bridge) { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3129 | dev_err(dev, |
| 3130 | "Failed to find root port" |
| 3131 | " to force ECRC\n"); |
| 3132 | return; |
| 3133 | } |
| 3134 | cap = |
| 3135 | pci_find_capability(bridge, PCI_CAP_ID_EXP); |
| 3136 | pci_read_config_word(bridge, |
| 3137 | cap + PCI_CAP_FLAGS, &val); |
| 3138 | ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4; |
| 3139 | } while (ext_type != PCI_EXP_TYPE_ROOT_PORT); |
| 3140 | |
| 3141 | dev_info(dev, |
| 3142 | "Forcing ECRC on non-root port %s" |
| 3143 | " (enabling on root port %s)\n", |
| 3144 | pci_name(old_bridge), pci_name(bridge)); |
| 3145 | } else { |
| 3146 | dev_err(dev, |
| 3147 | "Not enabling ECRC on non-root port %s\n", |
| 3148 | pci_name(bridge)); |
| 3149 | return; |
| 3150 | } |
| 3151 | } |
| 3152 | |
| 3153 | cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3154 | if (!cap) |
| 3155 | return; |
| 3156 | |
| 3157 | ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap); |
| 3158 | if (ret) { |
| 3159 | dev_err(dev, "failed reading ext-conf-space of %s\n", |
| 3160 | pci_name(bridge)); |
| 3161 | dev_err(dev, "\t pci=nommconf in use? " |
| 3162 | "or buggy/incomplete/absent ACPI MCFG attr?\n"); |
| 3163 | return; |
| 3164 | } |
| 3165 | if (!(err_cap & PCI_ERR_CAP_ECRC_GENC)) |
| 3166 | return; |
| 3167 | |
| 3168 | err_cap |= PCI_ERR_CAP_ECRC_GENE; |
| 3169 | pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap); |
| 3170 | dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3171 | } |
| 3172 | |
| 3173 | /* |
| 3174 | * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput |
| 3175 | * when the PCI-E Completion packets are aligned on an 8-byte |
| 3176 | * boundary. Some PCI-E chip sets always align Completion packets; on |
| 3177 | * the ones that do not, the alignment can be enforced by enabling |
| 3178 | * ECRC generation (if supported). |
| 3179 | * |
| 3180 | * When PCI-E Completion packets are not aligned, it is actually more |
| 3181 | * efficient to limit Read-DMA transactions to 2KB, rather than 4KB. |
| 3182 | * |
| 3183 | * If the driver can neither enable ECRC nor verify that it has |
| 3184 | * already been enabled, then it must use a firmware image which works |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3185 | * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3186 | * should also ensure that it never gives the device a Read-DMA which is |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3187 | * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3188 | * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat) |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3189 | * firmware image, and set tx_boundary to 4KB. |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3190 | */ |
| 3191 | |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3192 | static void myri10ge_firmware_probe(struct myri10ge_priv *mgp) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3193 | { |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3194 | struct pci_dev *pdev = mgp->pdev; |
| 3195 | struct device *dev = &pdev->dev; |
Brice Goglin | 302d242 | 2007-08-24 08:57:17 +0200 | [diff] [blame] | 3196 | int status; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3197 | |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3198 | mgp->tx_boundary = 4096; |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3199 | /* |
| 3200 | * Verify the max read request size was set to 4KB |
| 3201 | * before trying the test with 4KB. |
| 3202 | */ |
Brice Goglin | 302d242 | 2007-08-24 08:57:17 +0200 | [diff] [blame] | 3203 | status = pcie_get_readrq(pdev); |
| 3204 | if (status < 0) { |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3205 | dev_err(dev, "Couldn't read max read req size: %d\n", status); |
| 3206 | goto abort; |
| 3207 | } |
Brice Goglin | 302d242 | 2007-08-24 08:57:17 +0200 | [diff] [blame] | 3208 | if (status != 4096) { |
| 3209 | dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3210 | mgp->tx_boundary = 2048; |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3211 | } |
| 3212 | /* |
| 3213 | * load the optimized firmware (which assumes aligned PCIe |
| 3214 | * completions) in order to see if it works on this host. |
| 3215 | */ |
| 3216 | mgp->fw_name = myri10ge_fw_aligned; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3217 | status = myri10ge_load_firmware(mgp, 1); |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3218 | if (status != 0) { |
| 3219 | goto abort; |
| 3220 | } |
| 3221 | |
| 3222 | /* |
| 3223 | * Enable ECRC if possible |
| 3224 | */ |
| 3225 | myri10ge_enable_ecrc(mgp); |
| 3226 | |
| 3227 | /* |
| 3228 | * Run a DMA test which watches for unaligned completions and |
| 3229 | * aborts on the first one seen. |
| 3230 | */ |
| 3231 | |
| 3232 | status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST); |
| 3233 | if (status == 0) |
| 3234 | return; /* keep the aligned firmware */ |
| 3235 | |
| 3236 | if (status != -E2BIG) |
| 3237 | dev_warn(dev, "DMA test failed: %d\n", status); |
| 3238 | if (status == -ENOSYS) |
| 3239 | dev_warn(dev, "Falling back to ethp! " |
| 3240 | "Please install up to date fw\n"); |
| 3241 | abort: |
| 3242 | /* fall back to using the unaligned firmware */ |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3243 | mgp->tx_boundary = 2048; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3244 | mgp->fw_name = myri10ge_fw_unaligned; |
| 3245 | |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3246 | } |
| 3247 | |
| 3248 | static void myri10ge_select_firmware(struct myri10ge_priv *mgp) |
| 3249 | { |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3250 | if (myri10ge_force_firmware == 0) { |
Brice Goglin | ce7f936 | 2006-08-31 01:32:59 -0400 | [diff] [blame] | 3251 | int link_width, exp_cap; |
| 3252 | u16 lnk; |
| 3253 | |
| 3254 | exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP); |
| 3255 | pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk); |
| 3256 | link_width = (lnk >> 4) & 0x3f; |
| 3257 | |
Brice Goglin | ce7f936 | 2006-08-31 01:32:59 -0400 | [diff] [blame] | 3258 | /* Check to see if Link is less than 8 or if the |
| 3259 | * upstream bridge is known to provide aligned |
| 3260 | * completions */ |
| 3261 | if (link_width < 8) { |
| 3262 | dev_info(&mgp->pdev->dev, "PCIE x%d Link\n", |
| 3263 | link_width); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3264 | mgp->tx_boundary = 4096; |
Brice Goglin | ce7f936 | 2006-08-31 01:32:59 -0400 | [diff] [blame] | 3265 | mgp->fw_name = myri10ge_fw_aligned; |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3266 | } else { |
| 3267 | myri10ge_firmware_probe(mgp); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3268 | } |
| 3269 | } else { |
| 3270 | if (myri10ge_force_firmware == 1) { |
| 3271 | dev_info(&mgp->pdev->dev, |
| 3272 | "Assuming aligned completions (forced)\n"); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3273 | mgp->tx_boundary = 4096; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3274 | mgp->fw_name = myri10ge_fw_aligned; |
| 3275 | } else { |
| 3276 | dev_info(&mgp->pdev->dev, |
| 3277 | "Assuming unaligned completions (forced)\n"); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3278 | mgp->tx_boundary = 2048; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3279 | mgp->fw_name = myri10ge_fw_unaligned; |
| 3280 | } |
| 3281 | } |
| 3282 | if (myri10ge_fw_name != NULL) { |
| 3283 | dev_info(&mgp->pdev->dev, "overriding firmware to %s\n", |
| 3284 | myri10ge_fw_name); |
| 3285 | mgp->fw_name = myri10ge_fw_name; |
| 3286 | } |
| 3287 | } |
| 3288 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3289 | #ifdef CONFIG_PM |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3290 | static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state) |
| 3291 | { |
| 3292 | struct myri10ge_priv *mgp; |
| 3293 | struct net_device *netdev; |
| 3294 | |
| 3295 | mgp = pci_get_drvdata(pdev); |
| 3296 | if (mgp == NULL) |
| 3297 | return -EINVAL; |
| 3298 | netdev = mgp->dev; |
| 3299 | |
| 3300 | netif_device_detach(netdev); |
| 3301 | if (netif_running(netdev)) { |
| 3302 | printk(KERN_INFO "myri10ge: closing %s\n", netdev->name); |
| 3303 | rtnl_lock(); |
| 3304 | myri10ge_close(netdev); |
| 3305 | rtnl_unlock(); |
| 3306 | } |
| 3307 | myri10ge_dummy_rdma(mgp, 0); |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3308 | pci_save_state(pdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3309 | pci_disable_device(pdev); |
Brice Goglin | 1a63e84 | 2006-12-18 11:52:34 +0100 | [diff] [blame] | 3310 | |
| 3311 | return pci_set_power_state(pdev, pci_choose_state(pdev, state)); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3312 | } |
| 3313 | |
| 3314 | static int myri10ge_resume(struct pci_dev *pdev) |
| 3315 | { |
| 3316 | struct myri10ge_priv *mgp; |
| 3317 | struct net_device *netdev; |
| 3318 | int status; |
| 3319 | u16 vendor; |
| 3320 | |
| 3321 | mgp = pci_get_drvdata(pdev); |
| 3322 | if (mgp == NULL) |
| 3323 | return -EINVAL; |
| 3324 | netdev = mgp->dev; |
| 3325 | pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */ |
| 3326 | msleep(5); /* give card time to respond */ |
| 3327 | pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor); |
| 3328 | if (vendor == 0xffff) { |
| 3329 | printk(KERN_ERR "myri10ge: %s: device disappeared!\n", |
| 3330 | mgp->dev->name); |
| 3331 | return -EIO; |
| 3332 | } |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3333 | |
Brice Goglin | 1a63e84 | 2006-12-18 11:52:34 +0100 | [diff] [blame] | 3334 | status = pci_restore_state(pdev); |
| 3335 | if (status) |
| 3336 | return status; |
Brice Goglin | 4c2248c | 2006-07-09 21:10:18 -0400 | [diff] [blame] | 3337 | |
| 3338 | status = pci_enable_device(pdev); |
Brice Goglin | 1a63e84 | 2006-12-18 11:52:34 +0100 | [diff] [blame] | 3339 | if (status) { |
Brice Goglin | 4c2248c | 2006-07-09 21:10:18 -0400 | [diff] [blame] | 3340 | dev_err(&pdev->dev, "failed to enable device\n"); |
Brice Goglin | 1a63e84 | 2006-12-18 11:52:34 +0100 | [diff] [blame] | 3341 | return status; |
Brice Goglin | 4c2248c | 2006-07-09 21:10:18 -0400 | [diff] [blame] | 3342 | } |
| 3343 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3344 | pci_set_master(pdev); |
| 3345 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3346 | myri10ge_reset(mgp); |
Brice Goglin | 013b68b | 2006-08-09 00:07:53 -0400 | [diff] [blame] | 3347 | myri10ge_dummy_rdma(mgp, 1); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3348 | |
| 3349 | /* Save configuration space to be restored if the |
| 3350 | * nic resets due to a parity error */ |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3351 | pci_save_state(pdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3352 | |
| 3353 | if (netif_running(netdev)) { |
| 3354 | rtnl_lock(); |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 3355 | status = myri10ge_open(netdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3356 | rtnl_unlock(); |
Brice Goglin | df30a74 | 2006-12-18 11:50:40 +0100 | [diff] [blame] | 3357 | if (status != 0) |
| 3358 | goto abort_with_enabled; |
| 3359 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3360 | } |
| 3361 | netif_device_attach(netdev); |
| 3362 | |
| 3363 | return 0; |
| 3364 | |
Brice Goglin | 4c2248c | 2006-07-09 21:10:18 -0400 | [diff] [blame] | 3365 | abort_with_enabled: |
| 3366 | pci_disable_device(pdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3367 | return -EIO; |
| 3368 | |
| 3369 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3370 | #endif /* CONFIG_PM */ |
| 3371 | |
| 3372 | static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp) |
| 3373 | { |
| 3374 | struct pci_dev *pdev = mgp->pdev; |
| 3375 | int vs = mgp->vendor_specific_offset; |
| 3376 | u32 reboot; |
| 3377 | |
| 3378 | /*enter read32 mode */ |
| 3379 | pci_write_config_byte(pdev, vs + 0x10, 0x3); |
| 3380 | |
| 3381 | /*read REBOOT_STATUS (0xfffffff0) */ |
| 3382 | pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0); |
| 3383 | pci_read_config_dword(pdev, vs + 0x14, &reboot); |
| 3384 | return reboot; |
| 3385 | } |
| 3386 | |
| 3387 | /* |
| 3388 | * This watchdog is used to check whether the board has suffered |
| 3389 | * from a parity error and needs to be recovered. |
| 3390 | */ |
David Howells | c402895 | 2006-11-22 14:57:56 +0000 | [diff] [blame] | 3391 | static void myri10ge_watchdog(struct work_struct *work) |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3392 | { |
David Howells | c402895 | 2006-11-22 14:57:56 +0000 | [diff] [blame] | 3393 | struct myri10ge_priv *mgp = |
Brice Goglin | 6250223 | 2006-12-11 11:24:37 +0100 | [diff] [blame] | 3394 | container_of(work, struct myri10ge_priv, watchdog_work); |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3395 | struct myri10ge_tx_buf *tx; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3396 | u32 reboot; |
| 3397 | int status; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3398 | int i; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3399 | u16 cmd, vendor; |
| 3400 | |
| 3401 | mgp->watchdog_resets++; |
| 3402 | pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd); |
| 3403 | if ((cmd & PCI_COMMAND_MASTER) == 0) { |
| 3404 | /* Bus master DMA disabled? Check to see |
| 3405 | * if the card rebooted due to a parity error |
| 3406 | * For now, just report it */ |
| 3407 | reboot = myri10ge_read_reboot(mgp); |
| 3408 | printk(KERN_ERR |
Brice Goglin | f181137 | 2007-06-11 20:26:31 +0200 | [diff] [blame] | 3409 | "myri10ge: %s: NIC rebooted (0x%x),%s resetting\n", |
| 3410 | mgp->dev->name, reboot, |
| 3411 | myri10ge_reset_recover ? " " : " not"); |
| 3412 | if (myri10ge_reset_recover == 0) |
| 3413 | return; |
| 3414 | |
| 3415 | myri10ge_reset_recover--; |
| 3416 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3417 | /* |
| 3418 | * A rebooted nic will come back with config space as |
| 3419 | * it was after power was applied to PCIe bus. |
| 3420 | * Attempt to restore config space which was saved |
| 3421 | * when the driver was loaded, or the last time the |
| 3422 | * nic was resumed from power saving mode. |
| 3423 | */ |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3424 | pci_restore_state(mgp->pdev); |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3425 | |
| 3426 | /* save state again for accounting reasons */ |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3427 | pci_save_state(mgp->pdev); |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3428 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3429 | } else { |
| 3430 | /* if we get back -1's from our slot, perhaps somebody |
| 3431 | * powered off our card. Don't try to reset it in |
| 3432 | * this case */ |
| 3433 | if (cmd == 0xffff) { |
| 3434 | pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor); |
| 3435 | if (vendor == 0xffff) { |
| 3436 | printk(KERN_ERR |
| 3437 | "myri10ge: %s: device disappeared!\n", |
| 3438 | mgp->dev->name); |
| 3439 | return; |
| 3440 | } |
| 3441 | } |
| 3442 | /* Perhaps it is a software error. Try to reset */ |
| 3443 | |
| 3444 | printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n", |
| 3445 | mgp->dev->name); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3446 | for (i = 0; i < mgp->num_slices; i++) { |
| 3447 | tx = &mgp->ss[i].tx; |
| 3448 | printk(KERN_INFO |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3449 | "myri10ge: %s: (%d): %d %d %d %d %d %d\n", |
| 3450 | mgp->dev->name, i, tx->queue_active, tx->req, |
| 3451 | tx->done, tx->pkt_start, tx->pkt_done, |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3452 | (int)ntohl(mgp->ss[i].fw_stats-> |
| 3453 | send_done_count)); |
| 3454 | msleep(2000); |
| 3455 | printk(KERN_INFO |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3456 | "myri10ge: %s: (%d): %d %d %d %d %d %d\n", |
| 3457 | mgp->dev->name, i, tx->queue_active, tx->req, |
| 3458 | tx->done, tx->pkt_start, tx->pkt_done, |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3459 | (int)ntohl(mgp->ss[i].fw_stats-> |
| 3460 | send_done_count)); |
| 3461 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3462 | } |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3463 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3464 | rtnl_lock(); |
| 3465 | myri10ge_close(mgp->dev); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3466 | status = myri10ge_load_firmware(mgp, 1); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3467 | if (status != 0) |
| 3468 | printk(KERN_ERR "myri10ge: %s: failed to load firmware\n", |
| 3469 | mgp->dev->name); |
| 3470 | else |
| 3471 | myri10ge_open(mgp->dev); |
| 3472 | rtnl_unlock(); |
| 3473 | } |
| 3474 | |
| 3475 | /* |
| 3476 | * We use our own timer routine rather than relying upon |
| 3477 | * netdev->tx_timeout because we have a very large hardware transmit |
| 3478 | * queue. Due to the large queue, the netdev->tx_timeout function |
| 3479 | * cannot detect a NIC with a parity error in a timely fashion if the |
| 3480 | * NIC is lightly loaded. |
| 3481 | */ |
| 3482 | static void myri10ge_watchdog_timer(unsigned long arg) |
| 3483 | { |
| 3484 | struct myri10ge_priv *mgp; |
Brice Goglin | b53bef8 | 2008-05-09 02:20:03 +0200 | [diff] [blame] | 3485 | struct myri10ge_slice_state *ss; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3486 | int i, reset_needed; |
Brice Goglin | 626fda9 | 2007-08-09 09:02:14 +0200 | [diff] [blame] | 3487 | u32 rx_pause_cnt; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3488 | |
| 3489 | mgp = (struct myri10ge_priv *)arg; |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 3490 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3491 | rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause); |
| 3492 | for (i = 0, reset_needed = 0; |
| 3493 | i < mgp->num_slices && reset_needed == 0; ++i) { |
Brice Goglin | c7dab99 | 2006-12-11 11:25:42 +0100 | [diff] [blame] | 3494 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3495 | ss = &mgp->ss[i]; |
| 3496 | if (ss->rx_small.watchdog_needed) { |
| 3497 | myri10ge_alloc_rx_pages(mgp, &ss->rx_small, |
| 3498 | mgp->small_bytes + MXGEFW_PAD, |
| 3499 | 1); |
| 3500 | if (ss->rx_small.fill_cnt - ss->rx_small.cnt >= |
| 3501 | myri10ge_fill_thresh) |
| 3502 | ss->rx_small.watchdog_needed = 0; |
Brice Goglin | 626fda9 | 2007-08-09 09:02:14 +0200 | [diff] [blame] | 3503 | } |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3504 | if (ss->rx_big.watchdog_needed) { |
| 3505 | myri10ge_alloc_rx_pages(mgp, &ss->rx_big, |
| 3506 | mgp->big_bytes, 1); |
| 3507 | if (ss->rx_big.fill_cnt - ss->rx_big.cnt >= |
| 3508 | myri10ge_fill_thresh) |
| 3509 | ss->rx_big.watchdog_needed = 0; |
| 3510 | } |
| 3511 | |
| 3512 | if (ss->tx.req != ss->tx.done && |
| 3513 | ss->tx.done == ss->watchdog_tx_done && |
| 3514 | ss->watchdog_tx_req != ss->watchdog_tx_done) { |
| 3515 | /* nic seems like it might be stuck.. */ |
| 3516 | if (rx_pause_cnt != mgp->watchdog_pause) { |
| 3517 | if (net_ratelimit()) |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3518 | printk(KERN_WARNING |
| 3519 | "myri10ge %s slice %d:" |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3520 | "TX paused, check link partner\n", |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3521 | mgp->dev->name, i); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3522 | } else { |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3523 | printk(KERN_WARNING |
| 3524 | "myri10ge %s slice %d stuck:", |
| 3525 | mgp->dev->name, i); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3526 | reset_needed = 1; |
| 3527 | } |
| 3528 | } |
| 3529 | ss->watchdog_tx_done = ss->tx.done; |
| 3530 | ss->watchdog_tx_req = ss->tx.req; |
Brice Goglin | 626fda9 | 2007-08-09 09:02:14 +0200 | [diff] [blame] | 3531 | } |
Brice Goglin | 626fda9 | 2007-08-09 09:02:14 +0200 | [diff] [blame] | 3532 | mgp->watchdog_pause = rx_pause_cnt; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3533 | |
| 3534 | if (reset_needed) { |
| 3535 | schedule_work(&mgp->watchdog_work); |
| 3536 | } else { |
| 3537 | /* rearm timer */ |
| 3538 | mod_timer(&mgp->watchdog_timer, |
| 3539 | jiffies + myri10ge_watchdog_timeout * HZ); |
| 3540 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3541 | } |
| 3542 | |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 3543 | static void myri10ge_free_slices(struct myri10ge_priv *mgp) |
| 3544 | { |
| 3545 | struct myri10ge_slice_state *ss; |
| 3546 | struct pci_dev *pdev = mgp->pdev; |
| 3547 | size_t bytes; |
| 3548 | int i; |
| 3549 | |
| 3550 | if (mgp->ss == NULL) |
| 3551 | return; |
| 3552 | |
| 3553 | for (i = 0; i < mgp->num_slices; i++) { |
| 3554 | ss = &mgp->ss[i]; |
| 3555 | if (ss->rx_done.entry != NULL) { |
| 3556 | bytes = mgp->max_intr_slots * |
| 3557 | sizeof(*ss->rx_done.entry); |
| 3558 | dma_free_coherent(&pdev->dev, bytes, |
| 3559 | ss->rx_done.entry, ss->rx_done.bus); |
| 3560 | ss->rx_done.entry = NULL; |
| 3561 | } |
| 3562 | if (ss->fw_stats != NULL) { |
| 3563 | bytes = sizeof(*ss->fw_stats); |
| 3564 | dma_free_coherent(&pdev->dev, bytes, |
| 3565 | ss->fw_stats, ss->fw_stats_bus); |
| 3566 | ss->fw_stats = NULL; |
| 3567 | } |
| 3568 | } |
| 3569 | kfree(mgp->ss); |
| 3570 | mgp->ss = NULL; |
| 3571 | } |
| 3572 | |
| 3573 | static int myri10ge_alloc_slices(struct myri10ge_priv *mgp) |
| 3574 | { |
| 3575 | struct myri10ge_slice_state *ss; |
| 3576 | struct pci_dev *pdev = mgp->pdev; |
| 3577 | size_t bytes; |
| 3578 | int i; |
| 3579 | |
| 3580 | bytes = sizeof(*mgp->ss) * mgp->num_slices; |
| 3581 | mgp->ss = kzalloc(bytes, GFP_KERNEL); |
| 3582 | if (mgp->ss == NULL) { |
| 3583 | return -ENOMEM; |
| 3584 | } |
| 3585 | |
| 3586 | for (i = 0; i < mgp->num_slices; i++) { |
| 3587 | ss = &mgp->ss[i]; |
| 3588 | bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry); |
| 3589 | ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes, |
| 3590 | &ss->rx_done.bus, |
| 3591 | GFP_KERNEL); |
| 3592 | if (ss->rx_done.entry == NULL) |
| 3593 | goto abort; |
| 3594 | memset(ss->rx_done.entry, 0, bytes); |
| 3595 | bytes = sizeof(*ss->fw_stats); |
| 3596 | ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes, |
| 3597 | &ss->fw_stats_bus, |
| 3598 | GFP_KERNEL); |
| 3599 | if (ss->fw_stats == NULL) |
| 3600 | goto abort; |
| 3601 | ss->mgp = mgp; |
| 3602 | ss->dev = mgp->dev; |
| 3603 | netif_napi_add(ss->dev, &ss->napi, myri10ge_poll, |
| 3604 | myri10ge_napi_weight); |
| 3605 | } |
| 3606 | return 0; |
| 3607 | abort: |
| 3608 | myri10ge_free_slices(mgp); |
| 3609 | return -ENOMEM; |
| 3610 | } |
| 3611 | |
| 3612 | /* |
| 3613 | * This function determines the number of slices supported. |
| 3614 | * The number slices is the minumum of the number of CPUS, |
| 3615 | * the number of MSI-X irqs supported, the number of slices |
| 3616 | * supported by the firmware |
| 3617 | */ |
| 3618 | static void myri10ge_probe_slices(struct myri10ge_priv *mgp) |
| 3619 | { |
| 3620 | struct myri10ge_cmd cmd; |
| 3621 | struct pci_dev *pdev = mgp->pdev; |
| 3622 | char *old_fw; |
| 3623 | int i, status, ncpus, msix_cap; |
| 3624 | |
| 3625 | mgp->num_slices = 1; |
| 3626 | msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX); |
| 3627 | ncpus = num_online_cpus(); |
| 3628 | |
| 3629 | if (myri10ge_max_slices == 1 || msix_cap == 0 || |
| 3630 | (myri10ge_max_slices == -1 && ncpus < 2)) |
| 3631 | return; |
| 3632 | |
| 3633 | /* try to load the slice aware rss firmware */ |
| 3634 | old_fw = mgp->fw_name; |
Brice Goglin | 13b2738 | 2008-08-13 21:05:52 +0200 | [diff] [blame] | 3635 | if (myri10ge_fw_name != NULL) { |
| 3636 | dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n", |
| 3637 | myri10ge_fw_name); |
| 3638 | mgp->fw_name = myri10ge_fw_name; |
| 3639 | } else if (old_fw == myri10ge_fw_aligned) |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 3640 | mgp->fw_name = myri10ge_fw_rss_aligned; |
| 3641 | else |
| 3642 | mgp->fw_name = myri10ge_fw_rss_unaligned; |
| 3643 | status = myri10ge_load_firmware(mgp, 0); |
| 3644 | if (status != 0) { |
| 3645 | dev_info(&pdev->dev, "Rss firmware not found\n"); |
| 3646 | return; |
| 3647 | } |
| 3648 | |
| 3649 | /* hit the board with a reset to ensure it is alive */ |
| 3650 | memset(&cmd, 0, sizeof(cmd)); |
| 3651 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0); |
| 3652 | if (status != 0) { |
| 3653 | dev_err(&mgp->pdev->dev, "failed reset\n"); |
| 3654 | goto abort_with_fw; |
| 3655 | return; |
| 3656 | } |
| 3657 | |
| 3658 | mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot); |
| 3659 | |
| 3660 | /* tell it the size of the interrupt queues */ |
| 3661 | cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot); |
| 3662 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0); |
| 3663 | if (status != 0) { |
| 3664 | dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n"); |
| 3665 | goto abort_with_fw; |
| 3666 | } |
| 3667 | |
| 3668 | /* ask the maximum number of slices it supports */ |
| 3669 | status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0); |
| 3670 | if (status != 0) |
| 3671 | goto abort_with_fw; |
| 3672 | else |
| 3673 | mgp->num_slices = cmd.data0; |
| 3674 | |
| 3675 | /* Only allow multiple slices if MSI-X is usable */ |
| 3676 | if (!myri10ge_msi) { |
| 3677 | goto abort_with_fw; |
| 3678 | } |
| 3679 | |
| 3680 | /* if the admin did not specify a limit to how many |
| 3681 | * slices we should use, cap it automatically to the |
| 3682 | * number of CPUs currently online */ |
| 3683 | if (myri10ge_max_slices == -1) |
| 3684 | myri10ge_max_slices = ncpus; |
| 3685 | |
| 3686 | if (mgp->num_slices > myri10ge_max_slices) |
| 3687 | mgp->num_slices = myri10ge_max_slices; |
| 3688 | |
| 3689 | /* Now try to allocate as many MSI-X vectors as we have |
| 3690 | * slices. We give up on MSI-X if we can only get a single |
| 3691 | * vector. */ |
| 3692 | |
| 3693 | mgp->msix_vectors = kzalloc(mgp->num_slices * |
| 3694 | sizeof(*mgp->msix_vectors), GFP_KERNEL); |
| 3695 | if (mgp->msix_vectors == NULL) |
| 3696 | goto disable_msix; |
| 3697 | for (i = 0; i < mgp->num_slices; i++) { |
| 3698 | mgp->msix_vectors[i].entry = i; |
| 3699 | } |
| 3700 | |
| 3701 | while (mgp->num_slices > 1) { |
| 3702 | /* make sure it is a power of two */ |
| 3703 | while (!is_power_of_2(mgp->num_slices)) |
| 3704 | mgp->num_slices--; |
| 3705 | if (mgp->num_slices == 1) |
| 3706 | goto disable_msix; |
| 3707 | status = pci_enable_msix(pdev, mgp->msix_vectors, |
| 3708 | mgp->num_slices); |
| 3709 | if (status == 0) { |
| 3710 | pci_disable_msix(pdev); |
| 3711 | return; |
| 3712 | } |
| 3713 | if (status > 0) |
| 3714 | mgp->num_slices = status; |
| 3715 | else |
| 3716 | goto disable_msix; |
| 3717 | } |
| 3718 | |
| 3719 | disable_msix: |
| 3720 | if (mgp->msix_vectors != NULL) { |
| 3721 | kfree(mgp->msix_vectors); |
| 3722 | mgp->msix_vectors = NULL; |
| 3723 | } |
| 3724 | |
| 3725 | abort_with_fw: |
| 3726 | mgp->num_slices = 1; |
| 3727 | mgp->fw_name = old_fw; |
| 3728 | myri10ge_load_firmware(mgp, 0); |
| 3729 | } |
Brice Goglin | 7792973 | 2008-05-09 02:21:10 +0200 | [diff] [blame] | 3730 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3731 | static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 3732 | { |
| 3733 | struct net_device *netdev; |
| 3734 | struct myri10ge_priv *mgp; |
| 3735 | struct device *dev = &pdev->dev; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3736 | int i; |
| 3737 | int status = -ENXIO; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3738 | int dac_enabled; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3739 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3740 | netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3741 | if (netdev == NULL) { |
| 3742 | dev_err(dev, "Could not allocate ethernet device\n"); |
| 3743 | return -ENOMEM; |
| 3744 | } |
| 3745 | |
Maik Hampel | b245fb6 | 2007-06-28 17:07:26 +0200 | [diff] [blame] | 3746 | SET_NETDEV_DEV(netdev, &pdev->dev); |
| 3747 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3748 | mgp = netdev_priv(netdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3749 | mgp->dev = netdev; |
| 3750 | mgp->pdev = pdev; |
| 3751 | mgp->csum_flag = MXGEFW_FLAGS_CKSUM; |
| 3752 | mgp->pause = myri10ge_flow_control; |
| 3753 | mgp->intr_coal_delay = myri10ge_intr_coal_delay; |
Brice Goglin | c58ac5c | 2006-08-21 17:36:49 -0400 | [diff] [blame] | 3754 | mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3755 | init_waitqueue_head(&mgp->down_wq); |
| 3756 | |
| 3757 | if (pci_enable_device(pdev)) { |
| 3758 | dev_err(&pdev->dev, "pci_enable_device call failed\n"); |
| 3759 | status = -ENODEV; |
| 3760 | goto abort_with_netdev; |
| 3761 | } |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3762 | |
| 3763 | /* Find the vendor-specific cap so we can check |
| 3764 | * the reboot register later on */ |
| 3765 | mgp->vendor_specific_offset |
| 3766 | = pci_find_capability(pdev, PCI_CAP_ID_VNDR); |
| 3767 | |
| 3768 | /* Set our max read request to 4KB */ |
Brice Goglin | 302d242 | 2007-08-24 08:57:17 +0200 | [diff] [blame] | 3769 | status = pcie_set_readrq(pdev, 4096); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3770 | if (status != 0) { |
| 3771 | dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n", |
| 3772 | status); |
| 3773 | goto abort_with_netdev; |
| 3774 | } |
| 3775 | |
| 3776 | pci_set_master(pdev); |
| 3777 | dac_enabled = 1; |
| 3778 | status = pci_set_dma_mask(pdev, DMA_64BIT_MASK); |
| 3779 | if (status != 0) { |
| 3780 | dac_enabled = 0; |
| 3781 | dev_err(&pdev->dev, |
Joe Perches | 898eb71 | 2007-10-18 03:06:30 -0700 | [diff] [blame] | 3782 | "64-bit pci address mask was refused, " |
| 3783 | "trying 32-bit\n"); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3784 | status = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 3785 | } |
| 3786 | if (status != 0) { |
| 3787 | dev_err(&pdev->dev, "Error %d setting DMA mask\n", status); |
| 3788 | goto abort_with_netdev; |
| 3789 | } |
Brice Goglin | 77970ea | 2008-08-06 16:15:23 +0200 | [diff] [blame] | 3790 | (void)pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 3791 | mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd), |
| 3792 | &mgp->cmd_bus, GFP_KERNEL); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3793 | if (mgp->cmd == NULL) |
| 3794 | goto abort_with_netdev; |
| 3795 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3796 | mgp->board_span = pci_resource_len(pdev, 0); |
| 3797 | mgp->iomem_base = pci_resource_start(pdev, 0); |
| 3798 | mgp->mtrr = -1; |
Brice Goglin | 276e26c | 2007-03-07 20:02:32 +0100 | [diff] [blame] | 3799 | mgp->wc_enabled = 0; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3800 | #ifdef CONFIG_MTRR |
| 3801 | mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span, |
| 3802 | MTRR_TYPE_WRCOMB, 1); |
Brice Goglin | 276e26c | 2007-03-07 20:02:32 +0100 | [diff] [blame] | 3803 | if (mgp->mtrr >= 0) |
| 3804 | mgp->wc_enabled = 1; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3805 | #endif |
| 3806 | /* Hack. need to get rid of these magic numbers */ |
| 3807 | mgp->sram_size = |
| 3808 | 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100; |
| 3809 | if (mgp->sram_size > mgp->board_span) { |
| 3810 | dev_err(&pdev->dev, "board span %ld bytes too small\n", |
| 3811 | mgp->board_span); |
Brice Goglin | c7f8099 | 2008-07-21 10:26:25 +0200 | [diff] [blame] | 3812 | goto abort_with_mtrr; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3813 | } |
Brice Goglin | c7f8099 | 2008-07-21 10:26:25 +0200 | [diff] [blame] | 3814 | mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3815 | if (mgp->sram == NULL) { |
| 3816 | dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n", |
| 3817 | mgp->board_span, mgp->iomem_base); |
| 3818 | status = -ENXIO; |
Brice Goglin | c7f8099 | 2008-07-21 10:26:25 +0200 | [diff] [blame] | 3819 | goto abort_with_mtrr; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3820 | } |
| 3821 | memcpy_fromio(mgp->eeprom_strings, |
| 3822 | mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE, |
| 3823 | MYRI10GE_EEPROM_STRINGS_SIZE); |
| 3824 | memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2); |
| 3825 | status = myri10ge_read_mac_addr(mgp); |
| 3826 | if (status) |
| 3827 | goto abort_with_ioremap; |
| 3828 | |
| 3829 | for (i = 0; i < ETH_ALEN; i++) |
| 3830 | netdev->dev_addr[i] = mgp->mac_addr[i]; |
| 3831 | |
Brice Goglin | 5443e9e | 2007-05-07 23:52:22 +0200 | [diff] [blame] | 3832 | myri10ge_select_firmware(mgp); |
| 3833 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3834 | status = myri10ge_load_firmware(mgp, 1); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3835 | if (status != 0) { |
| 3836 | dev_err(&pdev->dev, "failed to load firmware\n"); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3837 | goto abort_with_ioremap; |
| 3838 | } |
| 3839 | myri10ge_probe_slices(mgp); |
| 3840 | status = myri10ge_alloc_slices(mgp); |
| 3841 | if (status != 0) { |
| 3842 | dev_err(&pdev->dev, "failed to alloc slice state\n"); |
| 3843 | goto abort_with_firmware; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3844 | } |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3845 | netdev->real_num_tx_queues = mgp->num_slices; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3846 | status = myri10ge_reset(mgp); |
| 3847 | if (status != 0) { |
| 3848 | dev_err(&pdev->dev, "failed reset\n"); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3849 | goto abort_with_slices; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3850 | } |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 3851 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 3852 | myri10ge_setup_dca(mgp); |
| 3853 | #endif |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3854 | pci_set_drvdata(pdev, mgp); |
| 3855 | if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU) |
| 3856 | myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN; |
| 3857 | if ((myri10ge_initial_mtu + ETH_HLEN) < 68) |
| 3858 | myri10ge_initial_mtu = 68; |
| 3859 | netdev->mtu = myri10ge_initial_mtu; |
| 3860 | netdev->open = myri10ge_open; |
| 3861 | netdev->stop = myri10ge_close; |
| 3862 | netdev->hard_start_xmit = myri10ge_xmit; |
| 3863 | netdev->get_stats = myri10ge_get_stats; |
| 3864 | netdev->base_addr = mgp->iomem_base; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3865 | netdev->change_mtu = myri10ge_change_mtu; |
| 3866 | netdev->set_multicast_list = myri10ge_set_multicast_list; |
| 3867 | netdev->set_mac_address = myri10ge_set_mac_address; |
Brice Goglin | 4f93fde | 2007-10-13 12:34:01 +0200 | [diff] [blame] | 3868 | netdev->features = mgp->features; |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 3869 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3870 | if (dac_enabled) |
| 3871 | netdev->features |= NETIF_F_HIGHDMA; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3872 | |
Brice Goglin | 21d05db | 2007-01-09 21:05:04 +0100 | [diff] [blame] | 3873 | /* make sure we can get an irq, and that MSI can be |
| 3874 | * setup (if available). Also ensure netdev->irq |
| 3875 | * is set to correct value if MSI is enabled */ |
| 3876 | status = myri10ge_request_irq(mgp); |
| 3877 | if (status != 0) |
| 3878 | goto abort_with_firmware; |
| 3879 | netdev->irq = pdev->irq; |
| 3880 | myri10ge_free_irq(mgp); |
| 3881 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3882 | /* Save configuration space to be restored if the |
| 3883 | * nic resets due to a parity error */ |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3884 | pci_save_state(pdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3885 | |
| 3886 | /* Setup the watchdog timer */ |
| 3887 | setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer, |
| 3888 | (unsigned long)mgp); |
| 3889 | |
| 3890 | SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops); |
David Howells | c402895 | 2006-11-22 14:57:56 +0000 | [diff] [blame] | 3891 | INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3892 | status = register_netdev(netdev); |
| 3893 | if (status != 0) { |
| 3894 | dev_err(&pdev->dev, "register_netdev failed: %d\n", status); |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3895 | goto abort_with_state; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3896 | } |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3897 | if (mgp->msix_enabled) |
| 3898 | dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n", |
| 3899 | mgp->num_slices, mgp->tx_boundary, mgp->fw_name, |
| 3900 | (mgp->wc_enabled ? "Enabled" : "Disabled")); |
| 3901 | else |
| 3902 | dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n", |
| 3903 | mgp->msi_enabled ? "MSI" : "xPIC", |
| 3904 | netdev->irq, mgp->tx_boundary, mgp->fw_name, |
| 3905 | (mgp->wc_enabled ? "Enabled" : "Disabled")); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3906 | |
| 3907 | return 0; |
| 3908 | |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3909 | abort_with_state: |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3910 | pci_restore_state(pdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3911 | |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3912 | abort_with_slices: |
| 3913 | myri10ge_free_slices(mgp); |
| 3914 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3915 | abort_with_firmware: |
| 3916 | myri10ge_dummy_rdma(mgp, 0); |
| 3917 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3918 | abort_with_ioremap: |
| 3919 | iounmap(mgp->sram); |
| 3920 | |
Brice Goglin | c7f8099 | 2008-07-21 10:26:25 +0200 | [diff] [blame] | 3921 | abort_with_mtrr: |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3922 | #ifdef CONFIG_MTRR |
| 3923 | if (mgp->mtrr >= 0) |
| 3924 | mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span); |
| 3925 | #endif |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 3926 | dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd), |
| 3927 | mgp->cmd, mgp->cmd_bus); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3928 | |
| 3929 | abort_with_netdev: |
| 3930 | |
| 3931 | free_netdev(netdev); |
| 3932 | return status; |
| 3933 | } |
| 3934 | |
| 3935 | /* |
| 3936 | * myri10ge_remove |
| 3937 | * |
| 3938 | * Does what is necessary to shutdown one Myrinet device. Called |
| 3939 | * once for each Myrinet card by the kernel when a module is |
| 3940 | * unloaded. |
| 3941 | */ |
| 3942 | static void myri10ge_remove(struct pci_dev *pdev) |
| 3943 | { |
| 3944 | struct myri10ge_priv *mgp; |
| 3945 | struct net_device *netdev; |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3946 | |
| 3947 | mgp = pci_get_drvdata(pdev); |
| 3948 | if (mgp == NULL) |
| 3949 | return; |
| 3950 | |
| 3951 | flush_scheduled_work(); |
| 3952 | netdev = mgp->dev; |
| 3953 | unregister_netdev(netdev); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3954 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 3955 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 3956 | myri10ge_teardown_dca(mgp); |
| 3957 | #endif |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3958 | myri10ge_dummy_rdma(mgp, 0); |
| 3959 | |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3960 | /* avoid a memory leak */ |
Brice Goglin | 83f6e15 | 2006-12-18 11:52:02 +0100 | [diff] [blame] | 3961 | pci_restore_state(pdev); |
Brice Goglin | 7adda30 | 2006-12-18 11:50:00 +0100 | [diff] [blame] | 3962 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3963 | iounmap(mgp->sram); |
| 3964 | |
| 3965 | #ifdef CONFIG_MTRR |
| 3966 | if (mgp->mtrr >= 0) |
| 3967 | mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span); |
| 3968 | #endif |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 3969 | myri10ge_free_slices(mgp); |
| 3970 | if (mgp->msix_vectors != NULL) |
| 3971 | kfree(mgp->msix_vectors); |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 3972 | dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd), |
| 3973 | mgp->cmd, mgp->cmd_bus); |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3974 | |
| 3975 | free_netdev(netdev); |
| 3976 | pci_set_drvdata(pdev, NULL); |
| 3977 | } |
| 3978 | |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 3979 | #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008 |
Brice Goglin | a07bc1f | 2007-09-14 00:40:14 +0200 | [diff] [blame] | 3980 | #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009 |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3981 | |
| 3982 | static struct pci_device_id myri10ge_pci_tbl[] = { |
Brice Goglin | b10c066 | 2006-06-08 10:25:00 -0400 | [diff] [blame] | 3983 | {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)}, |
Brice Goglin | a07bc1f | 2007-09-14 00:40:14 +0200 | [diff] [blame] | 3984 | {PCI_DEVICE |
| 3985 | (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)}, |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 3986 | {0}, |
| 3987 | }; |
| 3988 | |
| 3989 | static struct pci_driver myri10ge_driver = { |
| 3990 | .name = "myri10ge", |
| 3991 | .probe = myri10ge_probe, |
| 3992 | .remove = myri10ge_remove, |
| 3993 | .id_table = myri10ge_pci_tbl, |
| 3994 | #ifdef CONFIG_PM |
| 3995 | .suspend = myri10ge_suspend, |
| 3996 | .resume = myri10ge_resume, |
| 3997 | #endif |
| 3998 | }; |
| 3999 | |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 4000 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 4001 | static int |
| 4002 | myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p) |
| 4003 | { |
| 4004 | int err = driver_for_each_device(&myri10ge_driver.driver, |
| 4005 | NULL, &event, |
| 4006 | myri10ge_notify_dca_device); |
| 4007 | |
| 4008 | if (err) |
| 4009 | return NOTIFY_BAD; |
| 4010 | return NOTIFY_DONE; |
| 4011 | } |
| 4012 | |
| 4013 | static struct notifier_block myri10ge_dca_notifier = { |
| 4014 | .notifier_call = myri10ge_notify_dca, |
| 4015 | .next = NULL, |
| 4016 | .priority = 0, |
| 4017 | }; |
| 4018 | #endif /* CONFIG_DCA */ |
| 4019 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 4020 | static __init int myri10ge_init_module(void) |
| 4021 | { |
| 4022 | printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name, |
| 4023 | MYRI10GE_VERSION_STR); |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 4024 | |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 4025 | if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) { |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 4026 | printk(KERN_ERR |
| 4027 | "%s: Illegal rssh hash type %d, defaulting to source port\n", |
| 4028 | myri10ge_driver.name, myri10ge_rss_hash); |
| 4029 | myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT; |
| 4030 | } |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 4031 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 4032 | dca_register_notify(&myri10ge_dca_notifier); |
| 4033 | #endif |
Brice Goglin | 236bb5e6 | 2008-09-28 15:34:21 +0000 | [diff] [blame] | 4034 | if (myri10ge_max_slices > MYRI10GE_MAX_SLICES) |
| 4035 | myri10ge_max_slices = MYRI10GE_MAX_SLICES; |
Brice Goglin | 0dcffac | 2008-05-09 02:21:49 +0200 | [diff] [blame] | 4036 | |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 4037 | return pci_register_driver(&myri10ge_driver); |
| 4038 | } |
| 4039 | |
| 4040 | module_init(myri10ge_init_module); |
| 4041 | |
| 4042 | static __exit void myri10ge_cleanup_module(void) |
| 4043 | { |
Jeff Garzik | 5dd2d33 | 2008-10-16 05:09:31 -0400 | [diff] [blame] | 4044 | #ifdef CONFIG_MYRI10GE_DCA |
Brice Goglin | 981813d | 2008-05-09 02:22:16 +0200 | [diff] [blame] | 4045 | dca_unregister_notify(&myri10ge_dca_notifier); |
| 4046 | #endif |
Brice Goglin | 0da34b6 | 2006-05-23 06:10:15 -0400 | [diff] [blame] | 4047 | pci_unregister_driver(&myri10ge_driver); |
| 4048 | } |
| 4049 | |
| 4050 | module_exit(myri10ge_cleanup_module); |