blob: fc01341a46fa748d79a4673f85b3048674b21195 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
Dave Airlieab2c0672009-12-04 10:55:24 +100023#ifndef _DRM_DP_HELPER_H_
24#define _DRM_DP_HELPER_H_
Keith Packarda4fc5ed2009-04-07 16:16:42 -070025
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -070026#include <linux/types.h>
27#include <linux/i2c.h>
Daniel Vetter1a644cd2012-10-18 15:32:40 +020028#include <linux/delay.h>
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -070029
Adam Jacksona477f4f2012-09-20 16:42:44 -040030/*
31 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
32 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
33 * 1.0 devices basically don't exist in the wild.
34 *
35 * Abbreviations, in chronological order:
36 *
37 * eDP: Embedded DisplayPort version 1
38 * DPI: DisplayPort Interoperability Guideline v1.1a
39 * 1.2: DisplayPort 1.2
Dave Airlie3c8a0922014-05-02 11:05:21 +100040 * MST: Multistream Transport - part of DP 1.2a
Adam Jacksona477f4f2012-09-20 16:42:44 -040041 *
42 * 1.2 formally includes both eDP and DPI definitions.
43 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -070044
Simon Farnsworth1d002fa2015-02-10 18:38:08 +000045#define DP_AUX_MAX_PAYLOAD_BYTES 16
46
Thierry Reding6b27f7f2013-12-16 17:01:29 +010047#define DP_AUX_I2C_WRITE 0x0
48#define DP_AUX_I2C_READ 0x1
Ville Syrjälä2b712be2015-08-27 17:23:26 +030049#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
Thierry Reding6b27f7f2013-12-16 17:01:29 +010050#define DP_AUX_I2C_MOT 0x4
51#define DP_AUX_NATIVE_WRITE 0x8
52#define DP_AUX_NATIVE_READ 0x9
Keith Packarda4fc5ed2009-04-07 16:16:42 -070053
Thierry Reding6b27f7f2013-12-16 17:01:29 +010054#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
55#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
56#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
57#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070058
Thierry Reding6b27f7f2013-12-16 17:01:29 +010059#define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
60#define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
61#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
62#define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070063
64/* AUX CH addresses */
Alex Deucher5801ead2009-11-24 13:32:59 -050065/* DPCD */
66#define DP_DPCD_REV 0x000
Matt Atwood05970172018-05-04 15:17:59 -070067# define DP_DPCD_REV_10 0x10
68# define DP_DPCD_REV_11 0x11
69# define DP_DPCD_REV_12 0x12
70# define DP_DPCD_REV_13 0x13
71# define DP_DPCD_REV_14 0x14
Dave Airlie746c1aa2009-12-08 07:07:28 +100072
Alex Deucher5801ead2009-11-24 13:32:59 -050073#define DP_MAX_LINK_RATE 0x001
74
75#define DP_MAX_LANE_COUNT 0x002
76# define DP_MAX_LANE_COUNT_MASK 0x1f
Adam Jacksona477f4f2012-09-20 16:42:44 -040077# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
Alex Deucher5801ead2009-11-24 13:32:59 -050078# define DP_ENHANCED_FRAME_CAP (1 << 7)
79
80#define DP_MAX_DOWNSPREAD 0x003
Enric Balletbo i Serra56c5da02016-05-02 09:54:23 +020081# define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
Alex Deucher5801ead2009-11-24 13:32:59 -050082# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
Manasi Navare41d2f5f2018-01-22 14:43:11 -080083# define DP_TPS4_SUPPORTED (1 << 7)
Alex Deucher5801ead2009-11-24 13:32:59 -050084
85#define DP_NORP 0x004
86
87#define DP_DOWNSTREAMPORT_PRESENT 0x005
88# define DP_DWN_STRM_PORT_PRESENT (1 << 0)
89# define DP_DWN_STRM_PORT_TYPE_MASK 0x06
Jani Nikula3d2e4232013-09-27 14:48:41 +030090# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
91# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
92# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
93# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
Alex Deucher5801ead2009-11-24 13:32:59 -050094# define DP_FORMAT_CONVERSION (1 << 3)
Adam Jacksona477f4f2012-09-20 16:42:44 -040095# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
Alex Deucher5801ead2009-11-24 13:32:59 -050096
97#define DP_MAIN_LINK_CHANNEL_CODING 0x006
98
Adam Jacksonde44d972012-05-14 16:05:46 -040099#define DP_DOWN_STREAM_PORT_COUNT 0x007
Adam Jacksone89861d2012-09-18 10:58:48 -0400100# define DP_PORT_COUNT_MASK 0x0f
Adam Jacksona477f4f2012-09-20 16:42:44 -0400101# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
Adam Jacksone89861d2012-09-18 10:58:48 -0400102# define DP_OUI_SUPPORT (1 << 7)
103
Jani Nikula94746752015-02-27 13:10:38 +0200104#define DP_RECEIVE_PORT_0_CAP_0 0x008
105# define DP_LOCAL_EDID_PRESENT (1 << 1)
106# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
107
108#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
109
110#define DP_RECEIVE_PORT_1_CAP_0 0x00a
111#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
112
Adam Jacksona477f4f2012-09-20 16:42:44 -0400113#define DP_I2C_SPEED_CAP 0x00c /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400114# define DP_I2C_SPEED_1K 0x01
115# define DP_I2C_SPEED_5K 0x02
116# define DP_I2C_SPEED_10K 0x04
117# define DP_I2C_SPEED_100K 0x08
118# define DP_I2C_SPEED_400K 0x10
119# define DP_I2C_SPEED_1M 0x20
Adam Jacksonde44d972012-05-14 16:05:46 -0400120
Adam Jacksona477f4f2012-09-20 16:42:44 -0400121#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200122# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
123# define DP_FRAMING_CHANGE_CAP (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530124# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
Jani Nikulabd5da992015-02-25 14:46:51 +0200125
Adam Jacksona477f4f2012-09-20 16:42:44 -0400126#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
Alex Deucher428c4b52011-05-20 04:34:25 -0400127
Jani Nikula94746752015-02-27 13:10:38 +0200128#define DP_ADAPTER_CAP 0x00f /* 1.2 */
129# define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
130# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
131
Jani Nikulabd5da992015-02-25 14:46:51 +0200132#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
133# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
134
Adam Jacksone89861d2012-09-18 10:58:48 -0400135/* Multiple stream transport */
Dave Airlie3c8a0922014-05-02 11:05:21 +1000136#define DP_FAUX_CAP 0x020 /* 1.2 */
137# define DP_FAUX_CAP_1 (1 << 0)
138
Adam Jacksona477f4f2012-09-20 16:42:44 -0400139#define DP_MSTM_CAP 0x021 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400140# define DP_MST_CAP (1 << 0)
141
Jani Nikula94746752015-02-27 13:10:38 +0200142#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
143
144/* AV_SYNC_DATA_BLOCK 1.2 */
145#define DP_AV_GRANULARITY 0x023
146# define DP_AG_FACTOR_MASK (0xf << 0)
147# define DP_AG_FACTOR_3MS (0 << 0)
148# define DP_AG_FACTOR_2MS (1 << 0)
149# define DP_AG_FACTOR_1MS (2 << 0)
150# define DP_AG_FACTOR_500US (3 << 0)
151# define DP_AG_FACTOR_200US (4 << 0)
152# define DP_AG_FACTOR_100US (5 << 0)
153# define DP_AG_FACTOR_10US (6 << 0)
154# define DP_AG_FACTOR_1US (7 << 0)
155# define DP_VG_FACTOR_MASK (0xf << 4)
156# define DP_VG_FACTOR_3MS (0 << 4)
157# define DP_VG_FACTOR_2MS (1 << 4)
158# define DP_VG_FACTOR_1MS (2 << 4)
159# define DP_VG_FACTOR_500US (3 << 4)
160# define DP_VG_FACTOR_200US (4 << 4)
161# define DP_VG_FACTOR_100US (5 << 4)
162
163#define DP_AUD_DEC_LAT0 0x024
164#define DP_AUD_DEC_LAT1 0x025
165
166#define DP_AUD_PP_LAT0 0x026
167#define DP_AUD_PP_LAT1 0x027
168
169#define DP_VID_INTER_LAT 0x028
170
171#define DP_VID_PROG_LAT 0x029
172
173#define DP_REP_LAT 0x02a
174
175#define DP_AUD_DEL_INS0 0x02b
176#define DP_AUD_DEL_INS1 0x02c
177#define DP_AUD_DEL_INS2 0x02d
178/* End of AV_SYNC_DATA_BLOCK */
179
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200180#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
181# define DP_ALPM_CAP (1 << 0)
182
183#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
184# define DP_AUX_FRAME_SYNC_CAP (1 << 0)
185
Dave Airlie3c8a0922014-05-02 11:05:21 +1000186#define DP_GUID 0x030 /* 1.2 */
187
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700188#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
189# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
190
191#define DP_DSC_REV 0x061
192# define DP_DSC_MAJOR_MASK (0xf << 0)
193# define DP_DSC_MINOR_MASK (0xf << 4)
194# define DP_DSC_MAJOR_SHIFT 0
195# define DP_DSC_MINOR_SHIFT 4
196
197#define DP_DSC_RC_BUF_BLK_SIZE 0x062
198# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
199# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
200# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
201# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
202
203#define DP_DSC_RC_BUF_SIZE 0x063
204
205#define DP_DSC_SLICE_CAP_1 0x064
206# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
207# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
208# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
209# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
210# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
211# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
212# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
213
214#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
215# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
216# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
217# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
218# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
219# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
220# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
221# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
222# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
223# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
224# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
225
226#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
227# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
228
229#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
230
231#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
232
233#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
234# define DP_DSC_RGB (1 << 0)
235# define DP_DSC_YCbCr444 (1 << 1)
236# define DP_DSC_YCbCr422_Simple (1 << 2)
237# define DP_DSC_YCbCr422_Native (1 << 3)
238# define DP_DSC_YCbCr420_Native (1 << 4)
239
240#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
241# define DP_DSC_8_BPC (1 << 1)
242# define DP_DSC_10_BPC (1 << 2)
243# define DP_DSC_12_BPC (1 << 3)
244
245#define DP_DSC_PEAK_THROUGHPUT 0x06B
246# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
247# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
248# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
249# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
250# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
251# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
252# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
253# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
254# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
255# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
256# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
257# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
258# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
259# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
260# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
261# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
262# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
263# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
264# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
265# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
266# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
267# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
268# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
269# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
270# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
271# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
272# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
273# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
274# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
275# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
276# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
277# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
278
279#define DP_DSC_MAX_SLICE_WIDTH 0x06C
280
281#define DP_DSC_SLICE_CAP_2 0x06D
282# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
283# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
284# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
285
286#define DP_DSC_BITS_PER_PIXEL_INC 0x06F
287# define DP_DSC_BITS_PER_PIXEL_1_16 0x0
288# define DP_DSC_BITS_PER_PIXEL_1_8 0x1
289# define DP_DSC_BITS_PER_PIXEL_1_4 0x2
290# define DP_DSC_BITS_PER_PIXEL_1_2 0x3
291# define DP_DSC_BITS_PER_PIXEL_1 0x4
292
Adam Jacksona477f4f2012-09-20 16:42:44 -0400293#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700294# define DP_PSR_IS_SUPPORTED 1
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200295# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
José Roberto de Souzac5fe4732018-03-16 18:38:28 -0700296# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200297
Adam Jacksona477f4f2012-09-20 16:42:44 -0400298#define DP_PSR_CAPS 0x071 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700299# define DP_PSR_NO_TRAIN_ON_EXIT 1
300# define DP_PSR_SETUP_TIME_330 (0 << 1)
301# define DP_PSR_SETUP_TIME_275 (1 << 1)
302# define DP_PSR_SETUP_TIME_220 (2 << 1)
303# define DP_PSR_SETUP_TIME_165 (3 << 1)
304# define DP_PSR_SETUP_TIME_110 (4 << 1)
305# define DP_PSR_SETUP_TIME_55 (5 << 1)
306# define DP_PSR_SETUP_TIME_0 (6 << 1)
307# define DP_PSR_SETUP_TIME_MASK (7 << 1)
308# define DP_PSR_SETUP_TIME_SHIFT 1
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +0530309# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
310# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
Adam Jacksone89861d2012-09-18 10:58:48 -0400311/*
312 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
313 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
314 * each port's descriptor is one byte wide. If it was set, each port's is
315 * four bytes wide, starting with the one byte from the base info. As of
316 * DP interop v1.1a only VGA defines additional detail.
317 */
318
319/* offset 0 */
320#define DP_DOWNSTREAM_PORT_0 0x80
321# define DP_DS_PORT_TYPE_MASK (7 << 0)
322# define DP_DS_PORT_TYPE_DP 0
323# define DP_DS_PORT_TYPE_VGA 1
324# define DP_DS_PORT_TYPE_DVI 2
325# define DP_DS_PORT_TYPE_HDMI 3
326# define DP_DS_PORT_TYPE_NON_EDID 4
Mika Kahola69b1e002016-09-09 14:10:47 +0300327# define DP_DS_PORT_TYPE_DP_DUALMODE 5
328# define DP_DS_PORT_TYPE_WIRELESS 6
Adam Jacksone89861d2012-09-18 10:58:48 -0400329# define DP_DS_PORT_HPD (1 << 3)
330/* offset 1 for VGA is maximum megapixels per second / 8 */
331/* offset 2 */
Mika Kahola8fedf082016-09-09 14:10:48 +0300332# define DP_DS_MAX_BPC_MASK (3 << 0)
333# define DP_DS_8BPC 0
334# define DP_DS_10BPC 1
335# define DP_DS_12BPC 2
336# define DP_DS_16BPC 3
Adam Jacksone89861d2012-09-18 10:58:48 -0400337
Anusha Srivatsa45640052018-02-14 11:28:18 -0800338/* DP Forward error Correction Registers */
339#define DP_FEC_CAPABILITY 0x090 /* 1.4 */
340# define DP_FEC_CAPABLE (1 << 0)
341# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
342# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
343# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
344
Alex Deucher5801ead2009-11-24 13:32:59 -0500345/* link configuration */
346#define DP_LINK_BW_SET 0x100
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200347# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700348# define DP_LINK_BW_1_62 0x06
349# define DP_LINK_BW_2_7 0x0a
Adam Jacksona477f4f2012-09-20 16:42:44 -0400350# define DP_LINK_BW_5_4 0x14 /* 1.2 */
Manasi Navaree0bd8782018-01-22 14:43:10 -0800351# define DP_LINK_BW_8_1 0x1e /* 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700352
Alex Deucher5801ead2009-11-24 13:32:59 -0500353#define DP_LANE_COUNT_SET 0x101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700354# define DP_LANE_COUNT_MASK 0x0f
355# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
356
Alex Deucher5801ead2009-11-24 13:32:59 -0500357#define DP_TRAINING_PATTERN_SET 0x102
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358# define DP_TRAINING_PATTERN_DISABLE 0
359# define DP_TRAINING_PATTERN_1 1
360# define DP_TRAINING_PATTERN_2 2
Adam Jacksona477f4f2012-09-20 16:42:44 -0400361# define DP_TRAINING_PATTERN_3 3 /* 1.2 */
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800362# define DP_TRAINING_PATTERN_4 7 /* 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700363# define DP_TRAINING_PATTERN_MASK 0x3
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800364# define DP_TRAINING_PATTERN_MASK_1_4 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700365
Jani Nikula94746752015-02-27 13:10:38 +0200366/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
367# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
368# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
369# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
370# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
371# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700372
373# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
374# define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
375
376# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
377# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
378# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
379# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
380
381#define DP_TRAINING_LANE0_SET 0x103
382#define DP_TRAINING_LANE1_SET 0x104
383#define DP_TRAINING_LANE2_SET 0x105
384#define DP_TRAINING_LANE3_SET 0x106
385
386# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
387# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
388# define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530389# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530390# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530391# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530392# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393
394# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530395# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530396# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530397# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530398# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700399
400# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
401# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
402
403#define DP_DOWNSPREAD_CTRL 0x107
404# define DP_SPREAD_AMP_0_5 (1 << 4)
Adam Jacksona477f4f2012-09-20 16:42:44 -0400405# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700406
407#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
408# define DP_SET_ANSI_8B10B (1 << 0)
409
Adam Jacksona477f4f2012-09-20 16:42:44 -0400410#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400411/* bitmask as for DP_I2C_SPEED_CAP */
412
Adam Jacksona477f4f2012-09-20 16:42:44 -0400413#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200414# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
415# define DP_FRAMING_CHANGE_ENABLE (1 << 1)
416# define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
417
418#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
419#define DP_LINK_QUAL_LANE1_SET 0x10c
420#define DP_LINK_QUAL_LANE2_SET 0x10d
421#define DP_LINK_QUAL_LANE3_SET 0x10e
422# define DP_LINK_QUAL_PATTERN_DISABLE 0
423# define DP_LINK_QUAL_PATTERN_D10_2 1
424# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
425# define DP_LINK_QUAL_PATTERN_PRBS7 3
426# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
427# define DP_LINK_QUAL_PATTERN_HBR2_EYE 5
428# define DP_LINK_QUAL_PATTERN_MASK 7
429
430#define DP_TRAINING_LANE0_1_SET2 0x10f
431#define DP_TRAINING_LANE2_3_SET2 0x110
432# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
433# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
434# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
435# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
Adam Jacksone89861d2012-09-18 10:58:48 -0400436
Adam Jacksona477f4f2012-09-20 16:42:44 -0400437#define DP_MSTM_CTRL 0x111 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400438# define DP_MST_EN (1 << 0)
439# define DP_UP_REQ_EN (1 << 1)
440# define DP_UPSTREAM_IS_SRC (1 << 2)
441
Jani Nikula94746752015-02-27 13:10:38 +0200442#define DP_AUDIO_DELAY0 0x112 /* 1.2 */
443#define DP_AUDIO_DELAY1 0x113
444#define DP_AUDIO_DELAY2 0x114
445
Jani Nikulabd5da992015-02-25 14:46:51 +0200446#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200447# define DP_LINK_RATE_SET_SHIFT 0
448# define DP_LINK_RATE_SET_MASK (7 << 0)
449
450#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
451# define DP_ALPM_ENABLE (1 << 0)
452# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
453
454#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
455# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
456# define DP_IRQ_HPD_ENABLE (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530457
Jani Nikula94746752015-02-27 13:10:38 +0200458#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
459# define DP_PWR_NOT_NEEDED (1 << 0)
460
Anusha Srivatsa45640052018-02-14 11:28:18 -0800461#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
462# define DP_FEC_READY (1 << 0)
463# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
464# define DP_FEC_ERR_COUNT_DIS (0 << 1)
465# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
466# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
467# define DP_FEC_BIT_ERROR_COUNT (3 << 1)
468# define DP_FEC_LANE_SELECT_MASK (3 << 4)
469# define DP_FEC_LANE_0_SELECT (0 << 4)
470# define DP_FEC_LANE_1_SELECT (1 << 4)
471# define DP_FEC_LANE_2_SELECT (2 << 4)
472# define DP_FEC_LANE_3_SELECT (3 << 4)
473
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200474#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
475# define DP_AUX_FRAME_SYNC_VALID (1 << 0)
476
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700477#define DP_DSC_ENABLE 0x160 /* DP 1.4 */
478
Adam Jacksona477f4f2012-09-20 16:42:44 -0400479#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700480# define DP_PSR_ENABLE (1 << 0)
481# define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
482# define DP_PSR_CRC_VERIFICATION (1 << 2)
483# define DP_PSR_FRAME_CAPTURE (1 << 3)
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200484# define DP_PSR_SELECTIVE_UPDATE (1 << 4)
485# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
Ben Widawskyb73fe582011-10-04 15:16:48 -0700486
Dave Airlie3c8a0922014-05-02 11:05:21 +1000487#define DP_ADAPTER_CTRL 0x1a0
488# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
489
490#define DP_BRANCH_DEVICE_CTRL 0x1a1
491# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
492
493#define DP_PAYLOAD_ALLOCATE_SET 0x1c0
494#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
495#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
496
Adam Jacksone89861d2012-09-18 10:58:48 -0400497#define DP_SINK_COUNT 0x200
Adam Jacksonda131a42012-09-20 16:42:45 -0400498/* prior to 1.2 bit 7 was reserved mbz */
499# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
Adam Jacksone89861d2012-09-18 10:58:48 -0400500# define DP_SINK_CP_READY (1 << 6)
501
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700502#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
503# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
504# define DP_AUTOMATED_TEST_REQUEST (1 << 1)
505# define DP_CP_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +1000506# define DP_MCCS_IRQ (1 << 3)
507# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
508# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700509# define DP_SINK_SPECIFIC_IRQ (1 << 6)
510
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511#define DP_LANE0_1_STATUS 0x202
512#define DP_LANE2_3_STATUS 0x203
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700513# define DP_LANE_CR_DONE (1 << 0)
514# define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
515# define DP_LANE_SYMBOL_LOCKED (1 << 2)
516
Alex Deucher5801ead2009-11-24 13:32:59 -0500517#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
518 DP_LANE_CHANNEL_EQ_DONE | \
519 DP_LANE_SYMBOL_LOCKED)
520
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521#define DP_LANE_ALIGN_STATUS_UPDATED 0x204
522
523#define DP_INTERLANE_ALIGN_DONE (1 << 0)
524#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
525#define DP_LINK_STATUS_UPDATED (1 << 7)
526
527#define DP_SINK_STATUS 0x205
528
529#define DP_RECEIVE_PORT_0_STATUS (1 << 0)
530#define DP_RECEIVE_PORT_1_STATUS (1 << 1)
531
532#define DP_ADJUST_REQUEST_LANE0_1 0x206
533#define DP_ADJUST_REQUEST_LANE2_3 0x207
Alex Deucher5801ead2009-11-24 13:32:59 -0500534# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
535# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
536# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
537# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
538# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
539# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
540# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
541# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542
Dave Airlieac58fff2017-04-19 13:15:18 -0400543#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
544
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700545#define DP_TEST_REQUEST 0x218
546# define DP_TEST_LINK_TRAINING (1 << 0)
Todd Previtefe3c7032013-10-04 12:59:03 -0700547# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700548# define DP_TEST_LINK_EDID_READ (1 << 2)
549# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
Todd Previtefe3c7032013-10-04 12:59:03 -0700550# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700551
552#define DP_TEST_LINK_RATE 0x219
553# define DP_LINK_RATE_162 (0x6)
554# define DP_LINK_RATE_27 (0xa)
555
556#define DP_TEST_LANE_COUNT 0x220
557
558#define DP_TEST_PATTERN 0x221
Manasi Navare08b79f62017-01-20 19:09:29 -0800559# define DP_NO_TEST_PATTERN 0x0
560# define DP_COLOR_RAMP 0x1
561# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
562# define DP_COLOR_SQUARE 0x3
563
564#define DP_TEST_H_TOTAL_HI 0x222
565#define DP_TEST_H_TOTAL_LO 0x223
566
567#define DP_TEST_V_TOTAL_HI 0x224
568#define DP_TEST_V_TOTAL_LO 0x225
569
570#define DP_TEST_H_START_HI 0x226
571#define DP_TEST_H_START_LO 0x227
572
573#define DP_TEST_V_START_HI 0x228
574#define DP_TEST_V_START_LO 0x229
575
576#define DP_TEST_HSYNC_HI 0x22A
577# define DP_TEST_HSYNC_POLARITY (1 << 7)
578# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
579#define DP_TEST_HSYNC_WIDTH_LO 0x22B
580
581#define DP_TEST_VSYNC_HI 0x22C
582# define DP_TEST_VSYNC_POLARITY (1 << 7)
583# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
584#define DP_TEST_VSYNC_WIDTH_LO 0x22D
585
586#define DP_TEST_H_WIDTH_HI 0x22E
587#define DP_TEST_H_WIDTH_LO 0x22F
588
589#define DP_TEST_V_HEIGHT_HI 0x230
590#define DP_TEST_V_HEIGHT_LO 0x231
591
592#define DP_TEST_MISC0 0x232
593# define DP_TEST_SYNC_CLOCK (1 << 0)
594# define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
595# define DP_TEST_COLOR_FORMAT_SHIFT 1
596# define DP_COLOR_FORMAT_RGB (0 << 1)
597# define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
598# define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
599# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
600# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
601# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
602# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
603# define DP_TEST_BIT_DEPTH_MASK (7 << 5)
604# define DP_TEST_BIT_DEPTH_SHIFT 5
605# define DP_TEST_BIT_DEPTH_6 (0 << 5)
606# define DP_TEST_BIT_DEPTH_8 (1 << 5)
607# define DP_TEST_BIT_DEPTH_10 (2 << 5)
608# define DP_TEST_BIT_DEPTH_12 (3 << 5)
609# define DP_TEST_BIT_DEPTH_16 (4 << 5)
610
611#define DP_TEST_MISC1 0x233
612# define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
613# define DP_TEST_INTERLACED (1 << 1)
614
615#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700616
Dave Airlieac58fff2017-04-19 13:15:18 -0400617#define DP_TEST_MISC0 0x232
618
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200619#define DP_TEST_CRC_R_CR 0x240
620#define DP_TEST_CRC_G_Y 0x242
621#define DP_TEST_CRC_B_CB 0x244
622
623#define DP_TEST_SINK_MISC 0x246
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400624# define DP_TEST_CRC_SUPPORTED (1 << 5)
Rodrigo Vivi90a21702015-07-23 16:34:58 -0700625# define DP_TEST_COUNT_MASK 0xf
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200626
Dave Airlieac58fff2017-04-19 13:15:18 -0400627#define DP_TEST_PHY_PATTERN 0x248
628#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
629#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
630#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
631#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
632#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
633#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
634#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
635#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
636#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
637#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
638
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700639#define DP_TEST_RESPONSE 0x260
640# define DP_TEST_ACK (1 << 0)
641# define DP_TEST_NAK (1 << 1)
642# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
643
Jingoo Han073ea2a2014-05-07 20:44:51 +0900644#define DP_TEST_EDID_CHECKSUM 0x261
645
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200646#define DP_TEST_SINK 0x270
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400647# define DP_TEST_SINK_START (1 << 0)
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200648
Anusha Srivatsa45640052018-02-14 11:28:18 -0800649#define DP_FEC_STATUS 0x280 /* 1.4 */
650# define DP_FEC_DECODE_EN_DETECTED (1 << 0)
651# define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
652
653#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
654
655#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
656# define DP_FEC_ERROR_COUNT_MASK 0x7F
657# define DP_FEC_ERR_COUNT_VALID (1 << 7)
658
Dave Airlie3c8a0922014-05-02 11:05:21 +1000659#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
660# define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
661# define DP_PAYLOAD_ACT_HANDLED (1 << 1)
662
663#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
664/* up to ID_SLOT_63 at 0x2ff */
665
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400666#define DP_SOURCE_OUI 0x300
667#define DP_SINK_OUI 0x400
668#define DP_BRANCH_OUI 0x500
Mika Kahola266d7832016-09-09 14:10:51 +0300669#define DP_BRANCH_ID 0x503
Dave Airlieac58fff2017-04-19 13:15:18 -0400670#define DP_BRANCH_REVISION_START 0x509
Mika Kahola0e390a32016-09-09 14:10:53 +0300671#define DP_BRANCH_HW_REV 0x509
Mika Kahola1a2724f2016-09-09 14:10:54 +0300672#define DP_BRANCH_SW_REV 0x50A
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400673
Alex Deucher1a66c952009-11-20 19:40:13 -0500674#define DP_SET_POWER 0x600
Alex Deucher5801ead2009-11-24 13:32:59 -0500675# define DP_SET_POWER_D0 0x1
676# define DP_SET_POWER_D3 0x2
Thierry Reding516c0f72013-12-09 11:47:55 +0100677# define DP_SET_POWER_MASK 0x3
Dhinakaran Pandiyane26612a2017-08-11 11:10:08 -0700678# define DP_SET_POWER_D3_AUX_ON 0x5
Alex Deucher1a66c952009-11-20 19:40:13 -0500679
Jani Nikulabd5da992015-02-25 14:46:51 +0200680#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200681# define DP_EDP_11 0x00
682# define DP_EDP_12 0x01
683# define DP_EDP_13 0x02
684# define DP_EDP_14 0x03
Sonika Jindale045d202015-02-19 13:16:44 +0530685
Jani Nikula0e712442015-02-25 14:46:53 +0200686#define DP_EDP_GENERAL_CAP_1 0x701
Jani Nikula36af4ca2015-10-29 11:03:08 +0200687# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
688# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
689# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
690# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
691# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
692# define DP_EDP_FRC_ENABLE_CAP (1 << 5)
693# define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
694# define DP_EDP_SET_POWER_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200695
696#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
Jani Nikula36af4ca2015-10-29 11:03:08 +0200697# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
698# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
699# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
700# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
701# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
702# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
703# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
704# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200705
706#define DP_EDP_GENERAL_CAP_2 0x703
Jani Nikula36af4ca2015-10-29 11:03:08 +0200707# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200708
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200709#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
Jani Nikula36af4ca2015-10-29 11:03:08 +0200710# define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
711# define DP_EDP_X_REGION_CAP_SHIFT 0
712# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
713# define DP_EDP_Y_REGION_CAP_SHIFT 4
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200714
Jani Nikula0e712442015-02-25 14:46:53 +0200715#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
Jani Nikula36af4ca2015-10-29 11:03:08 +0200716# define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
717# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
718# define DP_EDP_FRC_ENABLE (1 << 2)
719# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
720# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200721
722#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
Jani Nikula36af4ca2015-10-29 11:03:08 +0200723# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
724# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
725# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
726# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
727# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
728# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
729# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
730# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
731# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
732# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
Jani Nikula0e712442015-02-25 14:46:53 +0200733
734#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
735#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
736
737#define DP_EDP_PWMGEN_BIT_COUNT 0x724
738#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
739#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -0700740# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200741
742#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
743
744#define DP_EDP_BACKLIGHT_FREQ_SET 0x728
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -0700745# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
Jani Nikula0e712442015-02-25 14:46:53 +0200746
747#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
748#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
749#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
750
751#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
752#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
753#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
754
755#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
756#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
757
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200758#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
759#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
760
Dave Airlie3c8a0922014-05-02 11:05:21 +1000761#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
762#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
763#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
764#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
765
766#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
767/* 0-5 sink count */
768# define DP_SINK_COUNT_CP_READY (1 << 6)
769
770#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
771
772#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
Clint Taylord753e412017-04-20 08:47:43 -0700773# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
774# define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
775# define DP_CEC_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +1000776
777#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
778
Adam Jacksona477f4f2012-09-20 16:42:44 -0400779#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700780# define DP_PSR_LINK_CRC_ERROR (1 << 0)
781# define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200782# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700783
Adam Jacksona477f4f2012-09-20 16:42:44 -0400784#define DP_PSR_ESI 0x2007 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700785# define DP_PSR_CAPS_CHANGE (1 << 0)
786
Adam Jacksona477f4f2012-09-20 16:42:44 -0400787#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700788# define DP_PSR_SINK_INACTIVE 0
789# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
790# define DP_PSR_SINK_ACTIVE_RFB 2
791# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
792# define DP_PSR_SINK_ACTIVE_RESYNC 4
793# define DP_PSR_SINK_INTERNAL_ERROR 7
794# define DP_PSR_SINK_STATE_MASK 0x07
795
vathsala nagarajuae59e632017-09-26 15:29:12 +0530796#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
797# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
798# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
799# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
800# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
801
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200802#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
803# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
804
Dhinakaran Pandiyanc673fe72017-09-13 23:21:27 -0700805#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
806#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
807#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
808#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
809
Dave Airlieac58fff2017-04-19 13:15:18 -0400810#define DP_DP13_DPCD_REV 0x2200
811#define DP_DP13_MAX_LINK_RATE 0x2201
812
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +0530813#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
814# define DP_GTC_CAP (1 << 0) /* DP 1.3 */
815# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
816# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
817# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
818# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
819# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
820# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
821# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
822
Clint Taylord753e412017-04-20 08:47:43 -0700823/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
824#define DP_CEC_TUNNELING_CAPABILITY 0x3000
825# define DP_CEC_TUNNELING_CAPABLE (1 << 0)
826# define DP_CEC_SNOOPING_CAPABLE (1 << 1)
827# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
828
829#define DP_CEC_TUNNELING_CONTROL 0x3001
830# define DP_CEC_TUNNELING_ENABLE (1 << 0)
831# define DP_CEC_SNOOPING_ENABLE (1 << 1)
832
833#define DP_CEC_RX_MESSAGE_INFO 0x3002
834# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
835# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
836# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
837# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
838# define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
839# define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
840
841#define DP_CEC_TX_MESSAGE_INFO 0x3003
842# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
843# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
844# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
845# define DP_CEC_TX_RETRY_COUNT_SHIFT 4
846# define DP_CEC_TX_MESSAGE_SEND (1 << 7)
847
848#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
849# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
850# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
851# define DP_CEC_TX_MESSAGE_SENT (1 << 4)
852# define DP_CEC_TX_LINE_ERROR (1 << 5)
853# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
854# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
855
856#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
857# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
858# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
859# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
860# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
861# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
862# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
863# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
864# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
865#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
866# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
867# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
868# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
869# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
870# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
871# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
872# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
873# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
874
875#define DP_CEC_RX_MESSAGE_BUFFER 0x3010
876#define DP_CEC_TX_MESSAGE_BUFFER 0x3020
877#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
878
Sean Paul495eb7f2018-01-08 14:55:38 -0500879#define DP_AUX_HDCP_BKSV 0x68000
880#define DP_AUX_HDCP_RI_PRIME 0x68005
881#define DP_AUX_HDCP_AKSV 0x68007
882#define DP_AUX_HDCP_AN 0x6800C
883#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
884#define DP_AUX_HDCP_BCAPS 0x68028
885# define DP_BCAPS_REPEATER_PRESENT BIT(1)
886# define DP_BCAPS_HDCP_CAPABLE BIT(0)
887#define DP_AUX_HDCP_BSTATUS 0x68029
888# define DP_BSTATUS_REAUTH_REQ BIT(3)
889# define DP_BSTATUS_LINK_FAILURE BIT(2)
890# define DP_BSTATUS_R0_PRIME_READY BIT(1)
891# define DP_BSTATUS_READY BIT(0)
892#define DP_AUX_HDCP_BINFO 0x6802A
893#define DP_AUX_HDCP_KSV_FIFO 0x6802C
894#define DP_AUX_HDCP_AINFO 0x6803B
895
Dave Airlie3c8a0922014-05-02 11:05:21 +1000896/* DP 1.2 Sideband message defines */
897/* peer device type - DP 1.2a Table 2-92 */
898#define DP_PEER_DEVICE_NONE 0x0
899#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
900#define DP_PEER_DEVICE_MST_BRANCHING 0x2
901#define DP_PEER_DEVICE_SST_SINK 0x3
902#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
903
904/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
905#define DP_LINK_ADDRESS 0x01
906#define DP_CONNECTION_STATUS_NOTIFY 0x02
907#define DP_ENUM_PATH_RESOURCES 0x10
908#define DP_ALLOCATE_PAYLOAD 0x11
909#define DP_QUERY_PAYLOAD 0x12
910#define DP_RESOURCE_STATUS_NOTIFY 0x13
911#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
912#define DP_REMOTE_DPCD_READ 0x20
913#define DP_REMOTE_DPCD_WRITE 0x21
914#define DP_REMOTE_I2C_READ 0x22
915#define DP_REMOTE_I2C_WRITE 0x23
916#define DP_POWER_UP_PHY 0x24
917#define DP_POWER_DOWN_PHY 0x25
918#define DP_SINK_EVENT_NOTIFY 0x30
919#define DP_QUERY_STREAM_ENC_STATUS 0x38
920
921/* DP 1.2 MST sideband nak reasons - table 2.84 */
922#define DP_NAK_WRITE_FAILURE 0x01
923#define DP_NAK_INVALID_READ 0x02
924#define DP_NAK_CRC_FAILURE 0x03
925#define DP_NAK_BAD_PARAM 0x04
926#define DP_NAK_DEFER 0x05
927#define DP_NAK_LINK_FAILURE 0x06
928#define DP_NAK_NO_RESOURCES 0x07
929#define DP_NAK_DPCD_FAIL 0x08
930#define DP_NAK_I2C_NAK 0x09
931#define DP_NAK_ALLOCATE_FAIL 0x0a
932
Dave Airlieab2c0672009-12-04 10:55:24 +1000933#define MODE_I2C_START 1
934#define MODE_I2C_WRITE 2
935#define MODE_I2C_READ 4
936#define MODE_I2C_STOP 8
937
Dave Airlieccf03d62015-10-01 16:28:25 +1000938/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
939#define DP_MST_PHYSICAL_PORT_0 0
940#define DP_MST_LOGICAL_PORT_0 8
941
Daniel Vetter1ffdff12012-10-18 10:15:24 +0200942#define DP_LINK_STATUS_SIZE 6
Jani Nikula0aec2882013-09-27 19:01:01 +0300943bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +0200944 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +0300945bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter01916272012-10-18 10:15:25 +0200946 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +0300947u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +0200948 int lane);
Jani Nikula0aec2882013-09-27 19:01:01 +0300949u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +0200950 int lane);
Daniel Vetter1ffdff12012-10-18 10:15:24 +0200951
Dave Airlie44790462015-07-14 11:33:31 +1000952#define DP_BRANCH_OUI_HEADER_SIZE 0xc
Shobhit Kumar52604b12013-07-11 18:44:55 -0300953#define DP_RECEIVER_CAP_SIZE 0xf
954#define EDP_PSR_RECEIVER_CAP_SIZE 2
Yetunde Adebisi4e382db2016-04-05 15:10:50 +0100955#define EDP_DISPLAY_CTL_CAP_SIZE 3
Shobhit Kumar52604b12013-07-11 18:44:55 -0300956
Jani Nikula0aec2882013-09-27 19:01:01 +0300957void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
958void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
Daniel Vetter1a644cd2012-10-18 15:32:40 +0200959
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200960u8 drm_dp_link_rate_to_bw_code(int link_rate);
961int drm_dp_bw_code_to_link_rate(u8 link_bw);
962
Ville Syrjälä25a8ef22017-08-18 16:49:51 +0300963#define DP_SDP_AUDIO_TIMESTAMP 0x01
964#define DP_SDP_AUDIO_STREAM 0x02
965#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
966#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
967#define DP_SDP_ISRC 0x06 /* DP 1.2 */
968#define DP_SDP_VSC 0x07 /* DP 1.2 */
969#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
970#define DP_SDP_PPS 0x10 /* DP 1.4 */
971#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
972#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
973/* 0x80+ CEA-861 infoframe types */
974
Manasi Navareebb513a2018-04-26 12:27:48 -0700975struct dp_sdp_header {
Shobhit Kumar52604b12013-07-11 18:44:55 -0300976 u8 HB0; /* Secondary Data Packet ID */
977 u8 HB1; /* Secondary Data Packet Type */
Manasi Navareebb513a2018-04-26 12:27:48 -0700978 u8 HB2; /* Secondary Data Packet Specific header, Byte 0 */
979 u8 HB3; /* Secondary Data packet Specific header, Byte 1 */
Shobhit Kumar52604b12013-07-11 18:44:55 -0300980} __packed;
981
982#define EDP_SDP_HEADER_REVISION_MASK 0x1F
983#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
984
985struct edp_vsc_psr {
Manasi Navareebb513a2018-04-26 12:27:48 -0700986 struct dp_sdp_header sdp_header;
Shobhit Kumar52604b12013-07-11 18:44:55 -0300987 u8 DB0; /* Stereo Interface */
988 u8 DB1; /* 0 - PSR State; 1 - Update RFB; 2 - CRC Valid */
989 u8 DB2; /* CRC value bits 7:0 of the R or Cr component */
990 u8 DB3; /* CRC value bits 15:8 of the R or Cr component */
991 u8 DB4; /* CRC value bits 7:0 of the G or Y component */
992 u8 DB5; /* CRC value bits 15:8 of the G or Y component */
993 u8 DB6; /* CRC value bits 7:0 of the B or Cb component */
994 u8 DB7; /* CRC value bits 15:8 of the B or Cb component */
995 u8 DB8_31[24]; /* Reserved */
996} __packed;
997
998#define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
999#define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1000#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1001
Ville Syrjälä66088042016-05-18 11:57:29 +03001002int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1003
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001004static inline int
Jani Nikula0aec2882013-09-27 19:01:01 +03001005drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001006{
1007 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1008}
Daniel Vetter397fe152012-10-22 22:56:43 +02001009
1010static inline u8
Jani Nikula0aec2882013-09-27 19:01:01 +03001011drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter397fe152012-10-22 22:56:43 +02001012{
1013 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1014}
1015
Jani Nikula58704e62013-10-04 15:08:08 +03001016static inline bool
1017drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1018{
1019 return dpcd[DP_DPCD_REV] >= 0x11 &&
1020 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1021}
1022
Jani Nikula7cc53cf2015-08-26 14:33:31 +03001023static inline bool
1024drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1025{
1026 return dpcd[DP_DPCD_REV] >= 0x12 &&
1027 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1028}
1029
Imre Deakc726ad02016-10-24 19:33:24 +03001030static inline bool
Manasi Navare41d2f5f2018-01-22 14:43:11 -08001031drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1032{
1033 return dpcd[DP_DPCD_REV] >= 0x14 &&
1034 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1035}
1036
1037static inline u8
1038drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1039{
1040 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1041 DP_TRAINING_PATTERN_MASK;
1042}
1043
1044static inline bool
Imre Deakc726ad02016-10-24 19:33:24 +03001045drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1046{
1047 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1048}
1049
Thierry Redingc197db72013-11-28 11:31:00 +01001050/*
1051 * DisplayPort AUX channel
1052 */
1053
1054/**
1055 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1056 * @address: address of the (first) register to access
1057 * @request: contains the type of transaction (see DP_AUX_* macros)
1058 * @reply: upon completion, contains the reply type of the transaction
1059 * @buffer: pointer to a transmission or reception buffer
1060 * @size: size of @buffer
1061 */
1062struct drm_dp_aux_msg {
1063 unsigned int address;
1064 u8 request;
1065 u8 reply;
1066 void *buffer;
1067 size_t size;
1068};
1069
1070/**
1071 * struct drm_dp_aux - DisplayPort AUX channel
Thierry Redingb8380582014-04-23 15:49:04 +02001072 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
Thierry Reding88759682013-12-12 09:57:53 +01001073 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
Thierry Redingc197db72013-11-28 11:31:00 +01001074 * @dev: pointer to struct device that is the parent for this AUX channel
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001075 * @crtc: backpointer to the crtc that is currently using this AUX channel
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001076 * @hw_mutex: internal mutex used for locking transfers
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001077 * @crc_work: worker that captures CRCs for each frame
1078 * @crc_count: counter of captured frame CRCs
Thierry Redingc197db72013-11-28 11:31:00 +01001079 * @transfer: transfers a message representing a single AUX transaction
1080 *
1081 * The .dev field should be set to a pointer to the device that implements
1082 * the AUX channel.
1083 *
Jani Nikula9dc40562014-03-14 16:51:12 +02001084 * The .name field may be used to specify the name of the I2C adapter. If set to
1085 * NULL, dev_name() of .dev will be used.
1086 *
Thierry Redingc197db72013-11-28 11:31:00 +01001087 * Drivers provide a hardware-specific implementation of how transactions
1088 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1089 * structure describing the transaction is passed into this function. Upon
1090 * success, the implementation should return the number of payload bytes
1091 * that were transferred, or a negative error-code on failure. Helpers
1092 * propagate errors from the .transfer() function, with the exception of
1093 * the -EBUSY error, which causes a transaction to be retried. On a short,
1094 * helpers will return -EPROTO to make it simpler to check for failure.
Thierry Reding88759682013-12-12 09:57:53 +01001095 *
1096 * An AUX channel can also be used to transport I2C messages to a sink. A
1097 * typical application of that is to access an EDID that's present in the
1098 * sink device. The .transfer() function can also be used to execute such
Jon Hunter6921f882015-05-13 12:30:46 +01001099 * transactions. The drm_dp_aux_register() function registers an I2C
1100 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1101 * should call drm_dp_aux_unregister() to remove the I2C adapter.
Simon Farnsworth1d002fa2015-02-10 18:38:08 +00001102 * The I2C adapter uses long transfers by default; if a partial response is
1103 * received, the adapter will drop down to the size given by the partial
1104 * response for this transaction only.
Alex Deucher732d50b2014-04-07 10:33:45 -04001105 *
1106 * Note that the aux helper code assumes that the .transfer() function
1107 * only modifies the reply field of the drm_dp_aux_msg structure. The
1108 * retry logic and i2c helpers assume this is the case.
Thierry Redingc197db72013-11-28 11:31:00 +01001109 */
1110struct drm_dp_aux {
Jani Nikula9dc40562014-03-14 16:51:12 +02001111 const char *name;
Thierry Reding88759682013-12-12 09:57:53 +01001112 struct i2c_adapter ddc;
Thierry Redingc197db72013-11-28 11:31:00 +01001113 struct device *dev;
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001114 struct drm_crtc *crtc;
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001115 struct mutex hw_mutex;
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001116 struct work_struct crc_work;
1117 u8 crc_count;
Thierry Redingc197db72013-11-28 11:31:00 +01001118 ssize_t (*transfer)(struct drm_dp_aux *aux,
1119 struct drm_dp_aux_msg *msg);
Daniel Vetter212ae892016-07-15 21:48:02 +02001120 /**
1121 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1122 */
1123 unsigned i2c_nack_count;
1124 /**
1125 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1126 */
1127 unsigned i2c_defer_count;
Thierry Redingc197db72013-11-28 11:31:00 +01001128};
1129
1130ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1131 void *buffer, size_t size);
1132ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1133 void *buffer, size_t size);
1134
1135/**
1136 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1137 * @aux: DisplayPort AUX channel
1138 * @offset: address of the register to read
1139 * @valuep: location where the value of the register will be stored
1140 *
1141 * Returns the number of bytes transferred (1) on success, or a negative
1142 * error code on failure.
1143 */
1144static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1145 unsigned int offset, u8 *valuep)
1146{
1147 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1148}
1149
1150/**
1151 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1152 * @aux: DisplayPort AUX channel
1153 * @offset: address of the register to write
1154 * @value: value to write to the register
1155 *
1156 * Returns the number of bytes transferred (1) on success, or a negative
1157 * error code on failure.
1158 */
1159static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1160 unsigned int offset, u8 value)
1161{
1162 return drm_dp_dpcd_write(aux, offset, &value, 1);
1163}
1164
Thierry Reding8d4adc62013-11-22 16:37:57 +01001165int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1166 u8 status[DP_LINK_STATUS_SIZE]);
1167
Thierry Reding516c0f72013-12-09 11:47:55 +01001168/*
1169 * DisplayPort link
1170 */
1171#define DP_LINK_CAP_ENHANCED_FRAMING (1 << 0)
1172
1173struct drm_dp_link {
1174 unsigned char revision;
1175 unsigned int rate;
1176 unsigned int num_lanes;
1177 unsigned long capabilities;
1178};
1179
1180int drm_dp_link_probe(struct drm_dp_aux *aux, struct drm_dp_link *link);
1181int drm_dp_link_power_up(struct drm_dp_aux *aux, struct drm_dp_link *link);
Rob Clarkd816f072014-12-02 10:43:07 -05001182int drm_dp_link_power_down(struct drm_dp_aux *aux, struct drm_dp_link *link);
Thierry Reding516c0f72013-12-09 11:47:55 +01001183int drm_dp_link_configure(struct drm_dp_aux *aux, struct drm_dp_link *link);
Mika Kahola1c29bd32016-09-09 14:10:49 +03001184int drm_dp_downstream_max_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1185 const u8 port_cap[4]);
Mika Kahola7529d6a2016-09-09 14:10:50 +03001186int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1187 const u8 port_cap[4]);
Mika Kahola266d7832016-09-09 14:10:51 +03001188int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
Mika Kahola80209e52016-09-09 14:10:57 +03001189void drm_dp_downstream_debug(struct seq_file *m, const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1190 const u8 port_cap[4], struct drm_dp_aux *aux);
Thierry Reding516c0f72013-12-09 11:47:55 +01001191
Chris Wilsonacd8f412016-06-17 09:33:18 +01001192void drm_dp_aux_init(struct drm_dp_aux *aux);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001193int drm_dp_aux_register(struct drm_dp_aux *aux);
1194void drm_dp_aux_unregister(struct drm_dp_aux *aux);
Thierry Reding88759682013-12-12 09:57:53 +01001195
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001196int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
1197int drm_dp_stop_crc(struct drm_dp_aux *aux);
1198
Jani Nikula118b90f2017-05-18 14:10:22 +03001199struct drm_dp_dpcd_ident {
1200 u8 oui[3];
1201 u8 device_id[6];
1202 u8 hw_rev;
1203 u8 sw_major_rev;
1204 u8 sw_minor_rev;
1205} __packed;
1206
1207/**
1208 * struct drm_dp_desc - DP branch/sink device descriptor
1209 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
Jani Nikula76fa9982017-05-18 14:10:24 +03001210 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
Jani Nikula118b90f2017-05-18 14:10:22 +03001211 */
1212struct drm_dp_desc {
1213 struct drm_dp_dpcd_ident ident;
Jani Nikula76fa9982017-05-18 14:10:24 +03001214 u32 quirks;
Jani Nikula118b90f2017-05-18 14:10:22 +03001215};
1216
1217int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
1218 bool is_branch);
1219
Jani Nikula76fa9982017-05-18 14:10:24 +03001220/**
1221 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
1222 *
1223 * Display Port sink and branch devices in the wild have a variety of bugs, try
1224 * to collect them here. The quirks are shared, but it's up to the drivers to
1225 * implement workarounds for them.
1226 */
1227enum drm_dp_quirk {
1228 /**
1229 * @DP_DPCD_QUIRK_LIMITED_M_N:
1230 *
1231 * The device requires main link attributes Mvid and Nvid to be limited
1232 * to 16 bits.
1233 */
1234 DP_DPCD_QUIRK_LIMITED_M_N,
1235};
1236
1237/**
1238 * drm_dp_has_quirk() - does the DP device have a specific quirk
1239 * @desc: Device decriptor filled by drm_dp_read_desc()
1240 * @quirk: Quirk to query for
1241 *
1242 * Return true if DP device identified by @desc has @quirk.
1243 */
1244static inline bool
1245drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
1246{
1247 return desc->quirks & BIT(quirk);
1248}
1249
Dave Airlieab2c0672009-12-04 10:55:24 +10001250#endif /* _DRM_DP_HELPER_H_ */